# 3.3 V Dual LVTTL/LVCMOS to Differential LVPECL **Translator**

### Description

The MC100EPT22 is a dual LVTTL/LVCMOS to differential LVPECL translator. Because LVPECL (Positive ECL) levels are used only +3.3 V and ground are required. The small outline 8-lead package and the single gate of the EPT22 makes it ideal for those applications where space, performance, and low power are at a premium. Because the mature MOSAIC 5 process is used, low cost and high speed can be added to the list of features.

### **Features**

- 420 ps Typical Propagation Delay
- Maximum Frequency = > 1.1 GHz Typical
- Operating Range:  $V_{CC} = 3.0 \text{ V}$  to 3.6 V with GND = 0 V
- PNP LVTTL Inputs for Minimal Loading
- Q Output Will Default HIGH with Inputs Open
- The 100 Series Contains Temperature Compensation.
- These Devices are Pb-Free, Halogen Free and are RoHS Compliant



### ON Semiconductor®

### www.onsemi.com







SOIC-8 NB **D SUFFIX** 

TSSOP-8 **DT SUFFIX** CASE 751-07 CASE 948R-02 CASE 506AA

**MN SUFFIX** 

### **MARKING DIAGRAMS\***







SOIC-8 NB

TSSOP-8

DFN8

Α = Assembly Location

= Wafer Lot L Υ = Year W = Work Week = Date Code M = Pb-Free Package

(Note: Microdot may be in either location)

### **ORDERING INFORMATION**

| Device          | Package                | Shipping†        |
|-----------------|------------------------|------------------|
| MC100EPT22DG    | SOIC-8 NB<br>(Pb-Free) | 98 Units/Tube    |
| MC100EPT22DR2G  | SOIC-8 NB<br>(Pb-Free) | 2500 Tape & Reel |
| MC100EPT22DTG   | TSSOP-8<br>(Pb-Free)   | 100 Tape & Reel  |
| MC100RPT22DTR2G | TSSOP-8<br>(Pb-Free)   | 2500 Tape & Reel |
| MC100EPT22MNR4G | DFN8<br>(Pb-Free)      | 1000 Tape & Reel |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

<sup>\*</sup>For additional marking information, refer to Application Note AND8002/D.



Figure 1. 8-Lead Pinout (Top View) and Logic Diagram

### **Table 1. PIN DESCRIPTION**

| PIN                                   | FUNCTION                                                                                                                                                                       |  |  |  |
|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Q0, Q1, <del>Q0</del> , <del>Q1</del> | LVPECL Differential Outputs                                                                                                                                                    |  |  |  |
| D0, D1                                | LVTTL Inputs                                                                                                                                                                   |  |  |  |
| V <sub>CC</sub>                       | Positive Supply                                                                                                                                                                |  |  |  |
| GND                                   | Ground                                                                                                                                                                         |  |  |  |
| EP                                    | (DFN8 only) Thermal exposed pad must be connected to a sufficient thermal conduit. Electrically connect to the most negative supply (GND) or leave unconnected, floating open. |  |  |  |

**Table 2. ATTRIBUTES** 

| Characteristics                                                    | Value                         |  |  |  |  |  |
|--------------------------------------------------------------------|-------------------------------|--|--|--|--|--|
| Internal Input Pulldown Resistor                                   | N/A                           |  |  |  |  |  |
| Internal Input Pullup Resistor                                     | N/A                           |  |  |  |  |  |
| ESD Protection Human Body Model Machine Model Charged Device Model | > 4 kV<br>> 200 V<br>> 2 kV   |  |  |  |  |  |
| Moisture Sensitivity, Indefinite Time Out of Drypack (Note 1)      | Pb-Free Pkg                   |  |  |  |  |  |
| SOIC-8 NB<br>TSSOP-8<br>DFN8                                       | Level 1<br>Level 3<br>Level 1 |  |  |  |  |  |
| Flammability Rating Oxygen Index: 28 to 34                         | UL 94 V-0 @ 0.125 in          |  |  |  |  |  |
| Transistor Count                                                   | 164 Devices                   |  |  |  |  |  |
| Meets or exceeds JEDEC Spec EIA/JESD78 IC Latchup Test             |                               |  |  |  |  |  |

<sup>1.</sup> For additional information, see Application Note AND8003/D.

**Table 3. MAXIMUM RATINGS** 

| Symbol            | Parameter                                | Condition 1         | Condition 2            | Rating      | Unit |
|-------------------|------------------------------------------|---------------------|------------------------|-------------|------|
| V <sub>CC</sub>   | Power Supply                             | GND = 0 V           |                        | 6           | ٧    |
| VI                | Input Voltage                            | GND = 0 V           | $V_{I} \leq V_{CC}$    | 6 to 0      | ٧    |
| l <sub>out</sub>  | Output Current                           | Continuous<br>Surge |                        |             | mA   |
| T <sub>A</sub>    | Operating Temperature Range              |                     |                        | -40 to +85  | °C   |
| T <sub>stg</sub>  | Storage Temperature Range                |                     |                        | -65 to +150 | °C   |
| $\theta_{JA}$     | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm  | SOIC-8 NB<br>SOIC-8 NB | 190<br>130  | °C/W |
| $\theta_{\sf JC}$ | Thermal Resistance (Junction-to-Case)    | Standard Board      | SOIC-8 NB              | 41 to 44    | °C/W |
| $\theta_{\sf JA}$ | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm  | TSSOP-8<br>TSSOP-8     | 185<br>140  | °C/W |
| $\theta_{\sf JC}$ | Thermal Resistance (Junction-to-Case)    | Standard Board      | TSSOP-8                | 41 to 44    | °C/W |
| $\theta_{\sf JA}$ | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm  | DFN8<br>DFN8           | 129<br>84   | °C/W |
| T <sub>sol</sub>  | Wave Solder (Pb-Free)                    |                     |                        | 265         | °C   |
| $\theta_{\sf JC}$ | Thermal Resistance (Junction-to-Case)    | (Note 1)            | DFN8                   | 35 to 40    | °C/W |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

Table 4. TTL INPUT DC CHARACTERISTICS ( $V_{CC} = 3.3 \text{ V}$ , GND = 0 V,  $T_A = -40^{\circ}\text{C}$  to 85°C)

| Symbol           | Characteristic         | Condition                | Min | Тур | Max  | Unit |
|------------------|------------------------|--------------------------|-----|-----|------|------|
| I <sub>IH</sub>  | Input HIGH Current     | V <sub>IN</sub> = 2.7 V  |     |     | 20   | μΑ   |
| I <sub>IHH</sub> | Input HIGH Current MAX | $V_{IN} = V_{CC}$        |     |     | 100  | μΑ   |
| I <sub>IL</sub>  | Input LOW Current      | V <sub>IN</sub> = 0.5 V  |     |     | -0.6 | mA   |
| $V_{IK}$         | Input Clamp Voltage    | I <sub>IN</sub> = -18 mA |     |     | -1.0 | V    |
| V <sub>IH</sub>  | Input HIGH Voltage     |                          | 2.0 |     |      | V    |
| V <sub>IL</sub>  | Input LOW Voltage      |                          |     |     | 0.8  | V    |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

Table 5. PECL OUTPUT DC CHARACTERISTICS ( $V_{CC} = 3.3 \text{ V}$ , GND = 0.0 V (Note 1))

|                 |                              |      | -40°C |      |      | 25°C |      |      | 85°C |      |      |
|-----------------|------------------------------|------|-------|------|------|------|------|------|------|------|------|
| Symbol          | Characteristic               | Min  | Тур   | Max  | Min  | Тур  | Max  | Min  | Тур  | Max  | Unit |
| I <sub>CC</sub> | Power Supply Current         | 32   | 43    | 55   | 35   | 45   | 60   | 37   | 46   | 62   | mA   |
| V <sub>OH</sub> | Output HIGH Voltage (Note 2) | 2155 | 2280  | 2405 | 2155 | 2280 | 2405 | 2155 | 2280 | 2405 | mV   |
| V <sub>OL</sub> | Output LOW Voltage (Note 2)  | 1355 | 1480  | 1605 | 1355 | 1480 | 1605 | 1355 | 1480 | 1605 | mV   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

- 1. Output parameters vary 1:1 with  $V_{CC}$ . 2. All loading with 50  $\Omega$  to  $V_{CC}$  2.0 V.

<sup>1.</sup> JEDEC standard multilayer board - 2S2P (2 signal, 2 power)

Table 6. AC CHARACTERISTICS (V<sub>CC</sub> = 3.0 V to 3.6 V, GND = 0.0 V (Note 1))

|                                        |                                                                                         |     | -40°C     |            | 25°C |              | 85°C       |     |           |            |      |
|----------------------------------------|-----------------------------------------------------------------------------------------|-----|-----------|------------|------|--------------|------------|-----|-----------|------------|------|
| Symbol                                 | Characteristic                                                                          | Min | Тур       | Max        | Min  | Тур          | Max        | Min | Тур       | Max        | Unit |
| f <sub>max</sub>                       | Maximum Frequency (Figure 2)                                                            | 0.8 | 1.1       |            | 0.8  | 1.1          |            | 0.8 | 1.1       |            | GHz  |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation Delay to<br>Output Differential                                             | 250 | 400       | 650        | 250  | 420          | 675        | 300 | 500       | 700        | ps   |
| t <sub>skew</sub>                      | Within-Device Skew (Note 2)<br>Device-to-Device Skew (Note 3)                           |     | 50<br>200 | 100<br>400 |      | 50<br>200    | 100<br>425 |     | 50<br>200 | 100<br>400 | ps   |
| t <sub>JITTER</sub>                    | Random Clock Jitter (Figure 2)                                                          |     | 0.2       | < 1        |      | 0.2          | < 1        |     | 0.2       | < 1        | ps   |
| t <sub>JIT(Φ)</sub>                    | Additive Phase RMS Jitter<br>Integration Range 12 kHz to 20 MHz<br>25 MHz<br>156.25 MHz |     |           |            |      | 0.05<br>0.16 |            |     |           |            | ps   |
| t <sub>r</sub><br>t <sub>f</sub>       | Output Rise/Fall Times<br>Q, Q (20%–80%)                                                | 50  | 110       | 200        | 60   | 120          | 220        | 70  | 140       | 250        | ps   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

- 1. Measured using a 2.4 V source, 50% duty cycle clock source. All loading with 50  $\Omega$  to VCC 2.0 V.
- 2. Skew is measured between outputs under identical transitions and conditions on any one device.
- 3. Device-to-Device Skew for identical transitions at identical  $V_{CC}$  levels.



Figure 2. F<sub>max</sub>/Jitter



Figure 3. Typical Phase Noise Plot at f<sub>carrier</sub> = 25 MHz



Figure 4. Typical Phase Noise Plot at f<sub>carrier</sub> = 156.25 MHz

The above phase noise plots captured using Agilent E5052A show additive phase noise of the MC100EPT22 device at frequencies 25 MHz and 156.25 MHz respectively at an operating voltage of 3.3 V in room temperature. The RMS Phase Jitter contributed by the device (integrated

between 12 kHz and 20 MHz; as shown in the shaded region of the plot) at each of the frequencies is 158 fs and 48 fs respectively. The input source used for the phase noise measurements is Agilent E8663B.



Figure 5. Typical Termination for Output Driver and Device Evaluation (See Application Note <u>AND8020/D</u> – Termination of ECL Logic Devices)

### **Resource Reference of Application Notes**

AN1405/D - ECL Clock Distribution Techniques

AN1406/D - Designing with PECL (ECL at +5.0 V)

AN1503/D - ECLinPS™ I/O SPiCE Modeling Kit

AN1504/D - Metastability and the ECLinPS Family

AN1568/D - Interfacing Between LVDS and ECL

AN1672/D - The ECL Translator Guide

AND8001/D - Odd Number Counters Design

AND8002/D - Marking and Date Codes

AND8020/D - Termination of ECL Logic Devices

AND8066/D - Interfacing with ECLinPS

AND8090/D - AC Characteristics of ECL Devices

### **PACKAGE DIMENSIONS**

### SOIC-8 NB **D SUFFIX** CASE 751-07 **ISSUE AK**



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER
- ANSI Y14.5M, 1982.
  2. CONTROLLING DIMENSION: MILLIMETER.
- DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE.
- DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION DOES NOT INCLODE DAMBAR
  PROTRUSION. ALLOWABLE DAMBAR
  PROTRUSION SHALL BE 0.127 (0.005) TOTAL
  IN EXCESS OF THE D DIMENSION AT
  MAXIMUM MATERIAL CONDITION.
  751-01 THRU 751-06 ARE OBSOLETE. NEW
  STANDARD IS 751-07.

|     | MILLIN | IETERS  | INC       | HES   |  |
|-----|--------|---------|-----------|-------|--|
| DIM | MIN    | MIN MAX |           | MAX   |  |
| Α   | 4.80   | 5.00    | 0.189     | 0.197 |  |
| В   | 3.80   | 4.00    | 0.150     | 0.157 |  |
| С   | 1.35   | 1.75    | 0.053     | 0.069 |  |
| D   | 0.33   | 0.51    | 0.013     | 0.020 |  |
| G   | 1.27   | 7 BSC   | 0.050 BSC |       |  |
| Н   | 0.10   | 0.25    | 0.004     | 0.010 |  |
| J   | 0.19   | 0.25    | 0.007     | 0.010 |  |
| K   | 0.40   | 1.27    | 0.016     | 0.050 |  |
| М   | 0 °    | 8 °     | 0 °       | 8 °   |  |
| N   | 0.25   | 0.50    | 0.010     | 0.020 |  |
| s   | 5.80   | 6.20    | 0.228     | 0.244 |  |

### **SOLDERING FOOTPRINT\***



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

### **PACKAGE DIMENSIONS**

### TSSOP-8 **DT SUFFIX** CASE 948R-02 **ISSUE A**



### NOTES:

- DTES:

  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

  2. CONTROLLING DIMENSION: MILLIMETER.

  3. DIMENSION A DOES NOT INCLUDE MOLD FLASH. PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE.

  4. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE.
- INTERLEAD FLASH OF PROTUSION SHALL EXCEED 0.25 (0.010) PER SIDE.

  5. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY.

  6. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE –W-.

|     | MILLIN    | IETERS | INC   | HES   |
|-----|-----------|--------|-------|-------|
| DIM | MIN       | MAX    | MIN   | MAX   |
| Α   | 2.90      | 3.10   | 0.114 | 0.122 |
| В   | 2.90      | 3.10   | 0.114 | 0.122 |
| C   | 0.80      | 1.10   | 0.031 | 0.043 |
| D   | 0.05      | 0.15   | 0.002 | 0.006 |
| F   | 0.40      | 0.70   | 0.016 | 0.028 |
| G   | 0.65      | BSC    | 0.026 | BSC   |
| K   | 0.25 0.40 |        | 0.010 | 0.016 |
| ٦   | 4.90      | BSC    | 0.193 | BSC   |
| М   | ٥°        | 6 0    | ٥°    | 60    |

### PACKAGE DIMENSIONS

### DFN8 2x2, 0.5 P MN SUFFIX CASE 506AA ISSUE F



### NOTES

- 1. DIMENSIONING AND TOLERANCING PER
- ASME Y14.5M, 1994 . 2. CONTROLLING DIMENSION: MILLIMETERS.
- 3. DIMENSION b APPLIES TO PLATED
  TERMINAL AND IS MEASURED BETWEEN
  0.15 AND 0.20 MM EPOM TERMINAL TIP
- 0.15 AND 0.20 MM FROM TERMINAL TIP.
   COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS.

|     | MILLIMETERS |      |  |  |  |  |
|-----|-------------|------|--|--|--|--|
| DIM | MIN         | MAX  |  |  |  |  |
| Α   | 0.80        | 1.00 |  |  |  |  |
| A1  | 0.00        | 0.05 |  |  |  |  |
| A3  | 0.20        | REF  |  |  |  |  |
| b   | 0.20        | 0.30 |  |  |  |  |
| D   | 2.00 BSC    |      |  |  |  |  |
| D2  | 1.10        | 1.30 |  |  |  |  |
| E   | 2.00        | BSC  |  |  |  |  |
| E2  | 0.70        | 0.90 |  |  |  |  |
| е   | 0.50        | BSC  |  |  |  |  |
| K   | 0.30        | REF  |  |  |  |  |
| L   | 0.25        | 0.35 |  |  |  |  |
| L1  |             | 0.10 |  |  |  |  |
|     |             |      |  |  |  |  |

# RECOMMENDED SOLDERING FOOTPRINT\*



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

### ECLinPS is a trademark of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries.

Phone: 81-3-5817-1050

ON Semiconductor and in are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns me rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="https://www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify

### **PUBLICATION ORDERING INFORMATION**

DFTAIL A

D2 →

**BOTTOM VIEW** 

8X L

0.10 | C | A | B

0.05 C NOTE 3

### LITERATURE FULFILLMENT

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Translation - Voltage Levels category:

Click to view products by ON Semiconductor manufacturer:

Other Similar products are found below:

NLSX4373DMR2G NLSX5012MUTAG HV583GA-G MC10H641FNR2G NLSX0102FCT1G NLSX0102FCT2G
NLSX4302EBMUTCG NLVSX4373DR2G PCA9306FMUTAG SY10H351JZ MC100EPT622MNG MAX9374AEKA+T MAX3378EETD+
MAX34405BEZT+ NLSX3014MUTAG NVT4556BUKZ NLSV4T244EMUTAG NLSX5011MUTCG NLV9306USG
NLVSX4014MUTAG MAX34405BEZT+T NLSV4T3144MUTAG NSV12200LT1G NLVSX4373MUTAG NB3U23CMNTAG
MAX3371ELT+T MAX3008EUP+T NLVPCA9306AMUTCG NLSX3013BFCT1G MAX9378EUA+T NLV7WBD3125USG
NLV14504BDTG NLSX3012DMR2G NLSX5012DR2G MAX3391EEUD+T MAX3379EETD+ PI4ULS3V4857GEAEX
MAX3391EEBC+T MAX14842ATE+T 74AVCH1T45FZ4-7 CLVC16T245MDGGREP HEF4104BT TC74LCX16245(EL,F)
MC10H124FNG CAVCB164245MDGGREP 7WBD383USG NVT2001GM,115 CLVC8T245MRHLTEP 74LVC1G175GS,132