# **TOSHIBA** **TOSHIBA CORPORATION** Semiconductor Company # **Preface** Thank you very much for making use of Toshiba microcomputer LSIs. Before use this LSI, refer the section, "Points of Note and Restrictions". Especially, take care below cautions. ## \*\*CAUTION\*\* How to release the HALT mode Usually, interrupts can release all halts status. However, the interrupts = (NMI, INTO), which can release the HALT mode may not be able to do so if they are input during the period CPU is shifting to the HALT mode (for about 3 clocks of X1) with IDLE or STOP mode. (In this case, an interrupt request is kept on hold internally.) If another interrupt is generated after it has shifted to HALT mode completely, halt status can be released without difficultly. The priority of this interrupt is compare with that of the interrupt kept on hold internally, and the interrupt with higher priority is handled first followed by the other interrupt. # **Document Change Notification** The purpose of this notification is to inform customers about the launch of the Pb free version of the device. The introduction of a Pb-free replacement affects the datasheet. Please understand that this notification is intended as a substitute for a revision of the datasheet. Changes to the datasheet may include the following, though not all of them may apply to this particular device. 1. Part number Example: $TMPxxxxxxF \rightarrow TMPxxxxxxFG$ All references to the previous part number were left unchanged in body text. The new part number is indicated on the prelims pages (cover page and this notification). 2. Package code and package dimensions Example: LQFP100-P-1414-0.50C \Rightarrow LQFP100-P-1414-0.50F All references to the previous package code and package dimensions were left unchanged in body text. The new ones are indicated on the prelims pages. 3. Addition of notes on lead solderability Now that the device is Pb free, notes on lead solderability have been added. Ι 4. RESTRICTIONS ON PRODUCT USE The previous (obsolete) provision might be left unchanged on page 1 of body text. A new replacement is included on the next page. 5. Publication date of the datasheet The publication date at the lower right corner of the prelims pages applies to the new device. #### 1. Part number | Previous Part Number (in Body Text) | New Part Number | |-------------------------------------|-----------------| | TMP96C141BF | TMP96C141BFG | #### 2. Package code and dimensions | Previous Package Code (in Body Text) | New Package Code | |--------------------------------------|--------------------| | QFP80-P-1420-0.80 | QFP80-P-1420-0:80M | <sup>\*:</sup> For the dimensions of the new package, see the attached Package Dimensions diagram. ## 3. Addition of notes on lead solderability The following solderability test is conducted on the new device #### Solderability of lead free products | Test Parameter | Test Condition | Note | |----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------| | Solderability | Use of Sn-37Pb solder Bath Solder bath temperature = 230°C, Dipping time = 5 seconds The number of times = one, Use of R-type flux Use of Sn-3.0Ag-0.5Cu solder bath Solder bath temperature = 245°C, Dipping time = 5 seconds The number of times = one, Use of R-type flux (use of lead free) | Pass: Solderability rate until forming | ## 4. RESTRICTIONS ON PRODUCT USE The following replaces the "RESTRICTIONS ON PRODUCT USE" on page 1 of body text. #### RESTRICTIONS ON PRODUCT USE 20070701-EN - The information contained herein is subject to change without notice. - TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to comply with the standards of safety in making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such TOSHIBA products could cause loss of human life, bodily injury or damage to property. In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent TOSHIBA products specifications. Also, please keep in mind the precautions and conditions set forth in the "Handling Guide for Semiconductor Devices," or "TOSHIBA Semiconductor Reliability Handbook" etc. - The TOSHIBA products listed in this document are intended for usage in general electronics applications (computer, personal equipment, office equipment, measuring equipment, industrial robotics, domestic appliances, etc.). These TOSHIBA products are neither intended nor warranted for usage in equipment that requires extraordinarily high quality and/or reliability or a malfunction or failure of which may cause loss of human life or bodily injury ("Unintended Usage"). Unintended Usage include atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, medical instruments, all types of safety devices, etc.. Unintended Usage of TOSHIBA products listed in his document shall be made at the customer's own risk. - The products described in this document shall not be used or embedded to any downstream products of which manufacture, use and/or sale are prohibited under any applicable laws and regulations. - The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA for any infringements of patents or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any patents or other rights of TOSHIBA or the third parties. - Please contact your sales representative for product-by-product details in this document regarding RoHS compatibility. Please use these products in this document in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances. Toshiba assumes no liability for damage or losses occurring as a result of noncompliance with applicable laws and regulations. - For a discussion of how the reliability of microcontrollers can be predicted, please refer to Section 1.3 of the chapter entitled Quality and Reliability Assurance/Handling Precautions. #### 5. Publication date of the datasheet The publication date of this datasheet is printed at the lower right corner of this notification. (Annex) # Package Dimensions III 2008-02-20 ## **CMOS 16-bit Microcontrollers** #### TMP96C141BF ## 1. Outline and Device Characteristics TMP96C141BF is high-speed advanced 16-bit microcontrollers developed for controlling medium to large-scale equipment. TMP96C141BF is housed in an 80-pin flat package. Device characteristics are as follows: - (1) Original 16-bit CPU - TLCS-90 instruction mnemonic upward compatible. - 16M-byte linear address space - General-purpose registers and register bank system - 16-bit multiplication / division and bit transfer/arithmetic instructions - High-speed micro DMA : 4 channels (1.6 μs//2 bytes @ 20 MHz) - (2) Minimum instruction execution time: 200 ns @ 20 MHz - $(3) \quad Internal \ RAM \qquad \quad : \ \ 1 \ Kbyte$ - Internal ROM : None - (4) External memory expansion - Can be expanded up to 16M bytes (for both programs and data). - Can mix 8- and 16-bit external data buses. - (5) 8-bit timers : 2 channels - (6) 8-bit PWM timers : 2 channels - (7) 16-bit timers : (2 channels - (8) Pattern generators : 4 bits, 2 channels - (9) Serial interface 2 channels - (10) 10-bit A/D converter : 4 channels - (11) Watchdog timer - (12) Chip select/wait controller :3 blocks - (13) Interrupt functions - 3 CPU interrupts... SWI instruction, priviledged violation, and Illegal instruction - 14 internal interrupts 6 external interrupts 7-level priority can be set. - (14) I/O ports - (15) Standby function : 3 halt modes (RUN, IDLE, STOP) 000707EBP1 - For a discussion of how the reliability of microcontrollers can be predicted, please refer to Section 1.3 of the chapter entitled Quality and Reliability Assurance / Handling Precautions. - TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to comply with the standards of safety in making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such TOSHIBA products could cause loss of human life, bodily injury or damage to property. - In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent TOSHIBA products specifications. Also, please keep in mind the precautions and conditions set forth in the "Handling Guide for Semiconductor Devices," or "TOSHIBA Semiconductor Reliability Handbook" etc... - The TOSHIBA products listed in this document are intended for usage in general electronics applications (computer, personal equipment, office equipment, measuring equipment, industrial robotics, domestic appliances, etc.). These TOSHIBA products are neither intended nor warranted for usage in equipment that requires extraordinarily high quality and/or reliability or a malfunction or failure of which may cause loss of human life or bodily injury ("Unintended Usage"). Unintended Usage include atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, medical instruments, all types of safety devices, etc.. Unintended Usage of TOSHIBA products listed in this document shall be made at the customer's own risk. - The products described in this document are subject to the foreign exchange and foreign trade laws. - The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA CORPORATION for any infringements of intellectual property or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any intellectual property or other rights of TOSHIBA CORPORATION or others. ● The information contained herein is subject to change without notice 96C141B-1 2003-03-31 Figure 1 TMP96C141BF Block Diagram # 2. Pin Assignment and Functions The assignment of input / output pins for TMP96C141BF, their name and outline functions are described below. ## 2.1 Pin Assignment Figure 2.1 shows pin assignment of TMP96C141BF. Figure 2.1 Pin Assignment (80-pin QFP) 96C141B-3 2003-03-31 ## 2.2 Pin Names and Functions The names of input/output pins and their functions are described below. Table 2.2 Pin Names and Functions. | Pin name | Number<br>of pins | I/O | Functions | |------------------------|-------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | AD0 to AD7 | 8 | Tri-state | Address/data (lower): 0 to 7 for address/data bus | | AD8 to AD15 | 8 | Tri-state | Address data (upper): 8 to 15 for address/data bus | | P20 to P27 | 8 | I/O | Port 2: I/O port that allows selection of I/O on a bit basis | | A0 to A7<br>A16 to A23 | | Output<br>Output | (with pull-down resistor) Address: 0 to 7 for address bus Address: 16 to 23 for address bus | | RD | 1 | Output | Read: Strobe signal for reading external memory | | WR | 1 | Output | Write: Strobe signal for writing data on pins ADO to 7 | | P32<br>HWR | 1 | I/O<br>Output | Port 32: I/O port (with pull-up resistor) High write: Strobe signal for writing data on pins AD8 to 15 | | P33<br>WAIT | 1 | I/O<br>Input | Port 33: I/O port (with pull-up resistor) Wait: Pin used to request CPU bus wait | | P34<br>BUSRQ | 1 | I/O<br>Input | Port34: I/O port (with pull-up resistor) Bus request: Signal used to request high impedance for AD0 to 15, A0 to 23, RD, WR, HWR, R/W, RAS, CSO, CS1, and CS2 pins. (For external DMAC) | | P35<br>BUSAK | 1 | l/Ø<br>Output | Port 35: I/O port (with pull-up resistor) Bus acknowledge: Signal indicating that AD0 to 15, A0 to 23, RD, WR, HWR, R/W, RAS, CSO, CS1, and CS2 pins are at high impedance after receiving BUSRQ. (For external DMAC) | | P36<br>R/W | 1/ | 1/0<br>Output | Port 36: I/O port (with pull-up resistor) Read/write: 1 represents read or dummy cycle; 0, write cycle. | | P37<br>RAS | 1 | I/O<br>Output | Port 37: 1/O port (with pull-up resistor) Row address strobe: Outputs RAS strobe for DRAM. | | P40<br>CS0 | 1 | I/O<br>Output | Port 40: I/O port (with pull-up resistor) Chip select 0: Outputs 0 when address is within specified address area. | | CASO ( | | Output | Column address strobe 0: Outputs CAS strobe for DRAM when address is within specified address area. | Note: With the external DMA controller, this device's built-in memory or built-in I/O cannot be accessed using the BUSRQ and BUSAK pins. | Pin name | Number<br>of pins | I/O | Functions | |----------------------------|-------------------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | P41<br>CS1<br>CAS1 | 1 | I/O<br>Output<br>Output | Port 41: I/O port (with pull-up resistor) Chip select 1: Outputs 0 if address is within specified address area. Column address strobe 1: Outputs CAS strobe for DRAM if address is within specified address area. | | P42<br>CS2<br>CAS2 | 1 | I/O<br>Output<br>Output | Port 42: I/O port (with pull-down resistor) (Note) Chip select 2: Outputs 0 if address is within specified address area. Column address strobe 2: Outputs CAS strobe for DRAM if address is within specified address area. | | P50 to P53<br>AN0 to AN3 | 4 | Input<br>Input | Port 5: Input port Analog input: Input to A/D converter | | VREF | 1 | Input | Pin for reference voltage input to A/D converter | | AGND | 1 | Input | Ground pin for A/D converter | | P60 to P63 | 4 | 1/0 | Ports 60 to 63: 1/O ports that allow selection of 1/O on a bit basis (with pull-up resistor) | | PG00 to PG03 | 4 | Output | Pattern generator ports: 00 to 03 | | P64 to P67<br>PG10 to PG13 | 4 | I/O<br>Output | Ports 64 to 67: 1/O ports that allow selection of I/O on a bit basis (with pull-up resistor) Pattern generator ports; 10 to 13 | | P70<br>TI0 | 1 | I/O<br>Input | Port 70: 1/0 port (with pull-up resistor) (Timer input 0: Timer 0 input | | P71<br>TO1 | 1 | I/O<br>Output | Port 71: I/O port (with pull-up resistor) Timer output 1: Timer 0 or 1 output | | P72<br>TO2 | 1 | I/O<br>Output | Port 72: I/O port (with pull-up resistor) PWM output 2: 8-bit PWM timer 2 output | | P73<br>TO3 | 1 | Output | Port 73: I/O port (with pull-up resistor) PWM output 3: 8-bit PWM timer 3 output | | P80<br>TI4<br>INT4 | \(\frac{1}{2}\) | I/O<br>Input<br>Input | Port 80: 1/O port (with pull-up resistor) Timer input 4: Timer 4 count/capture trigger signal input Interrupt request pin 4: Interrupt request pin with programmable rising/falling edge | | P81<br>TI5<br>INT5 | | I/O<br>Input<br>Input | Port 81: I/O port (with pull-up resistor) Timer input 5: Timer 4 count/capture trigger signal input Interrupt request pin 5: Interrupt request pin with rising edge | | P82<br>TO4 | 1 | Output | Port 82: I/O port (with pull-up resistor)<br>Timer output 4: Timer 4 output pin | | P83<br>TO5 | 1 | I/O<br>Output | Port 83: I/O port (with pull-up resistor) Timer output 5: Timer 4 output pin | Note: Case of the settable $\overline{CS2}$ or $\overline{CAS2}$ ; when TMP96C141BF is bus release, this pin is not added the internal pull-down resistor but is added the internal pull-up resistor. | Pin name | Number<br>of pins | I/O | Functions | |--------------------|-------------------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | P84<br>TI6<br>INT6 | 1 | I/O<br>Input<br>Input | Port 84: I/O port (with pull-up resistor) Timer input 6: Timer 5 count/capture trigger signal input Interrupt request pin 6: Interrupt request pin with programmable rising/falling edge | | P85<br>TI7<br>INT7 | 1 | I/O<br>Input<br>Input | Port 85: I/O port (with pull-up resistor) Timer input 7: Timer 5 count/capture trigger signal input Interrupt request pin 7: Interrupt request pin with rising edge | | P86<br>TO6 | 1 | I/O<br>Output | Port 86: I/O port (with pull-up resistor) Timer output 6: Timer 5 output pin | | P87<br>INT0 | 1 | I/O<br>Input | Port 87: I/O port (with pull-up resistor) Interrupt request pin On interrupt request pin with programmable level/rising edge | | P90<br>TXD0 | 1 | I/O<br>Output | Port 90: I/O port (with pull-up resistor) Serial send data 0 | | P91<br>RXD0 | 1 | I/O<br>Input | Port 91: I/O port (with pull-up resistor) Serial receive data 0 | | P92<br>CTS0 | 1 | I/O<br>Input | Port 92: 1/O port (with pull-up resistor) Serial data send enable 0 (Clear to Send) | | P93<br>TXD1 | 1 | I/O<br>Output | Port 93: I/O port (with pull-up resistor) Serial send data 1 | | P94<br>RXD1 | 1 | I/O<br>Input | Port 94: I/O port (with pull-up resistor) Serial receive data 1 | | P95<br>SCLK1 | 1 | \( \sqrt{\phi} \) | Port 95: I/O port (with pull-up resistor) Serial clock I/O 1 | | WDTOUT | 1 | Output | Watchdog timer output pin | | NMI | 1 | Input | Non-maskable interrupt request pin: Interrupt request pin with falling edge. Can also be operated at rising edge by program. | | CLK | | Output | Clock output: Outputs [X1 ÷ 4] clock. Pulled-up during reset. | | ĒĀ | 1 | Input | External access: 0 should be inputted with TMP96C141B | | ALE | <u>1</u> | Output | Address latch enable | | RESET | | Input | Reset: Initializes LSI. (With pull-up resistor) | | X1/X2 | 2 | 1/0 | Oscillator connecting pin | | vcc | <u>)</u> | | Power supply pin ( + 5V) (All Vcc pins should be connected with the power supply pin.) | | VSS | > 3 | | GND pin (0V) (All Vss pins should be connected with GND (0 V).) | Note: Pull-up/pull-down resistor can be released from the pin by software (except the RESET pin). ## 3. Operation This section describes in blocks the functions and basic operations of TMP96C141BF device. Check the [7. Care Points and Restriction] because of the Care Points etc are described. #### 3.1 CPU TMP96C141BF device has a built-in high-performance 16-bit CPU (900-CPU). (For CPU operation, see TLCS-900 CPU in the previous section.) This section describes CPU functions unique to TMP96C141BF that are not described in the previous section. #### 3.1.1 Reset To reset the TMP96C141BF, the RESET input must be kept at 0 for at least 10 system clocks (10 states: $1\mu$ s with a 20 MHz system clock) within an operating voltage range and with a stable oscillation. When reset is accepted, the CPU sets as follows: - Program counter (PC) to 8000H. - Stack pointer (XSP) for system mode to 100H. - SYSM bit of status register (\$R) to 1. (Sets to system mode.) - IFF2 to 0 bits of status register to 111. (Sets mask register to interrupt level 7.) - MAX bit of status register to 0. (Sets to minimum mode) - Bits RFP2 to 0 of status register to 000. (Sets register banks to 0.) When reset is released, instruction execution starts from address 8000H. CPU internal registers other than the above are not changed. When reset is accepted, processing for built-in I/Os, ports, and other pins is as follows - Initializes built-in I/O registers as per specifications. - Sets port pins (including pins also used as built-in I/Os) to general-purpose input/output port mode (sets I/O ports to input ports). - Sets the WDTOUT pin to 0. (Watchdog timer is set to enable after reset.) - Pulls up the CLK pin to 1. - Sets the ALE pin to 0. 96C141B-7 2003-03-31 ## 3.2 Memory Map Note: The start address after reset is 8000H. Resetting sets the stack pointer (XSP) on the system mode side to 100H. Figure 3.2 Memory map #### 3.3 Interrupts TLCS-900 interrupts are controlled by the CPU interrupt mask flip-flop (IFF2 to 0) and the built-in interrupt controller. TMP96C141B has altogether the following 23 interrupt sources - Interrupts from the CPU…3 (Software interrupts, privileged violations, and Illegal (undefined) instruction execution) - Interrupts from external pins (NMI, INTO, and INT4 to 7)...6 - Interrupts from built-in I/Os···14 A fixed individual interrupt vector number is assigned to each interrupt source; six levels of priority (variable) can also be assigned to each maskable interrupt. Non-maskable interrupts have a fixed priority of 7. When an interrupt is generated, the interrupt controller sends the value of the priority of the interrupt source to the CPU. When more than one interrupt is generated simultaneously, the interrupt controller sends the value of the highest priority (7 for non-maskable interrupts is the highest) to the CPU. The CPU compares the value of the priority sent with the value in the CPU interrupt mask register (IFF2 to 0). If the value is greater than that the CPU interrupt mask register, the interrupt is accepted. The value in the CPU interrupt mask register (IFF2 to 0) can be changed using the EI instruction (contents of the EI num/IFF<2:0>= num). For example, programming EI 3 enables acceptance of maskable interrupts with a priority of 3 or greater, and non-maskable interrupts which are set in the interrupt controller. The DI instruction (IFF<2:0>=7) operates in the same way as the EI 7 instruction. Since the priority values for maskable interrupts are 0 to 6, the DI instruction is used to disable maskable interrupts to be accepted. The EI instruction becomes effective immediately after execution. (With the TLCS-90, the EI instruction becomes effective after execution of the subsequent instruction.) In addition to the general-purpose interrupt processing mode described above, there is also a high-speed micro DMA processing mode. High-speed micro DMA is a mode used by the CPU to automatically transfer byte or word data. It enables the CPU to process interrupts such as data saves to built-in I/Os at high speed. Figure 3.3(1) is a flowchart showing overall interrupt processing. 96C141B-9 2003-03-31 ## 3.3.1 General-Purpose Interrupt Processing When accepting an interrupt, the CPU operates as follows: (1) The CPU reads the interrupt vector from the interrupt controller. When more than one interrupt with the same level is generated simultaneously, the interrupt controller generates interrupt vectors in accordance with the default priority (which is fixed as follows: the smaller the vector value, the higher the priority), then clears the interrupt request. - The CPU pushes the program counter and the status register to the system stack area (area indicated by the system mode stack pointer). - (3) The CPU sets a value in the CPU interrupt mask register < IFF2 to 0> that is higher by 1 than the value of the accepted interrupt level. However, if the value is 7, 7 is set without an increment. - (4) The CPU sets the <SYSM> flag of the status register to 1 and enter the system mode. - (5) The CPU jumps to address 8000H interrupt vector, then starts the interrupt processing routine. In minimum mode, all the above processing is completed in 15 states (1.5 $\mu$ s @20 MHz). In maximum mode, it is completed in 17 states. | Dua Middle at at all Area | Interrupt processing state number | | | | | |---------------------------|-----------------------------------|----------|--|--|--| | Bus Width of stack Area | MAX mode | MIN mode | | | | | 8 bit | 23 | 19 | | | | | 16 bit | ( ( // ý) | 15 | | | | To return to the main routine after completion of the interrupt processing, the RETI instruction is usually used. Executing this instruction restores the contents of the program counter and the status registers. Though acceptance of non-maskable interrupts cannot be disabled by program, acceptance of maskable interrupts can. A priority can be set for each source of maskable interrupts. The CPU accepts an interrupt request with a priority higher than the value in the CPU mask register <IFF2 to 0>. The CPU mask register <IFF2 to 0> is set to a value higher by 1 than the priority of the accepted interrupt. Thus, if an interrupt with a level higher than the interrupt being processed is generated, the CPU accepts the interrupt with the higher level, causing interrupt processing to nest. The interrupt request with a priority higher than the accepted now interrupt during the CPU is processing above (1) to (5) is accepted before the 1'st instruction in the interrupt processing routine, causing interrupt processing to nest. (This is the same case of over lapped each Non-Maskable interrupt (level "7").) The CPU does not accept an interrupt request of the same level as that of the interrupt being processed. The CPU does not accept an interrupt request of the same level as that of the interrupt being processed. Resetting initializes the CPU mask registers <IFF2 to 0> to 7; therefore, maskable interrupts are disabled. The addresses 008000H to 0081FFH (512 bytes) of the TLCS-900 are assigned for interrupt processing entry area. Table3.3 (1) TMP96C141BF Interrupt Table | Default<br>priority | Туре | Interrupt source | Vector value | Start address | High-speed<br>micro DMA<br>start vector | |---------------------|----------|-----------------------------------------|--------------|---------------|-----------------------------------------| | 1 | | Reset , or SWI0 instruction | 0000H | 8 0 0 0 H | > - | | 2 | | INTPREV : Privileged violation, or SWI1 | 0 0 1 0 H | 8 O O H | _ | | 3 | | INTUNDEF: Illegal instruction, or SWJ2 | 0 0 2 0 H | 8 0 2 0 H | _ | | 4 | Non- | SWI 3 instruction | 0 0 3 0 H | 8 0 3 0 H | - | | 5 | maskable | SWI 4 instruction | 0 0 4 (0 H | 8 0 4 0 H | - | | 6 | | SWI 5 instruction | 0 0 5 0 H | 8 0 5 0 H | - | | 7 | | SWI 6 instruction | 0 0 6 0 H | 8060H | - | | 8 | | SWI 7 instruction | 00404 | 8070H | - | | 9 | | NMI Pin | 0 0 8 0 H | 8080H | 08H | | 10 | | INTWD : Watchdog timer | 0 0 9 0 H | 8090H | 09H | | 11 | | INTO pin | 0 0 A 0 H | 80A0H | 0AH | | 12 | | INT4 pin | 0 0 B 0 H | 8 0 B 0 H | 0ВН | | 13 | | INT5 pin | 0 0 C 0 H | 8 0 C 0 H | 0CH | | 14 | | INT6 pin | 0 0 D 0 H | 8 0 D 0 H | 0DH | | 15 | | INT7 pin | 0 0 E 0 H | 8 0 E 0 H | 0EH | | - | / | (Reserved) | 0 0 F 0 H | 8 0 F 0 H | 0FH | | 16 | // | INTTO : 8-bit timer0 | 0 1 0 0 H | 8 1 0 0 H | 10H | | 17 | | INTT1 : 8-bit timer1 | 0 1 1 0 H | 8 1 1 0 H | 11H | | 18 | | INTT2 : 8-bit/timer2/PWM0 | 0 1 2 0 H | 8 1 2 0 H | 12H | | 19 | | INTT3 : 8-bit timer3/PWM1 | 0 1 3 0 H | 8 1 3 0 H | 13H | | 20 | | INTTR4 : 16-bit timer4 (TREG4) | 0 1 4 0 H | 8 1 4 0 H | 14H | | 21 | Maskable | NTTR5 : 16-bit timer4 (TREG5) | 0 1 5 0 H | 8 1 5 0 H | 15H | | 22 | | INTTR6 : 16-bit timer5 (TREG6) | 0 1 6 0 H | 8 1 6 0 H | 16H | | <b>∠23</b> \ | | INTTR7 : 16-bit timer5 (TREG7) | 0 1 7 0 H | 8 1 7 0 H | 17H | | 24 | | INTRX0 (: Serial receive (Channel.0) | 0 1 8 0 H | 8 1 8 0 H | 18H | | 25 | | INTTX0 : Serial send (Channel.0) | 0 1 9 0 H | 8 1 9 0 H | 19H | | 26 | | INTRX1 : Serial receive (Channel.1) | 0 1 A 0 H | 8 1 A 0 H | 1AH | | 27 | | INTTX1 : Serial send (Channel.1) | 0 1 B 0 H | 8 1 B 0 H | 1BH | | 28 | | INTAD : A/D conversion completion | 0 1 C 0 H | 8 1 C 0 H | 1CH | | - | | (Reserved) | 0 1 D 0 H | 8 1 D 0 H | 1DH | | _ | | (Reserved) | 0 1 E 0 H | 8 1 E 0 H | 1EH | | - | | (Reserved) | 0 1 F 0 H | 8 1 F 0 H | 1FH | ## 3.3.2 High-speed Micro DMA In addition to the conventional interrupt processing, the TLCS-900 also has a high-speed micro DMA function. When an interrupt is accepted, in addition to an interrupt vector, the CPU receives data indicating whether processing is high-speed micro DMA mode or general-purpose interrupt. If high-speed micro DMA mode is requested, the CPU performs high-speed micro DMA processing. The TLCS-900 can process at very high speed compared with the TLCS-90 micro DMA because it has transfer parameters in dedicated registers in the CPU. Since those dedicated registers are assigned as CPU control registers, they can only be accessed by the LDC (privileged) instruction. ## (1) High-speed micro DMA operation High-speed micro DMA operation starts when the accepted interrupt vector value matches the high-speed micro DMA start vector value set in the interrupt controller. The high-speed micro DMA has four channels so that it can be set for up to four types of interrupt source. When a high-speed micro DMA interrupt is accepted, data is automatically transferred from the transfer source address to the transfer destination address set in the control register, and the transfer counter is decremented. If the value in the counter after decrementing is other than 0, high-speed micro DMA processing is completed; if the value in the counter after decrementing is 0, general-purpose interrupt processing is performed. In read-only mode, which is provided for DRAM refresh, the value in the counter is ignored and dummy read is repeated. 32-bit control registers are used for setting transfer source/destination addresses. However, the TLCS-900 has only 24 address for output. A 16M-byte space is available for the high-speed micro DMA. There are two data transfer modes: one-byte mode and one-word mode. Incrementing, decrementing, and fixing the transfer source/destination address after transfer can be done in both modes. Therefore data can easily be transferred between I/O and memory and between I/Os. For details of transfer modes, see the description of transfer mode registers. The transfer counter has 16 bits, so up to 65536 transfers (the maximum when the initial value of the transfer counter is 0000H) can be performed for one interrupt source by high-speed micro DMA processing. After the data transferred by the $\mu$ DMA function, the transfer counter was decreased. When this counter is "0"H, the processor operates general interrupt processing. At this time, if the same channel of interrupt is required next interrupt, the transfer counter starts from 65536. Interrupt sources processed by high-speed micro DMA processing are those with the high-speed micro DMA start vectors listed in Table 3.3 (1). **TOSHIBA** The following timing chart is a high-speed $\mu DMA$ cycle of the Transfer Address INC rement mode (the other mode except the Read -only mode is same as this) (Condition: MIN mode, 16bit Bus width for 16M Byte, 0 wait) These Control Register can not be set only "LCD cr, r" instruction. ## (3) Transfer mode register details This condition is 16-bit bus width and 0 wait of source / destination address space. Note: n: corresponds to high-speed \( \nu DMA\) channels 0 to 3. DMADn + / DMASn + : Post-increment (Increments register value after transfer.) DMADn - / DMASn - : Post-decrement (Decrement register value after transfer.) All address space (the space for system mode) can be accessed by high-speed $\mu DMA$ . Do not use undefined codes for transfer mode control. <Usage of read only mode (DRAM refresh)> When the hardware configuration is as follows: DRAM mapping size: =1MB DRAM data bus size: =8 bits DRAM mapping address range: = 100000H to 1FFFFFH Set the following registers first; refresh is performed automatically. ## ① Register initial value setting LD XIX, 100000H LDC DMASO, XIX ... mapping start address LD A, 00001010B LDC DMAMO, A ··· read only mode (for DRAM refresh) ## ② Timer setting Set the timers so that interrupts are generated at intervals of $62.5\mu s$ or less. ## ③ Interrupt controller setting Set the timer interrupt mask higher than the other interrupts mask. Write the above timer interrupt vector value in the High-Speed $\mu$ DMA start vector register, DMA0V. ## (Operation description) The DRAM data bus is an 8-bit bus and the high-speed micro DMA is in read-only mode (4 bytes), so refresh is performed for four times per interrupt. When a 512 refresh/8ms DRAM is connected, DRAM refresh is performed sufficiently if the high-speed micro DMA is started every $15.625\mu s \times 4 = 62.4\mu s$ or less, since the timing is $15.625\mu s$ /refresh. #### (Overhead) Each processing time by the high-speed micro DMA is $1.8\mu s$ (18 states) @20 MHz with an 8-bit data bus. In the above example, the micro DMA is started every $62.5\mu s$ , $1.8\mu s/62.5\mu s = 0.029$ ; thus, the overhead is 2.9%. #### (Note) When the Bus is released (BUSAK="0") which must wait to accept the interrupt, DRAM refresh is not performed because of the high-speed $\mu$ DMA is generated by an interrupt. #### 3.3.3 Interrupt Controller Figure 3.3.3 (1) is a block diagram of the interrupt circuits. The left half of the diagram shows the interrupt controller; the right half includes the CPU interrupt request signal circuit and the HALT release signal circuit. 96C141B-17 2003-03-31 Each interrupt channel (total of 20 channels) in the interrupt controller has an interrupt request flip-flop, interrupt priority setting register, and a register for storing the high-speed micro DMA start vector. The interrupt request fip-flop is used to latch interrupt requests from peripheral devices. The flip-flop is cleared to 0 at reset, when the CPU reads the interrupt channel vector after the acceptance of interrupt, or when the CPU executes an instruction that clears the interrupt of that channel (writes 0 in the clear bit of the interrupt priority setting register). For example, to clear the INTO interrupt request, set the register after the DI instruction as follows. INTEOAD ← ---- 0 --- Zero-clears the INTO Flip Flop. The status of the interrupt request flip-flop is detected by reading the clear bit. Detects whether there is an interrupt request for an interrupt channel. The interrupt priority can be set by writing the priority in the interrupt priority setting register (eg, INTEOAD, INTE45, etc.) provided for each interrupt source. Interrupt levels to be set are from 1 to 6. Writing 0 or 7 as the interrupt priority disables the corresponding interrupt request. The priority of the non-maskable interrupt (NMI pin, watchdog timer, etc.) is fixed to 7. If interrupt requests with the same interrupt level are generated simultaneously, interrupts are accepted in accordance with the default priority (the smaller the vector value, the higher the priority). The interrupt controller sends the interrupt request with the highest priority among the simultaneous interrupts and its vector address to the CPU. The CPU compares the priority value <IFF2 to 0> set in the Status Register by the interrupt request signal with the priority value sent; if the latter is higher, the interrupt is accepted. Then the CPU sets a value higher than the priority value by 1 in the CPU SR<IFF2 to 0>. Interrupt requests where the priority value equals or is higher than the set value are accepted simultaneously during the previous interrupt routine. When interrupt processing is completed (after execution of the RETI instruction), the CPU restores the priority value saved in the stack before the interrupt was generated to the CPU SR<IFF2 to 0>. The interrupt controller also has four registers used to store the high-speed micro DMA start vector. These are I/O registers; unlike other high-speed micro DMA registers (DMAS, DMAD, DMAM, and DMAC), they can be accessed in either normal or system mode. Writing the start vector of the interrupt source for the high-speed micro DMA processing (see Table 3.3.(1)), enables the corresponding interrupt to be processed by high-speed micro DMA processing. The values must be set in the high-speed micro DMA parameter registers (eg, DMAS and DMAD) prior to the high-speed micro DMA processing. Figure 3.3.3 (1) Block Diagram of Interrupt Controller # (1) Interrupt priority setting register | | | | | | | (Rea | ad-modify | -write pro | hibited.) | | |-------------------|---------------|------------------------------------------------------------------------|---------------|---------------|------------------------------|--------------|---------------|---------------------------------------------------------------------------------------------------------------------|----------------|-------------------| | Symbol | Address | 7 | 6 | 5 | 4 | 3 | . 2 | 1(( | 0 > | 1 | | , | | | INT | AD | | | IN | ITO \ | | ←Interrupt sour | | | | IADC | | : IADM1 | : IADM0 | 10C | : I0M2 | JOM1 | : 10M0 | ←bit Symbol | | INTE0AD | AD 0070H | R/W | : | | • | R/W | $\wedge$ | (w/< | | ←Read/Write | | | | 0 | 0 | | 0 | 0 | 0 | 0 | <del>)</del> 0 | ←After reset | | | | | . IN | T5 | • | | 44 | 174 | , | 1 | | | | I5C | : I5M2 | : I5M1 | : I5M0 | I4C | : I4M2 | 14M1 | 14M0 | | | INTE45 | 0071H | R/W | : | W | - | R/W | : // | ) w | - | | | | | 0 | 0 | | 0 | 0 / | 2 | 0 | 0 / | | | | | | IN | T7 | | N | | IT6 | ۵(( | | | | | I7C | <br> | : I7M1 | : I7M0 | 16C | : 16M2 | : I6M1 | : 16M0 | | | INTE67 | 0072H | R/W | | W | | (R/W) | | W | 14 | | | | | 0 | 0 | | . 0 | (6/ | ( ) o | 0 | (0) | $\sim$ | | | | | • | Timer1) | | \\\\ | // | Timer0) | | $\langle \rangle$ | | | | IT1C | : IT1M2 | | IT1M0 | 110C | : ITOM2 | ITOM1 | : 110M0 | // | | INTET10 | 0073H | R/W | : 1111112 | W | | R/W | : 1101012 | /W/ | 10000 | | | | | 0 | 0 | · 0 | 0 | 0 | 0 | : (0/ | 0 | i | | | | | | | (1/- | | | er2/PWM | | 1 | | | | | iPW1M2 | | | | | ÷IPW0M1 | | 1 | | INTEPW10 | 0074H | R/W | : IF VV IIVIZ | | . IF VV IIVIO | R/W | : 17 00 01012 | WV VV | : IF VV OIVIO | | | | | 0 | 0 | : (0 | : 0 | 0 | 0 | $\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt$ | : 0 | 1 | | | | - 0 | | · | . 0 | 9 | | <del>`</del> | : 0 | 1 | | | | ITEC | INTTR5 | | : IT5M0 | 1746 | / | (TREG4) | : 174840 | ł | | INTET54 | 54 0075H | IT5C | : 1151012 | | : IT5M0 | TT4C | : 11410(2 | IT4M1 | IT4M0 | ł | | | | R/W | - ( | W v | : 0 | R/W/ | | W | : 0 | ł | | | | 0 | . 0 | )0) | 0 | 0 | 0/ | 0 | 0 | 1 | | | | | INTTR7 | | : | ^ .=== | | (TREG6) | : | ł | | INTET76 | 0076H | IT7C ( | | | : IT7M0 | /T6C | : IT6M2 | : IT6M1 | : IT6M0 | | | | | 10 00 | | <u> </u> | | R/W | <u> </u> | W | | | | | | | | | 0 | (0) | : 0 | 0 | 0 | ł | | | | -( | . 1 1 | TX0 | | // | | RX0 | | | | INTES0 | 0077H | . / / | : ITX0M2 | : ITX0M1 | : ITX0M0 | | : IRX0M2 | : IRX0M1 | : IRX0M0 | | | | | ) R/W_ | <u>-</u> | , W ( | $(// \land)$ | R/W | <u>:</u> | . W | | | | 4 | | 0 | 0 ' | 10 | (V/O)) | 0 | : 0 | 0 | 0 | | | | \\/\/ | | | TX1 | $\overline{}$ | | | RX1 | | 1 | | INTES1 | 0078H | ITX1C | ITX/IM2 | HTX1M1 | <u>INTXTE</u> | IRX1C | IRX1M2 | IRX1M1 | IRX1M0 | | | 1141231 | 007011 | √R/W | | W | | R/W | <u> </u> | W | | | | $\wedge$ $\wedge$ | | 0 | 0 | <u>0</u> | . 0 | 0 | . 0 | . 0 | . 0 | | | >`< | | | | $\rightarrow$ | | | | | | | | $\overline{}$ | $\mathcal{A}$ | | $\rightarrow$ | | | | | | | | | lxxM2 | lxxM1 | lxxM | | | Function | (\\/ri+a) | | | | | | + | 1 | + | | | | | | | | | | 6 | 0 | 0 | | | rrupt requ | | ,, | | | | | 0 | 0 ( | $\begin{bmatrix} 1 \\ 0 \end{bmatrix}$ | | | t request le<br>t request le | | | | | | | $\stackrel{>}{=}$ | 1 | $\downarrow \rangle \setminus \langle \langle \langle \rangle \rangle$ | | | t request l | | | | | | | 1 | 6 | )<br>o | | | t request l | | | | | | | 1 | 0 | 1/1 | Set | t request l | evel to "5 | ; <b>"</b> . | | | | | | <sup>&gt;</sup> 1 | 1 | | | | | evel to "6 | | | | | | 1 | 1 | 1 | Pro | hibits inte | errupt requ | iest. | | | | | | IxxC | | Function | n (Read) | | | Functio | n (Write) | | | | | 0 | Indica | tes no int | errupt req | uest. | Clear | s interrup | ot request | flag. | 7 | | | 1 | Indica | tes interr | upt reques | st. | - | Don | 't care | | | | | | | | | | | | | | | | ## (2) External interrupt control # Setting of External Interrupt Pin Functions | Interrupt | Pinname | | Mode | Setting method | |-----------|----------------------------------------|----------------|--------------------------|---------------------------------------------------| | NIN 41 | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | /Y | Falling edge | III/IC <nmiree> = 0</nmiree> | | NMI | 1 | | falling and Rising edges | IIMC <nmiree> = 1</nmiree> | | INITO | D07 | <u>_</u> | Rising edge | IIMC <i0le> = 0, <i0ie> = 1</i0ie></i0le> | | INTO | P87 | 了• | /tevel | | | INITA | P80 | _ <b>/</b> _< | Rising edge | T4MOC <cap12m1,0> = 0,0 or 0,1 or 1,1</cap12m1,0> | | INT4 | ) P8U | | Falling edge | T4MOD <cap12m1, 0=""> = 1, 0</cap12m1,> | | INT5 | P81 | | Rising edge | | | INITC | \<br>\<br>D04 | X | Rising edge | T5MOC <cap34m1,0> = 0,0 or 0,1 or 1,1</cap34m1,0> | | NT6 | P84 | _ <del>_</del> | Falling edge | T5MOD <cap34m1, 0=""> = 1, 0</cap34m1,> | | INT7 | P85 | <u></u> | Rising edge | | # (3) High-speed micro DMA start vector When the CPU reads the interrupt vector after accepting an interrupt, it simultaneously compares the interrupt vector with each channel's high-speed micro DMA start vector (bits 4 to 8 of the interrupt vector). When both match, the interrupt is processed in high-speed micro DMA mode for the channel whose value matched. If the interrupt vector matches more than one channel, the channel with the lower channel number has a higher priority. | | | | Micro | DMA0 St | art Vecto | or (re | ad-modify- | write is not p | oossible.) | |------------------|-------------|------------------|-------------|----------|--------------|--------------|-------------|----------------|------------| | | | 7 | 6 | 5 | 4 | 3 | 2 | 1( | 0 | | DMA0V<br>(007CH) | bit Symbol | | | | DMA0V8 | DMA0V7 | DMA0V6 | DMA0V5 | DMA0V4 | | | Read/Write | | | | (7) | | W | 4 | $\supset$ | | | After reset | | | | | <i>)</i> / o | <b>6</b> | 0// | 0 | | | | | Micro I | DMA1 Sta | rt Vecto | )r (re | ad-modify- | write is not | possible.) | | | | 7 | 6 | 5 🗸 🤇 | 4 | 3 | (2/ | 1 | 0 | | DMA1V | bit Symbol | | | | DMA1V8 | DMA1V7 | DMA1y6 | DMA1V5 | DMA1V4 | | (007DH) | Read/Write | | | | 7/ | (( | /w\_ | | | | | After reset | | ^ | | <b>`</b> 0 / | 0 | | 0 | 0 | | | | | Micro | DMA2 Sta | art Vecto | or (re | ad-modify- | write is not | possible.) | | | | 7 | 6 | 3 | 4 | 3 | 2 | 1 | 0 | | DMA2V | bit Symbol | | 1 | | DMA2V8 | DMA2V7 | DMA2V6 | DMA2V5 | DMA2V4 | | (007EH) | Read/Write | | $\sim \sim$ | <u> </u> | | | W | | | | | After reset | | | | (0) | 0 | 0 | 0 | 0 | | | | | Micro I | DMA3 Sta | ert Vecto | r (re | ead-modify- | write is not | possible.) | | | | \ \Y | 6 | 5 | <b>4</b> | 3 | 2 | 1 | 0 | | DMA3V | bit Symbol | $\sum_{i=1}^{n}$ | | | DMA3V8 | DMA3V7 | DMA3V6 | DMA3V5 | DMA3V4 | | (007FH) | Read/Write | | | | | | W | | | | | After reset | | ( | | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | #### (4) Notes The instruction execution unit and the bus interface unit of this CPU operate independently of each other. Therefore, if the instruction used to clear an interrupt request flag of an interrupt is fetched before the interrupt is generated, it is possible that the CPU might execute the fetched instruction to clear the interrupt request flag while reading the interrupt vector after accepting the interrupt. If so, the CPU would read the default vector 00A0H and start the interrupt processing from the address 80A0H. To avoid this, make sure that the instruction used to clear the interrupt request flag comes after the DI instruction. In addition, take care as the following three circuits are exceptional and demand special attention. | INTO level mode | INTO in level mode is not an edge-detect interrupt, so the interrupt request flip-flop function is canceled. The peripheral interrupt request bypasses the S input of the flip-flop, and acts as the Q output. Changing modes from edge to level automatically clears the interrupt request flag. If the CPU enters the interrupt response sequence as a result of setting INTO from 0 to 1, INTO must be held at 1 until the interrupt response sequence is completed. If the INTO level mode is used to release a halt, INTO must be held at 1 from the time INTO changes from 0 to 1, to the time when the halt is released. (Ensure that INTO does not go back 0 due to noise before the halt is released.) When switching modes from level to edge, any interrupt request flag set in level mode is not cleared. Accordingly, clear | |-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | request flag set in level mode is not cleared. Accordingly, clear the interrupt request flag using the following sequence. | | | DI LD (IIMC), 00H; Switches from level to edge. LD (INTEOAD), 00H; Clears interrupt request flag. | | INITATO | EI | | INTÂD | The interrupt request flip-flop can only be cleared by reset or by reading the A/D conversion result register, not by an instruction. | | INTRX | The interrupt request flip-flop can only be cleared by reset or by reading the serial channel receive buffer, not by an instruction. | Note: The following instructions or pin changes are equivalent to instructions that clear the interrupt request flag. INTO : Instructions that switch to level mode after an interrupt request is generated in edge mode. The pin input changes from high to low after an interrupt request is generated in level mode. ("H" $\rightarrow$ "L") INTAD : Instructions that read the A/D conversion result register. INTRX : Instructions that read the receive buffer. ## 3.4 Standby Function When the HALT instruction is executed, the TMP96C141BF enters RUN, IDLE, or STOP mode depending on the contents of the HALT mode setting register. (1) RUN: Only the CPU halts; power consumption remains unchanged. (2) IDLE: Only the built-in oscillator operates, while all other built-in circuits halt. Power consumption is reduced to 1/10 or less than that during normal operation. (3) STOP: All internal circuits including the built-in oscillator halt. This greatly reduces power consumption. The states of the port pins in STOP mode can be set as listed in Table 3.4 (1) using the I/O register WDMOD<DRVE> bit. | | | | | | | // | $\sim$ | | \ \ | |---------|-------------|---------|------------------------|------------|----------------------------------------|-----------|-----------------------------|--------------|-----------| | | | 7 | 6 | 5 | 4 | 3 | 2 < | | 0 | | WDMOD | bit Symbol | WDTE | WDTP1 | WDTP0 | WARM | HALTM1 | HALTIMO | RESCR | DRVE | | (005CH) | Read/Write | | | 4( | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | W | | | | | | After reset | 1 | 0 | 0 | 0 | 0 | $\supset$ $\circ$ $\subset$ | 0 | 0 | | | | 1 : WDT | 00 : 2 <sup>16</sup> / | ufc ( | Warming | Standbymø | de )) | 1 : Connects | 1 : Drive | | | | Enable | 01:218/ | /fc | uptime | 00:RUN | mode | watchdog | pin even | | | Function | | 10:220/ | fc | 0 : 212/fc | 01:STQ | P mode | timer | in STOP | | | | | 1(1:222) | / / / | 1: 2 <sup>16</sup> / fc | 10: IDL | mode | output to | mode. | | | | | | ction time | 1.2 /10 | | | RESET pin | | | | | | Dete | cuon ume | : | 11: Don | ιcare | internally. | | When STOP mode is released by other than a reset, the system clock output starts after allowing some time for warming up set by the warming-up counter for stabilizing the built-in oscillator. To release STOP mode by a reset, it is necessary to allow a reset time long enough to allow the oscillator to stabilize. To release standby mode, a reset or an interrupt is used. To release IDLE or STOP mode, only an interrupt by the NMI or INTO pin, or a reset can be used. The details are described below. Note: Usually, interrupts can release all halts status. However, the interrupts = (NMI, INTO), which can release the HALT mode may not be able to do so if they are input during the period CPU is shifting to the HALT mode (for about 3 clocks of X1) with IDLE or STOP mode. (In this case, an interrupt request is kept on hold internally.) If another interrupt is generated after it has shifted to HALT mode completely, halt status can be released without difficultly. The priority of this interrupt is compare with that of the interrupt kept on hold internally, and the interrupt with higher priority is handled first followed by the other interrupt. | Interrupt level<br>Standby mode | Interrupt mask (IFF2 to 0)<br>≤ interrupt request level | Interrupt mask (IFF2 to 0) >interrupt request level | | |---------------------------------|--------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|--| | RUN | Can be released by any interrupt.<br>After standby mode is released,<br>interrupt processing starts. (Note) | Can only be released by INTO pin<br>Processing resumes from address<br>next to HALT instruction. | | | IDLE | Can only be released by NMI or INTO pin. After standby mode is released, interrupt processing starts. (Note) | 1 | | | STOP | ↑ (Note) | 1 | | | | | | | Table 3.4 (1) Pin states in STOP mode | Pin name | 1/0 | 96C141BF | | 96CM40 / 96PM40 | | | |--------------------|--------------------------------------------------|------------|---------------|-----------------|---------------|--| | riii name | 1/0 | DRVE = 0 | DRVE = 1 | DRVE = 0 | DRVE = 1 | | | P0 (AD0 to AD7) | Input mode / AD0 to 7<br>Output mode | -<br>× | -<br>× | | –<br>Output | | | P1 (AD8 to AD15) | Input mode / AD8 to 15<br>Output mode / A8 to 15 | -<br>× | ~ × | ) | –<br>Output | | | P2 | Input mode<br>Output mode / A0 to 7, A16 to 23 | PD*<br>PD* | PD*<br>Output | PD*<br>PD* | PD*<br>Output | | | P30 (RD), P31 (WR) | Output | - | "1" Output | _ | Output | | | P32 to P37 | Input mode<br>Output mode | PU<br>PU | PU<br>Qutput | | | | | P40, P41 | Input mode<br>Output mode | PU* | PU<br>Output | | | | | P42 (CS2 / CAS2) | Input mode<br>Output mode | PD*<br>PD* | PD Output | | $\bigcirc$ | | | P5 | Input | 7 | - ( | | | | | P6 | Input mode<br>Output mode | PU*<br>PU* | PU<br>Output | (2) | | | | P7 | Input mode<br>Output mode | PU*<br>PU* | PÚ<br>Output | ) • | _ | | | P80 to P86 | Input mode<br>Output mode | PU* | RU<br>Output | | | | | P87 (INT0) | Input mode<br>Output mode | PU<br>PU | PU<br>Øutput | | | | | P9 | Input mode<br>Output mode | PU* | PU<br>Output | | | | | NMI | Input | Input | Input | | | | | WDTOUT | Output \ | Output | Output | | | | | ALE | Output | "0" | "0" | | | | | CLK | Output | ) - | "1" | | | | | RESET | Input | Input | Input | | | | | ĒĀ | Input | Input | Input | | | | | X1 🚫 | Input | - | _ | | | | | X2 🗸 | Output | "1" | "1" | | | | : Input for input mode/input pin is invalid; output mode/output pin is at high impedance. Input : Input enable state input : Input gate in operation. Fix input voltage to 0 or 1 so that input pin stays constant. Output : Output state PU : Programmabl Programmable pull-up pin. Fix the pin to avoid through current since the input gate operates when a pull-up resistor is not set. Programmable pull-down pin. Fix the pin like a pull-up pin when a pull-down resistor is not set. Input gate disable state. No through current even if the pin is set to high impedance. : Cannot set. Note: Port registers are used for controlling programmable pull-up/pull-down. If a pin is also used for an output function (eg, TO1) and the output function is specified, whether pull-up or pull-down is selected depends on the output function data. If a pin is also used for an input function, whether pull-up or pull-down is selected depends on the port register setting value only. #### 3.5 Functions of Ports The TMP96C141BF, TMP96C041BF has 47 bits for I/O ports. These port pins have I/O functions for the built-in CPU and internal I/Os as well as general-purpose I/O port functions. Table 3.5 lists the function of each port pin. Table 3.5 Functions of Ports (R: ↑ = With programmable pull-up resistor) | Port name | Pin name | Number<br>of pins | Direction | R | Direction setting unit | Pin name for built-in function | |-----------|-------------|-------------------|-------------|------------|---------------------------------|--------------------------------| | Port2 | P20 to P27 | 8 | I/O | J | Bit | A0 to A7/A16 to A23 | | Port3 | P32 | 1 | I/O | 1 | Bit | HWR | | | P33 | 1 | I/O | Ì | Bit | WAIT | | | P34 | 1 | I/O | Ì | Bit | BUSRQ | | | P35 | 1 | I/O | 1 | (B(it// $\langle \cdot \rangle$ | BUSAK | | | P36 | 1 | I/O | 1 | Bit / | R/W 🛇 | | | P37 | 1 | I/O | 1 | Bit | RAS | | Port4 | P40 | 1 | I/O | 1 | Bit | CSO / CASO | | | P41 | 1 | I/O | V | Bit | CS1/CAS1 | | | P42 | 1 | 1/0 | J. | Bit | CS2/CAS2 | | Port5 | P50 to P53 | 4 | Input ( | / | (Fixed) | ANO to AN3 | | Port6 | P60 to P67 | 8 | 1/0 | 1 | Bit | PG00 to PG03, PG10 to PG13 | | Port7 | P70 | 1 | 1/0 | $\uparrow$ | Bít/ | 110 | | | P71 | 1 | 1/0 | À | Bit | TO1 | | | P72 | 1 | (( I/O) ) | 1 | Bit | 702 | | | P73 | 1 ( | ¥ <b>0</b> | 1 | Bit | 703 | | Port8 | P80 | 1/ | <u> </u> | 1 | ⟨Bit | TI4/INT4 | | | P81 | 1\\ | ) )/0 | 1 | Bit | TI5/INT5 | | | P82 | | <b>///O</b> | 1 | Bit | TO4 | | | P83 | $(/// \wedge)$ | I/O | 1 | Bit | TO5 | | | P84 | \\ <u>\</u> \(1)/ | I/O | 1 | Bit | TI6/INT6 | | | P85/ ) ) | _ \ | Ι⁄Q | (1) | // \\ Bit | TI7/INT7 | | | P86 //- | 7 | 170 | 1 | // Bit | TO6 | | | P87 | 1 | \<br>\_ | ¥ | Bit | INT0 | | Port9 | P90 | <b>)</b> 1 | 410 | 1 | Bit | TXD0 | | ^ | P91 | 1 | 1/0 | Ì | Bit | RXD0 | | | <b>₹</b> 92 | 1 | 1/0 | <b>^</b> | Bit | CTS0/SCLK0 | | <i>✓</i> | P93 | 1 / | ) I/O | 1 | Bit | TXD1 | | | R94 | 1 📈 | ( I/O | 1 | Bit | RXD1 | | | P95 | 1 | 1/0 | 1 | Bit | SCLK1 | # I/O port Setting X : Don't care | Port | Pin Name Port (I/O) or Function | | 1/ | I/O Register | | | |-----------------|---------------------------------|-----------------------------|----------------|--------------|------------|--| | | | | Pn | PnCR | PnFC | | | Port 2 | P2 (0 : 7) | Input Port (No Pull-down) | 1 | \ <b>0</b> | ~ | | | | | Input Port (With Pull-down) | 0 / | | _ | | | | | Output Port | ×(() | // ⟨î\ | | | | | | A (0 : 7) Output | 1 ( | 0 | 1 | | | | | A (16: 23) Output | 1 | 1 | 0 | | | Port 3 | P3 (2 : 7) | Input Port (No Pull-up) | ( 0 ) | <b>O</b> | 0 | | | | | Input Port (With Pull-up) | | 0 | 0 | | | | | Output Port | × | 1 | 9 | | | | P32 | HWR Output | × | 1 | $\sqrt{1}$ | | | | P33 | WAIT Input (No Pull-up) | 0 | 0 () | | | | | | WAIT Input (With Pull-up) | <sup>~</sup> 1 | 0 | | | | | P34 | BUSRQ Input (No Pull-up) | 0 < | > 0 | | | | | | BUSRQ Input (With Pull-up) | 1 | (O) | C/1// | | | | P35 | BUSAK Output | × | _ <u>1</u> / | | | | | P36 | R/W Output | × ( | | 1 | | | | P37 | RAS Output | × | (1) | 1 | | | Port 4 | P4 (0 : 1) | Input Port (Nø Pull-up) | 0 | 0 | 0 | | | | | Input Port (With Pull-up) | ((1// | ( ) O | 0 | | | | | Output Port | × | / 1 | 0 | | | | P42 | Input Port (No Pull-down) | 1 | 0 | 0 | | | | | Input Port (With Pull-down) | / 0 | 0 | 0 | | | | | Output Port | /× | 1 | 0 | | | | P40 | CSO Output (Note 1) | √/x | 1 | 1 | | | | P41 | CST Output (Note 1) | × | 1 | 1 | | | | P42 | CS2 Output (Note 1) | × | 1 | 1 | | | Port 5 | P5 (0 : 3) | Input Port | × | _ | | | | | | AN (0 : 3) Input (Note 2) | × | | | | | Port 6 | P6 (0 : 7) | Input Port (No Pull-up) | 0 | 0 | 0 | | | | | Input Port (With Pull-up) | 1 | 0 | 0 | | | | | Output Port (V/) | × | 1 | 0 | | | | | PGn Output | × | 1 | 1 | | | Port 7 | P7 (0:3) | Input Port (No Pull-up) | 0 | 0 | 0 | | | | | Input Port (With Pull-up) | 1 | 0 | 0 | | | $\wedge \wedge$ | | Output Port | × | 1 | 0 | | | >,< | P70 | TIO Input (No Pull-up) 0 | | 0 | | | | | | TIO input (With Pull-up) | 1 | 0 | | | | | P71 | TO1 Output | × | 1 | 1 | | | | P72 | TO2 Output | × | 1 | 1 | | | | P73 | TQ3 Output | × | 1 | 1 | | Note 1: The function of P40 to P42 (CSO to CS2, CASO to CAS2) is selected using CS/WAIT control register BnCS < BnCAS > Note 2: Select the input channels for the A/D converter in ADMOD < ADCHn > . | Port | Pin Name | Port (I/O) or Function | 1/ | O Registe | r | |--------|------------|---------------------------------|-----------------|-------------------------|---------------| | | | | Pn | PnCR | PnFC | | Port 8 | P8 (0 : 7) | Input Port (No Pull-up) | 0 | 0 | 0 | | | | Input Port (With Pull-up) | 1 | ((0) | > 0 | | | | Output Port | × | | 0 | | | P80 | TI4/INT4 Input (No Pull-up) | 0// | $\langle \circ \rangle$ | _ | | | | TI4/INT4 Input (With Pull-up) | 1 🗸 | / ) <b>0</b> | | | | P81 | TI5/INT5 Input (No Pull-up) | 70/ | 0 | _ | | | | TI5/INT5 Input (With Pull-up) | | 0 | _ | | | P84 | TI6/INT6 Input (No Pull-up) | ( 0 ) | <sup>7</sup> 0 | | | | | TI6/INT6 Input (With Pull-up) | | 0 | _ | | | P85 | TI7/INT7 Input (No Pull-up) | Q | 0 | | | | | TI7/INT7 Input (With Pull-up) | 1 | 0 < | 1 - / | | | P82 | TO4 Output | > × | 1,44 | / | | | P83 | TO5 Output | × ^ | 1 | ) ( | | | P86 | TO6 Output | × | | ///n) | | | P87 | INTO Input (No Pull-up) | 0 | 0 | 70/ | | | (Note 3) | INTO Input (With Puff-up) | 1 / | $\supset$ 0 | $\rightarrow$ | | Port 9 | P9 (0 : 5) | Input Port (No Pull-up) | 0 (( | <b>(9</b> ) | 0 | | | | Input Port (With Pull-up) | 1 | ~0/ | 0 | | | | Output Port | (X) | $\sqrt{1}$ | 0 | | | P90 | TXD0 Output | \\ <b>x</b> / \ | ) ) 1 | 1 | | | P93 | TXD1 Output | X | / 1 | 1 | | | P91 | RXD0 Input (No Pull-up) | /\0 | 0 | _ | | | | RXD0 Input (With Pull-up) | ) 1 | 0 | | | | P94 | RXD1 (nput (No Pull-up) | //0 | 0 | _ | | | | RXD1\nput (With Pull-up) | <b>1</b> | 0 | | | | P92 | SCLK0/Qutput | × | 1 | 1 | | | | CTSO/SCLKO Input (No Pull-up) | 0 | 0 | 0 | | | | CTS0/SCLK0 Input (With Pull-up) | 1 | 0 | 0 | | | P95 | SCLK1 Output | × | 1 | 1 | | | | SCLK1 Input (No Pull-up) | 0 | 0 | 0 | | / | | SCLK1 Input (With Pulkup) | 1 | 0 | 0 | Note 3: When P87 pin is used as INTO pin, set IIMC<101E>to "1". (input enable) Resetting makes the port pins listed below function as general-purpose I/O ports. I/O pins programmable for input or output function as input ports. To set port pins for built-in functions, a program is required. #### Bus release function TMP96C141B has the internal pull-up and pull-down resistors to fix the bus control singnals at bus release. Show the table 3.5 (1) of pin condition at bus release ( $\overline{BVSAK} = 0$ ). Table 3.5 (1) The condition of pins at the bus release ( $\overline{BUSAK} = "L"$ ) | | <u> </u> | | | | | | |-----------------------------------------------|-----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | pin name | the status of pins at bus release | | | | | | | pin name | port mode | function mode | | | | | | AD0 to AD7<br>AD8 to AD15 | _ | these pins are "Hz" | | | | | | RD<br>WR | | these pins are "Hz"<br>("Hz" status after these pins drived high<br>level) | | | | | | P32 (HWR)<br>P37 (RAS) | The status is no change. (these pins are not "Hz".) | The output buffer is "OFF" after these pins drived high. These pins are added the internal resistor of pull-up. It's no relation for the value of output latch. | | | | | | P36 (R/W)<br>P40 (CS0/CAS0)<br>P41 (CS1/CAS1) | | <b>↑</b> | | | | | | P42 (CS2/CAS2) | 1. | (*) ↑ | | | | | | P20 to P27<br>(A16 to 23) | | The output buffer is "OFF" after these pins drived low. These pins are added the internal resistor of pull-down. It's no relation for the value of output latch. | | | | | (\*) P42 has the resistor of programmable pull-down, but when the bus are released, P42 pin is added a resistor of pull-up. That is, when it is used for bus release (BUSAK = 0), the pins of below need pull-up or pull-down resistor for an external circuit. AD0 to AD7 AD8 to AD15 $\overline{\mathsf{RD}}$ $\overline{\mathsf{WR}}$ Case of the bus release function; show a sample of external bus interface in the Fig.3.5. When the bus is released, both internal memory and internal I/O can not be accessed. But the internal I/O continues to run. So, the watchdog timer also continues to run. Therefore, be care about bus releasing time and set the detection time of WDT. Fig. 3.5 Example of the interface circuit (The case of using bus releasing function) ## 3.5.1 Port 2 (P20 to P27) Port 2 is an 8-bit general-purpose I/O port. I/O can be set on bit basis using the control register P2CR and function register P2FC. Resetting resets all bits of output latch P2, control register P2CR and function register P2FC to 0. It also sets Port 2 to input mode and connects a pull-down resistor. To disconnect the pull-down resistor, write 1 in the output latch. In addition to functioning as a general-purpose I/O port, Port 2 also functions as an address data bus (A0 to 7) and an address bus (A16 to 23). Setting to address bus, set Figure 3.5 (1) Port 2 #### Port 2 Register 7 6 5 3 2 0 bit Symbol P27 P26 P25 P24 P23 P22 P21 P20 P2 (0006H) Read/Write R/W After reset Input mode (Output latch register is cleared to "0".) **Port 2 Control Register** 7 6 5 4 12 0 P22C P21C P2CR bit Symbol P27C P26C P25C P24C P23C P20C (0008H)Read/Write W After reset 0 0 0 0 0 0 0 1Ø <<See P2FC below.>> Function **Port 2 Function Register** Ò 6 2 P2FC bit Symbol P27F P26F P25F P24F P23F P22F P21F P20F (0009H)Read/Write After reset 0 0 9 0 0 0 0 P2FC/P2CR = .00 : IN, 01 : OUT, 10 : A7 to 0, 11 : A23 to 16 Function Read-modify-write is Port 2 function setting prohibited for registers P2FC<P2XF> P2CR and P2FC. 0 1 Read-modify-write is <P2XC> prohibited for controlling address bus (A7 to 0) ON/OFF of the pull-down ò Input resistor for register P2. address bus (A23 to 16) Output P2XF> is bit X in register P2FC; <P2XC>; in register P2CR. To set as an address bus A23 to 16, set P2FC after setting P2CR. Figure 3.5 (2) Registers for Port 2 ### 3.5.2 Port 3 (P30 to P37) Port 3 is an 6-bit general-purpose I/O port. I/O can be set on a bit basis. I/O is set using control register P3CR and function register P3FC. Resetting resets all bits of output latch P3 to 1, control register P3CR (bits 0 and 1 are unused) and function register P3FC (bit 3 is unused) to 0. Resetting also sets P32 to P37 to input mode, and connects a pull-up resistor. In addition to functioning as a general-purpose I/O port, Port 3 also functions as an I/O for the CPU's control/status signal. Figure 3.5 (4) Port3 (P33, P34) Note: When P33/WAIT pin is used as a WAIT pin, set P3CR < P33C > to "0" and Chip Select / WAIT control register < BnW1, 0 > to "10". Figure 3.5 (5) Registers for Port 3 ## 3.5.3 Port 4 (P40 to P42) Port 4 is a 3-bit general-purpose I/O port. I/O can be set on a bit basis using control register P4CR and function register P4FC. Resetting does the following: - Sets the P40 and P42 output latch registers to 1. - Resets all bits of the P42 output latch register, the control register P4CR, and the function register P4FC to 0. - Sets P40 and P41 to input mode and connects a pull-up resistor. - Sets P42 to input mode and connects a pull-down resistor. In addition to functioning as a general-purpose I/O port, Port 4 also functions as a chip select output signal (CSO to CSO or CASO to CASO). Figure 3.5 (6) Port 4 Figure 3.5 (7) Registers for Port 4 290391 ## 3.5.4 Port 5 (P50 to P53) Figure 3.5 (9) Registers for Port 5 ## 3.5.5 Port 6 (P60 to P67) Port 6 is an 8-bit general-purpose I/O port. I/O can be set on bit basis. Resetting sets Port 6 as an input port and connects a pull-up resistor. It also sets all bits of the output latch to 1. In addition to functioning as a general-purpose I/O port, Port 6 also functions as a pattern generator PG0/PG1 output. PG0 is assigned to P60 to P63; PG1, to P64 to P67. Writing 1 in the corresponding bit of the port 6 function register (P6FC) enables PG output. Resetting resets the function register P6FC value to 0, and sets all bits to ports. ## 3.5.6 Port 7 (P70 to P73) Port 7 is a 4-bit general-purpose I/O port. I/O can be set on bit basis. Resetting sets Port 7 as an input port and connects a pull-up resistor. In addition to functioning as a general-purpose I/O port, Port 70 also functions as an input clock pin TIO; Port 71 as an 8-bit timer output (TO1), Port 72 as a PWM0 output (TO2), and Port 73 as a PWM1 output (TO3) pin. Writing 1 in the corresponding bit of the Port 7 function register (P7FC) enables output of the timer. Resetting resets the function register P7FC value to 0, and sets all bits to ports. Reset Direction control (on bit basis) Programmable P7CR write pull-up (TIO) Output latch B P7 write n q P7 read Selector σ TI0 Reset Direction control σ (on bit basis) ⊏ P7CR write Φ Function control (on bit basis) P7FC write Programmable pull-up Output latch P7 write Selector P71 to P73 (TO1 to TO3) В Timer F/F OUT TO1 : Timer 1 जे02 : Timer 2 В TO3: Timer 3 Selector P7 read Figure 3.5 (12) Port 7 ## 3.5.7 Port 8 (P80 to P83) Port 8 is an 8-bit general-purpose I/O port. I/O can be set on a bit basis. Resetting sets Port 8 as an input port and connects a pull-up resistor. It also sets all bits of the output latch register P8 to 1. In addition to functioning as a general-purpose I/O port, Port 8 also functions as an input for 16-bit timer 4 & 5 clocks, an output for 16-bit timer F/F 4, 5, & 6 output, and an input for INTO. Writing 1 in the corresponding bit of the Port 8 function register (P8FC) enables those functions. Resetting resets the function register P8FC value to 0 and sets all bits to ports. # (2) P87 (INT0) Port 87 is a general-purpose I/O port, and also used as an INTO pin for external interrupt request input. Figure 3.5 (16) Registers for Port 8 ## 3.5.8 Port 9 (P90 to P95) Port 9 is a 6-bit general-purpose I/O port. I/Os can be set on a bit basis. Resetting sets Port 9 to an input port and connects a pull-up resistor. It also sets all bits of the output latch register to 1. In addition to functioning as a general-purpose I/O port, Port 9 can also function as an I/O for serial channels 0 and 1. Writing 1 in the corresponding bit of the port 9 function register (P9FC) enables this function. Resetting resets the function register value to 0 and sets all bits to ports. ## (1) Port 90 and 93 (TXD0/TXD1) Ports 90 and 93 also function as serial channel TXD output pins in addition to I/O ports. They have a programmable open drain function Figure 3.5 (17) Ports 90 and 93 #### (2) Ports 91 and 94 (RXD0, 1) Ports 91 and 94 are I/O ports, and also used as RXD input pins for serial channels. # (3) Port 92 (CTSO/SCLKO) Port 92 is an I/O port, and also used as a CTS0 input pin for serial channel0. # (4) Port 95 (SCLK1) Port 95 is a general-purpose I/O port. It is also used as an SCLK1 I/O pin for serial channel 1. To set the TxD pin to open drain, write 1 in bit 0 (for TxD0 pin) or bit 1 (for TxD1 pin) of the ODE register. P91/RXD0, P94/RXD1 pins do not have a register changing PORT/FUNCTION. Therefore this is the same as P70/TI0 pin. Figure 3.5 (21) Registers for Port 9 ## 3.6 Chip Select / Wait Control TMP96C141B has a built-in chip select / wait controller used to control chip select ( $\overline{\text{CS0}}$ to $\overline{\text{CS2}}$ pins), wait ( $\overline{\text{WAIT}}$ pin), and data bus size (8 or 16 bits) for any of the three block address areas. ## 3.6.1 Control Registers Table 3.6.(1) shows control registers. One block address areas are controlled by 1-byte CS/WAIT control registers (B0CS, B1CS, and B2CS). Registers can be written to only when the CPU is in system mode (there are two CPU modes: system and normal). The reason is that the settings of these registers have an important effect on the system. ### (1) Enable Control register bit 7 (B0E, B1E, and B2E) is a master bit used to specify enable (1) / disable (0) of the setting. Resetting sets B0E and B1E to disable (0) and B2E to enable (1). ## (2) System only specification Control resgister bit 6 (B0SYS, B1SYS, and B2SYS) is used to specify enable / disable of the setting depending on the CPU operating mode (system or normal). Setting this bit to 0 enables setting (Address space for $\overline{CS}$ , Wait state, Bus size, etc.) regardless of the CPU operating mode; setting it to 1 enables setting in system mode but disables setting in normal mode. Resetting clears bit 6 to 0. Bit 6 is mainly used when external memory data should not be accessed in normal mode (ie, for system mode only memory data for the operating system). # (3) CS/CAS Waveform select Control register bit 5 (B0CAS, B1CAS, and B2CAS) is used to specify waveform mode output from the chip select pin (CS0/CAS0 to CS2/CAS2). Setting this bit to 0 specifies CS0 to CS2 waveforms; setting it to 1 specifies CAS0 to CAS2 waveforms. Resetting clears bit 5 to 0. ### (4) Data bus size select Bit 4 (B0BUS, B1BUS, and B2BUS) of the control register is used to specify data bus size. Setting this bit to 0 accesses the memory in 16-bit data bus mode; setting it to 1 accesses the memory in 8-bit data bus mode. Changing data bus size depending on the access address is called dynamic bus sizing. Table 3.6 (2) shows the details of the bus operation. ### (5) Wait control Control register bits 3 and 2 (B0W1,0; B1W1,0; B2W1,0) are used to specify the number of waits. Setting these bits to 00 inserts a 2-state wait regardless of the WAIT pin status. Setting them to 01 inserts a 1-state wait regardless of the WAIT status. Setting them to 10 inserts a 1-state wait and samples the WAIT pin status. If the pin is low, inserting the wait maintains the bus cycle until the pin goes high. Setting them to 11 completes the bus cycle without a wait regardless of the WAIT pin status. Resetting sets these bits to 00 (2-state wait mode). ## (6) Address area specification Control register bits 1 and 0 (B0C1,0; B1C1,0; B2C1,0) are used to specify the target address area. Setting these bits to 00 enables settings (CS output, Wait state, Bus size, etc.) as follows: - \* CS0 setting enabled when 7F00H to 7FFFH is accessed. - \* CS1 setting enabled when 480H to 7FFFH is accessed. CS1 setting enable when 80H to 7FFFH is accessed for the TMP96C041B, which does not have a built-in RAM. - \* CS2 setting enabled when 8000H to 3FFFFFH is accessed. CS2 setting enabled when 10000H to 3FFFFFH is accessed for the TMP96CM40/TMP96PM40, which has built-in 32 Kbyte ROM/PROM.. Setting bits to 01 enables setting for all CS's blocks and outputs a low strobe signal (CS0/CAS0 to CS2/CAS2) from chip select pins when 400000H to 7FFFFFH is accessed. Setting bits to 10 enables them 800000H to BFFFFFH is accessed. Setting bits to 11 enables them when C00000H to FFFFFFH is accessed. Table 3.6 (1) Chip select / wait control register | Code | Name | Address | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----------|---------|--------|--------|--------|------------------------------------------------------------------------------|----------------------|-----------------------------|------------------------|--------------| | | | | B0E | BOSYS | BOCAS | BOBUS | B0W1 | B0W0 | B0C1 | B0C0 | | | | | W | W | W | W | W | W( ( | W | W | | | Block0 | | 0 | 0 | 0 | 0 | 0 | 0 \ | ) <b>o</b> ⁄ | 0 | | B0CS | CS/WAIT | 0068H | 1: | 1: | 0: | 0:16bit | 00: 2W | AIT | 00:7F00H | l to 7FFFH 🛭 | | | control | | CS/CAS | SYSTEM | CS0 | Bus | 01: 1W | <b>A</b> 177/ | 01: 40000 | 0H to | | | register | | Enable | only | 1: | 1:8bit | 10: 1W | <b>A</b> l√ <i>+</i> ′n ) ` | 10: 80000 | 0H to | | | | | | · | CAS0 | Bus | 11:0W | | 11: C0000 | 00H to | | | | | B1E | B1SYS | B1CAS | B1BUS | B1W7- | B1W0 | B1C1 | B1C0 | | | _ | | W | W | W | W | W | / 1/A | W | W | | | Block1 | | 0 | 0 | 0 | 0 | 0 | <b>/</b> /0 | 0 | 0 | | B1CS | CS/WAIT | 0069H | 1: | 1: | 0: | 0:16bit | 00: 2W | ΑľΤ | *00: 48 <del>0</del> H | to 7FFFH | | | control | | CS/CAS | SYSTEM | CS1 | Bus 🦯 | ( 01:1W | AIT | 01: 4000 | 90H to | | | register | | Enable | only | 1: | 1:8bit | √10: 1₩ | AIT + n | 10:(8000 | 00H∤to | | | | | | _ | CAS1 | Bus | , 11: <sub>0</sub> w | AIT | 11: C000 | 00H to | | | | | B2E | B2SYS | B2CAS | B2BU\$/ | ∕B2W1 | B2W0 | /B2C1 \ | √ B2C0 | | | | | W | W | W | W// | ) ) <b>W</b> | _ ⟨ <b>W</b> _ | W | W | | | Block2 | | 1 | 0 | 0 | $\left\langle \begin{array}{c} \bullet \\ \bullet \end{array} \right\rangle$ | / 0 | 0 < | \ <b>0</b> // | / 0 | | B2CS | CS/WAIT | 006AH | 1: | 1: | 0: | 0:16bit | 00: 2W | AIT | 00:8000 | ØH to | | | control | | CS/CAS | SYSTEM | CS2 | Bus | 01: 1W | AIT/ | Q1: 4000 | 000H to | | | register | | Enable | only | 1: 🏑 🤇 | 1:8bit | 10: 1W | AlT(+ n/ | 10: 8000 | 000H to | | | | | | , | CAS2 | Bus | 11: 0W | AIT / | / ) 11: C00 | 000H to | Note: With only block 2, enable (16-bit data bus, 2-wait mode) after reset. Table 3.6 (2) Dynamic bus sizing | Operand data | Operand start | Memory data | CPU address | CPU | data | |--------------|---------------|---------------------|-------------|------------|------------| | size | address | size | CFU address | D15 to D8 | D7 to D0 | | 8 bits | 2n + 0 | 8 bits | 2n + 0 | XXXXX | b7 to b0 | | | (even number) | ~ <b>√1</b> ,6 bits | 2n +0 | xxxxx | b7 to b0 | | | 2n + 1 | 📗 👂 bits | (2n+1) | xxxxx | b7 to b0 | | | (odd number) | 16 bits | $\sim$ 2n+1 | b7 to b0 | xxxxx | | 16 bits | 2n+0/ | 8 bits | 2n+0 | xxxxx | b7 to b0 | | | (even number) | | 2n + 1 | xxxxx | b15 to b8 | | | | 16 bits | 2n + 0 | b15 to b8 | b7 to b0 | | | /2n + 1 | 8 bits | 2n + 1 | xxxxx | b7 to b0 | | | (odd number) | | 2n + 2 | xxxxx | b15 to b8 | | | | 16 bits | 2n + 1 | b7 to b0 | xxxxx | | ^ ^ | ~ | | 2n + 2 | xxxxx | b15 to b8 | | 32 bits | 2n + 0 | 8 bits | 2n + 0 | xxxxx | b7 to b0 | | | (even number) | $\wedge$ | 2n + 1 | xxxxx | b15 to b8 | | | ^ | ( | 2n + 2 | xxxxx | b23 to b16 | | | | | 2n + 3 | xxxxx | b31 to b24 | | | | 16 bits | 2n + 0 | b15 to b8 | b7 to b0 | | | | | 2n + 2 | b31 to b24 | b23 to b16 | | | 2n+1 | 8 bits | 2n + 1 | xxxxx | b7 to b0 | | | (odd number) | | 2n + 2 | xxxxx | b15 to b8 | | | | | 2n + 3 | xxxxx | b23 to b16 | | | • | | 2n + 4 | xxxxx | b31 to b24 | | | | 16 bits | 2n + 1 | b7 to b0 | xxxxx | | | | | 2n + 2 | b23 to b16 | b15 to b8 | | | | | 2n + 4 | xxxxx | b31 to b24 | xxxxx : During a read, data input to the bus is ignored. At write, the bus is at high impedance and the write strobe signal remains non-active. ### 3.6.2 Chip Select Image An image of the actual chip select is shown below. Out of the whole memory area, address areas that can be specified are divided into four parts. Addresses from 000000H to 3FFFFFH are divided differently: 7F00H to 7FFFH is specified for CS0; 480H to 7FFFH, for CS1; and 8000H to 3FFFFFH, for CS2. The reason is that a device other than ROM (ie, RAM or I/O) might be connected externally. 7F00H to 7FFFH (256 bytes) for CS0 are mapped mainly for possible expansions to external I/O. 480H to 7FFFH (approx. 31 Kbytes) for CS1 are mapped there mainly for possible extensions to external RAM. 8000H to 3FFFFH (approx. 4 Mbytes) for CS2 are mapped mainly for possible extensions to external ROM. After reset, CS2 is enabled in 16-bit bus and 2-wait. With the TMP96C141B, which does not have a built-in ROM, the program is externally read at address 8000H in this setting (16-bit bus, 2-wait). With the TMP96CM40/TMP96PM40, which has a built-in ROM, addresses from 8000H to FFFFFH are used as the internal ROM area; CS2 is disabled in this area. After reset, the CPU reads the program from the built-in ROM in 16-bit bus, 0-wait mode. Supplement 1: Access priority is highest for built-in I/O, then built-in memory, and lowest for the chip select/wait controller. Supplement 2: External areas other than $\overline{\text{CS0}}$ to $\overline{\text{CS2}}$ are accessed in 16-bit data bus (0 wait) mode. When using the chip select/wait controller, do not specify the same address area more than once. (However, when addresses 7F00H to 7FFFH for CS1 are specified, in other words, specifications overlap, only the CS0 setting/pin is active.) Note: When the bus is released (BUSAK = "0"), CSO to CS2 pins are also released (the output buffer is OFF). Refer to \[ \cap \] Note about the bus release \[ \] in 3.5 Functions of Ports about the state of pins. ## 3.6.3 Example of Usage Figure 3.6 (1) is an example in which an external memory is connected to the TMP96C141B. In this example, a ROM is connected using 16 bit Bus; a RAM is connected using 8 bit Bus. Figure 3.6 (1) Example of External Memory Connection (ROM = 16 bits, RAM & I/O = 8 bits) Resetting sets pins $\overline{\text{CS0}}$ to $\overline{\text{CS2}}$ to input port mode. $\overline{\text{CS0}}$ and $\overline{\text{CS1}}$ are set high due to an internal pull-up resistor; $\overline{\text{CS2}}$ , low due to an internal pull-down resistor. The program used to set these pins is as follows. ``` P4CR 0ÉH EQU 10H P4FC EQU BOCS EQU 68H B1CS EQU. 69H B2CS EQU 6AH LD (BOCS), 90H ; CS0 = 8 bits, 2WAIT, 7F00H to 7FFFH (B1CS), 9CH ; CS1 = 8 bits, 0WAIT, 480H to 7EFFH LD ; CS2 = 16 bits, 1WAIT, 8000H to 3FFFFFH LD (B2CS),84H (P4CR), 07H LD CSO, CS1, CS2 output mode setting (P4FC), 07H LD ``` 96C141B-57 2003-03-31 ## 3.6.4 How to Start with an 8-bit Data Bus Resetting sets the $\overline{\text{CS2}}$ pin low due to an internal pull-down resistor; memory access starts in 16-bit data bus (2-wait) mode. To start in 8-bit data bus mode, a special operation is required. Operation is as described in the example below. B2CS EQU 6AH ; CS2 register address ORG 8000H ; RESET address LDX (B2CS), 9CH ; CS2 8bit, 0VAIT, 8000H to After reset, the program reads the LDX(B2CS),9CH instruction in 16-bit data bus mode. LDX is a 6-byte instruction: the 2nd, 4th, and 6th bytes are handled as dummies (ie, only codes in the 1st, 3rd, and 5th bytes are actually used). Even if starting in 8-bit data bus mode, it is possible to program so that the LDX instruction is executed and the CS 2 area (8000H - 3FFFFFH) is accessed in 8-bit data bus mode without any problem. The above program does not include setting the P42/CS2 pin to output; add a program to set the P4CR and P4FC registers as required. ## 3.7 8-bit Timers TMP96C141B has two 8-bit timers (timers 0 and 1), each of which can be operated independently. The cascade connection allows these timers to be used as 16-bit timer. The following four operating modes are provided for the 8-bit timers. - 8-bit interval timer mode (2 timers) - 16-bit interval timer mode (1 timer) - 8-bit programmable square wave pulse generation (RPG: variable duty with variable cycle) output mode (1 timer) - 8-bit pulse width modulation (PWM: variable duty with constant cycle) output mode (1 timer) Figure 3.7 (1) shows the block diagram of 8-bit timer (timer 0 and timer 1). Each interval timer consists of an 8-bit up-counter, 8-bit comparator, and 8-bit timer register. Besides, one timer flip-flop (TFF1) is provided for pair of timer 0 and timer 1. Among the input clock sources for the interval timers, the internal clocks of $\phi$ T1, $\phi$ T4, $\phi$ T16, and $\phi$ T256 are obtained from the 9-bit prescaler shown in Figure 3.7 (2). The operation modes and timer flip-flops of the 8-bit timer are controlled by three control registers TMOD, TFFCR, and TRUN. Figure 3.7 (1) Block Diagram of 8-bit Timers (Timers 0 and 1) ## 1 Prescaler This 9-bit prescaler generates the clock input to the 8-bit timers, 16-bit timer/event counters, and baud rate generators by further dividing the fundamental clock (fc) after it has been divided by 4 (fc/4). Among them, 8-bit timer uses 4 types of clock: $\phi T1$ , $\phi T4$ , $\phi T16$ , and $\phi T256$ . This prescaler can be run or stopped by the timer operation control register TRUN<PRRUN>. Counting starts when <PRRUN> is set to "1", while the prescaler is cleared to zero and stops operation when <PRRUN> is set to "0". Resetting clears <PRRUN> to "0", which clears and stops the prescaler. Figure 3.7 (2) Prescaler ## 2 Up-counter This is an 8-bit binary counter which counts up by the input clock pulse specified by TMOD. The input clock of timer 0 is selected from the external clock from TI0 pin and the three internal clocks $\phi$ T1 (8/fc), $\phi$ T4 (32/fc), and $\phi$ T16 (128/fc), according to the set value of TMOD register. The input clock of timer 1 differs depending on the operation mode. When set to 16-bit timer mode, the overflow output of timer 0 is used as the input clock. When set to any other mode than 16-bit timer mode, the input clock is selected from the internal clocks $\phi$ T1 (8/fc), $\phi$ T16 (128/fc), and $\phi$ T256 (2048/fc) as well as the comparator output (match detection signal) of timer 0 according to the set value of TMOD register. Example: When TMOD<T10M1,0>=01, the overflow output of timer 0 becomes the input clock of timer 1 (16-bit timer mode). When TMOD < T10M1,0 > = 00 and TMOD < P1CLK1,0 > = 01, $\phi$ T1 (8/fc) becomes the input of timer 1 (8bit timer mode). Operation mode is also set by TMOD register. When reset, it is initialized to TMOD<T01M1, 0>=00 whereby the up-counter is placed in the 8-bit timer mode. The counting and stop & elear of up-counter can be controlled for each interval timer by the timer operation control register TRUN. When reset, all up-counters will be cleared to stop the timers. # 3 Timer register This is an 8-bit register for setting an interval time. When the set value of timer registers TREGO, TREG1, matches the value of up-counter, the comparator match detect signal becomes active. If the set value is 00H, this signal becomes active when the up-counter overflows. Timer register TREG0 is of double buffer structure, each of which makes a pair with register buffer. The timer flip-flop controll register TFFCR < DBEN > bit controls whether the double buffer structure in the TREG0 should be enabled or disabled. It is disabled when < DBEN > =0 and enabled when they are set to 1. In the condition of double buffer enable state, the data is transferred from the register buffer to the timer register when the $2^n-1$ overflow occurs in PWM mode, or at the PPG cycle in PPG mode. Therefore, during timer mode, the double buffer can not be used. When reset, it will be initialized to $\langle DBEN \rangle = 0$ to disable the double buffer. To use the double buffer, write data in the timer register, set $\langle DBEN \rangle$ to 1, and write the following data in the register buffer. Figure 3.7 (3) Configuration of Timer Register 0 Note: Timer register and the register buffer are allocated to the same memory address. When <DBEN>=0, the same value is written in the register buffer as well as the timer register, while when <DBEN>=1 only the register buffer is written. The memory address of each timer register is as follows. TREG1: 000022H TREG1: 000023H All the registers are write-only and cannot be read. 4 Comparator A comparator compares the value in the up-counter with the values to which the timer register is set. When they match, the up-counter is cleared to zero and an interrupt signal (INTTO, INTT1) is generated. If the timer flip-flop inversion is enabled, the timer flip-flop is inverted at the same time. 5 Timer flip-flop (timer F/F: TFF1) The status of the timer flip-flop is inverted by the match detect signal (comparator output) of each interval timer and the value can be output to the timer output pins TO1 (also used as P71). A timer F/F is provided for a pair of timer 0 and timer 1 and is called TFF1. TFF1 is output to TO1 pin. | | 7 | 6 | 5 | 4 | 3 | 2 | _1 | 0 | | | |-------------|------------------------------------------------------------------------|------------------------------|------------------------------|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | bit Symbol | PRRUN | | T5RUN | T4RUN | P1RUN | P0RUN | TIRUN | T0RUN | | | | Read/Write | R/W | | | R/W | | | | | | | | After reset | 0 | | 0 | 0 | 0 | 0 | 9/ | )% | | | | Function | Prescaler & Timer Run/Stop CONTROL 0: Stop & Clear 1: Run (Count up) | | | | | | | | | | | ı | Read/Write<br>After reset | Read/Write R/W After reset 0 | Read/Write R/W After reset 0 | Read/Write R/W After reset 0 0 Prescaler | Read/Write R/W After reset 0 0 Prescaler & Timer R Function 0 : Stop 8 | Read/Write R/W R/ After reset 0 0 0 0 Prescaler & Timer Run/Stop C 0 : Stop & Clear 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0< | Read/Write R/W R/W After reset 0 0 0 0 Prescaler & Timer Run/Stop CONTROL 0 : Stop & Clear 0 Clear 0 | Read/Write R/W R/W After reset 0 0 0 0 0 Function Prescaler & Timer Run/Stop CONTROL 0 : Stop & Clear 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | | | Count Operation 0 Stop and clear 1 Count PRRUN : Operation of prescaler T5RUN : Operation of 16-bit timer (timer5) T4RUN : Operation of 16-bit timer (timer4) PORUN : Operation of PWM timer (PWM1/timer3) PORUN : Operation of PWM timer (PWM0/timer2) TTRUN : Operation of 8-bit timer (timer1) TORUN : Operation of 8-bit timer (timer0) Figure 3.7-(4) Timer Operation Control Register (TRUN) Figure 3.7 (5) Timer Mode control Register (TMOD) Figure 3.7 (6) Timer Flip-flop Control Register (TFFCR) The operation of 8-bit timers will be described below: ### (1) 8-bit timer mode Two interval timers 0, 1, can be used independently as 8-bit interval timer. All interval timers operate in the same manner, and thus only the operation of timer 1 will be explained below. ## ① Generating interrupts in a fixed cycle To generate timer 1 interrupt at constant intervals using timer 1 (INTT1), first stop timer 1 then set the operation mode, input clock, and a cycle to TMOD and TREG1 register, respectively. Then, enable interrupt INTT1 and start the counting of timer 1. Example: To generate timer 1 interrupt every 40 microseconds at fc=16 MHz, set each register in the following manner. | | | MS | В | | | | | | LSB | | |----------|----------|-------|----------|-----|---|---|---|---|---------|-----------------------------------------------------------------------| | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | TRUN | <b>←</b> | - | Χ | - | - | - | - | 0 | - | Stop timer 1, and clear it to "0". | | TMOD | <b>←</b> | 0 | 0 | Χ | Χ | 0 | 1 | - | - | Set the 8-bit timer mode, and select $\phi$ T1 (0.5 $\mu$ s @ fc = 16 | | | | | | | | | | | | MHz) as the input clock. | | TREG1 | <b>←</b> | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | Set the timer register at $40 \mu s / \phi T1 = 50H$ . | | INTET10 | <b>←</b> | 1 | 1 | 0 | 1 | - | - | - | -(~ | Enable INTT1, and set it to "Level 5". | | TRUN | <b>←</b> | 1 | Χ | - | - | - | - | 1 | -// | Start timer 1 counting. | | Noto . V | ъ | · · · | <b>۔</b> | ~ ~ | _ | | / | | Alvan a | | Note: X: Don't care -, no change Use the following table for selecting the input clock. Table 3.7 (1) 8-Bit Timer Interrupt Cycle and Input Clock | / | Input clock | Interrupt cycle<br>(at fc = 16 MHz) | Resolution | Interrupt cycle<br>(at fc = 20 MHz) | Resolution | |---|-----------------|-------------------------------------|------------|-------------------------------------|----------------| | | ∳T1 (8/fc) | $0.5 \mu s to 128 \mu s$ | 0.5 μs | 0.4 μs to 102.4 μs | 0.4 μs | | / | φT4 (32/fc) | 2 μs to 512 μs | 2 μs | 1.6 μs to 409.6 μs | 1.6 <i>μ</i> s | | / | øТ16 (128/fc) | 8 µs to 2.048 ms | 8 μς | 6.4 μs to 1.638 ms | 6.4 μs | | | φT256 (2048/fc) | 128 μs to 32.708 ms | 128 μs | 102.4 μs to 2.621 ms | 102.4 μs | Note: The input clock of timer 0 and timer 1 are different from as follows. Timer 0 : TI0 input, $\phi$ T1, $\phi$ T4, $\phi$ T16 Timer 1: Match Output of Timer 0, $\phi$ T1, $\phi$ T16, $\phi$ T256 # ② Generating a 50% duty square wave pulse The timer flip-flop (TFF1) is inverted at constant intervals, and its status is output to timer output pin (TO1). Example: To output a 3.0 \( \mu \)s square wave pulse from TO1 pin at fc=16 MHz, set each register in the following procedures. Either timer 0 or timer 1 may be used, but this example uses timer 1. Figure 3.7 (7) Square Wave (50% Duty) Output Timing Chart 1.5 $\mu$ s @fc = 16 MHz **TO1** Making timer 1 count up by match signal from timer 0 comparator Set the 8-bit timer mode, and set the comparator output of timer 0 as the input clock to timer 1. Figure 3.7 (8) Timer 1 count up by timer 0 4 Output inversion with software The value of timer flip-flop (TFF1) can be inverted, independent of timer operation. Writing "00" into TFFCR < TFF1C1, 0 > (memory address: 000025h of bit 3 and bit 2) inverts the value of TFF1. 5 Initial setting of timer flip-flop (TFF1) The value of TFF1 can be initialized to "0" or "1", independent of timer operation. For example, write "10" in TFFCR < TFF1C1,0 > to clear TFF1 to "0", while write "01" in TFFCR < TFF1C1,0 > to set TFF1 to "1". Note: The value of timer register cannot be read. #### (2) 16-bit timer mode A 16-bit interval timer is configured by using the pair of timer 0 and timer 1. To make a 16-bit interval timer by cascade connecting timer 0 and timer 1, set timer 0/timer 1 mode register TMOD < T10M1,0 > to "0, 1". When set in 16-bit timer mode, the overflow output of timer 0 will become the input clock of timer 1, regardless of the set value of TMOD < T1CLK1, 0 >. Table 3.7 (2) shows the relation between the cycle of timer (interrupt) and the selection of input clock. Interrupt cycle (fc = 16 MHz) Input clock Resolution Interrupt cycle (fc = 20 MHz) Resolution $\phi$ T1 (8/fc) $0.5 \ \mu s$ to 32.786 ms $0.4 \, \mu s$ to 26.214 ms $0.4 \mu s$ $0.5\,\mu s$ φT4 (32/fc) 2 $\mu$ s to 131.072 ms 1.6 $\mu$ s to 104.857 ms $1.6 \mu s$ 2 $\mu$ s √T16 (128/fc) 8 $\mu$ s to 524.288 ms 8 6.4 µs to 419.430 ms $6.4 \mu s$ $\mu$ S Table 3.7 (2) 16-Bit Timer (Interrupt) and Input Clock The lower 8 bits of the timer (interrupt) cycle are set by the timer register TREGO, and the upper 8 bits are set by TREG1. Note that TREGO always must be set first. (Writing data into TREGO disables the comparator temporarily, and the comparator is restarted by writing data into TREG1.) Setting example: To generate an interrupt INTT1 every 0.5 seconds at fc=16 MHz, set the following values for timer registers TREG0 and TREG1. When counting with input clock of T16 (8 \( \mu \)s @ 16 MHz) $0.5 \text{ s} \div 8 \mu \text{s} = 62500 = \text{F424H}$ Therefore, set TREG1 = F4H and TREG0 = 24H, respectively. The comparator match signal is output from timer 0 each time the up-counter UC0 matches TREG0, where the up-counter UC0 is not be cleared. And the interrupt INT0 is not generated. With the timer 1 comparator, the match detect signal is output at each comparator timing when up-counter UC1 and TREG1 values match. When the match detect signal is output simultaneously from both comparators of timer 0 and timer 1, the up-counters UC0 and UC1 are cleared to "0", and only the interrupt INTT1 is generated. If inversion is enabled, the value of the timer flip-flop TFF1 is inverted. Example: When TREG1 = 04H and TREG0 = 80H Figure 3.7 (9) Output timer by 16-bit timer mode # (3) 8-bit PPG (Programmable Pulse Generation) Output mode Square wave pulse can be generated at any frequency and duty by timer 0 and timer 1. The output pulse may be either low-active or high-active. In this mode, timer 1 cannot be used. Timer 0 outputs pulse to TO1 pin (also used as P70). In this mode, a programmable square wave is generated by inverting timer output each time the 8-bit up-counter (UC0) matches the timer registers TREGO and TREG1. However, it is required that the set value of TREG0 is smaller than that of TREG1. Though the up-counter (UC1) of timer 1 is not used in this mode, UC1 should be set for counting by setting TRUN < T1RUN > to 1. Figure 3.7 (11) shows the block diagram for this mode. When the double buffer of TREGO is enabled in this mode, the value of register buffer will be shifted in TREG0 each time TREG1 matches UC0. Use of the double buffer makes easy the handling of low duty waves (when duty is varied). Figure 3.7 (12) Operation of Register buffer Example: Generating 1/4 duty 50 kHz pulse @ fc=16 MHz Calculate the value to be set for timer register. To obtain the frequency 50 kHz, the pulse cycle t should be: t=1/50 kHz = 20 $\mu$ s. Given $$\phi T1 = 0.5 \,\mu s$$ (@-16 Hz), $$20 \,\mu\text{s} \div 0.5 \,\mu\text{s} = 40$$ Consequently, to set the timer register 1 (TREG1) to TREG1=40=28H and then duty to 1/4, $t \times 1/4 = 20 \mu s \times 1/4 = 5 \mu s$ $$5/\mu s \div 0.5 \ \mu s = 10$$ Therefore, set timer register 0 (TREG0) to TREG0 = 10 = 0AH. ₹FFCR\<del>←</del> X 0 1 1 X Sets TFF1 and enable the inversion. ➤ Writing "10" provides negative logic pulse. P7CR $$\leftarrow$$ X X X X $-$ 1 P7FC $\leftarrow$ X X X X $-$ 1 X TRUN $\leftarrow$ 1 X $-$ 1 1 Start timer 0 and timer 1 counting. Note: X; Don't care -; No change ### (4) 8-bit PWM Output mode This mode is valid only for timer 0. In this mode, maximum 8-bit resolution of PWM pulse can be output. PWM pulse is output to TO1 pin (also used as P71) when using timer 0. Timer 1 can also be used as 8-bit timer. Timer output is inverted when up-counter (UC0) matches the set value of timer register TREG0 or when 2n-1 (n=6, 7, or 8; specified by T01MOD<PWM01,0>) counter overflow occurs. Up-counter UC0 is cleared when 2n-1 counter overflow occurs. For example, when n=6, 6-bit PWM will be outputted, while when n=7, 7-bit PWM will be outputted. To use this PWM mode, the following conditions must be satisfied. (Set value of timer register) < (Set value of $2^{n}$ —1 counter overflow) (Set value of timer register) $\neq 0$ Figure 3.7 (14) shows the block diagram of this mode. Figure 3.7 (14) Block Diagram of 8-Bit PWIM Mode In this mode, the value of register buffer will be shifted in TREG0 if $2^n-1$ overflow is detected when the double buffer of TREG0 is enabled. Use of the double buffer makes easy the handling of small duty waves. Figure 3.7 (15) Operation of Register buffer Example: To output the following PWM waves to TO1 pin at fc=16 MHz. To realize 63.5 $\mu s$ of PWM cycle by $\phi T1 = 0.5 \ \mu s$ (@fc=16 MHz), $$63.5 \,\mu\text{s} \div 0.5 \,\mu\text{s} = 127 = 2^7 - 1$$ Consequently, n should be set to 7. As the period of low level is 36 $\mu$ s, for $\phi$ T1=0.5 $\mu$ s, set the following value for TREG0. $$36 \,\mu\text{s} \div 0.5 \,\mu\text{s} = 72 = 48\text{H}$$ 96C141B-74 ``` MSB LSB 7 6 5 4 3 2 1 0 TRUN \leftarrow - X - - - - 0 Stop timer 0, and clear it to "0". TMOD \leftarrow 1 1 1 0 - - 0 1 Set 8-bit PWM mode (cycle: 2^7 - 1) and select \phiT1 as the input TREG0 \leftarrow 0 1 0 0 1 0 0 0 Writes "48H". TFFCR \leftarrow X X X X 1 0 1 X Clears TFF1, enable the inversion. P7CR \leftarrow X X X X - - 1 - Set P71 as the TO1 pin. P7FC \leftarrow X X X X - - 1 X Start timer 0 counting. TRUN \leftarrow 1 X - - - - 1 Note: X; Don't care -; No change ``` Table 3.7 (3) PWM Cycle and the Setting of $2^n - 1$ Counter | | PWM | cycle (@ fc = 16 | MHz) | PWIV | l cycle (@ $fc = 20$ | MHz) | |-------------------|--------------------|-----------------------|--------------------|--------------------|----------------------|---------------------------| | | φ <b>T</b> 1 | φ <b>Τ4</b> | φ <b>T16</b> | <b>≱</b> T1 | <b>∳</b> T4 | <b>⊘</b> <sub>Ø</sub> T16 | | 26-1 | 31.5 μs (31.7 kHz) | 126 μs (7.9 kHz) | 0.50 ms (1.9 kHz) | 25.2 µs (39.0 kHz) | (10.0 kHz)عبر 100 | 0.40 ms (2.4 kHz) | | 2 <sup>7</sup> -1 | 63.5 μs (15.7 kHz) | 254 $\mu$ s (3.9 kHz) | 1.01 ms (0.98 kHz) | 50.8 μs (19.7 kHz) | 203 μs (4.9 kHz) | 0.81 ms (1.2 kHz) | | 2 <sup>8</sup> -1 | 127 μs (7.8 kHz) | 510 μs (1.9 kHz) | 2.04 ms (0.49 kHz) | 102 μs (9.80 kHz) | 408 µs (2.4 kHz) | 1.63 ms (0.61 kHz) | ## (5) Table 3.7 (4) shows the list of 8-bit-timer modes. Table 3.7 (4) Timer Mode Setting Registers | Register name | | TM | OD\ | | TFFCR | |--------------------------|------------|-------------------------------------------------------------------------|----------------------------------|-------------------------------------------------------------------|---------------------------------------------------| | Name of function in | T10M | )) PWMM | TICLK | T0CLK | TFF1IS | | Function | Timer mode | PWM0 cycle | Upper timer input<br>clock | Lower timer<br>input clock | Timer F/F invert<br>signal select | | 16-bit timer mode | 01 | | - | External clock,<br>φT1, φT4, φT16<br>(00, 01, 10, 11) | - | | 8-bit timer × 2 channels | 00 | - | Lower timer<br>match: | External clock, $\phi$ T1, $\phi$ T4, $\phi$ T16 (00, 01, 10, 11) | Cower timer output Upper timer output | | 8-bit PPG x 1channel | 10 | - | - | External clock,<br>φT1, φT4 , φT16<br>(00, 01, 10, 11) | - | | 8-bit PWM-x 1channel | | 2 <sup>6</sup> -1, 2 <sup>7</sup> -1, 2 <sup>8</sup> -1<br>(01, 10, 11) | - | External clock,<br>φT1,φT4,φT16<br>(00, 01, 10, 11) | - | | 8-bit timer x 1 channel | 11 | - | φT1, φT16, φT256<br>(01, 10, 11) | _ | Output disabled | Note: -; Don't care ### 3.8 8-bit PWM Timer The TMP96C141B has two built-in 8-bit PWM timers (timers 2 and 3). They have two operating modes. - 8-bit PWM (pulse width modulation: variable duty at fixed interval) output mode - 8-bit interval timer mode Figure 3.8 (1) is a block diagram of 8-bit PWM timer (timers 2 and 3). PWM timers consist of an 8-bit up-counter, 8-bit comparator, and 8-bit timer register. Two timer flip-flops (TFF2 for timer 2 and TFF3 for timer 3) are provided. Input clocks $\phi$ P1, $\phi$ P4, and $\phi$ P16 for the PWM timers can be obtained using the built-in prescaler. PWM timer operating mode and timer flip flops are controlled by four control registers (P0MOD, P1MOD, PFFCR, and TRUN). Figure 3.8 (1) Block diagram of 8-bit PWM timer 0 (timer 2) Note: Block diagram for 8-bit PWM timer 1 (timer 3) is the same as the above diagram. ### 1 Prescaler Generates input clocks dedicated to PWM timers by further dividing the fundamental clock (fc) after it has been divided by 2 (fc/2). Since the register used to control the prescaler is the same as the one for other timers, the prescaler cannot be operated independently. The PWM timer uses three input clocks: $\phi/P1$ , $\phi/P4$ , and $\phi/P16$ . Like the 9-bit prescaler described in the 8-bit timer section, this prescaler can be counted/stopped using bit 7 <PRRUN> of the timer operation control register TRUN. Setting <PRRUN> to 1 starts counting; setting it to 0 zero-clears and stops counting. Resetting clears <PRRUN> to 0, which clears and stops the prescaler. Up-counter An 8-bit binary counter which counts up using the input clock specified by PWM mode register (POMOD or P1MOD). The input clock for the PWM0/PWM1 is selected from the internal clocks $\phi$ P1, $\phi$ P4, and $\phi$ P16 (PWM dedicated prescaler output) depending on the value set in the P0MOD/P1MOD register. 96C141B-78 2003-03-31 Operating mode is also set by P0MOD and P1MOD registers. At reset, they are initialized to P0MOD<PWM0M> = 0 and P1MOD<PWM1M> = 0, thus, the up-counter is in PWM mode. In PWM mode, the up-counter is cleared when a $2^{n}$ -1 overflow occurs; in timer mode, the up-counter is cleared at compare and match. Count/stop & clear of the up-counter can be controlled for each PWM timer using the timer operation control register TRUN. Resetting clears all up-counters and stops timers. ## 3 Timer registers Two 8-bit registers used for setting an interval time. When the value set in the timer registers (TREG2 and 3) matches the value in the up-counter, the match detect signal of the comarator becomes active. Timer registers TREG2 and TREG3 are each paired with register buffer to make a double buffer structure. TREG2 and TREG3 are controlled double buffer enable/disable by P0MOD <DB2EN> and P1MOD <DB3EN> : disabled when <DB2EN> / <DB3EN> = 0, enabled when <DB2EN> / <DB3EN> = 1. Data is transferred from register buffer to timer register when a 2<sup>n</sup>-1 overflow occurs in PWM mode, or when compare and match occurs in 8-bit timer mode. That is, with a PWM timer, the timer mode can be operated in double buffer enable state, unlike timer mode for timers 0 and 1. At reset, <DB2EN>/<DB3EN> is initialized to 0 to disable double buffer. To use double buffer, write the data in the timer register at first, then set <DB2EN>/<DB3EN> to 1, and write the following data in the register buffer. 96C141B-79 Figure 3.8 (3) Structure of Timer Registers 2 and 3 Note: The timer register and register buffer are allocated to the same memory address. When <DB2EN>/<DB3EN> = 0, the same value is written to both register buffer and timer register. When <DB2EN>/<DB3EN> = 1, the value is written to the register buffer only. Memory addresses of the timer registers are as follows: TREG2: 000026H TREG3: 000027H Both timer registers are write only; however, register buffer values can be read when reading the above addresses. # 4 Comparator Compares the value in the up-counter with the value in the timer register (TREG2/TREG3). When they match, the comparator outputs the match detect signal. A timer interrupt (INTT2/INTT3) is generated at compare and match if the interrupt select bit < PWM0INT>/< PWM1NT> of the mode register (P0M0D/P1M0D) is set to 1. In timer mode, the comparator clears the up-counter to 0 at compare and match. It also inverts the value of the timer flip-flop if timer flip-flop invert is enabled. # 5 Timer flip-flop The value of the timer flip-flop is inverted by the match detect signal (comparator output) of each interval timer or $2^n$ -1 overflow. The value can be output to the timer output pin TO2/TO3 (also used as P72/P73). Figure 3.8 (4) 8-bit PWM0 mode control register Figure 3.8 (5) 8-bit PWM1 mode control register Figure 3.8 (6) 8-bit PWM F/F control register Figure 3.8 (7) Timer operation control register (TRUN) The following explains PWM timer operations. #### (1) PWM timer mode Both PWM timers can output 8-bit resolution PWM independently. Since both timers operate in exactly the same way, PWM0 is used for the purposes of explanation. PWM output changes under the following two conditions. #### Condition 1: - TFF2 is cleared to 0 when the value in the up-counter (UC2) and the value set in the TREG2 match. - TFF2 is set to 1 when a $2^{n}$ -1 counter overflow (n = 6, 7, or 8) occurs. #### Condition 2: - TFF2 is set to 1 when the value in the up-counter (UC2) and the value set in TREG2 match. - TFF2 is cleared to 0 when a $2^n$ -1 counter overflow (n = 6, 7, or 8) occurs. The up-counter (UC2) is cleared by a 2<sup>n</sup>-1 counter overflow. The PWM timer can output 0%-100% duty pulses because a $2^n$ -1 counter overflow has a higher priority. That is, to obtain 0% output (always low), the mode used to set TFF2 to 0 due to overflow (PFFCR < FF2TRG1,0>=1,0) must be set and $2^n$ -1 (Value for overflow) must be set in TREG2. To obtain 100% output (always high), the mode must be changed: PFFCR < FF2TRG1,0>=1,1 then the same operation is required. Figure 3.8 (8) Output Waves in PWM Timer Mode Note: The above waves are obtained in a mode where the F/F is set by a match with the timer register (TREG) and reset by an overflow. Figure 3.8 (9) is a block diagram of this mode. Figure 3.8 (9) Block diagram of PWM Timer Mode (PWM0) In this mode, enabling double buffer is very useful. The register buffer value shifts into TREG2 when a 2<sup>n</sup>-1 overflow is detected, when double buffer is enabled. Using double buffer makes handling small duty waves easy. Figure 3.8 (10) Register Buffer Operation Example: To output the following PWM waves to TO2 pin using PWM0 at fc = 16 MHz To implement 31.75 $\mu$ s PWM cycle by $\phi$ P1 = 0.25 $\mu$ s (@ fc = 16 MHz) $$31.75 \,\mu\text{s} \div 0.25 \,\mu\text{s} = 127 = 2^7 - 1.$$ Consequently, set n to 7. Since the low level cycle = 15 $\mu$ s; for $\phi$ P1 = 0.25 $\mu$ s $$15 \mu s \div 0.25 = 60 = 3CH$$ set the 3CH in TREG2. TRUN $\leftarrow$ - X - - - 0 - - $POMOD \leftarrow - 0 0 0 0 0 1$ Stops PWM0 and clears it to 0. Sets PWM (27-1) mode, input clock øP1, overflow interrupt, and disables double buffer. TREG2 $\leftarrow$ 0 0 1 1 1 1 0 0 $POMOD \leftarrow - 1 0 0 0 0 0 1$ PFFCR ← - - - Writes 3CH. Enables double buffer. Sets TFF2 and a mode where TFF2 is set by compare and match, and cleared by overflow. Sets P72 as TØ2 pin Starts PWM0 counting. Note: X; Don't care -; No change Table3.8 (1) RWM Cycle and 2<sup>n</sup>-1 Counter Setting | 4 | | Formula | | 16 MHz | | | 20 MHz | | |----|------|---------------------------------|---------------------|-------------------------------|-----------------------|---------------------|-------------------------------|---------------------| | | | Formula | > gP(1 | φ <b>P4</b> | φ <b>Ρ16</b> | ø <b>P</b> 1 | <b>φ P4</b> | φ <b>Ρ16</b> | | 11 | 26-1 | 26-1 × <i>φ</i> Pn | 15.8 µs<br>(63 kHz) | 63.0 μs<br>(16 kHz) | 252 μs<br>(3.9 kHz) | 12.6 μs<br>(79 kHz) | 50.4 μs<br>(20 kHz) | 201 μs<br>(4.9 kHz) | | | 27-1 | 2 <sup>7</sup> -1 × <i>φ</i> Pn | 31.8 μs<br>(31 kHz) | 127.0 <i>μ</i> s<br>(7.9 kHz) | 508 μs<br>(1.9 kHz) | 25.4 μs<br>(39 kHz) | 101.6 μs<br>(9.8 kHz) | 406 μs<br>(2.5 kHz) | | | 28-1 | 28-1 × <i>∲</i> Pn | 63.8 μs<br>(16 kHz) | 255.0 μs<br>(3.9 kHz) | 1020 μs<br>(0.98 kHz) | 51.0 μs<br>(20 kHz) | 204.0 <i>μ</i> s<br>(4.9 kHz) | 816 μs<br>(1.2 kHz) | #### (2) 8-bit timer mode Both PWM timers can be used independently as 8-bit interval timers. Since both timers operate in exactly the same way, PWM0 (timer 2) is used for the purposes of explanation. ## ① Generating interrupts at a fixed interval To generate timer 2 interrupt (INTT2) at a fixed interval using PWM0 timer, first stop PWM0, then set the operating mode, input clock, and interval in the P0MOD and TREG2 registers. Next, enable INTT2 and start counting PWM0. Example: To generate a timer 2 interrupt every 40 $\mu$ s at fc = 16 MHz, set registers as follows: ``` 7 6 5 4 3 2 1 0 ← - X - - - 0 - - Stops PWM0 and clears it to 0. TRUN POMOD ← X 0 1 1 0 0 X X Sets 8-bit timer mode and selects \phiP1 (0.25 \mus) and compare interrupt. Sets 40 \mus / 0.25 \mus = A0H in timer register. TREG2 ← 1 0 1 0 0 0 0 0 Enables INTT2 and sets interrupt level 4. INTEPW10 ← - - - 1 1 0 0 ← 1 X - - - 1 - - Starts counting PWM0. TRUN ``` Note: X; Don't care -; No change Select an input clock using the table below. Table 3.8 (2) Interrupt Cycle and Input Clock Selection using 8-bit timer mode | Input clock | Interrupt cycle<br>(@ fc = 16 MHz) | Resolution | Interrupt cycle<br>(@ fc = 20 MHz) | Resolution | |---------------------|------------------------------------|--------------|------------------------------------|------------| | φP1 (4/fc) | 0,25 μs to 64 μs | 0.25 μs | 0.2 μs to 51.2 μs | 0.2 μs | | φ <b>P4 (16/fc)</b> | 1 $\mu$ s to 256 $\mu$ s | 1 <i>μ</i> s | 0.8 μs to 204.8 μs | 0.8 μs | | φP16 (64/fc) | 4 μs to 1024 μs | 4 μs | 3.2 μs to 819.2 μs | 3.2 μs | Note: To generate interrupts in 8-bit timer mode, bit 5 (interrupt control bit <PWM0INT> / <PWM1NT> of P0M0D/P1M0D) must be set to 1. ## ② Generating a 50 % square wave To generate a 50 % square wave, invert the timer flip-flop at a fixed interval and output the timer flip-flop value to the timer output pin (TO2). Example: To output a 3.0 $\mu$ s square wave at fc = 16 MHz from TO2 pin, set registers as follows. ``` 7 6 5 4 3 2 1 0 TRUN \leftarrow - X - - - 0 - - Stops PWM0 and clears it to 0. Sets 8-bit timer mode and selects \phiP1 (0.25 \mus) as the POMOD \leftarrow X 0 1 1 0 0 X X input clock. Sets 3.0 \mus / 0.25 \mus / 2 = 6 in the timer register. TREG2 \leftarrow 0 0 0 0 0 1 1 0 Clears TFF2 to 0 and inverts using comparator output. PFFCR ← - - - 1 0 0 1 P7CR ← X X X X - 1 - - Sets P72 as TO2 pin. P7FC \leftarrow X X X X - 1 - X TRUN ← 1 X - - - 1 - - Starts counting PWM0. Note: X; Don't care -; No change ``` Figure 3.8 (11) Square Wave (50 % Duty) Output Timing Chart This mode is as shown in Figure 3.8 (12) below. ### 3.9 16-bit Timer TMP96C141B has two (timer 4 and timer 5) multifunctional 16-bit timer/event counter with the following operation modes. - 16-bit interval timer mode - 16-bit event counter mode - 16-bit programmable pulse generation (PPG) mode - Frequency measurement mode - Pulse width measurement mode - Time differential measurement mode Timer/event counter consists of 16-bit up-counter, two 16-bit timer registers (One of them applies double-buffer), two 16-bit capture registers, two comparators, capture input controller, and timer flip-flop and the control circuit. Timer/event counter is controlled by 4 control registers: T4MOD/T5MOD, T4FFCR / T5FFCR, TRUN and T45CR. Figure 3.9 (1), (2) shows the block diagram of 16-bit timer/event counter (timer 4 and timer 5). Figure 3.9 (1) Block Diagram of 16-Bit Timer (Timer 4) Figure 3.9 (2) Block Diagram of 16-Bit Timer (Timer 5) | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | Ξ | 0 | | |---------|-------------|--------------------------------------|------------------------------------------------------|------------------|-----------------------------------------------------|-------------------------------------------------------------------------|---------------------------|----------------------------------------------|--------------|----------|---| | T4MOD | bit Symbol | CAP2T5 | EQ5T5 | CAP1IN | CAP12M1 | | CLE | T4CLK1 | + | T4CLK0 | | | (0038H) | Read/Write | R/ | W | W | R/ | W | R/W | | RAW | | | | | After reset | 0 | 0 | 1 | 0 | 0 | 0 | 0 | | ) /6 | | | | Function | when the<br>UC value is<br>loaded to | rigger<br>rigger<br>Invert<br>when the<br>up-counter | 1: don't<br>care | 01: TI4↑ INT4 occurs 10: TI4↑ INT4 occurs 11: TFF1↑ | s at rise edge.<br>TI5 ↑<br>s at rise edge.<br>TI4 ↓<br>s at fall edge. | 1: UC4<br>Clear<br>Enable | Timer 4: 00: TI4 01: \$11 10: \$T4 11: \$T10 | ) | ce clock | | | | | | • | | | | | $\Diamond$ | | | ) | | | | | | | | | | | | \$ O | | | | | | | | Tim | er 4 input | $\overline{}$ | // | | | | | | | | | 4( | 00 | Extern | al clock (T | H4)/ | | | | | | | | | | 01 | ¢T1 (8/ | fc) | | | | | | | | | | | 10 | φT4 (3) | 2/fc) | | | | | | | | | | | 11 | øT16 ( | 128/fc) | | | | | | | | | (( | | | | | | | | | | | | | | | Cle | aring the | up-counte | er UC4 | | | | | | | | | | 0 | 7 | | | | | | | | | | | | ( ( //// | <u>{.}</u> | y match w | vith TRE | | | | | | · | | | | | Clear | y materi v | VICII IIVL | <del>.</del> | | | | | F! | 2.0./2 | ) 46 DH | | | . 4 II D | | T48400 | N // | 1 /2\ | | | | Figi | ure 3.9 (3 | 3) 16-Bit | i imer iv | lode Cor | itroller R | egister ( | 14WOL | )) (T | 1/2) | | | | | | | | <b>\</b> | | | | | | | CAP2T5: Invert when the up-counter value is loaded to CAP2 EQ5T5: Invert when the up-counter matches TREG5 Figure 3.9 (4) 16-Bit Timer Controller Register (T4MOD) (2/2) | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|----------------------------------------|---------------------------------------------------|---------------------|------------------------------|---------------------------------------------------------------------|---------------------------------------------------------------|-------------------------------------------------------------------------------------------------|---------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------| | T4FFCR | bit Symbol | TFF5C1 | TFF5C0 | CAP2T4 | CAP1T4 | EQ5T4 | EQ4T4 | TFF4C1 | TFF4C0 | | | (0039H) | Read/Write | \ | N | R/W | R/W | R/W | R/W | C | w | | | | After reset | | - | 0 | 0 | 0 | 0 | | -) / | | | | Function | 00: Invert<br>01: Set<br>10: Clear<br>11: don't c | TFF5<br>TFF5<br>are | | rigger<br>rigger<br>Invert when | : | Invert when | 00: Invert<br>01: Set<br>10: Clear<br>11: don't c | TFF4<br>TFF4<br>:are | | | | | Always rea | d as "11". | : | : | the UC<br>matches<br>TREG5 | the UC<br>matches<br>TREG4 | * Always i<br>"11" | read as | | | | | | | | | | | İ | | | | | | | | CAP2<br>CAP1<br>EQ5T<br>EQ4T | 00<br>01<br>10<br>11<br>11<br>11<br>14: Inve<br>14: Inve<br>4: Inve | Sets TF Clear T Don't-c ner flip-flo Trigge Trigge rt when th | the TFF4 F4 to "1". FF4 to "0" FF4 to "0" T disable ( r enable ( ne up-counter p-counter | invert trie | gger phibition) mission) e is loaded to the street | to CAP2 | | | • | | | | Tim | ner flip-flo | p 5 (TFF5) | control | | | | | ^ ^ | , | <b>\</b> | | 00 | Inverts | the TFF5 | value (sof | tware inve | rsion). | | | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | \ \ \ | | ^ | 01 | Set TFF | 5 to "1". | | • • • • • • • • • • • • • • • • • • • • | | | | | \ | < | 1 | 10 | ) Clear T | FF5 to "0' | | | | | | | | · ( | | 11 | Don't o | are (Alwa | ays read as | s "11".) | | Figure 3.9 (5) 16-Bit Timer 4 F/F Control (T4FFCR) | | | | | | | | | | . 1 | | |----------|-------------|----------|----------|-----------------------------------------|------------------------------------------------------------------|------------------------------------------------------------------|---------------------------|------------------------------------------------------------|-------------|--| | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | T5MOD | bit Symbol | | | CAP3IN | CAP34M1 | CAP34M0 | CLE | T5CLK1 | T5CLK0 | | | (0048H) | Read/Write | | | W | R, | w | R/W | R/ | W | | | | After reset | | | 1 | 0 | 0 | 0 | 9/ | <u>)</u> | | | | Function | | | 0: Soft-<br>Capture<br>1: don't<br>care | 01: TI6 ↑<br>INT6 occur<br>10: TI6 ↑<br>INT6 occur<br>11: TFF1 ↑ | es at rise edge. TI7 ↑ rs at rise edge. TI6 ↓ rs at fall edge. | 1: UC5<br>Clear<br>Enable | Timer 5 so<br>00: TI6<br>01: \$11<br>10: \$T4<br>11: \$T16 | ource clock | | | | | | | | Tin | | al clock (1 | (14) | | | | | | | | | 10<br>11 | | 128/fc) | er UC5 | | | | | | | (7) | \ | | | | | | | | | | | ( | ) | | ····· | | | | | | | / | // ); | | | (\\/_1 | ) Clear b | y match v | vith TREG | 7 | | | <u> </u> | Fig | gure 3.9 | (6) 16-b | it Timer | Mode Co | ontrol Re | gister (T | 5MOD) ( | 1/2) | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | : 0 | | |---------|---------------------------|------------|---------------|-----------------------|---------------------------------------------------------|-------------------------------------------------------------|---------------------------|-----------------------------------------------------|----------------------------|---------------| | T5MOD | bit Symbol | | | CAP3IN | CAP34M1 | <del></del> | CLE | T5CLK1 | | ı | | (0048H) | Read/Write | | | W | R/ | :<br>W | R/W | Ò | RAW | | | | After reset | | | 1 | 0 | 0 | 0 | 0 | 1)1/0 | | | | Function | | | 1: don't<br>care | 01: TI6↑ INT6 occurs 10: TI6↑ INT6 occurs 11: TFF1↑ | s at rise edge. TI7 ↑ s at rise edge. TI6 ↓ s at fall edge. | 1: UC5<br>Clear<br>Enable | Fimer 5<br>00: Ti6<br>01: ¢I1<br>10: ¢T4<br>11: ¢T1 | | | | | | | | | Tim | ner 5 Capt | ure timing | | | , | | | | | | | | Cap | oture cont | rol | INT4 Co | ontrol | | | | | | 6 | 00 | Captur | e disable | | Interrupt o | ccurs | | | | | | | | САРЗ а | nt TI6 rise | | at the rise | | | | | | | | 01 | CAP4 a | at TI7 rise | | of TI6 (II<br>input. | N 16) _# | | | | | | | ) | | | | Interrupt o | ccurs | | | | | 6 | $\supset \downarrow $ | 10 | CAP3 a | at TI6 rise | 18 | at the fall<br>of TI6 (II | edge | | | | | | | | CAP4 a | t TI6 fall | l i | input. | · | | | | | | | | CAP3 a | at TFF1 rise | ; <u> </u> | Interrupt o<br>at the rise | ccurs<br>edae | | | | | | | M | CAP4 a | at TFF1 fall | | of TI6 (II<br>input. | NT6) _1 | | | | // ) | | | | $\hat{\mathcal{A}}$ | | | прис. | | | | < | | | | Sof | tware cap | ture | | | | | | | | > | | <u> </u> | The up | -counter! | 5 value i | s loaded to | CAP3. | | | $\langle \rangle \rangle$ | | ~ | | 1 | Alway | s read as " | 1″. | | | | | 7/ | $\searrow$ | | $\wedge$ | $\vee$ $\sqsubseteq$ | | | | | | | | | Figure | 3 9 (7) 18 | Bit Time | er Contro | ol Regist | er (T5MC | )D) (2/2 | <b>?</b> ) | | | | | | | | | og.s. | J. (15111) | , ( <u> </u> | -, | | | | | | | | | | | | | | | | | | $\mathcal{N}$ | | | | | | | | | | $\rightarrow$ | <u> </u> | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|---|----|----------------------|----------------------|-------------------------|--------------------------------------------------------------------|---------------|---------------------------| | bit Symbol | | | САР4Т6 | САРЗТ6 | EQ7T6 | EQ6T6 | TFF6C1 | TFF6C0 | | Read/Write | | | R/W | R/W | R/W | R/W | | w | | After reset | | | 0 | 0 | 0 | 0 | | -) ۲ | | | | | TFF6 invert | | | <u> </u> | 00: Invert | TFF6 | | | | | 1: Enable t | | | | 10: Clear | TFF6 | | Function | | | <del></del> | : | Invert when | Invert when | 11: don't c | | | | | | : | the UC value | : | the UC | Always | read as | | | | | is loaded to<br>CAP4 | is loaded to | matches<br>TREG7 | matches<br>TREG6 | "11" | | | | | | | Tim<br>OC | er flip-flo | - | $\overline{}$ | tware inversi | | | | | | | Inverts<br>Sets TF | - | value (sof | tware inversi | | | | | A( | 00 | Inverts Sets TF Clear T | the TFF4 | value (sof | ) | | | | | | 000 | Inverts Sets TF Clear T | FF6 to "1". | value (sof | s "11") . | | | | | | 000 | Sets TF Clear T Don'te | FF6 to "1". | value (sof | s "11") .<br>gger | | | | (( | | 00<br>01<br>10<br>11 | Sets TF Clear T Don't c | THE TFF4 FF6 to "1". FFF6 to "0". FFF6 to (Always) FFF6 (TFF6) | value (sof | s "11") . gger phibition) | Figure 3.9 (8) 16-Bit Timer5 F/F Control (T5FFCR) EQ676 : Invert when up-counter matches TREG6 Figure 3.9 (10) Timer Operation Contorl Register (TRUN) ## ① Up-counter (UC4/UC5) UC4/UC5 is a 16-bit binary counter which counts up according to the input clock specified by T4MOD<T4CLK1,0> or T5MOD<T5CLK1,0> register. As the input clock, one of the internal clocks $\phi$ T1 (8/fc), $\phi$ T4 (32/fc), and $\phi$ T16 (128/fc) from 9-bit prescaler (also used for 8-bit timer), and external clock from TI4 pin (also used as P80/INT4 pin) or TI6 (also used as P84/INT6 pin) can be selected. When reset, it will be initialized to <T4CLK1,0> <T5CLK1,0> = 00 to select TI4/TI6 input mode. Counting or stop & clear of the counter is controlled by timer operation control register TRUN <T4RUN, T5RUN>. When clearing is enabled, up-counter UC4/UC5 will be cleared to zero each time it coincides matches the timer register TREG5, TREG7. The "clear enable/disable" is set by T4MOD < CLE > and T5MOD < CLE >. If clearing is disabled, the counter operates as a free-running counter ## 2 Timer Registers These two 16-bit registers are used to set the interval time. When the value of up-counter UC4/UC5 matches the set value of this timer register, the comparator match detect signal will be active. Setting data for timer register (TREG4, TREG5, TREG6 and TREG7) is executed using 2 byte date transfer instruction or using 1 byte date transfer instruction twice for lower 8 bits and upper 1 bits in order. TREG4 and TREG6 timer register is of double buffer structure, which is paired with register buffer. The timer control register T45CR < DB4EN, DB6EN > controls whether the double buffer structure should be enabled or disabled. : disabled when < DB4EN, DB6EN > = 0, while enabled when < DB4EN, DB6EN > = 1. When the double buffer is enabled, the timing to transfer data from the register buffer to the timer register is at the match between the up-counter (UC4/UC5) and timer register TREG5/TREG7. When reset, it will be initialized to <DB4EN, DB6EN>=0, whereby the double buffer is disabled. To use the double buffer, write data in the timer register, set <DB4EN, DB6EN>=1, and then write the following data in the register buffer. TREG4, TREG6 and register buffer are allocated to the same memory addresses 000030H/000031H/000040H/000041H. When < DB4EN, DB6EN>=0, same value will be written in both the timer register and register buffer. When < DB4EN, DB6EN>=1, the value is written into only the register buffer. ### ③ Capture Register These 16-bit registers are used to hold the values of the up-counter. Data in the capture registers should be read by a 2-byte data load instruction or two 1-byte data load instruction, from the lower 8 bits followed by the upper 8 bits. # 4 Capture Input Control This circuit controls the timing to latch the value of up-counter UC4/UC5 into (CAP1, CAP2) / (CAP3, CAP4). The latch timing of capture register is controlled by register T4MOD < CAP12M 1, 0 > / T5MOD < CAP34M1, 0 > . • When T4MOD < CAP12M 1, 0 > / T5MOD < CAP34M1, 0 > = 00 Capture function is disabled. Disable is the default on reset. • When T4MOD < CAP12M1, 0 > / T5MOD < CAP34M1, 0 > = 01 Data is loaded to CAP1, CAP3 at the rise edge of TI4 pin (also used as P80/INT4) and TI6 pin (also used as P84/INT6) input, while data is loaded to CAP2, CAP4 at the rise edge of TI5 pin (also used as P81/INT5) and TI7 pin (also used as P85/INT7) input. (Time difference measurement) • When T4MOD < CAP12M1, 0 > / T5MOD < CAP34M1, 0 > =10 Data is loaded to CAP1 at the rise edge of TI4 pin input and to CAP3 at the rise edge of TI6, while to CAP2, CAP4 at the fall edge. Only in this setting, interrupt INT4/INT6 occurs at fall edge. (Pulse width measurement) • When T4MOD < CAP12M1, 0 > / T5MOD < CAP34M1, 0 > = 11 Data is loaded to CAP1, CAP3 at the rise edge of timer flip-flop (PFFI), while to CAP2, CAP4 at the fall edge. Besides, the value of up-counter can be loaded to capture registers by software. Whenever "0" is written in T4MOD < CAPIN >, T5MOD < CAP31N > the current value of up-counter will be loaded to capture register CAP1/CAP3. It is necessary to keep the prescaler in RUN mode (TRUN < PRRUN > to be "1"). ## 5 Comparator These are 16-bit comparators which compare the up-counter UC4/UC5 value with the set value of (TREG4, TREG5) (TREG6, TREG7) to detect the match. When a match is detected, the comparators generate an interrupt (INTT4, INTT5) / (INTT6, INTT7) respectively. The up-counter UC4/UC5 is cleared only when UC4/UC5 matches TREG5/TREG7. (The clearing of up-counter UC4/UC5 can be disabled by setting T4MOD CLE / T5MOD CLE > = 0.) 6 Timer Flip-flop (TFF4/TFF6) This flip-flop is inverted by the match detect signal from the comparators and the latch signals to the capture registers. Disable/enable of inversion can be set for each element by T4FFCR<CAP2T4, CAP1T4, EQ5T4, EQ4T4> / T6FFCR<CAP4T6, CAP4T6, CAP3T6, EQ7T6, EQ6T6>. TFF4/TFF6 will be inverted when "00" is written in T4FFCR<TFF4C1,0> / T6FFCR<TFF6C1, 0>. Also it is set to "1" when "10" is written, and cleared to "0" when "10" is written. The value of TFF4/TFF6 can be output to the timer output pin TO4 (also used as P82) and TO6 (also used as P86). # Timer Flip-flop (TFF5) This flip-flop is inverted by the match detect signal from the comparator and the latch signal to the capture register CAP2. TFF5 will be inverted when "00" is written in T4FFCR<TFF5C1,0>/T6FFCR<TFF6C1, 0>. Also it is set to "1" when "10" is written, and cleared to "0" when "10" is written. The value of TFF5 can be output to the timer output pin TO5 (also used as P82). Note: This flip-flop (TFF5) is contained only in the 16-bit timer 4 ### (1) 16-bit Timer Mode Timers 4 and 5 operate independently. Since both timers operate in exactly the same way, timer 4 is used for the purposes of explanation. Generating interrupts at fixed intervals In this example, the interval time is set in the timer register TREG5 to generate the interrupt INTTR5. # (2) 16-bit Event Counter Mode In 16-bit timer mode as described in above, the timer can be used as an event counter by selecting the external clock (TI4/TI6 pin input) as the input clock. To read the value of the counter, first perform "software capture" once and read the captured value. The counter counts at the rise edge of TI4/TI6 pin input. TI4/TI6 pin can also be used as P80/INT4 and P84/INT6. Since both timers operate in exactly the same way, timer 4 is used for the purposes of explanation. ``` 7 6 5 4 3 2 1 0 TRUN ← - X - 0 - - - - Stop timer 4. P8CR Set P80 to input mode Enable INTTR5 and sets interrupt level 4, while INTET54 \leftarrow 1 1 0 0 1 0 0 0 disables INTTR4. T4FFCR + 1 1 0 0 0 0 1 1 Disable trigger. Select TI4 as the input clock. T4MOD 0 0 1 0 0 1 0 0 TREG5 Set the number of counts (16 bits). TRUN Start timer 4. ← 1 X - 1 - - - - ``` Note: When used as an event counter, set the prescaler in RUN mode. # (3) 16-bit Programmable Pulse Generation (PPG) Output Mode Since both timers operate in exactly the same way, timer 4 is used for the purposes of explanation. The PPG mode is obtained by inversion of the timer flip-flop TFF4 that is to be enabled by the match of the up-counter UC4 with the timer register TREG4 or 5 and to be output to TO4 (also used as P82). In this mode, the following conditions must be satisfied. (Set value of TREG4) < (Set value of TREG5) Figure 3.9 (11) Programmable Pulse Generation (PPG) Output Waveforms When the double buffer of TREG4 is enabled in this mode, the value of register buffer 4 will be shifted in TREG4 at match with TREG5. This feature makes easy the handling of low duty waves. Figure 3.9 (13) Block Diagram of 16-Bit PPG Mode ## (4) Application Examples of Capture Function The loading of up-counter (UC4) values into the capture registers CAP1 and CAP2, the timer flip-flop TFF4 inversion due to the match detection by comparators CP4 and CP5, and the output of the TFF4 status to TO4 pin can be enabled or disabled. Combined with interrupt function, they can be applied in many ways, for example: - ① One-shot pulse output from external trigger pulse - 2 Frequency measurement - 3 Pulse width measurement - 4 Time difference measurement - ① One-shot Pulse Output from External Trigger Pulse Set the up-counter UC4 in free-running mode with the internal input clock, input the external trigger pulse from TI4 pin, and load the value of up-counter into capture register CAP1 at the rise edge of the TI4 pin. Then set to T4MOD < CAP12M1, 0 > = 01. When the interrupt INT4 is generated at the rise edge of TI4 input, set the CAP1 value (c) plus a delay time (d) to TREG4 (= c+d), and set the above set value (c+d) plus a one-shot pulse width (p) to TREG5 (= c+d+p). When the interrupt INT4 occurs the T4FFCR < EQ5T4, EQ4T4 > register should be set that the TFF4 inversion is enabled only when the up-counter value matches TREG4 or TREG5. When interrupt INTTR5 occurs, this inversion will be disabled. Figure 3.9 (14) One-Shot Pulse Output (with Delay) Setting example: To output 2ms one-shot pulse with 3ms delay to the external trigger pulse to TI4 pin When delay time is unnecessary, invert timer flip-flop TFF4 when the upcounter value is loaded into capture register 1 (CAP1), and set the CAP1 value (c) plus the one-shot pulse width (p) to TREG5 when the interrupt INT4 occurs. The TFF4 inversion should be enabled when the up-counter (UC4) value matches TREG5, and disabled when generating the interrupt INTTR5. Disable INTTR5. No change INTET54← 1 0 0 0 Note: X; Don't care Figure 3.9 (15) One-Shot Pulse Output (without Delay) ## 2 Frequency Measurement The frequency of the external clock can be measured in this mode. The clock is input through the TI4 pin, and its frequency is measured by the 8-bit timers (Timer 0 and Timer 1) and the 16-bit timer/event counter (Timer 4). The TI4 pin input should be selected for the input clock of Timer 4. The value of the up-counter is loaded into the capture register CAP1 at the rise edge of the timer flip-flop TFF1 of 8-bit timers (Timer 0 and Timer 1), and into CAP2 at its fall edge. The frequency is calculated by the difference between the loaded values in CAP1 and CAP2 when the interrupt (INTTO or INTT1) is generated by either 8-bit timer. Figure 3.9 (16) Frequency Measurement For example, if the value for the level "1" width of TFF1 of the 8-bit timer is set to 0.5 s. and the difference between CAP1 and CAP2 is 100, the frequency will be 100/0.5 [s]=200[Hz]. ### 3 Pulse Width Measurement This mode allows to measure the "H" level width of an external pulse. While keeping the 16-bit timer/event counter counting (free-running) with the internal clock input, the external pulse is input through the TI4 pin. Then the capture function is used to load the UC4 values into CAP1 and CAP2 at the rising edge and falling edge of the external trigger pulse respectively. The interrupt INT4 occurs at the falling edge of TI4. The pulse width is obtained from the difference between the values of CAP1 and CAP2 and the internal clock cycle. For example, if the internal clock is 0.8 microseconds and the difference between CAP1 and CAP2 is 100, the pulse width will be 100 × 0.8 = 80 microseconds. Figure 3.9 (17) Pulse Width Measurement Note: Only in this pulse width measuring mode (T4MOD < CAP12M1, 0 > = 10), external interrupt INT4 occurs at the falling edge of T14 pin input. In other modes, it occurs at the rising edge. The width of "L" level can be measured from the difference between the first C2 and the second C1 at the second INT4 interrupt. # 4 Time Difference Measurement This mode is used to measure the difference in time between the rising edges of external pulses input through TI4 and TI5. Keep the 16-bit timer/event counter (Timer 4) counting (free-running) with the internal clock, and load the UC4 value into CAP1 at the rising edge of the input pulse to TI4. Then the interrupt INT4 is generated. Similarly, the UČ4 value is loaded into CAP2 at the rising edge of the input pulse to TI5, generating the interrupt INT5. The time difference between these pulses can be obtained from the difference between the time counts at which loading the up-counter value into CAP1 and CAP2 has been done. Figure 3.9 (18) Time Difference Measurement ## (5) Different Phased Pulses Output Mode In this mode, signals with any different phase can be outputted by free-running upcounter UC4. When the value in up-counter UC4 and the value in TREG4 (TREG5) match, the value in TFF4 (TFF5) is inverted and output to TO4 (TO5). This mode can only be used by 16-bit timer 4. Figure 3.9 (19) Phase Output Cycles (counter overflow time) of the above output waves are listed below. | | 16 MHz | 20 MHz | |-------------|------------|------------| | φT1 | 32.768 ms | 26.214 ms | | φ <b>T4</b> | 131.072 ms | 104.856 ms | | φT16 | 524.288 ms | 419.424 ms | ## 3.10 Stepping Motor Control/Pattern Generation Port TMP96C141B has 2 channels (PG0 and PG1) of 4-bit hardware stepping motor control/pattern generation (herein after called PG) which actuate in synchronization with the (8-bit/16-bit) timers. The PG (PG0 and PG1) are shared in 8-bit I/O ports P6. Channel 0 (PG0) is synchronous with 8-bit timer 0 or timer 1, 16-bit timer 5, to update the output. The PG ports are controlled by control registers (PG01CR) and can select either stepping motor control mode or pattern generation mode. Each bit of the P6 can be used as the PG port. PG0 and PG1 can be used independently. All PG operate in the same manner except the following points, and thus only the operation of PG0 will be explained below. Figure 3.10 (1) PG Block Diagram Figure 3.10 (2 a) Pattern Generation Control Register (PG01CR) Figure 3.10 (2 b) Pattern Generation Control Register (PG01CR) | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|-------------|-----------------------------------|------|------|------|-------------------------------------------------------------------|------|------|----------| | PG0REG | bit Symbol | PG03 | PG02 | PG01 | PG00 | SA03 | SA02 | SA01 | SA00 | | (004CH) | Read/Write | | ٧ | V | | R/W | | | | | | After reset | 0 | 0 | 0 | 0 | Undefined | | | | | | Function | Pattern Generation 0 (PG0) output | | | | Shift alternate register 0 For the PG mode (4-bit write) register | | | register | Prohibit Read modify write Figure 3.10 (3) Pattern Generation (Register (PGOREG) | | | 7 | 6 | 5 4 | 3 | 2(// \ 1 | 0 | |---------|-------------|----------------------|-------------------|---------------------------------------------------------|------|--------------------------------------|-------------| | PG1REG | bit Symbol | PG13 | PG12 | PG11 PG10 | SA13 | SA12 SA11 | SA10 | | (004DH) | Read/Write | | , | w | | R/W | | | | After reset | 0 | 0 | 0 0 | | Undefined | | | | Function | latch regi<br>Readii | ster<br>ng the R6 | on 1 (PG1) output<br>that is set to the<br>to read-out. | | nate register 1<br>mode (4-bit write | e) register | Prohibit Read modify write Figure 3.10 (4) Pattern Generation 1 Register (PG1REG) Figure 3.10 (6) Connection of Timer and Pattern Generator ### (1) Pattern Generation Mode PG functions as a pattern generation according to the setting of PG01CR <PAT1> / <PAT0>. In this mode, writing from CPU is executed only on the shifter alternate register. Writing a new data should be done during the interrupt operation of the timer for shift trigger and a pattern can be output, synchronous with the timer. In this mode, set PG01CR < PG0M > and < PG1M > to 1, and PG01CR < CCW0 > and < CCW1 > to 0. The output of this pattern generator is output to port 6; since port and functions can be switched on a bit basis using port function control register P6FC, any port pin can be assigned to pattern generator output. Figure 3.10(7) shows the block diagram of this mode. Example of pattern generation mode Figure 3.10 (7) Pattern Generation Mode Block Diagram (PG0) In this pattern generation mode, only writing the output latch is disabled by hardware, but other functions do the same operation as 1-2 excitation in stepping motor control port mode. Accordingly, the data shifted by trigger signal from a timer must be written before the next trigger signal is output. ## (2) Stepping Motor Control Mode ## ① 4-phase 1-Step/2-Step Excitation Figure 3.10 (8) and Figure 3.10 (9) show the output waveforms of 4-phase 1 excitation and 4-phase 2 excitation, respectively when channel 0 (PG0) is selected. > ② Reverse Rotation Figure 3.10 (8) Output Waveforms of 4-Phase 1-step Excitation (Normal Rotation and Reverse Rotation) 010289 Figure 3.10 (9) Output Waveforms of 4-Phase 2-step Excitation (Normal Rotation) The operation when channel 0 is selected is explained below. The output latch of PGO (also used as P6) is shifted at the rising edge of the trigger signal from the timer to be output to the port. The direction of shift is specified by PG01CR < CCW0 >: Normal rotation $(PG00 \rightarrow PG01 \rightarrow PG02 \rightarrow PG03)$ when < CCW0 > is set to "0"; reverse rotation $(PG00 \leftarrow PG01 \leftarrow PG02 \leftarrow PG03)$ when "1". 4-phase 1-step excitation will be selected when only one bit is set to "1" during the initialization of PG, while 4-phase 2-step excitation will be selected when two consecutive bits are set to "1". The value in the shift alternate registers are ignored when the 4-phase 1-step/2-step excitation mode is selected. Figure 3.10 (10) shows the block diagram. Figure 3.10 (10) Block Diagram of 4-Phase 1-step Excitation/2-step Excitation (Normal Rotation) #### 2 4-Phase 1-2 step Excitation Figure 3.10 (11) shows the output waveforms of 4-phase 1-2 step excitation when channel 0 is selected. Note: bn denotes the initial value PGOREG b7 b6 b5 b4 b3 b2 b1 b0 **Reverse Rotation** 2 figure 3.10 (11) Output Waveforms of 4-Phase 1-2 step Excitation (Normal Rotation and Reverse Rotation) The initialization for 4-phase 1-2 step excitation is as follows. By rearranging the initial value "b7 b6 b5 b4 b3 b2 b1 b0" to "b7 b3 b6 b2 b5 b1 b4 b0", the consecutive 3 bits are set to "1" and other bits are set to "0" (positive logic). For example, if b7, b3, and b6 are set to "1", the initial value becomes "11001000", obtaining the output waveforms as shown in Figure 3.10 (11). To get an output waveform of negative logic, set values 1's and 0's of the initial value should be inverted. For example, to change the output waveform shown in Figure 3.10 (11) into negative logic, change the initial value to "00110111". The operation will be explained below for channel 0. The output latch of PGO (shared by P6) and the shifter alternate register (SAO) for Pattern Generation are shifted at the rising edge of trigger signal from the timer to be output to the port. The direction of shift is set by PGOICR < CCWO >. Figure 3.10 (12) Block Diagram of 4-Phase 1-2 step Excitation (Normal Rotation) Setting example: To drive channel 0 (PG0) by 4-phase 1-2 step excitation (normal rotation) when timer 0 is selected, set each register as follows. ``` 7 6 5 4 3 2 1 0 TRUN ← - X - - - - 0 Stop timer 0, and clear it to zero. ← 0 0 X X - - 0 1 Set 8-bit timer mode and select \phiT1 as the input clock of timer 0. TMOD Clear TFF1 to zero and enable the inversion trigger by timer 0. ← X X X 0 1 0 1 0 TFFCR TREG0 Set the cycle in timer register. Set P60~P63 bits to the output mode) P6CR ← - - - - 1 1 1 1 P6FC ← - - - - 1 1 1 1 Set P60~P63 bits to the PG output. PG01CR ← - - - 0 0 1 1 Select PG0 4-phase 1-2 step excitation mode and normal rotation . PGOREG ← 1 1 0 0 1 0 0 0 Set an initial value. TRUN ← 1 X - - - - 1 Start timer 0. ``` Note: X; Don't care -; No change ## (3) Trigger Signal From Timer The trigger signal from the timer which is used by PG is not equal to the trigger signal of timer flip-flop (TFF1, TFF4, TFF5, and TFF6) and differs as shown in Table 3.10 (1) depending on the operation mode of the timer. Table 3 10 (1) Select of Trigger Signal | | | | \ \ \ / / | |-----|-------------------|-----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------| | | | TFF1 inversion | PG shift | | | 8-bit timer mode | Selected by TFFCR<br><tff1is> when the up-<br/>counter value matches<br/>TREGO or TREG1 value.</tff1is> | <b>——</b> | | / | 16-bit timer mode | When the up-counter value matches with both TREGO and TREGO values (The value of up-counter = TREGO*28 + TREGO) | ←— | | /// | PPG output mode | When the up-counter value matches with both TREG0 and TREG1 | When the up-counter value matches TREG1 value (PPG cycle) | | / / | PWM output mode | When the up-counter value matches TREG0 value and PWM cycle. | Trigger signal for PG is not generated. | Note: To shift PG, TFFCR < TFF1IE > must be set to "1" to enable TFF1 inversion. Channel 1 of PG can be synchronized with the 16-bit timer Timer4/Timer5. In this case, the PG shift trigger signal from the 16-bit timer is output only when the upcounter UC4/UC5value matches TREG5/TREG7. When using a trigger signal from Timer4, set either T4FFCR<EQ5T4> or T4MOD <EQ5T5> to "1" and a trigger is generated when the value in UC4 and the value in TREG5 match. When using a trigger signal from Timer5, set T5FFCR<EQ7T6>to 1. Generates a trigger when the value in UC5 and the value in TREG7 match. ### (4) Application of PG and Timer Output As explained "Trigger signal from timer", the timing to shift PG and invert TFF differs depending on the mode of timer. An application to operate PG while operating an 8-bit timer in PPG mode will be explained below. To drive a stepping motor, in addition to the value of each phase (PG output), synchronizing signal is often required at the timing when excitation is changed over. In this application, port 6 is used as a stepping motor control port to output a synchronizing signal to the TO1 pin (shared by P71). Figure 3.10 (13) Output Waveforms of 4-Phase 1-step Excitation ``` Setting example: 7 6 5 4 3 2 1 0 - x - - - - 0 0 TRUN Stop timer 0, and clear it to zero. Set timer 0 and timer 1 in PPG output mode and select 1/0 X X X X X 0 1 TMOD \phiT1 as the input clock. Enable TFF1 inversion and set TFF1 to "1". TFFCR, X X X 0 0 1 1 X Set the duty of TO1 to TREGO. (TREGO Set the cycle of TO1 to TREG1. TREG1 P7CR \leftarrow \times \times \times \times Assign P71 as TO1. ₽7FC P6CR Assign P60 to 63 as PG0. P6FC Set PG0 in 4-phase 1-step excitation mode. PG01CR ← - - - - 0 0 0 1 Set an initial value. PGOREG ← * * * * Start timer 0 and timer 1. TRUN ← 1 X - - - - 1 1 Note: X; Don't care -; No change ``` ### 3.11 Serial ChannelA TMP96C141B contains 2 serial I/O channels for full duplex universal asynchronous receiver transmission (UART) as well as for I/O extension (I/O interface mode). Channel 1 cannot control $\overline{\text{CTS}}$ pin. The serial channel has the following operation modes. In mode 1 and mode 2, a parity bit can be added. Mode 3 has wake up function for making the master controller start slave controllers in serial link (multi-controller system). Figure 3.11 (1) shows the data format (for one frame) in each mode. Figure 3.11 (1) Data Formats The serial channel has a buffer register for transmitting and receiving operations, in order to temporarily store transmitted or received data, so that transmitting and receiving operations can be done independently (full duplex). However, in I/O interface mode, SCLK (serial clock) pin is used for both transmission and receiving, the channel becomes half-duplex. The receiving data register is of a double buffer structure to prevent the occurrence of overrun error and provides one frame of margin before CPU reads the received data. The receiving data register stores the already received data while the buffer register receives the next frame data. By using CTS and RTS (there is no RTS pin, so any 1 port must be controlled by software), it is possible to halt data send until the CPU finishes reading receive data every time a frame is received. (Handshake function) In the UART mode, a check function is added not to start the receiving operation by error start bits due to noise. The channel starts receiving data only when the start bit is detected to be normal at least twice in three samplings. When the transmission buffer becomes empty and requests the CPU to send the next transmission data, or when data is stored in the receiving data register and the CPU is requested to read the data, INTTX or INTRX interrupt occurs. Besides, if an overrun error, parity error, or framing error occurs during receiving operation, flag SCOCR/SC1CR < OERR, PERR, FERR > will be set. The serial channel 0/1 includes a special baud rate generator, which can set any baud rate by dividing the frequency of 4 clocks ( $\phi$ T0, $\phi$ T2, $\phi$ T8, and $\phi$ T32) from the internal prescaler (shared by 8-bit/16-bit timer) by the value 2 to 16. In I/O interface mode, it is possible to input synchronous signals as well as to transmit or receive data by external clock. ### 3.11.1 Control Registers The serial channel is controlled by 3 control registers SC0CR, SC0MOD and BR0CR. Transmitted and received data are stored in register SC0BUF. Figure 3.11 (2) Serial Mode Control Register (channel 0, SC0MOD) Note: Serial control register for channel 1 is SC1CR (55H). Note: As all error flags are cleared after reading do not test only a single bit with a bit- testing instruction. Figure 3.11 (3) Serial Control Register (channel, SCOCR) • Don't read from or write to BROCR register during sending or receiving. Figure 3.11 (4) Serial Channel Control (channel 0, BROCR) Figure 3.11 (5) Serial Transmission / Receiving Buffer Registers (channel 0, SCOBUF) Figure 3.11 (6) Serial Mode Control Register (Channel 1, SC1MOD) Figure 3.11 (7) Serial Control Register (Channel 1, SC1CR) Note: • To use baud rate generator, set TRUN < PRRUN > to "1", putting the prescaler in RUN mode. • Don't read from or write to BR1CR register during sending or receiving. Figure 3.11 (8) Baud Rate Generator Control Register (channel 0, BROCR) Figure 3.11 (9) Serial Transmission / Receiving Buffer Registers (channel 1, SC1BUF) Figure 3.11 (11) Port 9 Open Drain Enable Register (ODE) ## 3.11.2 Configuration Figure 3.11 (12) shows the block diagram of the serial channel 0. Figure 3.11 (12) Block Diagram of the Serial Channel 0 ---- Serial clock generation circuit ------BR1CR < BR1CK1, 0 > TOOTRG (Timer 0 comparator output) **UART** ector φT0 (fc/4) Selecto ector SIOCIK ¦φT2 (fc/16) Prescal φT8 (fc/64) Sel Sel φT32 (fc/256) -Baud rate SC1MOD SC1MOD generator <SC1, 0> <SM1, 0> $\phi$ 1 (fc/2) -÷2 I/O interface mode SCLK1 □ Sel input (Shared by P95) sc1MOD <10C> SCLK1 INTRX1 INTTX1 Output (Shared by P95) SC1MOD Serial channel Transmission counter (UART only ÷ 16) counter <₩U>→ interrupt (UART only ÷ 16) control RXDCLK V TXD€LK ↓ SC1MOD Receive Transmission <RXE control control SC1CR <PE> <EVEN> Parity control RxD0 □ Receive buffer1(Shift register) (Shared by P94) RB8 TxD0 Receive buffer2 (SC1BUF) Error flag TB8 Transmission buffer (SC1BUF) (Shared by P93) SCICR SCICR SCICR Internal bus Figure 3, 11 (13) Block Diagram of the Serial Channel 1 Figure 3.11 (13) shows the block diagram of the serial channel 1. ### ① Baud Rate Generator Baud rate generator comprises a circuit that generates transmission and receiving clocks to determine the transfer rate of the serial channel. The input clock to the baud rate generator, $\phi$ T0 (fc/4), $\phi$ T2 (fc/16), $\phi$ T8 (fc/64), or $\phi$ T32 (fc/256) is generated by the 9-bit prescaler which is shared by the timers. One of these input clocks is selected by the baud rate generator control register BR0CR/BR1CR < BR0CK1, 0/BR1CK1, 0>. The baud rate generator includes a 4-bit frequency divider, which divides frequency by 2 to 16 values to determine the transfer rate. How to calculate a transfer rate when the baud rate generator is used is explained below. • UART mode • I/O interface mode The relation between the input clock and the source clock (fc) is as follows. $$\phi$$ T0=fc/4 $\phi$ T2=fc/16 $\phi$ T8=fc/64 $\phi$ T32=fc/256 Accordingly, when source clock fc is 12.288 MHz, input clock is $\phi$ T2 (fc/16), and frequency divisor is 5, the transfer rate in UART mode becomes as follows: Transfer rate = $$\frac{\text{fc/16}}{5}$$ ÷ 16 = 12.288×10<sup>6</sup>/16/5/16 = 9600 (bps) Table 3.11(1) shows an example of the transfer rate in UART mode. Also with 8-bit timer 0, the serial channel can get a transfer rate. Table 3.9 (2) shows an example of baud rate using timer 0. Table 3.11 (1) Selection of Transfer Rate (1) (When Baud Rate Generator Is Used) | | | | | | Unit (Kbps) | |-----------|-------------------------------|---------------|----------------|----------------|------------------| | fc [MHz] | Input clock Frequency divisor | φT0<br>(fc/4) | φT2<br>(fc/16) | ∳T8<br>(fc/64) | φT32<br>(fc/256) | | 9.830400 | 2 | 76.800 | 19.200 | 4.800 | 1.200 | | 1 | 4 | 38.400 | 9.600 | 2.400 | 0.600 | | 1 | 8 | 19.200 | 4.800 | 200 | 0.300 | | 1 | 0 | 9.600 | 2.400 | 0.600 | 0.150 | | 12.288000 | 5 | 38.400 | 9.600 | 2.400 | 0.600 | | 1 | А | 19.200 | 4.800 | 1.200 | 0.300 | | 14.745600 | 3 | 76.800 | 19.200 | 4.800 | 1.200 | | 1 | 6 | 38.400 | 9.600 | 2.400 | 0.600 | | <u></u> | С | 19.200 | 4.800 | 1.200 | 0.300 | Note: Transfer rate in I/O interface mode is 8 times as fast as the values given in the above table. | | | ( ) ( ) | | | | |--------------|---------------|-----------|---------------|----------|--------------| | TREGO fc | 12.288<br>MHz | 12<br>MHz | 9.8304<br>MHz | 8<br>MHz | 6.144<br>MHz | | 1H | 96 | | 76.8 | 62.5 | 48 | | 2H | 48 | | 38.4 | 31.25 | 24 | | 3H | 32 | 31.25 | | | 16 | | 4H | (24/ | 4 | 19.2 | | 12 | | 5H | 19.2 | . (7 | <b>&gt;</b> | | 9.6 | | 8H | / | | 9.6 | | 6 | | АН | 9.6 | | | | 4.8 | | 10H | 6 | | 4.8 | | 3 | | 1 <b>4</b> H | 4.8 | | | | 2.4 | | | | * | | | | How to calculate the transfer rate (when timer 0 is used): Transfer rate = $$\frac{fc}{TREG0 \times 8 \times 16}$$ – (When Timer 0 (input clock $\phi$ T1) is used) Input clock of timer 0 $$\phi T1 = fc/8$$ $\phi T4 = fc/32$ $\phi T16 = fc/128$ Note: Timer 0 match detect signal cannot be used as the transfer clock in I/O interface mode. ### 2 Serial Clock Generation Circuit This circuit generates the basic clock for transmitting and receiving data. 1) I/O interface mode (channel 1 only) When in SCLK output mode with the setting of SCOCR/SC1CR < IOC > = "0", the basic clock will be generated by dividing by 2 the output of the baud rate generator described before. When in SCLK input mode with the setting of SCOCR/SC1CR < IOC > = "1", the rising edge or falling edge will be detected according to the setting of SCOCR/SC1CR < SCLKS > register to generate the basic clock. 2) Asynchronous Communication (UART) mode- According to the setting of SCOCR/SC1CR < SC1, 0>, the above baud rate generator clock, internal clock $\phi$ 1 (500 kbps @ fc=16 MHz), or the match detect signal from timer 0 will be selected to generate the basic clock SIOCLK. ③ Receiving Counter The receiving counter is a 4-bit binary counter used in asynchronous communication (UART) mode and counts up by SIOCLK clock. 16 pulses of SIOCLK are used for receiving 1 bit of data, and the data bit is sampled three times at 7th, 8th and 9th clock. With the three samples, the received data is evaluated by the rule of majority. For example, if the sampled data bit is "1", "0" and "1" at 7th, 8th and 9th clock respectively, the received data is evaluated as "1". The sampled data "0", "0" and "1" is evaluated that the received data is "0". - 4 Receiving Control - 1) I/O interface mode When in SCLK output mode with the setting of SC0CR/SC1CR < IOC > = "0", RxD0/1 signal will be sampled at the rising edge of shift clock which is output to SCLK0/1 pin. When in SCLK input mode with the setting SC0CR/SC1CR<IOC>="1" RxD0/1 signal will be sampled at the rising edge or falling edge of SCLK input according to the setting of SC0CR/SC1CR<SCLKS> register. 2) Asynchronous communication (UART) mode The receiving control has a circuit for detecting the start bit by the rule of majority. When two or more "0" are detected during 3 samples, it is recognized as start bit and the receiving operation is started. Data being received are also evaluated by the rule of majority. ## ⑤ Receiving Buffer To prevent overrun error, the receiving buffer has a double buffer structure. Received data are stored one bit by one bit in the receiving buffer 1 (shift register type). When 7 bits or 8 bits of data is stored in the receiving buffer 1, the stored data are transferred to another receiving buffer 2 (SC0BUF/SC1BUF), generating an interrupt INTRX0/INTRX1. The CPU reads only receiving buffer 2 (SC0BUF/SC1BUF). Even before the CPU reads the receiving buffer 2 (SC0BUF/SC1BUF), the received data can be stored in the receiving buffer 1. However, unless the receiving buffer 2 (SC0BUF/SC1BUF) is read before all bits of the next data are received by the receiving buffer 1, an overrun error occurs. If an overrun error occurs, the contents of the receiving buffer 1 will be lost, although the contents of the receiving buffer 2 and SC0CR < RB8 > /SC1CR < RB8 > is still preserved. The parity bit added in 8-bit UART mode and the most significant bit (MSB) in 9-bit UART mode are stored in SCOCR < RB8 > / SC1CR < RB8 > . When in 9-bit UART mode, the wake-up function of the slave controllers is enabled by setting SC0MOD WU>/SC1MOD WU> to "1", and interrupt INTRX0/INTRX1 occurs only when SC0CR < RB8 > 1 SC1CR < RB8 > 1 s set to "1". ### 6 Transmission Counter Transmission counter is a 4-bit binary counter which is used in asynchronous communication (UART) mode and, like a receiving counter, counts by SIOCLK clock, generating TxDCLK every 16 clock pulses. Figure 3.11 (14) Generation of Transmission Clock ### 7 Transmission Controller ## 1) I/O interface mode In SCLK output mode with the setting of SC0CR/SC1CR < IOC > = "0", the data in the transmission buffer are output bit by bit to TxD0/1 pin at the rising edge of shift clock which is output from SCLK0/1 pin. In SCLK input mode with the setting of SC0CR/SC1CR < IOC > = "1", the data in the transmission buffer are output bit by bit to TxD0/1 pin at the rising edge or falling edge of SCLK input according to the setting of SC0CR/SC1CR < SCLKS > register. ### 2) Asynchronous communication (UART) mode When transmission data are written in the transmission buffer sent from the CPU, transmission starts at the rising edge of the next TxDCLK, generating a transmission shift clock TxDSFT. #### Handshake function Serial channel 0 has a CTSO pin. Using this pin, data can be sent in units of one frame; thus, overrun errors can be avoided. The handshake function is enabled/disabled by SCOMOD<CTSE>. When the CTSO pin goes high, after completion of the current data send, data send is halted until the CTSO pin goes low again. The INTTXO Interrupts are generated, requests the next send data to the CPU. Though there is no RTS pin, a handshake function can be easily configured by setting any port assigned to the RTS function. The RTS should be output "High" to request data send halt after data receive is completed by a software in the RXD interrupt routine. Note 1: If the CTS signal falls during transmission, the next data is not sent after the completion of the current transmission. Note 2: Transmission starts at the first TxDCLK clock fall after the CTS signal falls. Figure 3.11 (16) Timing of CTS (Clear to send) #### (8) Transmission Buffer Transmission buffer (SC0BUF/SC1BUF) shifts out and sends the transmission data written from the CPU from the least significant bit (LSB) in order, using transmission shift clock TxDSFT which is generated by the transmission control. When all bits are shifted out, the transmission buffer becomes empty and generates INTTX0/INTTX1 interrupt. ### Parity Control Circuit When serial channel control register SCOCR < PE >/SC1CR < PE > is set to "1", it is possible to transmit and receive data with parity. However, parity can be added only in 7-bit UART or 8-bit UART mode. With SCOCR < EVEN > / SC1CR < EVEN > register, even (odd) parity can be selected. For transmission, parity is automatically generated according to the data written in the transmission buffer SCBUF, and data are transmitted after being stored in SC0BUF<TB7>/SC1BUF<TB7> when in 7-bit UART mode while in SC0MOD <TB8> / SC1MOD <TB8> when in 8-bit UART mode. <PE> and <EVEN> must be set before transmission data are written in the transmission buffer. For receiving, data are shifted in the receiving buffer 1, and parity is added after the data are transferred in the receiving buffer 2 (SC0BUF/SC1BUF), and then compared with SC0BUF < RB7 > /SC1BUF < RB7 > when in 7-bit UART mode and with SC0MOD < RB8 > /SC1MOD < RB8 > when in 8-bit UART mode. If they are not equal, a parity error occurs, and SC0CR < PERR > /SC1CR < PERR > flag is set. #### 10 Error Flag Three error flags are provided to increase the reliability of receiving data. #### 1. Overrun error < OERR> If all bits of the next data are received in receiving buffer 1 while valid data are stored in receiving buffer 2 (SCBUF0/1), an overrun error will occur. ### 2. Parity error < PERR> The parity generated for the data shifted in receiving buffer 2 (SCBUF0/1) is compared with the parity bit received from RxD pin. If they are not equal, a parity error occurs. #### 3. Framing error < FERR> The stop bit of received data is sampled three times around the center. If the majority is "0", a framing error occurs. # ① Generating Timing # 1) UART mode ## Receiving | Mode | 9 Bit | 8 Bit + parity | 8 Bit, 7 Bit + parity, 7 Bit | |----------------------|-------------------------------|------------------------------------|------------------------------| | Interrupt timing | Center of last bit<br>(Bit 8) | Center of last bit (parity bit) | Center of stop bit | | Framing error timing | Center of stop bit | Center of stop bit | Center of stop bit | | Parity error timing | | Center of last bit (parity bit) | | | Overrun error timing | Center of last bit<br>(Bit 8) | Center of last bit<br>(parity bit) | Center of stop bit | # Transmitting | Mode | 9 Bit 8 Bit + parity 8 Bit, 7 Bit + parity, 7 Bit | |------------------|---------------------------------------------------| | Interrupt timing | Just before stop bit is transmitted. ← | # 2) I/O interface mode | Transmission | SCLK output mode | Immediately after rise of last SCLK signal.<br>(See figure 3. 17(19).) | |------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------| | Interrupt<br>timing | SCLK input mode | Immediately after rise of last SCLK signal (rising mode), or immediately after fall in falling mode. (See figure 3.11 (20).) | | Receiving<br>Interrupt | SCLK output mode | Timing used to transfer received data to data receive buffer 2 (SCOBUF/SC1BUF) (that is, immediately after last SCLK). (See figure 3.11 (21).) | | timing | SCLK input mode | Timing used to transfer received data to data receive buffer 2 (SCOBUF/SC1BUF) (that is, immediately after last SCLK). (See figure 3.11 (22).) | ### 3.11.3 Operational Description ### (1) Mode 0 (I/O interface mode) This mode is used to increase the number of I/O pins of for transmitting or receiving data to or from the external shifter register. This mode includes SCLK output mode to output synchronous clock SCLK and SCLK input mode to input external synchronous clock SCLK. Figure 3.11 (17) Example of SCLK Output Mode Connection Figure 3./11(18) Example of SCLK Input Mode Connection ### ① Transmission In SCLK output mode, 8-bit data and synchronous clock are output from TxD pin and SCLK pin, respectively, each time the CPU writes data in the transmission buffer. When all data is output, INTESO < ITXOC >/ INTES1 < ITX1C > will be set to generate INTTX0/1 interrupt. Figure 3.11 (19) Transmitting Operation in 1/O Interface Mode (SCLK Output Mode) In SCLK input mode, 8-bit data are output from TxD0/1 pin when SCLK input becomes active while data are written in the transmission buffer by CPU. When all data are output, INTESO<ITX0C>/INTES1<ITX1C> will be set to generate INTTX0/1 interrupt. Figure 3.11 (20) Transmitting Operation in I/O Interface Mode (SCLK Input Mode) ## 2 Receiving In SCLK output mode, synchronous clock is outputted from SCLK pin and the data are shifted in the receiving buffer 1 whenever the receive interrupt flag INTES0<IRX0C>/INTES1<IRX1C> is cleared by reading the received data. When 8-bit data are received, the data will be transferred in the receiving buffer 2 (SC0BUF/SC1BUF) at the timing shown below, and INTES0<IRX0C>/INTES1<IRX1C> will be set again to generate INTRX0/I interrupt. Figure 3.11 (21) Receiving Operation in I/O Interface Mode (SCLK Output Mode) In SCLK input mode, the data is shifted in the receiving buffer 1 when SCLK input becomes active while the receive interrupt flag INTES0<IRX0C>/INTES1 IRX1C> is cleared by reading the received data. When 8-bit data is received, the data will be shifted in the receiving buffer 2 (SC0BUF/SC1BUF) at the timing shown below, and INTES0<IRX0C>/INTES1<IRX1C> will be set again to generate INTRX0/1 interrupt. Figure 3.11 (22) Receiving Operation in I/O Interface Mode (SCLK Input Mode) Note : For data receiving, the system must be placed in the receive enable state $(SC0MOD/SC1MOD\!<\!RXE\!>\,=\text{``1''})$ ### (2) Mode 1 (7-bit UART Mode) 7-bit mode can be set by setting serial channel mode register SC0MOD <SM1,0> / SC1MOD <SM1,0> to "01". In this mode, a parity bit can be added, and the addition of a parity bit can be enabled or disabled by serial channel control register SCOCR<PE>/SCICR<PE>, and even parity or odd parity is selected by SCOCR < EVEN > /SCICR < EVEN > when < PE > is set to "1" (enable). Setting example: When transmitting data with the following format, the control registers should be set as described below. Channel 0 is explained here. ✓ Direction of transmission (transmission rate: 2400 bps @ fc = 12.288 MHz) ``` 7 6 5 4 3 2 1 0 ← X X - - - - 1 P9CR Select P90 as the TxD pin. ← X X - X - X X 1 P9FC Set 7-bit UART mode. SCOMOD \leftarrow X 0 - X 0 1 0 1 Add an even parity. SCOCR ← X 1 1 X X X 0 0 Set transfer rate at 2400 bps. BROCR ← 0 X 1 0 0 1 0 1 Start the prescaler for the baud rate generator. TRUN ← 1 X - - - - Enable INTTX0 interrupt and set interrupt level 4. INTES0 ← 1 1 0 0 - - - SCOBUF ← * * Set data for transmission. Note: X; Don't care No change ``` (3) Mode 2 (8-bit UART Mode) 8-bit UART mode can be specified by setting SC0MOD<SM1, 0>/SC1MOD<SM1, 0> to "10". In this mode, parity bit can be added, the addition of a parity bit is enabled or disabled by SC0CR<PE>/SC1CR<PE>, and even parity or odd parity is selected by SC0CR<EVEN>/SC1CR<EVEN> when <PE> is set to "1" (enable). Setting example: When receiving data with the following format, the control register should be set as described below. ✓ Direction of transmission (transmission rate: 9600 bps @ fc = 12.288 MHz) #### Main setting ### (4) Mode 3 (9-bit UART Mode) 9-bit UART mode can be specified by setting SCOMOD SM1, 0>/SC1MOD SM 1, 0> to "11". In this mode, parity bit cannot be added. For transmission, the MSB (9th bit) is written in SCMOD < TB8>, while in receiving it is stored in SCCR<RB8>. For writing and reading the buffer, the MSB is read or written first then SC0BUF/SC1BUF. #### Wake-up function In 9-bit UART mode, the wake-up function of slave controllers is enabled by setting SC0MOD<WU>SC1MOD<WU> to "1". The interrupt INTRX1/INTRX0 occurs only when <RB8>=1. Note: TxD pin of the slave controllers must be in open drain output mode. Figure 3.11 (23) Serial Link Using Wake-Up Function #### Protocol - ① Select the 9-bit UART mode for the master and slave controllers. - ② Set SC0MOD<WU>/SC1MOD<WU> bit of each slave controller to "1" to enable data receiving. - The master controller transmits one-frame data including the 8-bit select code for the slave controllers. The MSB (bit 8) < TB8 > is set to "1". - Each slave controller receives the above frame, and clears WU bit to "0" if the above select code matches its own select code. - The master controller transmits data to the specified slave controller whose SC0MOD<WU>/SC1MOD<WU> bit is cleared to "0". The MSB (bit 8)<TB8> is cleared to "0". 6 The other slave controllers (with the <WU> bit remaining at "1") ignore the receiving data because their MSBs (bit 8 or <RB8>) are set to "0" to disable the interrupt INTRX0/INTRX1. The slave controllers (<WU>=0) can transmit data to the master controller, and it is possible to indicate the end of data receiving to the master controller by this transmission. To link two slave controllers serially with the master controller, and Setting example: use the internal clock $\phi 1$ (fc/2) as the transfer clock. Since serial channels 0 and 1 operate in exactly the same way, channel 0 is used for the purposes of explanation. ### Setting the master controller Main P9FC $$\leftarrow$$ X X - X - X X 1 INTES0 ← 1 1 0 0 1 1 0 1 SCOMOD + 1 0 1 0 1 1 1 0 SCOBUF ← 0 0 0 0 0 0 0 1 Select P90 as TxD pin and P91 as RxD pin. Enable INTTX0 and set the interrupt level 4. Enable INTTX0 and set the interrupt level 5. Set $\phi$ 1 (fc/2) as the transmission clock in 9-bit UART mode. Set the select code for slave controller 1. INTTX0 interrupt Sets TB8 to "0". Set data for transmission. ### Setting the slave controller 2 Majn- > + X X X X X X X - 1 INTESO ← 1 1 0 4 1 1 1 0 SCOMOD ← 0 0 1 1 1 1 1 0 Select P91 as RxD pin and P90 as TxD pin (open drain output). Enable INTRX0 and INTTX0. Set <WU> to "1" in the 9-bit UART transmission mode with transfer clock $\phi$ 1 (fc/2). **INTRX0** interrupt Then $$SCOMOD4 \leftarrow - - - 0 - - - - Clear < WU > to "0"$$ . ### 3.12 Analog/Digital Converter TMP96C141B has a high-speed analog / digital converter (A/D converter) with 4-channel analog input that features 10-bit successive approximation. Figure 3.12 (1) shows the block diagram of the A/D converter. 4-channel analog input pins (AN3 to AN0) are shared by input-only port P5 and so can be used as input port. Figure 3.12 (1) Block Diagram of A/D Converter Note 1: This A/D converter does not have a built-in sample and hold circuit. Therefore, when A/D converting high-frequency signals, connect a sample and hold circuit externally. Note 2 To lower the power supply current in IDLE or STOP mode, depending on the timing, standby mode can be entered with the internal comparator in enable state. Thus, stop A/D conversion before executing the HALT instruction. The ladder resister between $V_{REF}$ -AGND cannot be disconnected internally. Figure 3.12 (2) A/D Control Register | İ | | | | : | : | : | | : | | | | | | | |--------------------|--------------------------------------------------------------|-----------|---------------------|--------------|--------------|------------|------------|-----------------|-------|--|--|--|--|--| | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | ADREGOL<br>(0060H) | bit Symbol | ADR01 | ADR00 | | | | | 7 | | | | | | | | (00001.) | Read/Write | | | | ĺ | R | | >/ | | | | | | | | | After reset | Unde | Undefined 1 1 1 1 1 | | | | | | | | | | | | | | Function | Lower 2 b | its of A/D re | esult for AN | I0 are store | d. | | | J 5 | | | | | | | | | | | | | | | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | (2 | 1 | 0 | | | | | | | ADREG0H<br>(0061H) | bit Symbol | ADR09 | ADR08 | ADR07 | ADR06 | ADR05 | ADR04 | ADR03 | ADR02 | | | | | | | (000111) | Read/Write | | | | | R | | 3 | | | | | | | | | After reset | | Undefined | | | | | | | | | | | | | | Function | Upper 8 b | its of A/D re | esult for AN | I0 are store | d. | $\Diamond$ | | | | | | | | | | | | | | | | | | | | | | | | | | | 7 | 6 | 5 | <b>4</b> | 3 | 2 | $(C_{\bullet})$ | 0 | | | | | | | ADREG1L<br>(0062H) | bit Symbol | ADR11 | ADR10 | | | ~ | | | | | | | | | | (000211) | Read/Write | | | | | | | | | | | | | | | | After reset | Unde | Undefined 1 1 1 1 1 | | | | | | | | | | | | | | Function | Lower 2 b | its of A/D re | esult for AN | I1 are store | d. / | | | | | | | | | | | | | | | > | | | | | | | | | | | | | 7 | 6 | 5 | 4 | <b>\</b> 3 | 2 | 1 | 0 | | | | | | | ADREG1H<br>(0063H) | bit Symbol | ADR19 | ADR18 | ADR17 | ADR16 | ADR15 | ADR14 | ADR13 | ADR12 | | | | | | | (000311) | Read/Write | | 3 | | | R | | | | | | | | | | | After reset | $\sim$ (( | //3) | | Unde | efined | | | | | | | | | | | Function / | Upper 8 b | its of A/D re | esult for AN | I are store | d. | | | | | | | | | | | | | | | | | | | | | | | | | | | Figure 3.12 (3-1) A/D Conversion Result Register (ADREG0, 1) | | | | | | | | | | | | | | | / | | | (11) | | | | | | | | | | | | | Í | | | | : | | : | | | | | | | | |--------------------|--------------------------------------------------------------|-----------|----------------------------------------------|--------------|----------------------------------------|-------|------------|--------------------------|-------|--|--|--|--| | 4005601 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | ADREG2L<br>(0064H) | bit Symbol | ADR21 | ADR20 | | | | | $\overline{\mathcal{L}}$ | | | | | | | (, | Read/Write | | | | F | ₹ | | $\rightarrow$ | | | | | | | | After reset | Unde | fined | 1 | 1 | 1 | 1 | (1) | 1 | | | | | | | Function | Lower 2 b | wer 2 bits of A/D result for AN2 are stored. | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | (2 | ) 1 | 0 | | | | | | ADREG2H<br>(0065H) | bit Symbol | ADR29 | ADR28 | ADR27 | ADR26 | ADR25 | ADR24 | ADR23 | ADR22 | | | | | | (000311) | Read/Write | | | | F | ₹ | | | | | | | | | | After reset | | | | Unde | fined | | | 74/ | | | | | | | Function | Upper 8 b | its of A/D r | esult for AN | 2 are store | d. | $\searrow$ | | | | | | | | | | | | : | | | ) | | 30 | | | | | | ADDECOL | | 7 | 6 | 5 | 4 | 3 | 2 | | 0 | | | | | | ADREG3L<br>(0066H) | bit Symbol | ADR31 | ADR30 | | | | | | | | | | | | | Read/Write | | | (( | | ₹ | -(Q) | | | | | | | | | After reset | Unde | | | 1 | 1 | /\^< | <i>))</i> 1 | 1 | | | | | | | Function | Lower 2 b | its of A/D r | esult for AN | 3 are store | d. / | | | | | | | | | | | | ( | | $\Rightarrow$ | | | | | | | | | | | | 7 | 6 | 5 | 4 | √ 3 | 2 | 1 | 0 | | | | | | ADREG3H<br>(0067H) | bit Symbol | ADR39 | ADR38 | ADR37 | ADR36 | ADR35 | ADR34 | ADR33 | ADR32 | | | | | | (000711) | Read/Write | | $\overline{\gamma}$ | | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | | | | | | | | | | | After reset | | // 5) | | Unde | fined | | | | | | | | | | Function | Upper 8 b | its of A/D r | esult for AN | 3 are store | d. | | | | | | | | | | Figure 3.12 (3-2) A/D Conversion Result Register (ADREG2, 3) | | | | | | | | | | | | | | | | • | = | | > | J | =" | • | | | | | | #### 3.12.1 Operation ## (1) Analog Reference Voltage High analog reference voltage is applied to the VREF pin, and the low analog reference voltage is applied to AGND pin. The reference voltage between VREF and AGND is divided by 1024 using ladder resistance, and compared with the analog input voltage for A/D conversion. ### (2) Analog Input Channels Analog input channel to select depends on the operation mode of the A/D converter. In fixed analog input mode, one channel is selected by ADMOD<ADCH1,0> among four pins: AN0 to AN3. In analog input channel scan mode, the number of channels to be scanned from AN0 is specified by ADMOD<abcle ADCH1,0>, such as AN0 $\rightarrow$ AN1, AN0 $\rightarrow$ AN1 $\rightarrow$ AN2, and AN0 $\rightarrow$ AN1 $\rightarrow$ AN2 $\rightarrow$ AN3. When reset, A/D conversion channel register will be initialized to ADMOD<ADCH1,0>=00, so that ANO pin will be selected. The pins which are not used as analog input channel can be used as ordinary input port P5. ### (3) Starting A/D Conversion A/D conversion starts when A/D conversion register ADMOD<ADS> is written "1". When A/D conversion starts, A/D conversion busy flag ADMOD<ADBF> which indicates "A/D conversion is in progress" will be set to "1". ### (4) A/D Conversion Mode Both fixed A/D conversion channel mode and A/D conversion channel scan mode have two conversion modes, i.e., single and repeat conversion modes. In fixed channel repeat mode, conversion of specified one channel is executed repeatedly, In scan repeat mode, scanning from AN0, $\cdots \rightarrow$ AN3 is executed repeatedly. A/D conversion mode is selected by ADMOD < REPET, SCAN >. # (5) A/D Conversion Speed Selection There are two A/D conversion speed modes: high speed mode and low speed mode. The selection is executed by ADMOD < ADCS > register. When reset, ADMOD<ADCS> will be initialized to "0", so that high speed conversion mode will be selected. #### (6) A/D Conversion End and Interrupt • A/D conversion single mode ADMOD < EOCF > for A/D conversion end will be set to "1", ADMOD < ADBF > flag will be reset to "0", and INTAD interrupt will be enabled when A/D conversion of specified channel ends in fixed conversion channel mode or when A/D conversion of the last channel ends in channel scan mode. ### • A/D conversion repeat mode For both fixed conversion channel mode and conversion channel scan mode, INTAD should be disabled when in repeat mode. Always set the INTEOAD at "000", that disables the interrupt request. Write "0" to ADMOD<REPET> to end the repeat mode. Then, the repeat mode will be exited as soon as the conversion in progress is completed. When A/D conversion changes to the halt state of IDLE and STOP mode, even if in A/D converting state, A/D converter immediately stops the operation. After releasing the halt, the conversion does not restart. ### (7) Storing the A/D Conversion Result The results of A/D conversion are stored in ADREG0 to ADREG3 registers for each channel. In repeat mode, the registers are updated whenever conversion ends. ADREGO to ADREG3 are read-only registers. ### (8) Reading the A/D Conversion Result The results of A/D conversion are stored in ADREGO to ADREG3 registers. When the contents of one of ADREGO to ADREG3 registers are read, ADMOD<EOCF> will be cleared to "0". Setting example: When the analog input voltage of the AN3 pin is A/D converted and the result is stored in the memory address FF10H by A/D interrupt INTAD routine Main setting - INTEOAD ← 1 1 0 0 - - - - ADMOD ← X X 0 0 0 1 1 1 Enable INTAD and set interrupt level 4. Specify AN3 pin as an analog input channel and starts A/D conversion in high speed mode. INTAD routine (00FF10H)€ WA ← ADRÉG3 Read ADREG3L and ADREG3H values and write to WA (16 bit) Right-shifts WA six times and writes 0 in upper bits. WA Writes contents of WA in memory at FF10H When the analog input voltage of ANO to AN2 pins is A/D converted in high speed conversion channel scan repeat mode INTEOAD $\leftarrow$ 1 0 0 0 - - - - Disable INTAD. ANO to AN2 in the high-speed scan repeat mode. Note: X; Don't care -; No change ### 3.13 Watchdog Timer (Runaway Detecting Timer) TMP96C141B is containing watchdog timer of Runaway deteting. The watchdog timer (WDT) is used to return the CPU to the normal state when it detects that the CPU has started to malfunction (runaway) due to causes such as noise. When the watchdog timer detects a malfunction, it generates a non-maskable interrupt to notify the CPU of the malfunction, and outputs 0 externally from watchdog timer out pin WDTOUT to notify the peripheral devices of the malfunction. Connecting the watchdog timer output to the reset pin internally forces a reset. ## 3.13.1 Configuration Figure 3.13 (1) shows the block diagram of the watchdog timer (WDT) Figure 3.13 (1) Block Diagram of Watchdog Timer The watchdog timer is a 22-stage binary counter which uses $\phi(\text{fc/2})$ as the input clock. There are four outputs from the binary counter: $2^{16}/\text{fc}$ , $2^{18}\text{fc}$ , $2^{20}/\text{fc}$ , and $2^{22}/\text{fc}$ . Selecting one of the outputs with the WDMOD register generates a watchdog interrupt, and outputs watchdog timer out when an overflow occurs. Since the watchdog timer out pin (WDTOUT) outputs "0" due to a watchdog timer overflow, the peripheral devices can be reset. The watchdog timer out pin is set to 1 by clearing the watchdog timer (by writing a clear code 4EH in the WDCR register). In other words, the WDTOUT keeps outputting "0" until the clear code is written. The watchdog timer out pin can also be connected to the reset pin internally. In this case, the watchdog timer out pin ( $\overline{WDTOUT}$ ) outputs 0 at 8 to 20 states (800 ns to 2 $\mu$ s ### 3.13.2 Control Registers Watchdog timer WDT is controlled by two control registers WDMOD and WDCR. - (1) Watchdog Timer Mode Register (WDMOD) - ① Setting the detecting time of watchdog timer <WDTP> This 2-bit register is used to set the watchdog timer interrupt time for detecting the runaway. This register is initialized to WDMOD<WDTP1, 0>=00 when reset, and therefore $2^{16}$ /fc is set. (The number of states is approx. 32,768.) ② Watchdog timer enable/disable control register < WDTE> When reset, WDMOD < WDTE > is initialized to "1" enable the watchdog timer. To disable, it is necessary to clear this bit to "0" and write the disable code (B1H) in the watchdog timer control register WDCR. This makes it difficult for the watchdog timer to be disabled by runaway. However, it is possible to return from the disable state to enable state by merely setting <WDTE> to "1". ③ Watchdog timer out reset connection < RESCR > This register is used to connect the output of the watchdog timer with RESET terminal, internally. Since WDMOD < RESCR > is initialized to 0 at reset, a reset by the watchdog timer will not be performed. (2) Watchdog Timer Control Register (WDCR) This register is used to disable and clear of binary counter the watchdog timer function. • Disable control By writting the disable code (B1H) in this WDCR register after clearing WDMOD<WDTE> to "0", the watchdog timer can be disabled. ``` WDMOD \leftarrow 0 - - - - \times \times Clear WDMOD < WDTE>to "0". WDCR \leftarrow 1 \ 0 \ 1 \ 1 \ 0 \ 0 \ 1 Write the disable code (B1H). ``` • Enable control Set WDMOD < WDTE > to "1". • Watchdog timer clear control The binary counter can be cleared and resume counting by writing clear code (4EH) into the WDCR register. WDCR $\leftarrow 0 \ 1 \ 0 \ 0 \ 1 \ 1 \ 1 \ 0$ Write the clear code (4EH). ### 3.13.3 Operation The watchdog timer generates interrupt INTWD after the detecting time set in the WDMOD<WDTP1, 0>register and outputs a low level signal. The watchdog timer must be zero-cleared by software before an INTWD interrupt is generated. If the CPU malfunctions (runaway) due to causes such as noise, but does not execute the instruction used to clear the binary counter, the binary counter overflows and an INTWD interrupt is generated. The CPU detects malfunction (runaway) due to the INTWD Interrupt and it is possible to return to normal operation by an anti-mulfunction program. By connecting the watchdog timer out pin to peripheral devices' resets, a CPU malfunction can also be acknowledged to other devices. The watchdog timer restarts operation immediately after resetting is released. The watchdog timer stops its operation in the IDLE and STOP modes. In the bus releasing, the watchdog timer continues the counting. In the RUN mode, the watchdog timer is enabled. However, the function can be disabled when entering the RUN mode. Example: ① Clear the binary counter WDCR + 0 1 0 0 1 1 1 0 Write clear code (4EH). 2 Set the watchdog timer detecting time to 2<sup>18</sup>/fc 3 Disable the watchdog timer Clear WDTE to "0". Write disable code (B1H). Set IDLE mode. WDMOD + 0 - - 1 0 X X Disables WDT and sets IDLE mode. WDCR ← 1 0 1 1 0 0 0 1 Executes HALT command Set the standby mode $\bigcirc$ Set the STOP mode (warming up time: $2^{16}$ /fc) WDMOD ← - - 1 0 1 X X Executes HALT command. Set the STOP mode. Execute HALT instruction. Set the standby mode. ## 4. Electrical Characteristics # 4.1 Absolute Maximum Ratings (TMP96C141BF) | Parameter | Symbol | Rating | Unit | |-----------------------------------------|----------|--------------------|------| | Power Supply voltage | V cc | - 0.5 to 6.5 | V | | Input voltage | VIN | - 0.5 to Vcc + 0.5 | / v | | Output Current (total) | ΣΙΟΙ | 100 | mA | | Output Current (total) | ΣΙΟΗ | -100 | mA | | Power Dissipation (Ta = $70^{\circ}$ C) | PD | 500 | mVV | | Soldering Temperature (10 s) | T SOLDER | 260 | ेंट | | Storage temperature | T STG | -65 to 150 | C | | Operating temperature | T OPR | -40 to 85 | (46) | Note: The absolute maximum ratings are rated values which must not be exceeded during operation, even for an instant. Any one of the ratings must not be exceeded. If any absolute maximum rating is exceeded, a device may break down or its performance may be degraded, causing it to catch fire or explode resulting in injury to the user. Thus, when designing products which include this device, ensure that no absolute maximum rating value will ever be exceeded. ## 4.2 DC Characteristics (TMP96C141BF) $Vcc = 5 V \pm 10\%$ , $TA = -40 \text{ to } 85^{\circ}C$ (4 to 16 MHz) $TA = -20 \text{ to } 70^{\circ}C$ (4 to 20 MHz) (Typical values are for $Ta = 25^{\circ}C$ and Vcc = 5 V) | | | | - / / | 11/ | _ | |--------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|----------------------------------------------------------------|----------------------------------------------------|---------------------------------------------------------------|----------------------------------------| | Parameter | Symbol | Test Condition | Min | Max | Unit | | Input Low Voltage (AD0 – 15)<br>P2, P3, P4, P5, P6, P7, P8, P9<br>RESET,NMI,INT0(P87)<br>EA<br>X1 | V IL<br>V IL1<br>V IL2<br>V IL3<br>V IL4 | | -0.3<br>-0.3<br>-0.3<br>-0.3<br>-0.3 | 0.8<br>0.3 Vcc<br>0.25 Vcc<br>0.3<br>0.2 Vcc | >>>> | | Input High Voltage (AD0 – 15)<br><u>P2, P3</u> , <u>P4, P</u> 5, P6, P7, P8, P9<br><u>RE</u> SET, NMI, INTO (P87)<br><u>EA</u><br>X1 | VIH<br>VIH1<br>VIH2<br>VIH3<br>VIH4 | | 2.2<br>0.7 Vcc<br>0.75 Vcc<br>Vcc – 0.3<br>0.8 Vcc | Vcc + 0.3<br>Vcc + 0.3<br>Vcc + 0.3<br>Vcc + 0.3<br>Vcc + 0.3 | >>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>> | | Output Low Voltage | V OL | I OL = 1.6 mA ( // / ) | _ | 0.45 | V | | Output High Voltage | V OH<br>V OH1<br>V OH2 | I OH = -400 μA<br>I OH = -100 μA<br>I OH = -20 μA | 2.4<br>0.75 Vcc<br>0.9 Vcc | | ><br>><br>> | | Darlington Drive Current<br>(8 Output Pins max.) | IDAR | V EXT = $1.5 \text{ V}$<br>R EXT = $1.1 \text{ k}\Omega$ | -1.0 | 3.5 | mA | | Input Leakage Current<br>Output Leakage Current | I LI<br>I LO | 0.0≦Vin≤Vcc<br>0.2≤Vin≤Vcc – 0.2 | 0.02 (Typ)<br>0.05 (Typ) | ±5<br>±10 | μ <b>Α</b><br>μ <b>Α</b> | | Operating Current (RUN) IDLE STOP (Ta = $-40 \text{ to } 85^{\circ}\text{C}$ ) STOP (Ta = $0 \text{ to } 50^{\circ}\text{C}$ ) | l cc | fosc = 20MHz<br>0.2 ≤ Vin ≤ Vcc - 0.2<br>0.2 ⇒ Vin ≤ Vcc - 0.2 | 21 (Typ)<br>1.7 (Typ)<br>0.2 (Typ) | 50<br>10<br>50<br>10 | mA<br>mA<br>μA<br>μA | | Power Down Voltage<br>(@ STOP, RAM Back up) | V STOP | V IL2 = 0.2Vcc,<br>V IH2 = 0.8Vcc | 2.0 | 6.0 | V | | RESET Pull Up Resistor | R RST | | 50 | 150 | <b>k</b> Ω | | Pin Capacitance | (CIO) | tosc = 1 MHz | | 10 | pF | | Schmitt Width<br>RESET, NMI, INTO (P87) | VTH | | 0.4 | 1.0 (Typ) | T V | | Programmable Pull Down<br>Resistor | RKL | $\bigcirc$ | 10 | 80 | kΩ | | Programmable Pull Up Resistor | RKH < | | 50 | 150 | <b>k</b> Ω | Note: I-DAR is guaranteed for a total of up to 8 ports. ### 4.3 AC Electrical Characteristics (TMP96C141BF) $Vcc = 5 V \pm 10\%$ , TA = -40 to 85% (4 to 16 MHz) TA = -20 to 70% (4 to 20 MHz) | No. | Paramerer | Symbol | Vori | able | 16 N | ЛHz | 20 [ | ИHz | Unit | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----------|------------|-----------|------|----------------|-----------|------| | 110. | | Syllibol | Min | Max | Min | Max | ) Min | Max | Jill | | 1 | Osc. Period (=x) | tosc | 50 | 250 | 62.5 | | <b>50</b> | | ns | | | CLK width | t <sub>CLK</sub> | 2x - 40 | ^ | (85/ | | 60 | | ns | | 3 | A0 to 23 Valid → CLK Hold | t <sub>AK</sub> | 0.5x - 20 | | \\\\\\\\\ | | 5 | | ns | | 4 | CLK Valid → A0 to 23 Hold | t <sub>KA</sub> | 1.5x - 70 | | 24 | | 5 | | ns | | 5 | A0 to 15 Valid → ALE fall | $t_{AL}$ | 0.5x - 15 | ( ( | 16 | > | 10 | | ns | | 6 | ALE fall → A0 to 15 Hold | $t_LA$ | 0.5x - 15 | | 1/6/ | | 10 | | ns | | 7 | ALE High width | t <sub>LL</sub> | x – 40 | | 23 | | 10 | / | ns | | 8 | ALE fall → RD/WR fall | t <sub>LC</sub> | 0.5x - 30 | 4 | √ 1 | | <del>\</del> 5 | | ns | | 9 | RD/WR rise → ALE rise | t <sub>CL</sub> | 0.5x - 20 | | 11 | ( | 5 | , v | ns | | 10 | A0 to 15 Valid $\rightarrow \overline{RD}/\overline{WR}$ fall | t <sub>ACL</sub> | x – 25 | 77 | 38 | | 25 | $\supset$ | ns | | | A0 to 23 Valid $\rightarrow \overline{RD}/\overline{WR}$ fall | t <sub>ACH</sub> | 1.5x - 50 | (// )) | 44> | | )25 | | ns | | 12 | RD/WR rise→ A0 to 23 Hold | tcA | 0.5x-20 | | 11 | | 5 | 77 | ns | | 13 | A0 to 15 Valid $\rightarrow$ D0 to 15 input | t <sub>ADL</sub> | | 3,0x - 45 | | 143 | | 105 | ns | | | A0 to 23 Valid → D0 to 15 input | t <sub>ADH</sub> | | 3.5x - 65 | (( | 154 | $\lor$ | 110 | ns | | | RDfall → D0 to 15 input | t <sub>RD</sub> | 4( | 2.0x – 50 | ( | 7)5) | | 50 | ns | | | RD Low width | t <sub>RR</sub> | 2.0x - 40 | | 85 | | 60 | | ns | | 17 | RDrise → D0 to 15 Hold | tHR | 0 | ( | (7/0< | | 0 | | ns | | | RDrise → A0 to 15output | trae | x – 15 | | 48 | | 35 | | ns | | | WR Low width | tww | 2,0x - 40 | | 85 | | 60 | | ns | | 20 | D0 to 15 Valid → WRrise | tpw | 2.0x - 50 | | 75 | | 50 | | ns | | 21 | WR rise →D0 to 15 Hold | two | 0.5x - 10 | | 21 | | 15 | | ns | | | A0 to 23 Valid $\rightarrow \overline{\text{WAIT}}$ input $\binom{1\text{WAIT}}{+ \text{n mode}}$ | tAEH | | 3.5x - 90 | / | 129 | | 85 | ns | | | A0 to 15 Valid $\rightarrow \overline{\text{WAIT}}$ input $\binom{1\text{WAIT}}{\#\text{n mode}}$ | tAWL | ^ | 3.0x - 80 | | 108 | | 70 | ns | | | RD/WR fall → WAIT Hold (1WAIT + n mode) | tcw | 2.0x + 0 | | 125 | | 100 | | ns | | | A0 to 23 Valid→PORT input | t <sub>APH</sub> | | 2.5x - 120 | | 36 | | 5 | ns | | | A0 to 23 Valid→PORT Hold | t <sub>APH2</sub> | 2.5x + 50 | | 206 | | 175 | | ns | | | WR rise → PORT Valid | t <sub>CP</sub> | | 200 | | 200 | | 200 | ns | | | A0 to 23 Valid → RAS fall | | 1.0x - 40 | <b>-</b> | 23 | | 10 | | ns | | | A0 to 15 Valid → RAS fall | ∠tasrl | 0.5x - 15 | | 16 | | 10 | | ns | | | RAS fall → D0 to 15 input | tRAC | | 2.5x - 70 | | 86 | | 55 | ns | | | RAS fall → A0 to 15 Hold | tRAH | 0.5x - 15 | | 16 | | 10 | | ns | | | RAS Low width | tras | 2.0x - 40 | | 85 | | 60 | | ns | | | RAS High width | tRP | 2.0x - 40 | | 85 | | 60 | | ns | | | CAS fall → RAS rise | t <sub>RSH</sub> | 1.0x - 35 | | 28 | | 15 | | ns | | | RAS rise → CAS rise | t <sub>RSC</sub> | 0.5x - 25 | | 6 | | 0 | | ns | | | RAS fall → CAS fall | t <sub>RCD</sub> | 1.0x - 40 | | 23 | | 10 | | ns | | | CAS fall → D0 to 15 input | tCAC | | 1.5x – 65 | | 29 | 1 | 10 | ns | | | CAS Low width | tCAS | 1.5x – 30 | 1.5% 35 | 64 | | 40 | ., | ns | | ~39 | | t <sub>DS</sub> | 0.5x - 15 | | 16 | | 10 | | ns | | | 25 to 15 to 16 | נטי | 3.5% 15 | | | | .5 | | | | | | | | | | | | | | | | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | 1 | I | 1 | | | 1 | 1 | 1 | # AC Measuring Conditions ● Output Level : High 2.2 V /Low 0.8 V , CL = 50 pF (However CL = 100pF for AD0 to AD15, A0 to A23, ALE, RD, WR, HWR, R/W, CLK, RAS, CAS0 to CAS2) • Input Level : High 2.4 V /Low 0.45 V (AD0 to AD15) High 0.8 Vcc /Low 0.2 Vcc (Except for AD0 to AD15) ## (1) Read Cycle # (2) Write Cycle # 4.4 A/D Conversion Characteristics (TMP96C141BF) | | Vcc = | $5 \text{ V} \pm 10\%$ , $TA = -6$ | 40 to 85 C (4 to | 16 MHz) JA = | = − 20 to 70°C (4 | to 20 MHz) | |--------------------------|------------------------------|------------------------------------|------------------|--------------|-------------------|------------| | Parameter | | Symbol | Min | Тур. | Max | Unit | | Analog referer | nce voltage | V <sub>REF</sub> | Vcc – 1.5 | | Vcc | | | Analog reference voltage | | A <sub>GND</sub> | Vss | | Vss | V | | | | V <sub>AIN</sub> | Vss | $(\alpha)$ | Vcc | | | Anlog current | for analog reference voltage | I <sub>REF</sub> | < | 0.5 | )) 1.5 | mA | | 4≦ fc | Low speed conversion mode | Error(Quantize | | ± 1.5 | ± 4.0 | | | ≦ 16 MHz | High speed conversion mode | error of ± 0.5 | | ± 3.0 | ± 6.0 | LCD | | 16≦ fc | Low speed conversion mode | LSB not | | ±1.5 | ± 4.0 | LSB | | ≦ 20 MHz | High speed conversion mode | included) | 7 | ±4.0 | ± 8.0 | | ## 4.5 Serial Channel Timing – I/O Interface Mode #### (1) SCLK Input Mode $Vcc = 5 V \pm 10\%$ , TA = -40 to 85% (4 to 16 MHz) TA = -20 to 70% (4 to 20 MHz) | Parameter | Cumabal | Variable | | 16 MHz 20 M | | | ИНZ | | |-----------------------------------------------|------------------|-----------------------|-----------------------------|-------------|-----|-----|-----|---------| | Parameter | Symbol | Min | Max | Min | Max | Min | Max | / Unit | | SCLK cycle | t <sub>SCY</sub> | 16X | | 1 | | 0.8 | | $\mu$ S | | Output Data $\rightarrow$ Rising edge of SCLK | toss | $t_{SCY}/2 - 5X - 50$ | , i | 137 | ) ~ | 100 | | ns | | SCLK rising edge→ Output Data hold | t <sub>OHS</sub> | 5X - 100 | | 212 | 7/^ | 150 | | ns | | SCLK rising edge→Input Data hold | t <sub>HSR</sub> | 0 | | `0 | | 0 | | ns | | SCLK rising edge→ effective data input | t <sub>SRD</sub> | | t <sub>SCY</sub> – 5X – 100 | | 587 | | 450 | ns | (2) SCLK Output Mode | Parameter | Sumalani | )) Varia | ble | √1⁄61 | ИHz | 20 [ | VIHz | Unit | |----------------------------------------|---------------------------|-----------------------------|-----------------------------|-------|-----|------|-------|------| | Parameter | Symbol | Min | ∧Max | Min | Max | Min | Max | Unit | | SCLK cycle (programmable) | (t <sub>SCY</sub> ) | 16X | 8192X | 1 | 512 | 0.8 | 409.6 | μS | | Output Data → SCLK rising edge | toss | t <sub>SCY</sub> – 2X – 150 | 12/ | 725 | | 550 | | ns | | SCLK rising edge → Output Data hold | <b>↑</b> t <sub>OHS</sub> | 2X – 80 | ) | 45 | | 20 | | ns | | SCLK rising edge→Input Data hold | t <sub>HSR</sub> | 0 | > | 0 | | 0 | | ns | | SCLK rising edge→ effective data input | t <sub>SRD</sub> | | t <sub>SQY</sub> – 2X – 150 | · | 725 | | 550 | ns | # 4.6 Timer/Counter Input Clock (TIO, TI4, TI5, TI6, TI7) $Vcc = 5 \text{ V} \pm 10\%$ , $TA = -40 \text{ to } 85^{\circ}\text{C}$ (4 to 16 MHz) $TA = -20 \text{ to } 70^{\circ}\text{C}$ (4 to 20 MHz) | * | | | | | • | | | | |------------------------------|-------------------|----------|------|------|-----|------|-----|------| | Parameter | Symbol | Varia | able | 16 N | ЛHz | 20 N | ЛHz | Unit | | Parameter | Symbol | Min | Max | Min | Max | Min | Max | Unit | | Clock Cycle | <b>√</b> tvcκ | 8X + 100 | | 600 | | 500 | | ns | | Low level clock Pulse width | tvckt | 4X + 40 | | 290 | | 240 | | ns | | High level clock Pulse width | t <sub>VCKH</sub> | 4X + 40 | | 290 | | 240 | | ns | ## 4.7 Interrupt Operation $Vcc = 5 V \pm 10\%$ , TA = -40 to 85°C (4 to 16 MHz) TA = -20 to 70°C (4 to 20 MHz) | Paramatan V | C. mala al | Vari | able | 16 N | ЛHz | 20 N | ЛHz | Unit | |-------------------------------------|--------------------|----------|------|------|-----|------|-----|------| | Parameter | Symbol | Min | Max | Min | Max | Min | Max | Unit | | NMI, INTO Low level Pulse width | t <sub>INTAL</sub> | 4X | | 250 | | 200 | | ns | | NMI, INTO High level Pulse width | t <sub>INTAH</sub> | 4X | | 250 | | 200 | | ns | | INT4 to INT7 Low level Pulse width | t <sub>INTBL</sub> | 8X + 100 | | 600 | | 500 | | ns | | INT4 to INT7 High level Pulse width | t <sub>INTBH</sub> | 8X + 100 | | 600 | · | 500 | | ns | # 4.8 Timing Chart for I/O Interface Mode # 4.9 Timing Chart for Bus Request (BUSRQ) / BUS Acknowledge (BUSAK) | Cala al | D | ١ | /ariable | 16 MHz | | 20 MHz | | Unit | |-------------------|-------------------------------|------------|------------|--------|-----|--------|-----|------| | Symbol | Parameter | Min | Max | Min | Max | Min | Max | Unit | | t <sub>BRC</sub> | BUSRQ set-up time for CLK | 120 | | 120 | | 120 | | ns | | t <sub>CBAL</sub> | CLK→BUSAK falling edge | J) / | 2.0x + 120 | | 245 | | 220 | ns | | t <sub>CBAH</sub> | CLK BUSAK rising edge | | 0.5x + 40 | | 71 | | 65 | ns | | t <sub>ABA</sub> | Output Buffer is off to BUSAK | $) \circ $ | 80 | 0 | 80 | 0 | 80 | ns | | t <sub>BAA</sub> | BUSAKto Output buffer is on. | > o | 80 | 0 | 80 | 0 | 80 | ns | Note 1: The Bus will be released after the WAIT request is inactive, when the BUSRQ is set to "0" during "Wait" cycle. Note 2: The internal programmable pull-down resistance is attanched. Note 3: The internal programmable pull-up resistance is attanched. CS2/CAS2 pin doesn't have programmable resistance. But pull-up resistance is attanched, when bus is released. ## 4.10 Typical characteristics # 5. Table of Special Function Registers (SFRs) (SFR; Special Function Register) The special function registers (SFRs) include the I/O ports and peripheral control registers allocated to the 128-byte addresses from 000000H to 00007FH. #### Configuration of the table | Symbol | Name | Address | 7 6 | 1 (0/ | $\langle \hat{\gamma} \rangle$ | |--------|------|---------|-----|-------|--------------------------------| | | | | | | →bit Symbol | | | | | | | →Read / Write | | | | | | | →Initial value afrer reset | | | | | | | <b>→</b> Remarks | | | | | | | | Table 5 I/O register address map | Address | Name | Address | Name | Address | Name | Address | Name | |---------|------|---------------------------------|-----------|---------------|---------------------|---------------------|-----------------------------------------| | 000000H | P0 | 20H | TRUN | 40H | TREG6L | 60H | ADREG0L | | 1H | P1 | 21H | | 41H | TREG6H | ( <b>6</b> 1H | ADREG0H | | 2H | P0CR | 22H | TREG0 | 42H | TREG7L | 62H | ADREG1L | | 3H | | 23H | TREG1 | 43H | TREG7H | 63H | ADREG1H | | 4H | P1CR | 24H | TMOD | 44H | CAP3L ( | (// 64H | ADREG2L | | 5H | P1FC | 25H | TFFCR | 45H | CAP3H | ° 65⊬ | ADREG2H | | 6H | P2 | 26H | TREG2 | 46H | CAP4L | 66H | ADREG3L | | 7H | P3 | 27H | TREG3 | 47H | CAP4H | √ > 67H | ADREG3H | | 8H | P2CR | 28H | P0MOD | 48H | T5MOD \ | 68H | B0CS | | 9Н | P2FC | 29H | P1MOD | 49H | T5FFCR | 69H | B1CS | | AH | P3CR | 2AH | PFFCR | 4AH | $\langle A \rangle$ | 6AH | B2C\$ | | ВН | P3FC | 2BH | | 4BH | | 6BH | V / | | СН | P4 | 2CH | | 4СН | PG0REG | 6СН | 77 | | DH | P5 | 2DH | | 4DH | PG1REG | ✓ 6DH | ()) | | EH | P4CR | 2EH | | 4EH | PG01CR | 6EH | $\mathcal{I}(\mathcal{I}(\mathcal{I}))$ | | FH | | 2FH | | <b>4</b> FH | | 6FH | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | 10H | P4FC | 30H | TREG4L | √50H | SC0BUF | 70 <u>H</u> | INTE0AD | | 11H | | 31H | TREG4H | ( <b>5</b> 1H | SC0CR | ( \(\sigma_{7}1\)\) | INTE45 | | 12H | P6 | 32H | TREG5L | 52H | SC0MOD | 72H) | INTE67 | | 13H | P7 | 33H | TREG5H | \$3H | BR0CR | 73H | INTET10 | | 14H | P6CR | 34H | CAP1L | 54H | SC1BUF (\// | ) ) 74H | INTEPW10 | | 15H | P7CR | 35H | CAP1H | 55H | SC1CR | // 75H | INTET54 | | 16H | P6FC | 36H | CAP2L | > 56H, | SC1MOD | 76H | INTET76 | | 17H | P7FC | 37H | CAP2H | 57H | BR1CR \ | 77H | INTES0 | | 18H | P8 | 38H | T4MOD \ | 58H | ODE | 78H | INTES1 | | 19H | P9 | 39H | TEF4CR )) | 59H | | 79H | | | 1AH | P8CR | 3AH | T45CR | 5 <b>A</b> H | | 7AH | | | 1BH | P9CR | <b>3</b> B(H | $\bigcap$ | 5BH | | 7BH | IIMC | | 1CH | P8FC | <b>зс</b> н | | <b>∕</b> 5€H | WOMOD | 7CH | DMA0V | | 1DH | P9FC | 3DH | | <b>50</b> H | WDCR | 7DH | DMA1V | | 1EH | | ( )3E(A) | | 2EH | ADMOD | 7EH | DMA2V | | 1FH | | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | 5FH | $\checkmark$ | 7FH | DMA3V | Note: TMP96C141B/041B doesn't have P0, P1, R0CR, P1CR, P1FC registers. #### (1) I/O Port | Symbol | Name | Address | 7 | . 6 | . 5 | 4 | . 3 | 2 | 1 | 0 | |--------|----------|----------------|-----|----------------|----------|------------|-------------|----------------------|---------------|-----------| | , | | | P07 | P06 | P05 | P04 | : P03 | P02 | P01 | P00 | | P0 | PORT0 | 00H | | • | • | R | /W | - (( | 12 | | | | | | | | | | mode | | <del>))</del> | | | | | | | | | | efined | (7) | | | | | | | P17 | P16 | P15 | P14 | P13 | (EV/P12) | P11 | P10 | | P1 | PORT1 | 01H | | • | • | R | w | | | | | | | | | | | | mode | | | | | | | | 0 | . 0 | 0 | 0 | . \0\ | :) > 0 | 0 | 0 | | | | | P27 | P26 | P25 | P24 | P23 | P22 | P21 | P20 | | P2 | PORT2 | 06H | | | | * | R/W | | | | | | | | | | | Inpu | mode | > | 71 | $\supset$ | | | | | 0 | 0 | 0 | 0 | .:/\Q | 0 | $\bigcirc$ | 0 | | | | | P37 | P36 | P35 | P347 | ∕:∆ P33 | P32 | P31 | P30 | | Р3 | PORT3 | 07H | | | | \V* | R/W) | $\Diamond$ (( | | | | | | | | | Input | mode | | | Output | mode | | | | | 1 | 1 | 1 ( | | 1 | 1 | (74/ | 1 | | | | | | | | | | P42 | >> P41 | P40 | | P4 | P4 PORT4 | ORT4 0CH | | | 7( | | | | * R/W | | | | | | | : | | ` | | | Input mode | | | | | | | | | $\searrow$ | | $\bigcirc / \land 0$ | 1 | 1 | | | | | | | | > | P53 | //: )P52 | P51 | P50 | | P5 | PORT5 | 0DH | | _ | | | | | R | | | | | | | | | | | Input | t mode | | | | | | P67 | P66 | P65 | P64 | P63 | P62 | P61 | P60 | | P6 | PORT6 | 12H | | | | * | R/W | / | | | | | | | | | <u> </u> | Input | t mode / | | | | | | | | 1 , | 1 | 1 | | Ϋ́ | 1 | 1 | 1 | | | | | ( | | | | P73 | P72 | P71 | P70 | | P7 | PORT7 | 13H | \ | | <u> </u> | | | * R | k/W | | | | | | | <u> </u> | _ | | <u>&gt;</u> | Input | mode | | | | | | | | | 71/ | 1 | 1 | 1 | 1 | | | | | P87 | <u>:// P86</u> | P85 | P84 | . P83 | P82 | P81 | P80 | | P8 | PORT8 | /18H | | | | * | R/W | | | | | | | | | | //// | | mode | | | | | | | \ | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | | | ( = | P95 | P94 | P93 | P92 | P91 | P90 | | P9 | PORT9 | 19H | | | | | | * R/W | | | | | $\sim$ | $\hat{\gamma}$ | | | | | | ut mode | | | | | ) / | | | | √1 | 1 | 1 | 1 | 1 | 1 | Note: When P30 pin is defined as $\overline{RD}$ signal output mode (P30F=1), clearing the output latch register P30 to "0" outputs the $\overline{RD}$ strobe from P30 pin for PSRAM, even when the internal address is accessed. If the output latch register P30 remains "1", the $\overline{RD}$ strobe is output only when the external address is accessed. #### Read/Write R/W; Either read or write is possible R ; Only read is possible W ; Only write is possible Prohibit RMW; Prohibit Read Modify Write. (Cannot use the RES, SET, TEST, CHG, STCF, EX, ADD, ADC, SUB, SBC, INC, DEC, RLC, RRC, RL, RR, SLA, SRA, SLL, SRL, RLD, RRD, AND, OR, or XOR instructions.) \*R/W ; RMW instructions are prohibited for controlling ON/OFF of the pull-up/pull-down resistors. ## (2) I/O Port Control (1/2) | | 1 | | | | | | | . \ | | | |--------|------------|-----------|---------------|---------------|-----------------------------------|-----------------|--------------------|---------------|------------------------------------------------|----------| | Symbol | Name | Address | 7 | : 6 | <u>5</u> | 4 : | 3 | <u>;</u> 2 | <u> </u> | . 0 | | | | | P07C | : P06C | P05C | P04C | P03C | : P026 | P01C | P00C | | P0CR | PORT0 | 02H | | | | . W | | . ( | .) // | | | | Control | (Prohibit | 0 | 0 | 0 | 0 : | 0 | 0 | <u>:// 0 </u> | 0 | | | | RMW) | | 0:IN 1: | OUT (When e | external access | s, set as AD | 7-0 and clear | ed to "0".) | | | | | | P17C | P16C | P15C | P14C | ₹P13C | (:\/\P12C) | P11C | P10C | | P1CR | PORT1 | 04H | | | | W | 7/ | | | | | | Control | (Prohibit | 0 | 0 | 0 | 0 | 0 | . 0 | 0 | 0 | | | | RMW) | | | < | < Refer to the | "P\FC"> | >) \rangle | | | | | | | P17F | P16F | P15F | P14F | _P13F_ | P12F | P11F | P10F | | P1FC | PORT1 | 05H | | | | Ŵ | | | | | | | Function | (Prohibit | 0 | . 0 | . 0 | 0 | 0 | : 0 | 10 | 0 | | | | RMW) | | P1 | FC/P1CR = 00 | : IN, 01 : QU | 1. 10: AD1 | 5-8. 11 : A15 | -8 | ~ | | | | , | P27C | P26C | P25C | P/24C7 /: | ∧ P23C | P22C | P21C | P20C | | P2CR | PORT2 | 08H | | • | • | W W | ) ) | | | • | | | Control | (Prohibit | 0 | : 0 | : o | | 70 | : 0 | 7(0) | : 0 | | | | RMW) | | . , | · · · · | Refer to the | "P2FC" > | - // | , 9 <i>0</i> // | . , | | | | , | P27F | P26F | P25F | P24F | P23F | P22E | P21F | P20F | | P2FC | PORT2 | 09H | 1 271 | : 1201 | 7 | W W | 1 231 | | : • | : 1201 | | '2'' | Function | (Prohibit | 0 | . 0 | 0 | Ŏ W | 0 - | | 0 | . 0 | | | Turiculori | RMW) | | | $\overline{}$ | 0 : IN, 01 : OU | <u> </u> | ~ ~ / | · | : • | | | | IXIVIVV) | P37C | . P36C | R35C | P34C | P33C | /: P32C | : | : | | P3CR | PORT3 | 0AH | 13/6 | ; 130C | , 153C V | | 1336 | 1, 1, 1, 2, 2 | : | : | | rack | Control | (Prohibit | 0 | 0 | 0 4 | 0/ | 0 | . 0 | <u>:</u> | <u>:</u> | | | Control | RMW) | | : 0 | 0 : NV | 1:001 | <del>\</del> | ; 0 | | : | | | | KIVIVV) | P37F | P36F | 0: my ><br>P35F | P34F | <del>\ \ \ \</del> | . P32F | P31F | P30F | | | | | P3/F | : дэрг | :) | : P34F · | $\overline{}$ | : P32F | : P31F | : P3UF | | P3FC | PORT3 | ОВН | 0 | | 0 | | $\overline{}$ | 0 | 0 | . 0 | | PSFC | | - | - / | 0 : PORT | 0 : PORT | 0 : PORT | | 0 : PORT | 0 : PORT | 0 : PORT | | | Function | (Prohibit | 0 : PORT ( | :/ / / | : - | . ) ) | | | : - | : | | | | RMW) | 1 : RAS | 1: R/W/ | 1 : BUSAK | 1 BUSRQ | | 1 : HWR | 1 : WR | 1 : RD | | | | | (n) | <u> </u> | | | | : P42C | P41C | P40C | | P4CR | PORT4 | 0EH | + | <del>()</del> | | ~~ | | <u> </u> | . W | : - | | | Control | (Prohibit | 1 | <u> </u> | $(\alpha)$ | > ~ | | 0 | 0 | 0 | | | | R(V)VV) | | | $\leftarrow \lor \lor \checkmark$ | )) | | 0: | | DUT | | | | | $\overline{}$ | | | // : | | P42F | P41F | P40F | | P4FC | PORT4 | 10H < | | <u>:</u> | | | | <u>:</u> | <u> </u> | • | | | Function | (Prohibit | | | | | | 0 | 0 | 0 | | | | RMW) | <u> </u> | | | <u>i i</u> | | 0 : PO | RT 1: | CS/CAS | Note: With the TMP96C141B/TMP96C041B, which requires an external ROM, PORT0 functions as AD0 to AD7; PORT1, AD8 to AD15; P30, the $\overline{RD}$ signal; P31, the $\overline{WR}$ signal, regardless of the values set in P0CR, P1CR, P1FC, P30F and P31F. # I/O Port Control (2/2) | | | 1 | г | | | | | | | | | | | |-------|----------|------------|--------------|-------------------------|--------------------------------------------------|--------------------------------------------------|---------------------|-----------------|----------------------|--------------|---|---|---| | ymbol | Name | Address | 7 | 6 | 5 | 4 | 3 | 2 | 1 | <u>: 0</u> | | | | | | | | P67C | P66C | P65C | | P63C | . P62€ | P61C | . P60C | | | | | P6CR | PORT6 | 14H | | | | | <u>N</u> | . // | .) / | | | | | | | Control | (Prohibit | 0 | <u> </u> | 0 : | 0 | . 0 | 0 | - 0 | . 0 | | | | | | | RMW) | | : | 0 : IN | | | OUT / | : | | | | | | | | | | | <u> </u> | | P73C | \ | P71C | P700 | | | | | P7CR | PORT7 | 15H | | <u>:</u> | <u>: :</u> | | | <del></del> | <u>w</u> | | | | | | | Control | (Prohibit | | <u> </u> | <u> </u> | | 0 | . 0 | 0 | 0 | | | | | | | RMW) | 5675 | - BCCF | BCEE | DC 4E | | ):)N/ | 1:0 | | | | | | | 20075 | 4611 | P67F | P66F | P65F | P64F | P63F | | P61F | : P60F | | | | | P6FC | PORT6 | 16H | | : ^ | : , : | _ | W 0 | : | | | | | | | | Function | (Prohibit | 0 | 0 | 0 : | | | 0 | 40 | 0 | | | | | | | RMW) | 0: | PORT<br>: | 1 : PG1-OU | | | : PORT | 1: PG0-C | DUT<br>: | | | | | | | | | : | <del> </del> | -(// | P73F | P72F | P71F | : | | | | | D756 | PORT7 | 4711 | | : | <del> </del> | _ \_ | ·// | : | $\frac{1}{\sqrt{g}}$ | <u> </u> | | | | | P7FC | Function | 17H | | : | ( | | 0<br>0 - POPT | 0 . 0005 | 0 : RORT | <del>!</del> | | | | | | | (Prohibit | | | | | 0 : PORT<br>1 : TO3 | 0 : PORT | . \ | | | | | | | | RMW) | P87C | : P86C | P85C | R84C | P83C | 1/: TÓ2<br>P82C | 1.2 TO1<br>P81C | P800 | | | | | | PORT8 | 1AH | P6/C | POOC | ; P03C ; | | | :( PoZC) | POIC | POUC | | | | | P8CR | Control | (Prohibit | 0 | . 0 | 0 | | <u>W</u> | 7.7 \ 0 | 0 | . 0 | | | | | | Control | RMW) | | : 0 | 0 : HN | | • | OUT) | <u>: U</u> | : 0 | | | | | | | INIVIVV) | | : .( | P95C | P94C | | P92C | P91C | . P900 | | | | | | PORT9 | 1BH | | | 1350 | 1940 | $\overline{}$ | . + 92C<br>W | : 1310 | : 1300 | | | | | P9CR | Control | (Prohibit | | | 0 | 6 | : 0 | · 0 | 0 | 0 | | | | | | Control | RMW) | | | | 0:1 | | : • | OUT | : • | | | | | | | 14,0177 | | P86F | )) | <u> </u> | P83F | . P82F | : | ; | | | | | | | | | W | | ^ | W | | : | : | | | | | P8FC | PORT8 | 1CH | | 0 | | | 0 | 0 | : | : | | | | | | Function | (Prohibit | | 0 PORT | 1 . | $\overline{}$ | 0 : PORT | 0 : PORT | : | : | | | | | | | RMW) | | 1: <del>T0</del> 6 | | 1671 | 1 : TO5 | 1 : TO4 | : | | | | | | | | , | (0) | $\langle \cdot \rangle$ | : P95F | 7// | : P93F | : P92F | <u>:</u> | : P90F | | | | | | | | \ \\ \\ \\ \ | <u>;</u> ) ) | W | $\rightarrow$ | : W | : W | : | W | | | | | | PORT9 | PORT9 | PORT9 | PORT9 | 1pH | | - | 00// | $\wedge$ | 0 | 0 | : | 0 | | P9FC | | 1 /1DH | | | | | | | | | | | | | P9FC | Function | (Prohibit/ | | | 0 PORT | <del>) </del> | 0 : PORT | 0 : PORT | : | 0 : PORT | | | | ## (3) Timer Control (1/3) | Symbol | Name | Address | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|-------------------|----------------------------------------------|--------------------------------------------------|---------------|--------------------------------------------------|---------------------------------|---------------------------------------------------|-----------------------------|--------------------------------------------|--------------| | | | | PRRUN | : | T5RUN | T4RUN | P1RUN | PORUN | T1RUN | T0RUN | | | | | R/W | | | | | R/W | 12 | | | | Timer | | 0 | | 0 | . 0 | . 0 | . 0 | // 0 | 0 | | TRUN | Control | 20H | | | Presca | ler & Timer R | un/Stan C | ONTROL | | | | | | | İ | | riesca | 0 : Stop & 0 | | ON TROP | | · | | | | | • | | | 1 : Run (Co | | | | • | | | | 22H | | - | - | | ( | | • | | | TREG0 | 8bit Timer | (Prohibit | | | | | - ( ( | | | | | IKEGO | Register 0 | RMW) | | • | | | . / / | <del>)</del> | | • | | | | | | | | . Unde | trned | | | | | TDECA | 8bit Timer | 23H | | | | | <del>-( </del> | > | | | | TREG1 | Register 1 | (Prohibit | | | | | $\overline{}$ | · | X4/ , | $\searrow$ | | | | RMW) | | | | | fined | | | | | | | | T10M1 | T10M0 | : PWMM1 | : PWMM0/ | | T1CLK0 | TOCLK1> | T0CLK0 | | | 8bit Timer | | | | | | <u>v))</u> | \ \ \ \ \ \ | | | | | Source | | 0 | 0 | 0 | . 0 | 0 | | | 0 | | TMOD | CLK & | 24H | 00 : 8 | Bbit Timer | 00: - | | 00: | TOOTRG | 00: TI | ) Input | | | MODE | | 01 : 16 | bit Timer | 01 / 26 | -1 PWM | | φT1// | <b>○</b> 01 : φT | 1 | | | INIODE | (Prohibit | | Bbit PPG | ; 1601 K, | - 1/ / | | φT16 | 10 : <i>ϕ</i> T | | | | | RMW) | 11: 8 | Bbit PWM | 11:28 | <b>−</b> 1 ~ | 11: | øT256 // | i 11: φT | 16 | | | | | | : | | DBEN | TFF1,C1 | TÆF1C0 | TFF1IE | TFF1IS | | | | | | | 7 | R/W | . ( | /w )) | R | W | | | 8bit Timer | | | _ | | 0 | | <u>-</u> | 0 | 0 | | TFFCR | Flip-Flop | 25H | | | | 1 : Double | 00 | Invert TFF1 | 1 : TFF1 | 0 : Inverted | | | Control | | | | | Buffer | 01 | \$et TFF1 | Invert | by | | | 20114.01 | | | | | Enable | | Clear TFF1 | Enable | Timer 0 | | | | | | | )) | Enable | / | Don't care | Enable | i iiiici o | | | PWM | | | | <del>// </del> | : | | | : | : | | TREG2 | Timer | 26H | | | | (R). | -<br>^^/ (C | | ££ | ` | | TREGZ | | 2011 | | ( ) | | . ~ | • | n read register b | <u>purrer values</u> | .) | | | Register 2<br>PWM | | | | • | . Unde | fined | · · | • | | | TDEGO | | 2711 | $(\alpha)$ | ^ | | | | | | ` | | TREG3 | Timer | 27H | + | <del>))</del> | | (R). | | n read register b | outter values | .) | | | Register 3 | | | <u>//</u> | -(0) | Unde | | <del></del> | <del></del> | <del> </del> | | | | | ) FF2RD | DB2EN_ | : PWM0INT | <u>: <pwm0m< u=""></pwm0m<></u> | T2CLK | T2CLK0 | PWM0S1 | PWM0S0 | | | | | $\mathbb{R}$ | | | // | W | | | : | | | | \ \ \ | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | PWM0 | | TFF2 | : \ \ _ | 0 : Overflow | 0 : PWM | | φP1 (fc/4) | 00:26 | | | P0MOD | Mode | 28H | output | Buffer | interrupt | Mode | | φP4 (fc/16) | 01 : 27 | | | | IVIOGE | $\rangle$ | value | Enable | 1: Compare / | 1 : Timer | | φP16 (fc/64) | 10 : 28 | • | | | >, | | | | match | Mode | 11: | Don't care | 11 : Do | n't care | | | _ | (Prohibit | | : (> | interrupt | | : | | : | | | | | RMW) | | $\sim$ | | | | | | | | $\wedge$ | | 1) | FF3RD | . DB3EN | : PWM1INT | : PWM1M | : T3CLK | T3CLK0 | : PWM1S1 | : PWM1S0 | | | | 7) | R | | | | W | | | | | | | / | <del>- </del> | 10 | 0 | . 0 | . 0 | : 0 | . 0 | 0 | | | | ( | TFF3 | · //- | | :0 : PWM | | | | | | P1MQD | PWM1 | 29H | _ | Buffer | interrupt | Mode | | φP1 (fc/4) | 00:26 | | | L. IIVIOD | Mode | 2311 | output | | 1 : Compare / | : | | φP4 (fc/16)<br>φP16 (fc/64) | 01 : 2 <sup>7</sup><br>10 : 2 <sup>8</sup> | | | | | | value | Enable | | | | Don't care | | n't care | | | | <u>, </u> | | : | match | Mode | : ''' | Don Care | | care | | | | (Prohibit | | | interrupt | | | | | | | | | RMW) | | | | | | | | | TOSHIBA ## Timer Control (2/3) | | | 1 | | | | _ | | | | | |-----------|---------------------|---------------|------------|----------------------------------------------|-------------------------|----------------------|----------------|--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|---------------| | Symbol | Name | Address | 7 | 6 | 5 | 4 | 3 | 2 | 11 | 0 | | | | | FF3C1 | FF3C0 | : 1131KG1 | FF3TRG0 | FF2C1 | FF2C0 | FF2TRG1 | FF2TRG0 | | | | | \ | N | | | | / \\ | : / | | | | | | | _ | 0 | 0 | _ | | R/W 0 00: Prohibit TFI inverted 01: Invert if mat 10: Set if match clear if overflowed 11: Clear if mat set if overfl T4CLK1 T4 | 0 | | | | | 00 : Do | n't care | 00 : Prohib | it TFF3 | | η't care∕ | 00 : Prohil | oit TFF2 | | | PWM | | 01 : Se | | inverte | | 01 : Set | | | | | PFFCR | Flip-Flop | 2AH | | ear TFF3 | 01 : Invert | | 10 : Cle | | | | | | Control | | 11:00 | n't care | 10: Set if n | • | 11 : Do | 1 Care | • | • | | | | | | | overflo | | | ) \ | | | | | | | | | 11 : Clear i | | | | | | | | | | | | set if o | verflowed | | | setifo | verflowed | | | 4.01.11 | 2011 | | | | | | | ~~( | $\overline{}$ | | TDECAL | 16bit | 30H | | | | - V | | | $\langle \cdot \rangle \langle \cdot \rangle$ | | | TREG4L | | (Prohibit | | | | 11// | | <del>((</del> | $\rightarrow$ | | | | Register4L<br>16bit | RMW)<br>31H | | | | / Wnde | rinea | \(\frac{1}{2}\) | $\frac{2}{2}$ | | | TREG4H | | (Prohibit | | | ( | V | <del>-</del> / | | 90/ | | | I KEG4H | Register4H | RMW) | | | | Unde | | $\overline{a}$ | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | | | | 16bit | 32H | | | 40 | Oride | iiiled | ( | | | | TREG5L | | (Prohibit | | | | | <u> </u> | | | | | INCOSE | Register5L | RMW) | | | | Unde | | 7, | | | | | 16bit | 33H | | | A | > - | - (// | | | | | TREG5H | | (Prohibit | | ^( | | | V | <del>) </del> | | | | | Register5H | ` | | | | Unde | | | | | | | | , | | | | | - ) | | | | | CAP1L | Capture | 34H | | | // | 7 | | | | | | | Register1L | | | | ) ) | Unde | fined | | | | | | Capture | | | | | | | | | | | CAP1H | Register1H | 35H | | | | F | | | | | | | negister iii | | \ | | | Unide | fined | | | | | | Capture | | | <u> </u> | | | <u>-</u> | | | | | CAP2L | Register2L | 36H | $\bigcirc$ | <del>\</del> | | | | | | | | | _ | | | <u>/ </u> | $-\left( \Omega\right)$ | Unde | fined | | | | | CAP2H | Capture | 3711 | | | | )) - | • | | | | | CAPZH | Register2H | 37H | | | <del>///</del> | Unde | | | | | | | | | CAP2T5 | EQ5T5 | CAP1IN | | CAP12M0 | CLE | TACLK1 | T4CLK0 | | | 16bit | | | w | : W | CAI IZIVII | . CAI 121010 . | R/W | TTCLKT | TTCLKO | | | Timer 4 | $\rightarrow$ | 0 | 0 | 0 | 0 | 0 | 0 | . 0 | 0 | | T4MOD | Source | 38H | TFF5 IN | IV TRG | | Capture <sup>-</sup> | Timmina | | Source | e Clock | | | CLK & | | | i Disable | 0 : Soft- | 00 : Disal | | | 00 : TI4 | 2 CIOCK | | | MODE | | | i Enable | Capture | 01 : TI4 | ↑ TI5 ↑ | 1 :UC4 | 01 : φT1 | | | $\wedge$ | | | | | 1 : Don't | 10 : TI4 | ↑ TI4 ↓ | Clear | 10 : φT4 | | | | | | ~ ( | | care | 11 : TFF1 | ↑ TFF1↓ | Enable | 11 : <i>ϕ</i> T10 | 5 | | | | ( | TFF5C1 | T)F#5C0 | CAP2T4 | CAP1T4 | EQ5T4 | EQ4T4 | TFF4C1 | TFF4C0 | | | | \ | | M | | R/ | W | | ١ | W | | | 16bit | | | _ | 0 | 0 | 0 | 0 | : | _ | | T4FFCR | Timer 4 | 39H | 00: ln | ert TFF5 | | | rt Trigger | | 00 : Inve | rt TFF4 | | , 7, 1 CK | Flip-Flop | 3311 | 01 : Se | | | | er Disable | | 01 : Set 1 | | | | Control | | | ear TFF5 | | 1 : Trigge | er Enable | | 10 : Clea | | | | | | 11:00 | n't care | | | | | 11 : Don | ı care | | | | | | | | | | | | | ## Timer Control (3/3) | Symbol | Name | Address | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|----------------------------------------|------------------------|---------------------------------|----------|-----------|-------------------------|---------------|----------------|-----------------------|---------------| | | | | - | | | | PG1T | PG0T | / - + - · · | DB4EN | | | | | R/W | | | | | | w > | | | | T4, T5 | | 0 | | | | 0 | 0 | 0 | 0 | | T45CR | Control | 3AH | Fix at "0" | | : | | : PG1 shift / | PG0/shift | 1: Do | uble | | | Control | | | | | | trigger \ | trigger | But | ffer | | | | | | | | | 0: Timer 0, 1 | 0 : Timer 0, 1 | Ena | able | | | | | | | : | | 1: Timer 5 | 1: Timer 4 | | | | | 16bit | 40H | | | | - | - (( | ) \ | | | | TREG6L | Timer | (Prohibit | | | | ٧ | V | | | | | | Register6L | RMW) | | | | Unde | fined | | | | | | 16bit | 41H | | | | <- | | | M | $\rightarrow$ | | TREG6H | Timer | (Prohibit | | | | | V | ( | >// | | | | Register6H | RMW) | | | | Unde | fined | | 7 | | | | 16bit | 42H | | | | ( / / - | -)) | 0 | | | | TREG7L | Timer | (Prohibit | | | , | V | v | | 70/)) | | | | Register7L | RMW) | | | ( | Unde | fined | _ // | 70/ | | | | 16bit | 43H | | | | <u> </u> | | | $\supset$ | | | TREG7H | Timer | (Prohibit | | | 7( | v | V | | | | | | Register7H | RMW) | | | | Unde | fined | | | | | | | | | | | | - ( | 7/^ | | | | CAP3L | Capture | 44H | | | 7 | > F | ₹ ( / / | | | | | | Register3L | | | | | Unde | fined | | | | | | C | | | | | //- | - \\ | | | | | САРЗН | Capture | 45H | | | | | ۲ \ | | | | | | Register3H | | | | // | Unde | fined | | | | | | | | | | )) | - | - \ / | | | | | CAP4L | Capture | 46H | / | | | | ₹ | | | | | | Register4L | | ( | | | Unde | fined | | | | | | C | | | | | ()//- | _ | | | | | CAP4H | Capture | 47H | | | ~ | | ₹ | | | | | | Register4H | | | $\wedge$ | | Unde | fined | | | | | | | | $\setminus \setminus \setminus$ | // | CAP3IN | CAP34M1 | CAP34M0 | CLE | T5CLK1 | T5CLK0 | | | 16bit | | | ^ | (W // | $\langle \cdot \rangle$ | | R/W | | | | | Timer 5 | | | | ) 0 ~ | // o | . 0 | . 0 | 0 | 0 | | TENAOD | Source | 401 | | | | Capture | Timming | | Source | Clock | | T5MOD | CLK & | 48H | | | 0 : Soft- | 00 : Disa | | | 00 : TI6 | | | | MODE | | $\sim$ | | Capture | 01 : TI6 | ↑ TI7 ↑ | 1:UC5 | 01 : <sub>φ</sub> T1 | | | | $\sim$ | $\rightarrow$ | | | 1 : Don't | 10 : TI6 | | Clear | 10 : <i>ϕ</i> T4 | | | | \ \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | | | | care | 11 : TFF1 | ↑ TFF1 ↓ | Enable | 11 : <sub>Ø</sub> T16 | • | | | _ | $\langle \vee \rangle$ | | | CAP4T6 | CAP3T6 | EQ7T6 | EQ6T6 | TFF6C1 | TFF6C0 | | | 451 | | | dl | | | W | - | | V | | $\wedge$ | 16bit ( | )) | | | 0 | 0 | 0 | 0 | | _ | | T5FFCR | Timer 5 | // <sub>49H</sub> | ^ | | | TFF6 Inve | ert Trigger | • | 00 : Inve | rt TFF6 | | ~ | Flip-Flop | / | / (( | )) | | | er Disable | | 00 : 11 Ve | | | | Control | | | )) | | | er Enable | | 10 : Clea | | | | | | 7/ | | | 33 | | | 11 : Don | 't care | | | | | | | : | | | | II:DON | care | ### (4) Pattern Generator | Symbol | Name | Address | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|----------|-----------|---------|------------|---------|-------------|-------------|---------------------|---------------------------|-----------| | | PG0 | 4CH | PG03 | PG02 | PG01 | PG00 | SA03 | SA02 | SA01 | SA00 | | PG0REG | | (Prohibit | | ν | V | • | | . R/ | $\mathbf{w}_{\mathbf{k}}$ | • | | | Register | RMW) | 0 | 0 | 0 | 0 | | Unde | fined | | | | PG1 | 4DH | PG13 | PG12 | PG11 | PG10 | SA13 / | SA12 | SA11 | SA10 | | PG1REG | Register | (Prohibit | | ٧ | V | | | √/ )) <sub>R/</sub> | w | • | | | Register | RMW) | 0 | 0 | 0 | 0 | 7/ | Unde | fined | | | | | | PAT1 | CCW1 | PG1M | PG1TE | : PA70 | CCW0 | PG0M | PG0TE | | | | | | | | R/ | w \ | ) | | | | | PG0, 1 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | PG01CR | Contorol | 4EH | 0: 8bit | 0: Normal | 0: 4bit | PG1 trigger | 0: 8bit | 0: Normal | 0: Abit | PG0 | | | Contorol | | write | Rotation | Step | input | write | Rotation | √ Step | trigger | | | | | 1: 4bit | 1: Reverse | 1: 8bit | enable | 1: 4bit | 1: Reverse | 1: 8bit | input | | | | | write | Rotation | Step | 1: Enable / | write | Rotation | Step | enable | | | | | | | : | | <u>:</u> )) | 0 ( | | 1: Enable | # (5) Watch Dog Timer | Symbol | Name | Address | 7 | 6 5 | . 4 | 3((/;/<\2 | 1 | 0 | |--------|------------------|---------|--------------|---------------------------|------------------------|---------------------|------------|----------| | | | | WDTE | WDTP1 ( WDTP0 | WARM | HALTMÍ (: HALTMO | RESCR | DRVE | | | | | | 4( ) | / R/\ | $\overline{N}$ | | | | | Watch | | 1 | 0 0 | : . | 0\\ 0 | 0 | 0 | | WD- | Dog | 5CH | | 00: 216/fc | Warming | Standby Mode | 1: Connect | 1: Drive | | MOD | Timer | | 1: WDT | (01: 2 <sup>18</sup> /fc) | up Time | 00; RUN Mode | internally | the pin | | | Mode | | Enable | 10: 2 <sup>20</sup> /fe | 0: 2 <sup>14</sup> /fc | 01:/STOP Mode | WDT out | in STOP | | | | | / | 1,1: 2 <sup>22</sup> /fc | 1: 2 <sup>16</sup> /fc | 10: IDLE Mode | pin to | mode | | | | | ( | | | 11: Don't care | Reset Pin | | | | Watch | | | | 147 | • | | | | | Dog | 5DH | $(\bigcirc)$ | $\wedge$ | /// W | I | | | | WDCR | Timer<br>Control | | | | | | | · | | | Register | | | B1H: W/DT/C | oisable Code | 4EH: WDT Clear Code | | · | ## (6) Serial Channel (1/2) | Symbol | Name | Address | 7 | 6 | 5 | 4 | 3 | ⟨2 | 1 | 0 | |--------|------------|----------|---------------|------------------------------------------------------|------------|-------------------|---------------|------------|--------------------|--------------| | | Serial | | RB7 | RB6 | RB5 | RB4 | RB3 | RB2 | RB1 | RB0 | | SC0BUF | Channel 0 | 50H | TB7 | ТВ6 | TB5 | TB4 | TB3 | TB2 | RB1 | TB0 | | 300001 | Buffer | 3011 | | | R (I | Receiving)/W | (Transmissi | on) | 12 | | | | Burier | | | | | Unde <sup>.</sup> | | | J) | | | | | | RB8 | EVEN | PE | OERR | PERR | FERR | SCLKS | IOC | | | | | R | | w | • | red/to 0 by r | eading) | | /W | | | Serial | | | 0 | 0 | 0 | 0 | . 0 | 0 | 0 | | SC0CR | Channel 0 | 51H | Receiving | Parity | 1: | | 1: Error | | 0: SC <u>LK</u> Q | 1: Input | | | Control | | data bit 8 | 0: Odd | Parity | Overrun | Parity | Framing | | SCLK0 pin | | | | | | 1: Even | Enable | | | -// | 1 <u>; SC</u> LKQ | | | | | | | | | ( | | | | | | | | | TB8 | CTSE | RXE | . wu ∠ | SMM | SM0 | \$C1 \ | SC0 | | | | | | | | R/ | | | | | | | Camial | | Undefined | 0 | 0 | 0 | | 0 | 50 | 0 | | SC0- | Serial | F211 | Trans- | 1: | 1: | | 00: Unuse | | 00: T <b>OO</b> Tr | igger | | MOD | Channel 0 | 52H | mission | CTS | Receive | Wake up | 01: UART | 7bit | 01: Baud r | ate | | | Mode | | data bit 8 | Enable | Enable/ | Enable | 10: UART | Bbit \ | genera | ator | | | | | | | | | 11: UART ! | 9bjt | 10: Interna | al clock ø1 | | | | | | | 1 | | | | 11: Don't o | are | | | | | - | : | BROCK1 | BROCKO | BR0S3 | BR0S2 | BR0S1 | BR0S0 | | | | | R/W | <u> </u> | | | | ZW ^ | | • | | | David Data | | 0 | : | 0 | > 0 | | 0 | 0 | 0 | | BR0CR | Baud Rate | 53H | Fix at | . ( | 00: ¢T0 | (fc/4) | / / , | Set from a | ncy divisor | <u>:</u> | | | Control | | ″o″ | | 01: \$72 | (fc/16) | | - | - | | | | | | | | 10: øT8 | (fc/64) | | _ | ~F | | | | | | | | . 11: øT32 | 2 (fc/256) | | | hibited) | | | | Serial | | RB7 | RB6 | ) RB5 | RB4 | RB3 | RB2 | RB1 | RB0 | | SC1BUF | Channel 1 | 54H | TB7 | ТВ6 | TB5 | TB4 | TB3 | TB2 | RB1 | TB0 | | 301001 | Buffen | 3411 | | | R (F | Receiving) /W | (Transmiss | ion) | | | | | Burten | | \ | | | Unde | | | | | | | | | RB8 | EVÉN | : PE | OERR \ | PERR | FERR | SCLKS | IOC | | | | | (R) | <del>&lt; \ </del> | w < | | red to 0 by r | | | /W | | | Serial | | | <u>;)</u> ) 0 | 0 | 0) | 0 | 0 | 0 | 0 | | SC1CR | Channel 1 | 55H | | Parity | 1: (7) | <u></u> | 1: Error | | 0: SCLK1 | 1: Input | | | Control | | ~ | 0: Odd 🔷 | Parity | Overrun | Parity | Framing | | SCLK1 pin | | | | | | 1: Even | Enable | | | | 1: SCLK ( | | | | | | | | | | | | ( \_) | <u> </u> | | | | Ì | TB8 | - 7 | RXE | WU | SM1 | : SM0 | SC1 | SC0 | | | ^ | $\wedge$ | | | | R/\ | | | | | | | Serial | ζ. | Undefined | 0 | 0 | 0 | 0 | . 0 | 0 | 0 | | SC1- | Channel 1 | 56H | Trans- | Fix at | 1: ~ | 1: | | Interface | 00: TO0 | | | MOD | Mode | | mission | ("0" | Receive | Wake up | : | ART 7bit | 01: Baud | | | _ | | | data bit 8 | /1/ | Enable | Enable | | ART 8bit | : - | rator | | | | | | | | | 11: UA | ART 9bit | | nal clock ø1 | | | | / | $\sim$ $\sim$ | | : | : | | | 11: Don' | care | ### (6) Serial Channel (2/2) | d Rate<br>ontrol | 57H | -<br>R/W<br>0 | | BR1CK1 | BR1CK0 | BR1S3<br>R | : BR1\$2<br>/W | BR1S1 | BR1S0 | |------------------|------|---------------|-------|---------------------------------------------|---------------------|------------|----------------|-----------------------------------------------------------------------------------------|-------------------------| | | 57H | 0 | | <u> </u> | | R | w ( | | | | | 57H | <del></del> | | <b>^</b> : | | | | | | | | 57H | | | 0 ; | 0 | 0 | (0) | ) > o | 0 | | | | Fix at<br>"0" | | 00: <i>φ</i> T0<br>01: <i>φ</i> T2 | (fc/4)<br>(fc/16) | | / | ency divisor | | | | | | | 10: <sub>φ</sub> T8<br>11: <sub>φ</sub> T32 | (fc/64)<br>(fc/256) | | | l∼F<br>ohibited) | | | | | | | | : | | | ODE1 | ODE0 | | I | | | | | | | | R. | w | | oen | 58H | | | | | | シデ | 0 | 0 | | ain<br>Enable | 5011 | | | | 4 | | | 1:₱93<br>Open- | 1:P90<br>Open-<br>drain | | ai | n | n 58H | n 58H | n <sup>58H</sup> | n 58H | n 58H | n 58H | 71. \$1. \$1. \$2. \$1. \$2. \$3. \$3. \$4. \$4. \$4. \$4. \$4. \$4. \$4. \$4. \$4. \$4 | ODE1 R 0 1;P93 | ### (7) A/D Converter Control | Symbol | Name | Address | 7 | 6 | 5 ( | 4 | 3 | 2 | (1// | 0 | |---------|-------------|---------|------------------|---------|-------------------|-----------------|-----------------|----------------|------------------|-------| | | | | EOCF | ADBF | REPET | SCAN | ADCS | ADS | ADCH1 | ADCH0 | | | A/D | | | ₹ | | | R/V | V | ~ | | | ADMOD | Converter | 5EH | 0 | 0 | 0 | 0 : | 0 | (0) | 0 | 0 | | | Mode reg | | 1: End | 1: Busy | 1: Repeat<br>mode | 1: Scan<br>mode | 1: Slow<br>mode | 1: START | Analog<br>Channe | | | *1) | AD Result | | ADR01 | ADR00 ( | | / | | $\mathcal{I}I$ | | : | | IAD I | | 60H | | ~ | | / R | | | | | | REG0L | Reg 0 low | | Unde | fined | \_1 | 4< | 1\\ | 1 | 1 | 1 | | AD | AD Result | | ADR09 | ADR08 | ADR07 | ADR06 | ADR05 | ADR04 | ADR03 | ADR02 | | REGOH | Reg 0 high | 61H | | | | R | | | | | | | 3 3 | | | | | Undef | ined | | | | | *1) | AD Result | | ADR11 / | ADR10 | | | | | | | | AD | | 62H | | | | R | | | | | | REG1L | Reg 1 low | | Unde | fined | 1 | 1/2/ | 1 | 1 | 1 | 1 | | AD | AD Result | | ADR19 | ∧ADR18 | ADR17 | ADR16 | ADR15 | ADR14 | ADR13 | ADR12 | | | Reg 1 high | 63H | | ) ) | | R | | | | | | REGIH | Reg i nign | | | | (O/ | Undef | ined | | | | | *1) | AD Result | | ADR21 | ADR20 | | | | | | | | AD | Reg 2 low | 64H | | | | R | | | | | | REG2L | Reg 2 10W | / | Unde | fined | | 1 | 1 | 1 | 1 | 1 | | AD | AD Result | | ADR29 | ADR28 | ADR27 | ADR26 | ADR25 | ADR24 | ADR23 | ADR22 | | REG2H | Reg 2 high | → 65H | | | | R | | | | | | REGZH | Reg z night | < | | | | Undef | ined | | | | | *1) | AD Result | | ADR31 | ADR30 | Ť | : | | | | : | | AD | Reg 3 low | 66H | | $\sim$ | | R | | | | | | REG3L | keg/s/row | | Unde | fined | 1 | 1 | 1 | 1 | 1 | 1 | | AD | AD Result | JŢ | ADR39 | ADR38 | ADR37 | ADR36 | ADR35 | ADR34 | ADR33 | ADR32 | | | Reg 3 high | 67H / | $\rightarrow$ (( | | | R | | | | | | MEGS II | ved 2 urdu | | | | | Undef | ined | | | | <sup>\*1:</sup> Data to be stored in A/D Conversion Result Reg Low are the lower 2 bits of the conversion result. The contents of the lower 6 bits of this register are always read as "1". ## (8) Interrupt Control (1/2) | | 1 | 1 | | | | _ | | | | | |---------|-----------------------------------------|----------------------------|-----------------------------------------------------|----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-----------|---------------|------------|----------| | Symbol | Name | Address | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | INTerrupt | | | INT | | | | - (HN | | | | INTE- | Enable | 70H | IADC | IADM2 | IADM1 | IADM0 | IOC | 10/1/12 | ) J0M1 | 10M0 | | 0AD | 0 & A/D | (Prohibit | R/W | _ | W | | R/W | | <u>/ w</u> | | | | | RMW) | 0 | 0 | 0 | 0 | 0 / | O O | 0 | 0 | | | INTerrupt | 7411 | IFC | IN' | | : 15840 | 140 | V/) IN | T4<br>I4M1 | 14840 | | INTE45 | Enable | 71H<br>(Prohibit | I5C | 15M2 | I5M1 | 15M0 | R/W | 14M2 | : | 14M0 | | | 4/5 | RMW) | R/W<br>0 | 0 | | 0 | 0 | D 0 | W<br>0 | 0 | | | | KIVIVV) | - 0 | IN' | | <u>: U</u> | 10/ | IN | | U | | | INTerrupt | 72H | I7C | 17M2 | 17<br>17M1 | 17M0 / | 160 | 16M2 | 16M1 | 16M0 | | INTE67 | Enable | (Prohibit | R/W | 171012 | W | : 171010 | R/W | IOIVIZ | W | 101010 | | | 6/7 | RMW) | 0 | 0 | 0 | 0_ | 0 | . 0 | <u> </u> | 0 | | | | 11111111 | | INTT1 (T | | | | INTTØ | | | | | INTerrupt | 73H | IT1C | IT1M2 | IT1M1 | : IT1M0 | ) ітос | : ATOM2 | )ITOMIT | IT0M0 | | INTET10 | | (Prohibit | R/W | | W | | R/W | | 7(W) | | | | Timer 1/0 | RMW) | 0 | 0 | 0 ( | 0 | 0 | 0 | 70/ | 0 | | | | , | | INTT3 (Time | er 3/PWM1)_ | | | /NTT2 (Time | r2/PWM0) | - | | INTE- | INTerrupt | 74H | IPW1C | IPW1M2 | IPW1M1 | IPW/JM0 | IPW0C | (PWOM2) | IPW0M1 | IPW0M0 | | PW10 | Enable | (Prohibit | R/W | | W | | R/W | | w | | | | PWm 1/0 | RMW) | 0 | 0 | 0 | >> 0 | 0/ | 7/0 | 0 | 0 | | | INITauruset | | | INTTR5 | TREG5) | $\rightarrow$ | | ) INTTR4 | (TREG4) | | | INTET54 | INTerrupt<br>Enable | 75H | IT5C | IT5M2 📈 | 175M1 | IT5M0 | 174C | 17/4M2 | IT4M1 | IT4M0 | | INTET54 | Treg 5/4 | (Prohibit | R/W | | W | | R/W | | W | | | | 11eg 5/4 | RMW) | 0 | 0 | 0 | 0 | 0 \ \ | 0 | 0 | 0 | | | INTerrupt | | | (NTTR7) | TREG7) | | | INTTR6 | (TREG6) | | | INTET76 | Enable | 76H | IT7C | TXIN2 | ://IT7M1 | : IT7M0 | IT6¢ | IT6M2 | IT6M1 | IT6M0 | | | Treg 7/6 | (Prohibit | R/W | $\bigcirc$ | | | R/W | | W | | | | | RMW) | 0 ( | 0 | 0 | | 0 | 0 | 0 | | | | INTerrupt | | 177/22 | INT | | | .= | INT | | | | INTES0 | Enable | 77H | ITX0C | ITX0M2 | ITX0M1 | 11X0M0 | IRX0C | IRX0M2 | IRX0M1 | IRX0M0 | | | Serial 0 | (Prohibit | R/W// | | W | 0 | R/W | - | W | | | | | RM/VV) | 70 | 0 | 57/4 | <u>}</u> | 0 | 0 | 0 | 0 | | | INTerrupt | <b>₹78</b> H / | _IIX1C7 | INT<br>ITX1M2 | / / | JIX1M0 | IRX1C | INT<br>IRX1M2 | IRX1M1 | IRX1M0 | | INTES1 | Enable | (Prohibit | R/W | TIATIVIZ | W | : JIX TIVIO | R/W | : IKATIVIZ | W | INA HVIO | | | Serial 1 | RMW) | 0 | 0_ | 0 | 0 | 0 | 0 | 0 | 0 | | | | INIVIVV) | | | | . 0 | 1 1 | . <u>U</u> | . 0 . | | | | | $\wedge$ | | | | | | | | | | | | | | | \ \ I | | | | | | | 11 | | | | | 7 | | | _ | | | | | lxxM2 | IxxIVI1 | lxxM0 | $\wedge$ | Functi | on (Write) | | 7 | | | | | | | | Prohibit | | on (Write) | | | | | | | 0 | 0 | IxxM0 | Prohibit | interrupt re | quest. | | | | | | | | | | Set inter | interrupt rec | quest.<br>level to "1". | | } | | | | | 0 | 0 0 | 0 | Set inter<br>Set inter<br>Set inter | interrupt rec<br>rupt request<br>rupt request<br>rupt request | quest.<br>level to "1".<br>level to "2".<br>level to "3". | | | | | | | 0 0 | 0<br>0<br>1<br>1<br>0 | 0 1 | Set inter<br>Set inter<br>Set inter<br>Set inter | interrupt re-<br>rupt request<br>rupt request<br>rupt request<br>rupt request | quest.<br>level to "1".<br>level to "2".<br>level to "3".<br>level to "4". | | | | | | | 00000 | 0 0 1 1 0 0 | 0 1 0 1 | Set inter<br>Set inter<br>Set inter<br>Set inter<br>Set inter | interrupt rec<br>rupt request<br>rupt request<br>rupt request<br>rupt request<br>rupt request | quest. level to "1". level to "2". level to "3". level to "4". level to "5". | | | | | | | 0 0 | 0<br>0<br>1<br>1<br>0<br>0 | 0 1 | Set inter<br>Set inter<br>Set inter<br>Set inter<br>Set inter<br>Set inter | interrupt re<br>rupt request<br>rupt request<br>rupt request<br>rupt request<br>rupt request<br>rupt request | quest. level to "1". level to "2". level to "3". level to "4". level to "5". level to "6". | | | | | | | 00000 | 0 0 1 1 0 0 | 0 1 0 1 | Set inter<br>Set inter<br>Set inter<br>Set inter<br>Set inter<br>Set inter | interrupt rec<br>rupt request<br>rupt request<br>rupt request<br>rupt request<br>rupt request | quest. level to "1". level to "2". level to "3". level to "4". level to "5". level to "6". | | | | | | | 000000000000000000000000000000000000000 | 0<br>0<br>1<br>1<br>0<br>0 | 0 1 0 1 0 1 0 1 0 1 | Set inter<br>Set inter<br>Set inter<br>Set inter<br>Set inter<br>Set inter<br>Prohibit | interrupt re<br>rupt request<br>rupt request<br>rupt request<br>rupt request<br>rupt request<br>rupt request | quest. level to "1". level to "2" level to "3". level to "4". level to "5". level to "6". quest. | | | | | | | 0<br>0<br>0<br>0<br>1<br>1<br>1<br>1 | 0 0 1 1 1 | 0<br>1<br>0<br>1<br>1<br>0<br>1<br>1<br>Function (R | Set inter<br>Set inter<br>Set inter<br>Set inter<br>Set inter<br>Set inter<br>Prohibit | interrupt rei<br>rupt request<br>rupt request<br>rupt request<br>rupt request<br>rupt request<br>rupt request<br>interrupt re | quest. level to "1". level to "2". level to "3". level to "4". level to "5". level to "6". quest. | n (Write) | | | | | | 000000000000000000000000000000000000000 | 0 0 1 1 1 | 0 1 0 1 0 1 0 1 0 1 | Set inter<br>Set inter<br>Set inter<br>Set inter<br>Set inter<br>Set inter<br>Prohibit | interrupt rei<br>rupt request<br>rupt request<br>rupt request<br>rupt request<br>rupt request<br>rupt request<br>interrupt re | quest. level to "1". level to "2" level to "3". level to "4". level to "5". level to "6". quest. | n (Write) | g. | | | ## Interrupt Control (2/2) | Symbol | Name | Address | 7 | 6 | 5 | 4 | 3 | 7 | 1 | 0 | |----------|-----------|-----------|---|----------------------------------------------|-------|------------|----------|---------------|--------------|-----------------| | Syllibol | | Address | | <u> </u> | | 4 | | MA0 start ve | ctor | | | | DMA 0 | 7CH | | | | DMA0V8 | | | DMA0V5 | : DMA0V4 | | DMA0V | request | (Prohibit | | | | | • | W | <del>)</del> | • | | | Vector | RMW) | | | | 0 | 0 / | ( ) Ø ^ | 0 | 0 | | | DMA 1 | | | | | | μDI | MA1 start ve | ctor | | | DMA1V | request | 7DH | | | | DMA1V8 | DMA1V7 | DMA1V6 | DMA1V5 | DMA1V4 | | DIVIAIV | Vector | (Prohibit | | | | | | W | | | | | Vector | RMW) | | | | 0 | 0\ | ) V 0 | 0 | 0 | | | DMA 2 | | | | | | | VIA2 start ve | | | | DMA2V | request | 7EH | | | | DMA2V8 | DMA2V7 | DMA2V6 | DMA2V5 | DMA2V4 | | | Vector | (Prohibit | | | | | | . W | <u> </u> | | | | | RMW) | | | | 0 | 0 | : 0 | $\bigcirc$ | 0 | | | DMA 3 | - | | | | ((// | | MA3 start ve | | | | DMA3V | request | 7FH | | | | DMA3V8 | : DMA3V7 | DMA3V6 | DIMA3V5 | DMA3V4 | | | Vector | (Prohibit | | | / | 0 | | · W | 70/ | : 0 | | | | RMW) | | <u>: </u> | | ( 0 | 0 | : 0 | IOLE | : 0<br>: NMIREE | | | | | | | | \\ \ \ \ \ | : | : (IOIE | W | W | | | | | | | < | | : | 0) | . 0 | 0 | | | Interrupt | | | | | | | 1. INTO | 0: INT0 | 1: Operate | | IIMC | Input | 7BH | | | 7( // | > | ((/ | input | edge | even at | | 111110 | Mode | 7511 | | .( | | / | / \ | enable | mode | NMI rise | | | Contorol | | | < | | | | E I I I I I I | 1: INT0 | edge | | | | (Prohibit | | | | | | | level | | | | | RMW) | | | / ~ | | : )/ | : | mode | : | #### Chip Select / Wait Controller (9) | Symbol | Name | Address | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----------|-----------|--------|--------|--------|----------|-----------|----------|--------------|----------------| | | | | B0E | BOSYS | B0CAS | B0BUS | B0W1 | воууо | B0C1 | B0C0 | | | Division | | W | W | W | w | w | W | ) ⊳w | W | | | Block 0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | B0CS | CS/WAIT | 68H | 1: | 1: | 0: | 0: 16bit | 00: 2WA | 77/^ | 00: 7F00H to | o 7FFFH | | | control | | cs | SYSTEM | CS0 | Bus | 01: 1WA | 1 ( | 01: 400000H | l to | | | register | (Prohibit | Enable | only | 1: | 1: 8bit | 10: 1WA | T+n | 10: 800000 | to | | | | RMW) | | | CAS0 | Bus | 11: ØWA | <u> </u> | 11: C00000 | to | | | | | B1E | B1SYS | B1CAS | B1BUS | B1W1 | ) B1W0 | B1C1 | B1C0 | | | Disabit | | W | W | W | W | W | / w | W | W | | | Block 1 | | 0 | 0 | 0 | 0 ( | 0 | 0 | 0 | 0 | | B1CS | CS/WAIT | 69H | 1: | 1: | 0: | 0: 16bit | 00: 2WA | Т | 00: 480H to | 7FFFH (Note3)) | | | control | | CS | SYSTEM | CS1 | Bus | 01: 1WA | T / | 01: 400000H | H to | | | register | (Prohibit | Enable | only | 1: | 1;/8bit/ | ↑ 10: 1WA | T+n 🧷 | 10: 800000H | l to | | | | RMW) | | | CAS1 | Bus | )11: 0WA | T (( | 11: C000001 | l to | | | | | B2E | B2SYS | B2CAS | B2BUS | B2W1 | B2WQ | √B2C1)/ | B2C0 | | | District. | | W | W | w ( | W | w | W | \\\\\ | W | | | Block 2 | | 1 | 0 | 0 | 0 | 0 | (~0 | <b>0</b> | 0 | | B2CS | CS/WAIT | 6AH | 1: | 1: | 0: 🗸 ( | 0: 16bit | 00: 2WAI | t (/) | 00: 8000H to | ) | | | control | | CS | SYSTEM | CS2 | Bus | 01: 1WAI | Ţ | 01: 400000H | l to | | | register | (Prohibit | Enable | only | 1 | 1: 8bit | 10: 1WAJ | T/n | 10: 800000H | l to | | | | RMW) | | , | CAS2 | Bus | 11: QWAI | τ () ) | 11: C00000H | l to | | | L | / | | | ~ \ | v | 7.7. | -/-/ | | | Note 1: After reset, only "Block 2" is set to enable. → After reset, the program starts in 16-bit data bus, 2-wait state. Note 2: These registers can be accessed only in system mode. Note 3: TMP96C041B for internal RAM less is 80H to 7FFFH. ## 6. Port Section Equivalent Circuit Diagram • Reading The Circuit Diagram Basically, the gate symbols written are the same as those used for the standard CMOS logic IC [74HCXX] series. The dedicated signal is described below. STOP: This signal becomes active "1" when the halt mode setting register is set to the STOP mode and the CPU executes the HALT instruction. When the drive enable bit [DRIVE] is set to "1", however, STOP remains at "0". • The input protection resistans ranges from several tens of ohms to several hundreds of ohms. ■ P0 (AD0 to AD7), P1 (AD8 to 15, A8 to 15), P2(A16 to 23, A0 to 7) ■ P30(RD), P31(WR) ### 7. Points of Note and Restrictions - (1) Special Expression - ① Explanation of a built-in I/O register: Register Symbol < Bit Symbol > ex) TRUN < TORUN > · · · Bit TORUN of Register TRUN - 2 Read, Modify and Write Instruction An instruction which CPU executes following by one instruction. - 1. CPU reads data of the memory. - 2. CPU modifies the data. - 3. CPU writes the data to the same memory. - ex1) SET 3, (TRUN) ··· set bit3 of TRUN - ex2) INC 1, (100H) ··· increment the data of 100H - The representative Read, Modify and Write Instruction in the TLCS-900 ``` SET imm, mem , RES imm, mem CHG imm, mem , TSET imm, mem INC imm, mem , DEC imm, mem ``` RLD A, mem , ADD imm, reg 3 1 state 1 cycle clock divided by 2 oscillation frequency is called 1 state. - ex) The case of oscillation frequency is 20MHz - (2) Care Points - $\bigcirc$ $\overline{EA}$ , pin Fix these pins V<sub>CC</sub> or GND unless changing voltage. 2 Warmingup Counter The warmingup counter operates when the STOP mode is released even the system which is used an external oscillator. As a result, it takes warming up time from inputting the releasing request to outputting the system clock. 3 High Speed LDMA (DRAM refresh mode) When the Bus is released ( $\overline{BUSAK}$ = "0") for waiting to accept the interrupt, DRAM refresh is not performed because of the high-speed $\mu DMA$ is generated by an interrupt. Programmable Pull Up/Down Resistance The programmable pull up/down resistors can be selected ON/OFF by program when they are used as the input ports. The case of they are used as the output ports, they can not be selected ON/OFF by program. Read-modify-write instructions are prohibited for controlling ON/OFF of the pull-up/down resistors. ### **5** Bus Releasing Function Refer to the "Note about the Bus Release" in 3.5 Functions of Ports because the pin state when the bus is released is written. ### **6** WatchDog Timer When the bus is released, both internal memory and internal I/O can not be accessed. But the internal I/O continues to operate. So, the watch dog timer continues to run. Therefore, be care about the bus releasing time and set the detection timer of watch dog timer. ### 7 WatchDog Timer The watch dog timer starts operation immediately after the reset is released. When the watch dog timer is not used, set watch dog timer to disable. ### ® CPU (High Speed µDMA) Only the "LDC cr, r", "LDC r, cr" instruction can be used to access the control register like transfer source address register (DMASn) in the CPU. ### Releasing the HALT mode by requesting an interruption Usually, interrupts can release all halts status. However, the interrupts = (NMI, INTO), which can release the HALT mode may not be able to do so if they are input during the period CPU is shifting to the HALT mode (for about 3 clocks of X1) with IDLE or STOP mode. (In this case, an interrupt request is kept on hold internally.) If another interrupt is generated after it has shifted to HALT mode completely, halt status can be released without difficultly. The priority of this interrupt is compare with that of the interrupt kept on hold internally, and the interrupt with higher priority is handled first followed by the other interrupt. # **X-ON Electronics** Largest Supplier of Electrical and Electronic Components Click to view similar products for 16-bit Microcontrollers - MCU category: Click to view products by Toshiba manufacturer: Other Similar products are found below: MB90F036APMC-GSE1 MB90F342CASPMC-GSE1 MB90F345CESPMC-GE1 MB90F349CAPFR-GSE1 MB90F428GCPFR-GSE1 MB90F462APFM-GE1 MB90F462APMC-G-SNE1 MB90F497GPF-GE1 MB90F546GSPFR-GE1 MB90F947APFR-GS-SPE1 MB96F346RSBPMC-GS-N2E2 MB96F683RBPMC-GSAE1 R5F104ACASP#V0 R5F11BGEAFB#30 S912ZVFP64F1VLL R4F24268NVRFQV R5F11B7EANA#U0 R5F21172DSP#U0 M30622F8PGP#U3C MB90092PF-G-BNDE1 MB90F335APMC1-G-SPE1 MB90F342CASPFR-GS-N2E1 MB90F345CAPFR-GSE1 MB90F543GPF-GE1 MB90F546GSPF-GE1 MB90F568PMCR-GE1 MB90F594APFR-GE1 MB90F882ASPMC-GE1 MB96F346RSAPQCR-GS-N2E2 MB96F387RSBPMC-GSE2 MB96F387RSBPMC-GSE1 N2E2 MB96F395RSAPMC-GSE2 MB96F623RBPMC1-GSE1 MB96F635RBPMC-GSE1 MB96F646RBPMC-GSE1 XE167F96F66LACFXUMA1 MB96F696RBPMC-GSAE1 MB96F635RBPMC-GSAE1 MB96F018RBPMC-GSE1 MB90F962SPMCR-GE1 MB90F867ASPFR-GE1 MB90F543GPF-G-FLE1 MB90F345CESPF-GE1 M30290FCHP#U3A HD64F3672FPV R5F104AEASP#V0 R5F100BCANA#U0 R5F100ACASP#V0 R5F117BCGFP#30