# Single-Phase High-Performance Wide-Span Energy Metering IC 90E21/22/23/24

Version 6 April 2, 2013

# Atmel Enabling Unlimited Possibilities®



Т

Atmel Corporation 1600 Technology Drive, San Jose, CA 95110 USA

T: (+1)(408) 441.0311 F: (+1)(408) 436.4200

www.atmel.com

© 2013 Atmel Corporation. All rights reserved. / Rev.: Atmel-Meter-ATM90E21-22-23-24-Datasheet-Eng\_042013

Atmel<sup>®</sup>, Atmel logo and combinations thereof, Enabling Unlimited Possibilities<sup>®</sup>, and others are registered trademarks or trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be trademarks of others.

DISCLAIMER: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN THE ATMEL TERMS AND CONDITIONS OF SALES LOCATED ON THE ATMEL WEBSITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS. INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR SAND PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and products descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.

SAFETY-CRITICAL, MILITARY, AND AUTOMOTIVE APPLICATIONS DISCLAIMER: Atmel products are not designed for and will not be used in connection with any applications where the failure of such products would reasonably be expected to result in significant personal injury or death ("Safety-Critical Applications") without an Atmel officer's specific written consent. Safety-Critical Applications include, without limitation, life support devices and systems, equipment or systems for the operation of nuclear facilities and weapons systems. Atmel products are not designed nor intended for use in military or aerospace applications or environments unless specifically designated by Atmel as military-grade. Atmel products are not designed nor intended for use in automotive applications unless specifically designated by Atmel as automotive-grade.

# **Table of Contents**

| FEATURES                                |                         |
|-----------------------------------------|-------------------------|
| APPLICATION                             |                         |
|                                         |                         |
| BLOCK DIAGRAM                           |                         |
| 1 PIN ASSIGNMENT                        |                         |
| 2 PIN DESCRIPTION                       |                         |
|                                         |                         |
|                                         |                         |
|                                         |                         |
|                                         |                         |
| 3.4 N I INF METERING AND ANTI-TAMPERING |                         |
|                                         | ling Gain Configuration |
|                                         |                         |
| 3.5 MEASUREMENT AND ZERO-CROSSING       |                         |
| 3.5.1 Measurement                       |                         |
| 3.5.2 Zero-Crossing                     |                         |
|                                         |                         |
| 3.7 RESET                               |                         |
|                                         |                         |
| 4.1 SERIAL PERIPHERAL INTERFACE (SPI)   |                         |
| 4.1.1 Four-Wire Mode                    |                         |
|                                         |                         |
|                                         |                         |
| 4.2 WARNOUT PIN FOR FATAL ERROR WARNING |                         |
|                                         | H MCU                   |
|                                         |                         |
|                                         |                         |
|                                         |                         |
|                                         | CONFIGURATION           |
|                                         | gister 25               |
|                                         |                         |
|                                         |                         |
|                                         |                         |
|                                         |                         |
|                                         |                         |
|                                         |                         |
|                                         |                         |
|                                         |                         |
|                                         |                         |
|                                         |                         |
|                                         |                         |
|                                         |                         |
| ORDERING INFORMATION                    |                         |

# **List of Tables**

| Table-1<br>Table-2 | Function List<br>Pin Description                      | . 6<br>10 |
|--------------------|-------------------------------------------------------|-----------|
| Table-3            | Active Energy Metering Error                          | 12        |
| Table-4            | Reactive Energy Metering Error                        | 12        |
| Table-5            | Threshold Configuration for Startup and No-Load Power | 12        |
| Table-6            | Energy Registers                                      | 12        |
| Table-7            | Metering Mode                                         | 13        |
| Table-8            | The Measurement Format                                | 14        |
| Table-9            | Read / Write Result in Four-Wire Mode                 | 18        |
| Table-10           | Read / Write Result in Three-Wire Mode                | 18        |
| Table-11           | Register List                                         | 19        |
| Table-12           | SPI Timing Specification                              | 50        |
| Table-13           |                                                       | 51        |
| Table-14           | Zero-Crossing Specification                           | 52        |
|                    | Voltage Sag Specification                             | 52        |

# **List of Figures**

| Figure-2  | 90E21 Block Diagram                                                  | 7<br>7 |
|-----------|----------------------------------------------------------------------|--------|
| Figure-3  | 90E23 Block Diagram                                                  | 8      |
| Figure-4  | 90E24 Block Diagram                                                  | 8      |
| Figure-5  | 90E24 Block Diagram<br>Pin Assignment (Top View)                     | 9      |
| Figure-6  | Read Sequence in Four-Wire Mode                                      | 16     |
| Figure-7  | Write Sequence in Four-Wire Mode<br>Read Sequence in Three-Wire Mode | 16     |
| Figure-8  | Read Sequence in Three-Wire Mode                                     | 17     |
| Figure-9  | Write Sequence in Three-Wire Mode                                    | 17     |
| Figure-10 | 4-Wire SPI Timing Diagram                                            | 50     |
| Figure-11 | 3-Wire SPI Timing Diagram<br>Power On Reset Timing Diagram           | 50     |
|           |                                                                      | 51     |
| Figure-13 | Zero-Crossing Timing Diagram                                         | 51     |
| Figure-14 | Zero-Crossing Timing Diagram                                         | 52     |
| Figure-15 | Output Pulse Width                                                   | 52     |

# Atmel<sup>®</sup> Single-Phase High-Performance Wide-Span Energy Metering IC

# FEATURES

## **Metering Features**

- Metering features fully in compliance with the requirements of IEC62052-11, IEC62053-21 and IEC62053-23; applicable in class 1 or class 2 single-phase watt-hour meter or class 2 singlephase var-hour meter.
- Accuracy of 0.1% for active energy and 0.2% for reactive energy over a dynamic range of 5000:1.
- Temperature coefficient is 15 ppm/ °C (typical) for on-chip reference voltage
- Single-point calibration over a dynamic range of 5000:1 for active energy; no calibration needed for reactive energy.
- Energy Meter Constant doubling at low current to save verification time.
- Electrical parameters measurement: less than  $\pm 0.5\%$  fiducial error for Vrms, Irms, mean active/ reactive/ apparent power, frequency, power factor and phase angle.
- Forward/ reverse active/ reactive energy with independent energy registers. Active/ reactive energy can be output by pulse or read through energy registers to adapt to different applications.
- Programmable startup and no-load power threshold.
- Dedicated ADC and different gains for L line and N line current sampling circuits. Current sampled over shunt resistor or current transformer (CT); voltage sampled over resistor divider network or potential transformer (PT).
- Programmable L line and N line metering modes: anti-tampering mode (larger power), L line mode (fixed L line), L+N mode (applicable for single-phase three-wire system) and flexible mode (configure through register).
- Programmable L line and N line power difference threshold in anti-tampering mode.

# DESCRIPTION

The 90E21/22/23/24 series are high-performance wide-span energy metering chips. The ADC and DSP technology ensure the chips' long-term stability over variations in grid and ambient environmental conditions.

### Table-1 Function List

| Part<br>Number | Active Energy<br>Metering | Reactive Energy<br>Metering | N Line<br>Metering | Electrical<br>Parameters<br>Measurement |
|----------------|---------------------------|-----------------------------|--------------------|-----------------------------------------|
| 90E21          | $\checkmark$              |                             |                    | $\checkmark$                            |
| 90E22          | $\checkmark$              | $\checkmark$                |                    | $\checkmark$                            |
| 90E23          | $\checkmark$              |                             | $\checkmark$       | $\checkmark$                            |
| 90E24          | $\checkmark$              | $\checkmark$                | $\checkmark$       | $\checkmark$                            |

# **Other Features**

- 3.3V single power supply. Operating voltage range: 2.8~3.6V. Metering accuracy guaranteed within 3.0V~3.6V. 5V compatible for digital input.
- · Built-in hysteresis for power-on reset.
- Four-wire SPI interface or simplified three-wire SPI interface with fixed 24 cycles for all registers operation
- Parameter diagnosis function and programmable interrupt output of the IRQ interrupt signal and the WarnOut signal.
- · Programmable voltage sag detection and zero-crossing output.
- · Channel input range
  - Voltage channel (when gain is '1'): 120µVrms~600mVrms.
  - L line current channel (when gain is '24'):  $5\mu$ Vrms~25mVrms.
  - N line current channel (when gain is '1'): 120µVrms~600mVrms.
- Programmable L line current gain: 1, 4, 8, 16, 24; Programmable N line gain: 1, 2, 4.
- Support L line and N line offset compensation.
- CF1 and CF2 output active and reactive energy pulses respectively which can be used for calibration or energy accumulation.
- Crystal oscillator frequency: 8.192 MHz. On-chip 10pF capacitors and no need of external capacitors.
- Green SSOP28 package.
- Operating temperature: -40  $^\circ\!\mathrm{C}$  ~ +85  $^\circ\!\mathrm{C}$  .

# APPLICATION

• The 90E21/22/23/24 series are used for active and reactive energy metering for single-phase two-wire, single-phase threewire or anti-tampering energy meters. With the measurement function, the 90E21/22/23/24 series can also be used in power instruments which need to measure voltage, current, etc.

90E21/22/23/24 are all of green SSOP28 package with the same pin alignment. In this datasheet, all reactive energy metering parts are only applicable for the 90E22/24, and all N line metering and measurement parts are only applicable for the 90E23/24.

## **BLOCK DIAGRAM**



Figure-1 90E21 Block Diagram



Figure-2 90E22 Block Diagram



Figure-3 90E23 Block Diagram



Figure-4 90E24 Block Diagram

## 1 PIN ASSIGNMENT



#### Figure-5 Pin Assignment (Top View)

Note 1: Pin 1 and 28 are dedicated for the 90E23/24. Pin 1 should connect to DGND and pin 28 should connect to DVDD for 90E21/22.

Note 2: Pin 7 and 8 are dedicated for the 90E23/24. They should be left open for the 90E21/22.

Note 3: Pin 19 is dedicated for the 90E22/24. It should be left open for the 90E21/23.

# **2 PIN DESCRIPTION**

Table-2 Pin Description

| Name         | Pin No.  | I/O note 1 | Туре   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|--------------|----------|------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Reset        | 4        | I          | LVTTL  | Reset: Reset Pin (active low)<br>This pin should connect to ground through a 0.1µF filter capacitor. In application it can al<br>directly connect to one output pin from microcontroller (MCU).                                                                                                                                                                                                                                                                                                |  |
| DVDD         | 3        | I          | Power  | <b>DVDD: Digital Power Supply</b><br>This pin provides power supply to the digital part. It should be decoupled with a $10\mu$ F electro-<br>lytic capacitor and a $0.1\mu$ F capacitor.                                                                                                                                                                                                                                                                                                       |  |
| DGND         | 2        | Ι          | Power  | DGND: Digital Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| AVDD         | 5        | I          | Power  | AVDD: Analog Power Supply<br>This pin provides power supply to the analog part. This pin should connect to DVDD through<br>a $10\Omega$ resistor and be decoupled with a $0.1\mu$ F capacitor.                                                                                                                                                                                                                                                                                                 |  |
| Vref         | 13       | 0          | Analog | Vref: Output Pin for Reference Voltage<br>This pin should be decoupled with a $1\mu$ F capacitor and a 1nF capacitor.                                                                                                                                                                                                                                                                                                                                                                          |  |
| AGND         | 6, 14    | I          | Power  | AGND: Analog Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| I1P<br>I1N   | 10<br>11 | I          | Analog | I1P: Positive Input for L Line Current<br>I1N: Negative Input for L Line Current<br>These pins are differential inputs for L line current. Input range is 5μVrms~25mVrms when<br>gain is '24'.                                                                                                                                                                                                                                                                                                 |  |
| I2P<br>I2N   | 7<br>8   | 1          | Analog | I2P: Positive Input for N Line Current         I2N: Negative Input for N Line Current         These pins are differential inputs for N line current. Input range is 120μVrms~600mVrms when gain is '1'.         Note:       I2P and I2N are dedicated for the 90E23/24. They should be left open for the 90E21/22.                                                                                                                                                                             |  |
| VP<br>VN     | 16<br>15 | I          | Analog | VP: Positive Input for Voltage<br>VN: Negative Input for Voltage<br>These pins are differential inputs for voltage. Input range is 120µVrms~600mVrms.                                                                                                                                                                                                                                                                                                                                          |  |
| NC           | 9, 12    |            |        | NC: This pin should be left open.                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| CS           | 24       | 1          | LVTTL  | CS: Chip Select (Active Low)                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| SCLK         | 25       | I          | LVTTL  | SCLK: Serial Clock<br>This pin is used as the clock for the SPI interface. Data on SDI is shifted into the chip on the<br>rising edge of SCLK while data on SDO is shifted out of the chip on the falling edge of SCLK.                                                                                                                                                                                                                                                                        |  |
| SDO          | 26       | OZ         | LVTTL  | SDO: Serial Data Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| SDI          | 27       | I          | LVTTL  | SDI: Serial Data Input<br>This pin is used as the data input for the SPI interface. Address and data on this pin is shifted<br>into the chip on the rising edge of SCLK.                                                                                                                                                                                                                                                                                                                       |  |
| MMD1<br>MMD0 | 1<br>28  | I          | LVTTL  | <ul> <li>MMD1/0: Metering Mode Configuration</li> <li>00: anti-tampering mode (larger power);</li> <li>01: L line mode (fixed L line);</li> <li>10: L+N mode (applicable for single-phase three-wire system);</li> <li>11: flexible mode (line specified by the LNSel bit (MMode, 2BH))</li> <li>Note: The MMD1/0 pins are dedicated for the 90E23/24. For the 90E21/22, the meterin mode is fixed as L line mode, and MMD1 should connect to DGND and MMD0 should connect to DVDD.</li> </ul> |  |

## Table-2 Pin Description (Continued)

| Name                                                                | Pin No.  | I/O note 1 | Туре  | Description                                                                                                                                                                                                                           |  |
|---------------------------------------------------------------------|----------|------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| OSCI                                                                | 22       | I          | LVTTL | OSCI: External Crystal Input<br>An 8.192 MHz crystal is connected between OSCI and OSCO. There is an on-chip 10<br>capacitor, therefore no need of external capacitors.                                                               |  |
| OSCO                                                                | 23       | 0          | LVTTL | OSCO: External Crystal Output<br>An 8.192 MHz crystal is connected between OSCI and OSCO. There is an on-chip 10pF<br>capacitor, therefore no need of external capacitors.                                                            |  |
| CF1<br>CF2                                                          | 18<br>19 | 0          | LVTTL | CF1: Active Energy Pulse Output<br>CF2: Reactive Energy Pulse Output<br>These pins output active/reactive energy pulses.<br>Note: CF2 is dedicated for the 90E22/24. It should be left open for the 90E21/23.                         |  |
| ZX                                                                  | 21       | 0          | LVTTL | <b>ZX: Voltage Zero-Crossing Output</b><br>This pin is asserted when voltage crosses zero. Zero-crossing mode can be configured positive zero-crossing, negative zero-crossing or all zero-crossing by the Zxcon[1:0] b (MMode, 2BH). |  |
| IRQ                                                                 | 20       | 0          | LVTTL | IRQ: Interrupt Output<br>This pin is asserted when one or more events in the SysStatus register (01H) occur. It<br>deasserted when there is no bit set in the SysStatus register (01H).                                               |  |
| WarnOut                                                             | 17       | 0          | LVTTL | WarnOut: Fatal Error Warning<br>This pin is asserted when there is metering parameter calibration error or voltage sag. Refer<br>to section 4.2.                                                                                      |  |
| lote 1: All digital inputs are 5V tolerant except for the OSCI pin. |          |            |       |                                                                                                                                                                                                                                       |  |

# **3 FUNCTIONAL DESCRIPTION**

#### 3.1 DYNAMIC METERING RANGE

Accuracy is 0.1% for active energy metering and 0.2% for reactive energy metering over a dynamic range of 5000:1 (typical). Refer to Table-3 and Table-4.

#### Table-3 Active Energy Metering Error

| Current                                                                                        | Power Factor     | Error(%) |  |  |
|------------------------------------------------------------------------------------------------|------------------|----------|--|--|
| $20 \text{mA} \leq \text{I} < 50 \text{mA}$                                                    | 1.0              | ±0.2     |  |  |
| $50 \text{mA} \leq I \leq 100 \text{A}$                                                        | 1.0              | ±0.1     |  |  |
| $50 \text{mA} \leq I < 100 \text{mA}$                                                          | 0.5 (Inductive)  | ±0.2     |  |  |
| $100 \text{mA} \leq I \leq 100 \text{A}$                                                       | 0.8 (Capacitive) | ±0.1     |  |  |
| Note: Shunt resistor is 250 $\mu\Omega$ or CT ratio is 1000:1 and load resistor is 6 $\Omega.$ |                  |          |  |  |

#### Table-4 Reactive Energy Metering Error

| Current                                                                                         | sinφ (Inductive or<br>Capacitive) | Error(%) |  |  |
|-------------------------------------------------------------------------------------------------|-----------------------------------|----------|--|--|
| $20$ mA $\leq$ I $<$ 50mA                                                                       | 1.0                               | ±0.4     |  |  |
| $50 \text{mA} \leq I \leq 100 \text{A}$                                                         | 1.0                               | ±0.2     |  |  |
| $50 \text{mA} \leq I < 100 \text{mA}$                                                           | 0.5                               | ±0.4     |  |  |
| $100 \text{mA} \leq I \leq 100 \text{A}$                                                        | 0.0                               | ±0.2     |  |  |
| Note: Shunt resistor is 250 $\mu\Omega$ or CT ratio is 1000:1 and load resistor is 6 $\Omega$ . |                                   |          |  |  |

## 3.2 STARTUP AND NO-LOAD POWER

Startup and no-load power thresholds are programmable, both for active and reactive power. The related registers are listed in Table-5.

#### Table-5 Threshold Configuration for Startup and No-Load Power

| Threshold                            | Register      |
|--------------------------------------|---------------|
| Threshold for Active Startup Power   | PStartTh, 27H |
| Threshold for Active No-load Power   | PNolTh, 28H   |
| Threshold for Reactive Startup Power | QStartTh, 29H |
| Threshold for Reactive No-load Power | QNoITh, 2AH   |

The chip will start within 1.2 times of the theoretical startup time of the configured startup power, if startup power is less than the corresponding power of 20mA when power factor or  $sin\phi$  is 1.0.

The chip has no-load status bits, the Pnoload/Qnoload bit (EnStatus, 46H). The chip will not output any active pulse (CF1) in active no-load state. The chip will not output any reactive pulse (CF2) in reactive no-load state.

#### 3.3 ENERGY REGISTERS

The 90E21/22/23/24 provides energy pulse output CFx (CF1/CF2) which is proportionate to active/reactive energy. Energy is usually accumulated by adding the CFx pulses in system applications. Alternatively, the 90E21/22/23/24 provides energy registers. There are forward (inductive), reverse (capacitive) and absolute energy registers for both active and reactive energy. Refer to Table-6.

#### Table-6 Energy Registers

| Energy                               | Register      |
|--------------------------------------|---------------|
| Forward Active Energy                | APenergy, 40H |
| Reverse Active Energy                | ANenergy, 41H |
| Absolute Active Energy               | ATenergy, 42H |
| Forward (Inductive) Reactive Energy  | RPenergy, 43H |
| Reverse (Capacitive) Reactive Energy | RNenergy, 44H |
| Absolute Reactive Energy             | RTenergy, 45H |

Each energy register is cleared after read. The resolution of energy registers is 0.1CF, i.e. one LSB represents 0.1 energy pulse.

#### 3.4 N LINE METERING AND ANTI-TAMPERING

#### 3.4.1 METERING MODE AND L/N LINE CURRENT SAMPLING GAIN CONFIGURATION

The 90E23 and 90E24 have two current sampling circuits with N line metering and anti-tampering functions. The MMD1 and MMD0 pins are used to configure the metering mode. Refer to Table-7.

#### Table-7 Metering Mode

| MMD1 | MMD0 | Metering Mode                                                        | CFx (CF1 or CF2) Output                                          |  |  |
|------|------|----------------------------------------------------------------------|------------------------------------------------------------------|--|--|
| 0    | 0    | Anti-tampering Mode<br>(larger power)                                | CFx represents the larger energy line. Refer to section 3.4.2.   |  |  |
| 0    | 1    | L Line Mode (fixed L line)                                           | CFx represents L line energy all the time.                       |  |  |
| 1    | 0    | L+N Mode (applicable for<br>single-phase three-wire<br>system)       | CFx represents the arithmetic<br>sum of L line and N line energy |  |  |
| 1    | 1    | Flexible Mode (line speci-<br>fied by the LNSel bit<br>(MMode, 2BH)) | CFx represents energy of the specified line.                     |  |  |

The 90E23 and 90E24 have two current sampling circuits with different gain configurations. L line gain can be 1, 4, 8, 16 and 24, and N line gain can be 1, 2 and 4. The configuration is made by the MMode register (2BH). Generally L line can be sampled over shunt resistor or CT. N line can be sampled over CT for isolation consideration. Note that Rogowski coil is not supported.

#### 3.4.2 ANTI-TAMPERING MODE

#### **Threshold**

In anti-tampering mode, the power difference threshold between L line and N line can be: 1%, 2%,... 12%, 12.5%, 6.25%, 3.125% and

1.5625%, altogether 16 choices. The configuration is made by the Pthresh[3:0] bits (MMode, 2BH) and the default value is 3.125%. The threshold is applicable for active energy. The metering line of the reactive energy follows that of the active energy.

#### Compare Method

In anti-tampering mode, the compare method is as follows:

If current metering line is L line and

N line is switched as the metering line, otherwise L line keeps as the metering line.

If current metering line is N line and

L Line Active Power - N Line Active Power N Line Active Power \* 100% > Threshold

L line is switched as the metering line, otherwise N line keeps as the metering line.

This method can achieve hysteresis around the threshold automatically. L line is employed after reset by default.

#### Special Treatment at Low Power

When power is low, general factors such as the quantization error or calibration difference between L line and N line might cause the power difference to be exceeded. To ensure L line and N line to start up normally, special treatment as follows is adopted:

The line with higher power is selected as the metering line when both L line and N line power are lower than 8 times of the startup power but higher than the startup power.

#### 3.5 MEASUREMENT AND ZERO-CROSSING

#### 3.5.1 MEASUREMENT

The 90E21/22/23/24 has the following measurements:

- voltage rms
- current rms (L line/N line)
- mean active power (L line/N line)
- mean reactive power (L line/N line)
- voltage frequency
- power factor (L line/N line)
- phase angle between voltage and current (L line/N line)
- mean apparent power (L line/N line)

#### **Table-8** The Measurement Format

The above measurements are all calculated with fiducial error except for frequency. The frequency accuracy is 0.01Hz, and the other measurement accuracy is 0.5%. Fiducial error is calculated as follow:

$$Fiducial\_E rror = \frac{U_{mea} - U_{real}}{U_{ry}} * 100\%$$

Where  $U_{mea}$  is the measured voltage,  $U_{real}$  is the actual voltage and  $U_{FV}$  is the fiducial value.

| Measurement                              | Fiducial Value (FV)        | 90E21/22/23/24 Defined<br>Format | Range                      | Comment                         |
|------------------------------------------|----------------------------|----------------------------------|----------------------------|---------------------------------|
| Voltage rms                              | Un                         | XXX.XX                           | 0~655.35V                  |                                 |
| Current rms <sup>note 1, note 2</sup>    | lmax<br>as 4lb             | XX.XXX                           | 0~65.535A                  |                                 |
| Active/ Reactive Power <sup>note 1</sup> | maximum power as<br>Un*4lb | XX.XXX                           | -32.768~+32.767<br>kW/kvar | Complement, MSB as the sign bit |
| Apparent Power <sup>note 1</sup>         | Un*4lb                     | XX.XXX                           | 0~+32.767 kVA              | Complement, MSB always '0'      |
| Frequency                                | fn                         | XX.XX                            | 45.00~65.00 Hz             |                                 |
| Power Factor <sup>note 3</sup>           | 1.000                      | X.XXX                            | -1.000~+1.000              | Signed, MSB as the sign bit     |
| Phase Angle <sup>note 4</sup>            | 180°                       | XXX.X                            | -180°~+180°                | Signed, MSB as the sign bit     |

Note 1: All registers are of 16 bits. For cases when the current and active/reactive/apparent power goes beyond the above range, it is suggested to be handled by microcontroller (MCU) in application. For example, register value can be calibrated to 1/2 of the actual value during calibration, then multiply 2 in application. Note that if the actual current is twice of that of the 90E21/22/23/24, the actual active/reactive/apparent power is also twice of that of the chip.

Note 2: The accuracy is not guaranteed when the current is lower than 15mA. Note that the tolerance is 25 mA at I<sub>FV</sub> of 5A and fiducial accuracy of 0.5%.

Note 3: Power factor is obtained by active power dividing apparent power

Note 4: Phase angle is obtained when voltage/current crosses zero at the frequency of 256kHz. Precision is not guaranteed at small current.

#### 3.5.2 ZERO-CROSSING

The ZX pin is asserted when the sampling voltage crosses zero. Zero-crossing mode can be configured to positive zero-crossing, negative zero-crossing and all zero-crossing by the Zxcon[1:0] bits (MMode, 2BH). Refer to section 6.4.

The zero-crossing signal can facilitate operations such as relay operation and power line carrier transmission in typical smart meter applications.

#### 3.6 CALIBRATION

#### Metering Calibration

Only single-point calibration is needed over the entire dynamic range.

Metering calibration is realized by first calibrating gain at unity power factor and then calibrating phase angle compensation at 0.5 inductive power factor.

However, due to very small signal in L line current sampling circuits, any external interference, e.g., a tens of nano volts influence voltage on shunt resistor conducted by transformer in the energy meter's power supply may cause perceptible metering error, especially in low current state. For this nearly constant external interference, the 90E21/22/23/24 also provides power offset compensation.

L line and N line need to be calibrated sequentially. Reactive does not need to be calibrated.

#### Measurement Calibration

Measurement calibration is realized by calibrating the gains for voltage rms and current rms. Considering the possible nonlinearity around zero caused by external components, the chip also provides offset compensation for voltage rms, current rms, mean active power and mean reactive power.

Frequency, phase angle and power factor do not need calibration.

For more calibration details, please refer to Application Note AN-641.

#### 3.7 RESET

The 90E21/22/23/24 has an on-chip power supply monitor circuit with built-in hysteresis. The 90E21/22/23/24 only works within the voltage range.

The 90E21/22/23/24 has three means of reset: power-on reset, hardware reset and software reset. All registers resume to their default value after reset.

Power-on Reset: Power-on reset is initiated during power-up. Refer to section 6.3.

Hardware Reset: Hardware Reset is initiated when the reset pin is pulled low. The width of the reset signal should be over  $200\mu s$ .

Software Reset: Software Reset is initiated when '789AH' is written to the software reset register (SoftReset, 00H).

## 4 INTERFACE

#### 4.1 SERIAL PERIPHERAL INTERFACE (SPI)

SPI is a full-duplex, synchronous channel. There are two SPI modes: four-wire mode and three-wire mode. In four-wire mode, four pins are used:  $\overline{CS}$ , SCLK, SDI and SDO. In three-wire mode, three pins are used: SCLK, SDI and SDO. Data on SDI is shifted into the chip on the rising edge of SCLK while data on SDO is shifted out of the chip on the falling edge of SCLK. The LastSPIData register (06H) stores the 16-bit data that is just read or written.

#### 4.1.1 FOUR-WIRE MODE

In four-wire mode, the  $\overline{CS}$  pin must be driven low for the entire read or write operation. The first bit on SDI defines the access type and the lower 7-bit is decoded as address.

#### Read Sequence

As shown in Figure-6, a read operation is initiated by a high on SDI followed by a 7-bit register address. A 16-bit data in this register is then shifted out of the chip on SDO. A complete read operation contains 24 cycles.



Figure-6 Read Sequence in Four-Wire Mode

#### Write Sequence

As shown in Figure-7, a write operation is initiated by a low on SDI followed by a 7-bit register address. A 16-bit data is then shifted into the chip on SDI. A complete write operation contains 24 cycles.



Figure-7 Write Sequence in Four-Wire Mode

#### 4.1.2 THREE-WIRE MODE

In three-wire mode,  $\overline{CS}$  is always at low level. When there is no operation, SCLK keeps at high level. The start of a read or write operation is triggered if SCLK is consistently low for at least 400 $\mu$ s. The subsequent read or write operation is similar to that in four-wire mode. Refer to Figure-8 and Figure-9.



Figure-9 Write Sequence in Three-Wire Mode

High Impedance

SDO

#### 4.1.3 TIMEOUT AND PROTECTION

Timeout occurs if SCLK does not toggle for 6ms in both four-wire and three-wire modes. When timeout, the read or write operation is aborted.

If there are more than 24 SCLK cycles when  $\overline{CS}$  is driven low in fourwire mode or between two starts in three-wire mode, writing operation is prohibited while normal reading operation can be completed by taking the first 24 SCLK cycles as the valid ones. However, the reading result might not be the intended one.

A read access to an invalid address returns all zero. A write access to an invalid address is discarded.

Table-9 and Table-10 list the read or write result in different conditions.

|                                                                                                             | Condition    | on                            | R                    | esult                          |  |  |  |  |  |  |
|-------------------------------------------------------------------------------------------------------------|--------------|-------------------------------|----------------------|--------------------------------|--|--|--|--|--|--|
| Operation                                                                                                   | Timeout      | SCLK Cycles <sup>note 1</sup> | Read/Write<br>Status | LastSPIData<br>Register Update |  |  |  |  |  |  |
|                                                                                                             | _note 2      | >=24                          | Normal Read          | Yes                            |  |  |  |  |  |  |
| Read                                                                                                        | _note 2      | <24                           | Partial Read         | No                             |  |  |  |  |  |  |
|                                                                                                             | No           | =24                           | Normal Write         | Yes                            |  |  |  |  |  |  |
|                                                                                                             | No           | !=24                          | No Write             | No                             |  |  |  |  |  |  |
| Write                                                                                                       | Yes          | -                             | No Write             | No                             |  |  |  |  |  |  |
| Note 1: The number of SCLK cycles when CS is driven low or the number of SCLK cycles before timeout if any. |              |                               |                      |                                |  |  |  |  |  |  |
|                                                                                                             | tands for Do | •                             |                      |                                |  |  |  |  |  |  |

#### Table-9 Read / Write Result in Four-Wire Mode

#### Table-10 Read / Write Result in Three-Wire Mode

|           | Condition                      | า                             | R                    | esult                          |
|-----------|--------------------------------|-------------------------------|----------------------|--------------------------------|
| Operation | Timeout                        | SCLK Cycles <sup>note 1</sup> | Read/Write<br>Status | LastSPIData<br>Register Update |
|           | No                             | >=24 <sup>note 2</sup>        | Normal Read          | Yes                            |
|           | Timeout after<br>24 cycles     | >24                           | Normal Read          | Yes                            |
|           | Timeout<br>before 24<br>cycles | _note 3                       | Partial Read         | No                             |
| Read      | Timeout at 24 cycles           | =24                           | Normal Read          | Yes                            |
|           | No                             | =24                           | Normal Write         | Yes                            |
|           | No                             | !=24                          | No Write             | No                             |
| Write     | Yes                            | -                             | No Write             | No                             |

Note 1: The number of SCLK cycles between 2 starts or the number of SCLK cycles before timeout if any.

Note 2: There is no such case of less than 24 SCLK cycles when there is no timeout in three-wire mode, because the first few SCLK cycles in the next operation is counted into this operation. In this case, data is corrupted. Note 3: '-' stands for Don't Care.

#### 4.2 WARNOUT PIN FOR FATAL ERROR WARNING

Fatal error warning is raised through the WarnOut pin in two cases: checksum calibration error and voltage sag.

#### Calibration Error

The 90E21/22/23/24 performs diagnosis on a regular basis for important parameters such as calibration parameters and metering configuration. When checksum is not correct, the CalErr[1:0] bits (SysStatus, 01H) are set, and both the WarnOut pin and the IRQ pin are asserted. When checksum is not correct, the metering part does not work to prevent a large number of pulses during power-on or any abnormal situation upon incorrect parameters.

#### Voltage Sag

Voltage sag is detected when voltage is continuously below the voltage sag threshold for one cycle which starts from any zero-crossing point. Voltage threshold is configured by the SagTh register (03H). Refer to section 6.5.

When voltage sag occurs, the SagWarn bit (SysStatus, 01H) is set and the WarnOut pin is asserted if the FuncEn register (02H) enables voltage sag warning through the WarnOut pin. This function helps reduce power-down detection circuit in system design. In addition, the method of judging voltage sag by detecting AC side voltage eliminates the influence of large capacitor in traditional rectifier circuit, and can detect voltage sag earlier.

#### 4.3 LOW COST IMPLEMENTATION IN ISOLATION WITH MCU

The following functions can be achieved at low cost when the 90E21/ 22/23/24 is isolated from the MCU:

SPI: MCU can perform read and write operations through low speed optocoupler (e.g. NEC2501) when the 90E21/22/23/24 is isolated from the MCU. The SPI interface can be of 3-wire or 4-wire.

Energy Pulses CFx: Energy can be accumulated by reading values in corresponding energy registers. CFx can also connect to the optocoupler and the energy pulse light can be turned on by CFx.

Fatal Error WarnOut: Fatal error can be acquired by reading the CalE rr[1:0] bits (SysStatus, 01H).

IRQ: IRQ interrupt can be acquired by reading the SysStatus register (01H).

Reset: The 90E21/22/23/24 is reset when '789AH' is written to the software reset register (SoftReset, 00H).

# 5 **REGISTER**

## 5.1 REGISTER LIST

## Table-11 Register List

| Register<br>Address | Register Name | Read/Write<br>Type | Functional Description                    | Comment <sup>note 1</sup>                                   | Page |
|---------------------|---------------|--------------------|-------------------------------------------|-------------------------------------------------------------|------|
|                     |               | ·                  | Status and Special Register               | · · · · · · · · · · · · · · · · · · ·                       |      |
| 00H                 | SoftReset     | W                  | Software Reset                            |                                                             | P 21 |
| 01H                 | SysStatus     | R/C                | System Status                             | different for various chips <sup>note 2, note 3</sup>       | P 22 |
| 02H                 | FuncEn        | R/W                | Function Enable                           | different for various chips <sup>note 2</sup>               | P 23 |
| 03H                 | SagTh         | R/W                | Voltage Sag Threshold                     |                                                             | P 23 |
| 04H                 | SmallPMod     | R/W                | Small-Power Mode                          |                                                             | P 24 |
| 06H                 | LastSPIData   | R                  | Last Read/Write SPI Value                 |                                                             | P 24 |
|                     |               | Mete               | ring Calibration and Configuration Regist | er                                                          |      |
| 20H                 | CalStart      | R/W                | Calibration Start Command                 |                                                             | P 25 |
| 21H                 | PLconstH      | R/W                | High Word of PL_Constant                  |                                                             | P 25 |
| 22H                 | PLconstL      | R/W                | Low Word of PL_Constant                   |                                                             | P 26 |
| 23H                 | Lgain         | R/W                | L Line Calibration Gain                   |                                                             | P 26 |
| 24H                 | Lphi          | R/W                | L Line Calibration Angle                  |                                                             | P 26 |
| 25H                 | Ngain         | R/W                | N Line Calibration Gain                   | Not applicable to the 90E21/22 <sup>note 3</sup>            | P 27 |
| 26H                 | Nphi          | R/W                | N Line Calibration Angle                  | Not applicable to the 90E21/22 <sup>note 3</sup>            | P 27 |
| 27H                 | PStartTh      | R/W                | Active Startup Power Threshold            |                                                             | P 27 |
| 28H                 | PNolTh        | R/W                | Active No-Load Power Threshold            |                                                             | P 28 |
| 29H                 | QStartTh      | R/W                | Reactive Startup Power Threshold          | Not applicable to the 90E21/23 <sup>note 2</sup>            | P 28 |
| 2AH                 | QNolTh        | R/W                | Reactive No-Load Power Threshold          | Not applicable to the 90E21/23 <sup>note 2</sup>            | P 28 |
| 2BH                 | MMode         | R/W                | Metering Mode Configuration               | different for various chips <sup>note 2, note 3</sup>       | P 29 |
| 2CH                 | CS1           | R/W                | Checksum 1                                |                                                             | P 31 |
|                     |               | ·                  | Measurement Calibration Register          | · · · · · · · · · · · · · · · · · · ·                       |      |
| 30H                 | AdjStart      | R/W                | Measurement Calibration Start Command     |                                                             | P 32 |
| 31H                 | Ugain         | R/W                | Voltage rms Gain                          |                                                             | P 32 |
| 32H                 | IgainL        | R/W                | L Line Current rms Gain                   |                                                             | P 33 |
| 33H                 | IgainN        | R/W                | N Line Current rms Gain                   | Not applicable to the 90E21/22 <sup>note 3</sup>            | P 33 |
| 34H                 | Uoffset       | R/W                | Voltage Offset                            |                                                             | P 33 |
| 35H                 | loffsetL      | R/W                | L Line Current Offset                     |                                                             | P 34 |
| 36H                 | loffsetN      | R/W                | N Line Current Offset                     | Not applicable to the 90E21/22 <sup>note 3</sup>            | P 34 |
| 37H                 | PoffsetL      | R/W                | L Line Active Power Offset                |                                                             | P 34 |
| 38H                 | QoffsetL      | R/W                | L Line Reactive Power Offset              | Not applicable to the 90E21/23 <sup>note 2</sup>            | P 35 |
| 39H                 | PoffsetN      | R/W                | N Line Active Power Offset                | Not applicable to the 90E21/22 <sup>note 3</sup>            | P 35 |
| 3AH                 | QoffsetN      | R/W                | N Line Reactive Power Offset              | Not applicable to the 90E21/22/23 <sup>note 2, note 3</sup> | P 35 |
| 3BH                 | CS2           | R/W                | Checksum 2                                |                                                             | P 36 |
|                     |               |                    | Energy Register                           |                                                             |      |
| 40H                 | APenergy      | R/C                | Forward Active Energy                     |                                                             | P 37 |

#### Table-11 Register List (Continued)

| Register<br>Address | Register Name | Read/Write<br>Type | Functional Description                            | Comment <sup>note 1</sup>                                   | Page |
|---------------------|---------------|--------------------|---------------------------------------------------|-------------------------------------------------------------|------|
| 41H                 | ANenergy      | R/C                | Reverse Active Energy                             |                                                             | P 37 |
| 42H                 | ATenergy      | R/C                | Absolute Active Energy                            |                                                             | P 38 |
| 43H                 | RPenergy      | R/C                | Forward (Inductive) Reactive Energy               | Not applicable to the 90E21/23 <sup>note 2</sup>            | P 38 |
| 44H                 | RNenergy      | R/C                | Reverse (Capacitive) Reactive Energy              | Not applicable to the 90E21/23 <sup>note 2</sup>            | P 39 |
| 45H                 | RTenergy      | R/C                | Absolute Reactive Energy                          | Not applicable to the 90E21/23 <sup>note 2</sup>            | P 39 |
| 46H                 | EnStatus      | R                  | Metering Status                                   | different for various chips <sup>note 2, note 3</sup>       | P 40 |
|                     |               |                    | Measurement Register                              | · · · · · ·                                                 |      |
| 48H                 | Irms          | R                  | L Line Current rms                                |                                                             | P 41 |
| 49H                 | Urms          | R                  | Voltage rms                                       |                                                             | P 41 |
| 4AH                 | Pmean         | R                  | L Line Mean Active Power                          |                                                             | P 42 |
| 4BH                 | Qmean         | R                  | L Line Mean Reactive Power                        | Not applicable to the 90E21/23 <sup>note 2</sup>            | P 42 |
| 4CH                 | Freq          | R                  | Voltage Frequency                                 |                                                             | P 43 |
| 4DH                 | PowerF        | R                  | L Line Power Factor                               |                                                             | P 43 |
| 4EH                 | Pangle        | R                  | Phase Angle between Voltage and L Line<br>Current |                                                             | P 43 |
| 4FH                 | Smean         | R                  | L Line Mean Apparent Power                        |                                                             | P 44 |
| 68H                 | Irms2         | R                  | N Line Current rms                                | Not applicable to the 90E21/22 <sup>note 3</sup>            | P 44 |
| 6AH                 | Pmean2        | R                  | N Line Mean Active Power                          | Not applicable to the 90E21/22 <sup>note 3</sup>            | P 45 |
| 6BH                 | Qmean2        | R                  | N Line Mean Reactive Power                        | Not applicable to the 90E21/22/23 <sup>note 2, note 3</sup> | P 45 |
| 6DH                 | PowerF2       | R                  | N Line Power Factor                               | Not applicable to the 90E21/22 <sup>note 3</sup>            | P 46 |
| 6EH                 | Pangle2       | R                  | Phase Angle between Voltage and N Line<br>Current | Not applicable to the 90E21/22 <sup>note 3</sup>            | P 46 |
| 6FH                 | Smean2        | R                  | N Line Mean Apparent Power                        | Not applicable to the 90E21/22 <sup>note 3</sup>            |      |

Note:

1. This register list shows all registers for the 90E24.

2. This register is related to reactive energy metering. Part of this register is invalid for the 90E21/23 which does not have reactive metering. Reading these registers always return 0000H and writing these registers always take no effect.

3. This register is related to N line metering. Part of this register is invalid for the 90E21/22 which does not have N line metering. Reading these registers always return 0000H and writing these registers always have no effect.

#### STATUS AND SPECIAL REGISTER 5.2

# SoftReset Software Reset

| Address: 00H<br>Type: Write<br>Default Value: 00                                                                     | 000H                  |    |    |             |             |             |             |            |            |
|----------------------------------------------------------------------------------------------------------------------|-----------------------|----|----|-------------|-------------|-------------|-------------|------------|------------|
| 15                                                                                                                   |                       | 14 |    | 13          | 12          | 11          | 10          | 9          | 8          |
| SoftReset1                                                                                                           | SoftReset15 SoftReset |    | 14 | SoftReset13 | SoftReset12 | SoftReset11 | SoftReset10 | SoftReset9 | SoftReset8 |
| 7                                                                                                                    |                       | 6  |    | 5           | 4           | 3           | 2           | 1          | 0          |
| SoftReset                                                                                                            | SoftReset7 SoftReset  |    | t6 | SoftReset5  | SoftReset4  | SoftReset3  | SoftReset2  | SoftReset1 | SoftReset0 |
| Bit Name                                                                                                             |                       |    |    |             |             | Descri      | ption       |            |            |
| 15 - 0 SoftReset[15:0] Software reset register. The 90E21/22/23/24 resets if only 789AH is written to this register. |                       |    |    |             |             |             |             |            |            |

#### SysStatus System Status

| ault Value: 00 | 0011                                                                                                                                                                                                                                                                                                |                                                                                                                    |                                                                                                    |                        |                      |         |   |  |  |  |  |
|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|------------------------|----------------------|---------|---|--|--|--|--|
| 15             | 14                                                                                                                                                                                                                                                                                                  | 13                                                                                                                 | 12                                                                                                 | 11                     | 10                   | 9       | 8 |  |  |  |  |
| CalErr1        | CalErr                                                                                                                                                                                                                                                                                              | 0 AdjErr1                                                                                                          | AdjErr0                                                                                            | -                      | -                    | -       | - |  |  |  |  |
| 7              | 6                                                                                                                                                                                                                                                                                                   | 5                                                                                                                  | 4                                                                                                  | 3                      | 2                    | 1       | 0 |  |  |  |  |
| LNchange       | RevQcł                                                                                                                                                                                                                                                                                              | ng RevPchg                                                                                                         | -                                                                                                  | -                      | -                    | SagWarn | - |  |  |  |  |
| Bit            | Name                                                                                                                                                                                                                                                                                                |                                                                                                                    | Description                                                                                        |                        |                      |         |   |  |  |  |  |
| 15 - 14        | CalErr[1:0]                                                                                                                                                                                                                                                                                         | These bits indicate CS1 checksum status.                                                                           |                                                                                                    |                        |                      |         |   |  |  |  |  |
| 13 - 12        | AdjErr[1:0]                                                                                                                                                                                                                                                                                         | Err[1:0] These bits indicate CS2 checksum status.<br>00: CS2 checksum correct (default)<br>11: CS2 checksum error. |                                                                                                    |                        |                      |         |   |  |  |  |  |
| 11 - 8         | -                                                                                                                                                                                                                                                                                                   | Reserved.                                                                                                          |                                                                                                    |                        |                      |         |   |  |  |  |  |
| 7              | LNchange                                                                                                                                                                                                                                                                                            | This bit indicates wh<br>0: metering line no c<br>1: metering line char                                            |                                                                                                    | ge of the metering lin | e (L line and N line | ).      |   |  |  |  |  |
| 6              | RevQchq                                                                                                                                                                                                                                                                                             | 0: direction of reaction<br>1: direction of reaction                                                               | ether there is any chang<br>re energy no change (do<br>re energy changed<br>d by the RevQEn bit(Fu | efault)                | of reactive energy.  |         |   |  |  |  |  |
| 5              | RevPchg                                                                                                                                                                                                                                                                                             | 0: direction of active<br>1: direction of active                                                                   | ether there is any chang<br>energy no change (defa<br>energy changed<br>d by the RevPEn bit (Fu    | ault)                  | of active energy.    |         |   |  |  |  |  |
| 4 - 2          | -                                                                                                                                                                                                                                                                                                   | Reserved.                                                                                                          |                                                                                                    |                        |                      |         |   |  |  |  |  |
| 1              | This bit indicates the voltage sag status.         0: no voltage sag (default)         SagWarn       1: voltage sag         Voltage sag is enabled by the SagEn bit (FuncEn, 02H).         Voltage sag status can also be reported by the WarnOut pin. It is enabled by the SagWo bit(FuncEn, 02H). |                                                                                                                    |                                                                                                    |                        |                      |         |   |  |  |  |  |
| 0 - Reserved.  |                                                                                                                                                                                                                                                                                                     |                                                                                                                    |                                                                                                    |                        |                      |         |   |  |  |  |  |

#### FuncEn Function Enable

| Address: 02H<br>Type: Read/Write<br>Default Value: 00 |        |                                                                                                                               |                       |                       |                       |   |   |  |  |
|-------------------------------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----------------------|-----------------------|---|---|--|--|
| 15                                                    | 14     | 13                                                                                                                            | 12                    | 11                    | 10                    | 9 | 8 |  |  |
| -                                                     | -      | -                                                                                                                             | -                     | -                     | -                     | - | - |  |  |
| 7                                                     | 6      | 5                                                                                                                             | 4                     | 3                     | 2                     | 1 | 0 |  |  |
| -                                                     | -      | SagEn                                                                                                                         | SagWo                 | RevQEn                | RevPEn                | - | - |  |  |
| Bit                                                   | Name   |                                                                                                                               |                       | Descri                | ption                 |   |   |  |  |
| 15 - 6                                                | -      | Reserved.                                                                                                                     |                       |                       |                       |   |   |  |  |
| 5                                                     | SagEn  | This bit determines wheth<br>0: disable (default)<br>1: enable                                                                | ner to enable the vo  | ltage sag interrupt.  |                       |   |   |  |  |
| 4                                                     | SagWo  | This bit determines wheth<br>0: disable (default)<br>1: enable                                                                | ner to enable voltag  | e sag to be reported  | by the WarnOut pin.   |   |   |  |  |
| 3                                                     | RevQEn | This bit determines whether to enable the direction change interrupt of reactive energy.<br>0: disable<br>1: enable (default) |                       |                       |                       |   |   |  |  |
| 2                                                     | RevPEn | This bit determines wheth<br>0: disable<br>1: enable (default)                                                                | ner to enable the dir | ection change interro | upt of active energy. |   |   |  |  |
| 1 - 0                                                 | -      | Reserved.                                                                                                                     |                       |                       |                       |   |   |  |  |

#### SagTh Voltage Sag Threshold

| Address: 03H<br>Type: Read/Writ<br>Default Value: 1 |             |                                                                                  |                    |                       |         |                |        |
|-----------------------------------------------------|-------------|----------------------------------------------------------------------------------|--------------------|-----------------------|---------|----------------|--------|
| 15                                                  | 14          | 13                                                                               | 12                 | 11                    | 10      | 9              | 8      |
| SagTh15                                             | 5 SagTh1    | 4 SagTh13                                                                        | SagTh12            | SagTh11               | SagTh10 | SagTh9         | SagTh8 |
| 7                                                   | 6           | 5                                                                                | 4                  | 3                     | 2       | 1              | 0      |
| SagTh7                                              | SagThe      | S SagTh5                                                                         | SagTh4             | SagTh3                | SagTh2  | SagTh1         | SagTh0 |
| Bit                                                 | Name        |                                                                                  |                    | Descri                | ption   |                |        |
| 15 - 0                                              | SagTh[15:0] | Voltage sag threshold co<br>The power-on value of S<br>For details, please refer | agTh is 1D6AH, whi | ch is calculated by 2 |         | l*Ugain/32768) |        |

#### SmallPMod Small-Power Mode

| Address: 04H<br>Type: Read/Write<br>Default Value: 00 |                       |      |                                                                                                                                                                                                                                                                                                                                                               |             |             |             |            |            |  |  |
|-------------------------------------------------------|-----------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------|-------------|------------|------------|--|--|
| 15                                                    | 15 14                 |      | 13                                                                                                                                                                                                                                                                                                                                                            | 12          | 11          | 10          | 9          | 8          |  |  |
| SmallPMod                                             | SmallPMod15 SmallPMod |      | 114 SmallPMod13                                                                                                                                                                                                                                                                                                                                               | SmallPMod12 | SmallPMod11 | SmallPMod10 | SmallPMod9 | SmallPMod8 |  |  |
| 7                                                     | 7 6                   |      | 5                                                                                                                                                                                                                                                                                                                                                             | 4           | 3           | 2           | 1          | 0          |  |  |
| SmallPMod                                             | SmallPMod7            |      | d6 SmallPMod5                                                                                                                                                                                                                                                                                                                                                 | SmallPMod4  | SmallPMod3  | SmallPMod2  | SmallPMod1 | SmallPMod0 |  |  |
| Bit                                                   |                       | Name |                                                                                                                                                                                                                                                                                                                                                               |             | Descri      | ption       |            |            |  |  |
| 15 - 0                                                |                       |      | Small-power mode command.<br>A987H: small-power mode. The relationship between the register value of L line and N line active/reactive power in small-power<br>mode and normal mode is:<br>power in normal mode = power in small-power mode *10*Igain*Ugain /2^42<br>Others: Normal mode.<br>Small-power mode is mainly used in the power offset calibration. |             |             |             |            |            |  |  |

#### LastSPIData Last Read/Write SPI Value

| 15                        | 14          | 13                                                                                                                  | 12            | 11            | 10            | 9            | 8            |  |  |
|---------------------------|-------------|---------------------------------------------------------------------------------------------------------------------|---------------|---------------|---------------|--------------|--------------|--|--|
| LastSPIData15 LastSPIData |             | a14 LastSPIData13                                                                                                   | LastSPIData12 | LastSPIData11 | LastSPIData10 | LastSPIData9 | LastSPIData8 |  |  |
| 7                         | 6           | 5                                                                                                                   | 4             | 3             | 2             | 1            | 0            |  |  |
| LastSPIData               | 7 LastSPIDa | ta6 LastSPIData5                                                                                                    | LastSPIData4  | LastSPIData3  | LastSPIData2  | LastSPIData1 | LastSPIData0 |  |  |
|                           |             |                                                                                                                     |               |               |               |              |              |  |  |
| Bit                       | Name        |                                                                                                                     |               | Descri        | ption         |              |              |  |  |
| 15 - 0                    | LastSPI-    | his register stores the data that is just read or written through the SPI interface. Refer to Table-9 and Table-10. |               |               |               |              |              |  |  |

## 5.3 METERING/ MEASUREMENT CALIBRATION AND CONFIGURATION

## 5.3.1 METERING CALIBRATION AND CONFIGURATION REGISTER

#### CalStart

#### **Calibration Start Command**

| Address: 20H<br>Type: Read/Write<br>Default Value: 6886H |                                                                                                                                                                                                                                                                                                                  |   |             |            |            |            |           |           |  |  |  |
|----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-------------|------------|------------|------------|-----------|-----------|--|--|--|
| 15                                                       | 14                                                                                                                                                                                                                                                                                                               |   | 13          | 12         | 11         | 10         | 9         | 8         |  |  |  |
| CalStart15                                               | CalStart                                                                                                                                                                                                                                                                                                         | 4 | CalStart13  | CalStart12 | CalStart11 | CalStart10 | CalStart9 | CalStart8 |  |  |  |
| 7                                                        | 6                                                                                                                                                                                                                                                                                                                |   | 5           | 4          | 3          | 2          | 1         | 0         |  |  |  |
| CalStart7                                                | CalStart                                                                                                                                                                                                                                                                                                         | 6 | CalStart5   | CalStart4  | CalStart3  | CalStart2  | CalStart1 | CalStart0 |  |  |  |
| Bit                                                      | Name                                                                                                                                                                                                                                                                                                             |   | Description |            |            |            |           |           |  |  |  |
| 15 - 0                                                   | Metering calibration start command:<br>6886H: Power-on value. Metering function is disabled.<br>5678H: Metering calibration startup command. After 5678H is written to this register, registers 21H-2BH re<br>on values. The 90E21/22/23/24 starts to meter and output energy pulses regardless of the correctne |   |             |            |            |            |           |           |  |  |  |

#### PLconstH High Word of PL\_Constant

| Type: Re | Address: 21H<br>Type: Read/Write<br>Default Value: 0015H |                                               |           |             |                                                                                                                              |                                                                                                                       |                                                                                                                    |                                                                 |                                              |                                                                                  |  |  |  |
|----------|----------------------------------------------------------|-----------------------------------------------|-----------|-------------|------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|----------------------------------------------|----------------------------------------------------------------------------------|--|--|--|
|          | 15                                                       |                                               | 14        |             | 13                                                                                                                           | 12                                                                                                                    | 11                                                                                                                 | 10                                                              | 9                                            | 8                                                                                |  |  |  |
| PL       | PLconstH15 PLconstH7                                     |                                               | 14        | PLconstH13  | PLconstH12                                                                                                                   | PLconstH11                                                                                                            | PLconstH10                                                                                                         | PLconstH9                                                       | PLconstH8                                    |                                                                                  |  |  |  |
|          | 7 6                                                      |                                               |           | 5           | 4                                                                                                                            | 3                                                                                                                     | 2                                                                                                                  | 1                                                               | 0                                            |                                                                                  |  |  |  |
| Pl       | PLconstH7                                                |                                               | PLconstH6 |             | PLconstH5                                                                                                                    | PLconstH4                                                                                                             | PLconstH3                                                                                                          | PLconstH2                                                       | PLconstH1                                    | PLconstH0                                                                        |  |  |  |
| В        | Bit                                                      |                                               | Name      | Description |                                                                                                                              |                                                                                                                       |                                                                                                                    |                                                                 |                                              |                                                                                  |  |  |  |
| 15       | - 0                                                      | Meter Constant. PL_C<br>accumulated in the co |           |             | onstant is a constant<br>Constant. PL_Con<br>nulated in the corres<br>uggested to set PL_<br>on time.<br>PLconstH takes effe | nt which is proportion<br>stant is a threshold<br>sponding energy reg<br>constant as a multip<br>ect after PLconstL a | onal to the sampling<br>for energy calculate<br>gisters and then outp<br>ole of 4 so as to doul<br>are configured. | ratios of voltage and<br>ed inside the chip, i.e<br>out on CFx. | d current, and inver<br>e., energy larger th | rsely proportional to the<br>an PL_Constant will be<br>urrent state to save ver- |  |  |  |

#### PLconstL Low Word of PL\_Constant

| Address: 22H<br>Type: Read/Write<br>Default Value: D |                |                         |                                                                                                                                                                                                          |            |            |           |           |  |  |  |
|------------------------------------------------------|----------------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------|-----------|-----------|--|--|--|
| 15                                                   | 14             | 13                      | 12                                                                                                                                                                                                       | 11         | 10         | 9         | 8         |  |  |  |
| PLconstL1                                            | 5 PLconstL     | .14 PLconstL13          | PLconstL12                                                                                                                                                                                               | PLconstL11 | PLconstL10 | PLconstL9 | PLconstL8 |  |  |  |
| 7                                                    | 6              | 5                       | 4                                                                                                                                                                                                        | 3          | 2          | 1         | 0         |  |  |  |
| PLconstL7                                            | PLconst        | L6 PLconstL5            | PLconstL4                                                                                                                                                                                                | PLconstL3  | PLconstL2  | PLconstL1 | PLconstL0 |  |  |  |
| Bit                                                  | Name           |                         | Description                                                                                                                                                                                              |            |            |           |           |  |  |  |
|                                                      | PLconstL[15:0] | The PL constH[15:0] and | PLconstH[15:0] and PLconstL[15:0] bits are high word and low word of PL_Constant respectively.<br>suggested to set PL_constant as a multiple of 4. For details, please refer to application note AN-641. |            |            |           |           |  |  |  |

#### Lgain L Line Calibration Gain

| Address: 23H<br>Type: Read/Writ<br>Default Value: 0 |             |                              |                                                                                |         |         |        |        |  |  |
|-----------------------------------------------------|-------------|------------------------------|--------------------------------------------------------------------------------|---------|---------|--------|--------|--|--|
| 15                                                  | 14          | 13                           | 12                                                                             | 11      | 10      | 9      | 8      |  |  |
| Lgain15                                             | Lgain14     | 4 Lgain13                    | Lgain12                                                                        | Lgain11 | Lgain10 | Lgain9 | Lgain8 |  |  |
| 7                                                   | 6           | 5                            | 4                                                                              | 3       | 2       | 1      | 0      |  |  |
| Lgain7                                              | Lgain6      | Lgain5                       | Lgain4                                                                         | Lgain3  | Lgain2  | Lgain1 | Lgain0 |  |  |
| Bit                                                 | Name        |                              |                                                                                | Descri  | ption   |        |        |  |  |
| 15 - 0                                              | Lgain[15:0] | L line calibration gain. For | L line calibration gain. For details, please refer to application note AN-641. |         |         |        |        |  |  |

#### Lphi L Line Calibration Angle

| Type: | ss: 24H<br>Read/Write<br>It Value: 00 |            |              |                                                                                     |       |       |       |       |       |  |  |  |
|-------|---------------------------------------|------------|--------------|-------------------------------------------------------------------------------------|-------|-------|-------|-------|-------|--|--|--|
|       | 15                                    | 14         |              | 13                                                                                  | 12    | 11    | 10    | 9     | 8     |  |  |  |
|       | Lphi15                                | -          |              | -                                                                                   | -     | -     | -     | Lphi9 | Lphi8 |  |  |  |
|       | 7                                     | 6          |              | 5                                                                                   | 4     | 3     | 2     | 1     | 0     |  |  |  |
|       | Lphi7                                 | Lphi6      |              | Lphi5                                                                               | Lphi4 | Lphi3 | Lphi2 | Lphi1 | Lphi0 |  |  |  |
|       | Bit                                   | Name       |              | Description                                                                         |       |       |       |       |       |  |  |  |
| 1     | 15 - 0                                | Lphi[15:0] | L line calib | line calibration phase angle. For details, please refer to application note AN-641. |       |       |       |       |       |  |  |  |

#### Ngain N Line Calibration Gain

| Type: | ess: 25H<br>: Read/Write<br>ult Value: 00 |             |                                                                                |         |         |         |        |        |  |  |
|-------|-------------------------------------------|-------------|--------------------------------------------------------------------------------|---------|---------|---------|--------|--------|--|--|
|       | 15                                        | 14          | 13                                                                             | 12      | 11      | 10      | 9      | 8      |  |  |
|       | Ngain15                                   | Ngain14     | 1 Ngain13                                                                      | Ngain12 | Ngain11 | Ngain10 | Ngain9 | Ngain8 |  |  |
|       | 7                                         | 6           | 5                                                                              | 4       | 3       | 2       | 1      | 0      |  |  |
|       | Ngain7                                    | Ngain6      | Ngain5                                                                         | Ngain4  | Ngain3  | Ngain2  | Ngain1 | Ngain0 |  |  |
|       | Bit                                       | Name        |                                                                                |         | Descri  | ption   |        |        |  |  |
|       | 15 - 0                                    | Ngain[15:0] | N line calibration gain. For details, please refer to application note AN-641. |         |         |         |        |        |  |  |

#### Nphi N Line Calibration Angle

| Address: 26F<br>Type: Read/V<br>Default Value | Vrite | Н          |                          |                                                                                   |       |       |       |       |  |  |  |
|-----------------------------------------------|-------|------------|--------------------------|-----------------------------------------------------------------------------------|-------|-------|-------|-------|--|--|--|
| 15                                            |       | 14         | 13                       | 12                                                                                | 11    | 10    | 9     | 8     |  |  |  |
| Nphi                                          | 15    | -          | -                        | -                                                                                 | -     | -     | Nphi9 | Nphi8 |  |  |  |
| 7                                             |       | 6          | 5                        | 4                                                                                 | 3     | 2     | 1     | 0     |  |  |  |
| Nph                                           | 17    | Nphi6      | Nphi5                    | Nphi4                                                                             | Nphi3 | Nphi2 | Nphi1 | Nphi0 |  |  |  |
| Bit                                           |       | Name       |                          |                                                                                   | Descr | ption |       |       |  |  |  |
| 15 - 0                                        |       | Nphi[15:0] | N line calibration phase | ne calibration phase angle. For details, please refer to application note AN-641. |       |       |       |       |  |  |  |

#### PStartTh Active Startup Power Threshold

| 15         | 14         | 13         | 12         | 11         | 10         | 9         | 8         |
|------------|------------|------------|------------|------------|------------|-----------|-----------|
| PStartTh15 | PStartTh14 | PStartTh13 | PStartTh12 | PStartTh11 | PStartTh10 | PStartTh9 | PStartTh8 |
| 7          | 6          | 5          | 4          | 3          | 2          | 1         | 0         |
| PStartTh7  | PStartTh6  | PStartTh5  | PStartTh4  | PStartTh3  | PStartTh2  | PStartTh1 | PStartTh0 |
|            |            |            |            |            |            |           |           |

#### PNoITh Active No-Load Power Threshold

| Address: 28H<br>Гуре: Read/Write<br>Default Value: 00 |              |                                                                                       |          |          |          |         |         |  |
|-------------------------------------------------------|--------------|---------------------------------------------------------------------------------------|----------|----------|----------|---------|---------|--|
| 15                                                    | 14           | 13                                                                                    | 12       | 11       | 10       | 9       | 8       |  |
| PNolTh15                                              | PNolTh1      | 4 PNolTh13                                                                            | PNolTh12 | PNolTh11 | PNolTh10 | PNolTh9 | PNolTh8 |  |
| 7                                                     | 6            | 5                                                                                     | 4        | 3        | 2        | 1       | 0       |  |
| PNolTh7                                               | PNolTh       | 6 PNolTh5                                                                             | PNolTh4  | PNolTh3  | PNolTh2  | PNolTh1 | PNolTh0 |  |
|                                                       |              | 1                                                                                     |          |          |          |         |         |  |
| Bit                                                   | Name         |                                                                                       |          | Descri   | ption    |         |         |  |
| 15 - 0                                                | PNolTh[15:0] | Active no-load power threshold. For details, please refer to application note AN-641. |          |          |          |         |         |  |

#### QStartTh Reactive Startup Power Threshold

| dress: 29H<br>e: Read/Write<br>ault Value: 0/ |                |                                                                                         |            |            |            |           |           |  |
|-----------------------------------------------|----------------|-----------------------------------------------------------------------------------------|------------|------------|------------|-----------|-----------|--|
| 15                                            | 14             | 13                                                                                      | 12         | 11         | 10         | 9         | 8         |  |
| QStartTh1                                     | 5 QStartTh     | 14 QStartTh13                                                                           | QStartTh12 | QStartTh11 | QStartTh10 | QStartTh9 | QStartTh8 |  |
| 7                                             | 6              | 5                                                                                       | 4          | 3          | 2          | 1         | 0         |  |
| QStartTh7                                     | 7 QStartTh     | 6 QStartTh5                                                                             | QStartTh4  | QStartTh3  | QStartTh2  | QStartTh1 | QStartTh0 |  |
| Bit                                           | Name           |                                                                                         |            | Descri     | ption      |           |           |  |
| 15 - 0                                        | QStartTh[15:0] | Reactive startup power threshold. For details, please refer to application note AN-641. |            |            |            |           |           |  |

## QNoITh

### **Reactive No-Load Power Threshold**

| Address: 2AH<br>Type: Read/Write<br>Default Value: 00 |              |                                                                                         |          |          |          |         |         |
|-------------------------------------------------------|--------------|-----------------------------------------------------------------------------------------|----------|----------|----------|---------|---------|
| 15                                                    | 14           | 13                                                                                      | 12       | 11       | 10       | 9       | 8       |
| QNolTh15                                              | G QNolTh1    | 4 QNolTh13                                                                              | QNolTh12 | QNolTh11 | QNolTh10 | QNolTh9 | QNolTh8 |
| 7                                                     | 6            | 5                                                                                       | 4        | 3        | 2        | 1       | 0       |
| QNolTh7                                               | QNolTh       | 6 QNolTh5                                                                               | QNolTh4  | QNolTh3  | QNolTh2  | QNolTh1 | QNolTh0 |
| Bit                                                   | Name         |                                                                                         |          | Descri   | ption    |         |         |
| 15 - 0                                                | QNolTh[15:0] | Reactive no-load power threshold. For details, please refer to application note AN-641. |          |          |          |         |         |

#### MMode Metering Mode Configuration

| Address: 2BH<br>7ype: Read/Write<br>Default Value: 94 |             |                                                                  |                                                                                                                                                   |                  |                |          |                 |                   |                               |         |               |
|-------------------------------------------------------|-------------|------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------|----------|-----------------|-------------------|-------------------------------|---------|---------------|
| 15                                                    | 14          | 13                                                               |                                                                                                                                                   | 12               | 11             |          | 10              |                   | 9                             |         | 8             |
| Lgain2                                                | Lgain1      | Lgair                                                            | 10                                                                                                                                                | Ngain1           | Ngai           | n0       | LNS             | el                | DisHPF1                       |         | DisHPF0       |
| 7                                                     | 6           | 5                                                                |                                                                                                                                                   | 4                | 3              |          | 2               | 2 1               |                               |         | 0             |
| Amod                                                  | Rmod        | ZXCo                                                             | n1                                                                                                                                                | ZXCon0           | Pthree         | sh3      | Pthres          | Pthresh2 Pthresh1 |                               |         | Pthresh0      |
| Bit                                                   | Name        |                                                                  | Description                                                                                                                                       |                  |                |          |                 |                   |                               |         |               |
|                                                       |             | L line current gai                                               | n, defaul                                                                                                                                         | Lgain2           | Lgain1         |          | Lgain0          | Curr              | ent Channel Gai               | 1       |               |
| 15 - 13                                               | Lgain[2:0]  |                                                                  |                                                                                                                                                   | 0                | X<br>0         |          | X<br>0          |                   | 4                             |         |               |
|                                                       |             |                                                                  |                                                                                                                                                   | 0<br>0           | 0              |          | 1<br>0          |                   | 8<br>16                       |         |               |
|                                                       |             |                                                                  |                                                                                                                                                   | 0                | 1              |          | 1               |                   | 24                            |         |               |
| 12 - 11                                               | Ngain[1:0]  | N line current gai<br>00: 2<br>01: 4<br>10: 1 (default)<br>11: 1 | in                                                                                                                                                |                  |                |          |                 |                   |                               |         |               |
| 10                                                    | LNSel       | This bit specifies<br>0: N line<br>1: L line (default)           |                                                                                                                                                   | g as L line or N | line when mete | ing mod  | le is set to fl | exible mo         | de by MMD1 and                | MMD0    | pins.         |
|                                                       |             | These bits config<br>uration are applic                          |                                                                                                                                                   |                  | (HPF) after AD | C. There | e are two firs  | st-order H        | PF in serial: HPF             | 1 and I | IPF0. The con |
| 9 - 8                                                 | DisHPF[1:0] |                                                                  | F                                                                                                                                                 | DisHPF1          | DisHPF         | 0        |                 | F Config          |                               | ]       |               |
|                                                       |             |                                                                  | -                                                                                                                                                 | 0                | 0              |          |                 |                   | HPF0 (default)<br>sable HPF0; | -       |               |
|                                                       |             |                                                                  | F                                                                                                                                                 | 1                | 0              |          | disable         | HPF1, er          | nable HPF0;                   |         |               |
|                                                       |             |                                                                  | E                                                                                                                                                 | 1                | 1              |          | disab           | le HPF1 a         | and HPF0                      | ]       |               |
| 7                                                     | Amod        | CF1 output for ac<br>0: forward or reve<br>1: absolute energy    | erse ene                                                                                                                                          | rgy pulse outpu  | t (default)    |          |                 |                   |                               |         |               |
| 6                                                     | Rmod        | 0: forward (induc                                                | CF2 output for reactive power:<br>0: forward (inductive) or reverse (capacitive) energy pulse output (default)<br>1: absolute energy pulse output |                  |                |          |                 |                   |                               |         |               |

| 5 - 4 | Zxcon[1:0]   | 00: positive zero-c<br>01: negative zero-<br>10: all zero-crossii<br>11: no zero-crossi | These bits configure zero-crossing mode. The ZX pin outputs 5ms-width high level when voltage crosses zero.<br>00: positive zero-crossing<br>01: negative zero-crossing<br>10: all zero-crossing: both positive and negative zero-crossing (default)<br>11: no zero-crossing output<br>These bits configure the L line and N line power difference threshold in anti-tampering mode. |                |                              |                            |                         |                  |  |  |  |
|-------|--------------|-----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------------------------|----------------------------|-------------------------|------------------|--|--|--|
|       |              | These bits configu                                                                      | re the L line an Pthresh3                                                                                                                                                                                                                                                                                                                                                            | nd N line powe | r difference thr<br>Pthresh1 | eshold in anti-ta Pthresh0 | mpering mode. Threshold |                  |  |  |  |
|       |              |                                                                                         | 0                                                                                                                                                                                                                                                                                                                                                                                    | 0              | 0                            | 0                          | 12.5%                   |                  |  |  |  |
|       |              |                                                                                         | 0                                                                                                                                                                                                                                                                                                                                                                                    | 0              | 0                            | 1                          | 6.25%                   |                  |  |  |  |
|       |              |                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                      | 0              | 0                            | 1                          | 0                       | 3.125% (default) |  |  |  |
|       |              |                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                      | 0              | 0                            | 1                          | 1                       | 1.5625%          |  |  |  |
|       |              |                                                                                         | 0                                                                                                                                                                                                                                                                                                                                                                                    | 1              | 0                            | 0                          | 1%                      |                  |  |  |  |
|       |              |                                                                                         | 0                                                                                                                                                                                                                                                                                                                                                                                    | 1              | 0                            | 1                          | 2%                      |                  |  |  |  |
| 3 - 0 | Pthresh[3:0] |                                                                                         | 0                                                                                                                                                                                                                                                                                                                                                                                    | 1              | 1                            | 0                          | 3%                      |                  |  |  |  |
|       |              |                                                                                         | 0                                                                                                                                                                                                                                                                                                                                                                                    | 1              | 1                            | 1                          | 4%                      |                  |  |  |  |
|       |              |                                                                                         | 1                                                                                                                                                                                                                                                                                                                                                                                    | 0              | 0                            | 0                          | 5%                      |                  |  |  |  |
|       |              |                                                                                         | 1                                                                                                                                                                                                                                                                                                                                                                                    | 0              | 0                            | 1                          | 6%                      |                  |  |  |  |
|       |              |                                                                                         | 1                                                                                                                                                                                                                                                                                                                                                                                    | 0              | 1                            | 0                          | 7%                      |                  |  |  |  |
|       |              |                                                                                         | 1                                                                                                                                                                                                                                                                                                                                                                                    | 0              | 1                            | 1                          | 8%                      |                  |  |  |  |
|       |              |                                                                                         | 1                                                                                                                                                                                                                                                                                                                                                                                    | 1              | 0                            | 0                          | 9%                      |                  |  |  |  |
|       |              |                                                                                         | 1                                                                                                                                                                                                                                                                                                                                                                                    | 1              | 0                            | 1                          | 10%                     |                  |  |  |  |
|       |              |                                                                                         | 1                                                                                                                                                                                                                                                                                                                                                                                    | 1              | 1                            | 0                          | 11%                     |                  |  |  |  |
|       |              |                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                      |                |                              |                            |                         |                  |  |  |  |

#### CS1 Checksum 1

| ddress: 2CH<br>/pe: Read/Write<br>efault Value: 00 |           |                                                                                                                                |                                                                                                                               |                                      |                                                               |                                                         |                                        |                                                 |                                                            |
|----------------------------------------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|---------------------------------------------------------------|---------------------------------------------------------|----------------------------------------|-------------------------------------------------|------------------------------------------------------------|
| 15                                                 | 14        | 13                                                                                                                             | 12                                                                                                                            |                                      | 11                                                            | 10                                                      |                                        | 9                                               | 8                                                          |
| CS1_15                                             | CS1_14    | 4 CS1_13                                                                                                                       | CS1_                                                                                                                          | 12                                   | CS1_11                                                        | CS1_1                                                   | 10                                     | CS1_9                                           | CS1_8                                                      |
| 7                                                  | 6         | 5                                                                                                                              | 4                                                                                                                             |                                      | 3                                                             | 2                                                       |                                        | 1                                               | 0                                                          |
| CS1_7                                              | CS1_6     | CS1_5                                                                                                                          | CS1_                                                                                                                          | 4                                    | CS1_3                                                         | CS1_                                                    | 2                                      | CS1_1                                           | CS1_0                                                      |
| Bit                                                | Name      |                                                                                                                                | Description<br>CS1 register should be written after the 21H-2BH registers are written. Suppose the high byte and the low byte |                                      |                                                               |                                                         |                                        |                                                 |                                                            |
| 15 - 0                                             | CS1[15:0] | The calculatiion of the C<br>The low byte of 2CH re                                                                            | gister is: L <sub>2C</sub> =                                                                                                  | s as follo                           | <sub>21</sub> +H <sub>22</sub> ++H <sub>2B</sub> +L           |                                                         |                                        |                                                 |                                                            |
|                                                    |           | The high byte of 2CH re<br>For 90E21/22/23, a par<br>The 90E21/22/23/24 ca<br>ent when CalStart=8763<br>Note: The readout valu | t of registers a<br>lculates CS1<br>5H, the CalEr                                                                             | are not u<br>regularly<br>r[1:0] bit | sed. These regist<br>If the value of the<br>S (SysStatus, 01H | ers can be dea<br>e CS1 register :<br>I) are set and th | aled as 000<br>and the ca<br>he WarnOu | 0H in CS cal<br>culation by th<br>t and IRQ pir | culation.<br>ne 90E21/22/23/24 is diff<br>ns are asserted. |

#### 5.3.2 **MEASUREMENT CALIBRATION REGISTER**

# AdjStart Measurement Calibration Start Command

| Address: 30H<br>Type: Read/Write<br>Default Value: 68                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                     |       |            |            |            |                                                       |           |           |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-------|------------|------------|------------|-------------------------------------------------------|-----------|-----------|
| 15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1                   | Ļ     | 13         | 12         | 11         | 10                                                    | 9         | 8         |
| AdjStart15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | AdjSt               | art14 | AdjStart13 | AdjStart12 | AdjStart11 | AdjStart10                                            | AdjStart9 | AdjStart8 |
| 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 6                   |       | 5          | 4          | 3          | 2                                                     | 1         | 0         |
| AdjStart7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | AdjStart7 AdjStart6 |       | AdjStart5  | AdjStart4  | AdjStart3  | AdjStart2                                             | AdjStart1 | AdjStart0 |
| Bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Name                |       |            |            | Descri     | ption                                                 |           |           |
| Image: Description       Description         15 - 0       AdjStart[15:0]       Measurement Calibration Start Command<br>6886H: Power-on value. No measurement.<br>5678H: Measurement calibration startup command. After 5678H is written to this register, registers 31H-3AH resume<br>power-on values. The 90E21/22/23/24 starts to measure regardless of the correctness of diagnosis. The AdjErr<br>(SysStatus, 01H) are not set and the IRQ pin does not report any interrupt.         8765H: Check the correctness of the 31H-3AH registers. If correct, normal measurement. If not correct, measurement fu<br>disabled, the AdjErr[1:0] bits (SysStatus, 01H) are set and the IRQ pin reports interrupt.         Others: No measurement. The AdjErr[1:0] bits (SysStatus, 01H) are set and the IRQ pin reports interrupt. |                     |       |            |            |            | osis. The AdjErr[1:0] bits<br>neasurement function is |           |           |

# Ugain Voltage rms Gain

| Address: 31H<br>Type: Read/Write<br>Default Value: 67 |             |                                                      |         |                     |         |        |        |
|-------------------------------------------------------|-------------|------------------------------------------------------|---------|---------------------|---------|--------|--------|
| 15                                                    | 14          | 13                                                   | 12      | 11                  | 10      | 9      | 8      |
| Ugain15                                               | Ugain14     | Ugain13                                              | Ugain12 | Ugain11             | Ugain10 | Ugain9 | Ugain8 |
| 7                                                     | 6           | 5                                                    | 4       | 3                   | 2       | 1      | 0      |
| Ugain7                                                | Ugain6      | Ugain5                                               | Ugain4  | Ugain3              | Ugain2  | Ugain1 | Ugain0 |
| Bit                                                   | Name        |                                                      |         | Descri              | ption   |        |        |
| 15 - 0                                                | Ugain[15:0] | Voltage rms Gain. For de<br>Note: the Ugain15 bit sh |         | application note AN | l-641.  |        |        |

#### lgainL L Line Current rms Gain

| Type: | ess: 32H<br>Read/Write<br>It Value: 7A |              |       |                     |                     |                        |             |         |         |
|-------|----------------------------------------|--------------|-------|---------------------|---------------------|------------------------|-------------|---------|---------|
|       | 15                                     | 14           |       | 13                  | 12                  | 11                     | 10          | 9       | 8       |
|       | lgainL15                               | IgainL       | 14    | IgainL13            | IgainL12            | lgainL11               | IgainL10    | IgainL9 | lgainL8 |
|       | 7                                      | 6            |       | 5                   | 4                   | 3                      | 2           | 1       | 0       |
|       | lgainL7                                | Igain        | .6    | lgainL5             | lgainL4             | lgainL3                | lgainL2     | lgainL1 | lgainL0 |
|       | Bit                                    | Name         |       |                     |                     | Descri                 | ption       |         |         |
| ,<br> | 15 - 0                                 | lgainL[15:0] | L Lin | e Current rms Gain, | For details, please | refer to application n | ote AN-641. |         |         |

#### lgainN N Line Current rms Gain

| Type: | ess: 33H<br>: Read/Write<br>ult Value: 75 |     |            |        |                     |                     |                        |              |         |                                                                             |  |  |  |  |  |  |
|-------|-------------------------------------------|-----|------------|--------|---------------------|---------------------|------------------------|--------------|---------|-----------------------------------------------------------------------------|--|--|--|--|--|--|
|       | 15                                        |     | 14         |        | 13                  | 12                  | 11                     | 10           | 9       | 8                                                                           |  |  |  |  |  |  |
|       | lgainN15                                  |     | lgainN14   | ļ      | IgainN13            | lgainN12            | IgainN11               | IgainN10     | lgainN9 | IgainN8                                                                     |  |  |  |  |  |  |
|       | 7                                         |     | 6          |        | 5                   | 4                   | 3                      | 2            | 1       | 0                                                                           |  |  |  |  |  |  |
|       | lgainN7                                   |     | IgainN6    |        | lgainN5             | IgainN4             | lgainN3                | IgainN2      | lgainN1 | IgainN0                                                                     |  |  |  |  |  |  |
|       | Bit                                       |     | Name       |        |                     |                     | Descri                 | ption        |         |                                                                             |  |  |  |  |  |  |
|       | 15 - 0                                    | lga | ainN[15:0] | N Line | e Current rms Gain. | For details, please | refer to application r | note AN-641. |         | ine Current rms Gain. For details, please refer to application note AN-641. |  |  |  |  |  |  |

#### Uoffset Voltage Offset

| Type: | ess: 34H<br>: Read/Write<br>ult Value: 00 |    |             |         |                      |                      |                        |              |          |          |
|-------|-------------------------------------------|----|-------------|---------|----------------------|----------------------|------------------------|--------------|----------|----------|
|       | 15                                        |    | 14          |         | 13                   | 12                   | 11                     | 10           | 9        | 8        |
|       | Uoffset15                                 |    | Uoffset1    | 4       | Uoffset13            | Uoffset12            | Uoffset11              | Uoffset10    | Uoffset9 | Uoffset8 |
|       | 7                                         |    | 6           |         | 5                    | 4                    | 3                      | 2            | 1        | 0        |
|       | Uoffset7                                  |    | Uoffset6    | j       | Uoffset5             | Uoffset4             | Uoffset3               | Uoffset2     | Uoffset1 | Uoffset0 |
|       | Bit                                       |    | Name        |         |                      |                      | Descri                 | ption        |          |          |
|       | 15 - 0                                    | Uo | ffset[15:0] | Voltage | e offset. For calcul | ation method, please | e refer to application | note AN-641. |          |          |

#### loffsetL L Line Current Offset

| Туре: | ess: 35H<br>Read/Write<br>ult Value: 00 |     |             |            |                                                                                       |            |            |           |           |           |  |  |
|-------|-----------------------------------------|-----|-------------|------------|---------------------------------------------------------------------------------------|------------|------------|-----------|-----------|-----------|--|--|
|       | 15                                      |     | 14          |            | 13                                                                                    | 12         | 11         | 10        | 9         | 8         |  |  |
|       | loffsetL15 loffsetL14                   |     | 4           | loffsetL13 | loffsetL12                                                                            | loffsetL11 | loffsetL10 | loffsetL9 | loffsetL8 |           |  |  |
|       | 7                                       |     | 6           |            | 5                                                                                     | 4          | 3          | 2         | 1         | 0         |  |  |
|       | loffsetL7                               |     | loffsetL6   | i          | loffsetL5                                                                             | loffsetL4  | loffsetL3  | loffsetL2 | loffsetL1 | loffsetL0 |  |  |
|       | Bit                                     |     | Name        |            | Description                                                                           |            |            |           |           |           |  |  |
|       | 15 - 0                                  | lof | fsetL[15:0] | L line c   | line current offset. For calculation method, please refer to application note AN-641. |            |            |           |           |           |  |  |

#### loffsetN N Line Current Offset

| Address: 36H<br>Type: Read/Write<br>Default Value: 00 |                |                            |                                                                                     |            |            |           |           |  |  |  |
|-------------------------------------------------------|----------------|----------------------------|-------------------------------------------------------------------------------------|------------|------------|-----------|-----------|--|--|--|
| 15                                                    | 14             | 13                         | 12                                                                                  | 11         | 10         | 9         | 8         |  |  |  |
| loffsetN15                                            | loffsetN       | I4 loffsetN13              | loffsetN12                                                                          | loffsetN11 | loffsetN10 | loffsetN9 | loffsetN8 |  |  |  |
| 7                                                     | 6              | 5                          | 4                                                                                   | 3          | 2          | 1         | 0         |  |  |  |
| loffsetN7                                             | loffsetN       | 6 loffsetN5                | loffsetN4                                                                           | loffsetN3  | loffsetN2  | loffsetN1 | loffsetN0 |  |  |  |
| Bit                                                   | Name           |                            |                                                                                     | Descri     | ption      |           |           |  |  |  |
| 15 - 0                                                | loffsetN[15:0] | N line current offset. For | ne current offset. For calculation method, please refer to application note AN-641. |            |            |           |           |  |  |  |

#### PoffsetL L Line Active Power Offset

| Address: 37H<br>Type: Read/Write<br>Default Value: 00 |                |                                                      |            |                     |                      |              |           |
|-------------------------------------------------------|----------------|------------------------------------------------------|------------|---------------------|----------------------|--------------|-----------|
| 15                                                    | 14             | 13                                                   | 12         | 11                  | 10                   | 9            | 8         |
| PoffsetL15                                            | PoffsetL1      | 4 PoffsetL13                                         | PoffsetL12 | PoffsetL11          | PoffsetL10           | PoffsetL9    | PoffsetL8 |
| 7                                                     | 6              | 5                                                    | 4          | 3                   | 2                    | 1            | 0         |
| PoffsetL7                                             | PoffsetL       | 6 PoffsetL5                                          | PoffsetL4  | PoffsetL3           | PoffsetL2            | PoffsetL1    | PoffsetL0 |
| Bit                                                   | Name           |                                                      |            | Descri              | ption                |              |           |
| 15 - 0                                                | PoffsetL[15:0] | L line active power offset<br>Complement, MSB is the |            | tion method, please | refer to application | note AN-641. |           |

#### QoffsetL L Line Reactive Power Offset

| Address: 38H<br>Type: Read/Write<br>Default Value: 00 |                |                                                      |            |                     |                      |              |           |
|-------------------------------------------------------|----------------|------------------------------------------------------|------------|---------------------|----------------------|--------------|-----------|
| 15                                                    | 14             | 13                                                   | 12         | 11                  | 10                   | 9            | 8         |
| QoffsetL15                                            | QoffsetL       | 14 QoffsetL13                                        | QoffsetL12 | QoffsetL11          | QoffsetL10           | QoffsetL9    | QoffsetL8 |
| 7                                                     | 6              | 5                                                    | 4          | 3                   | 2                    | 1            | 0         |
| QoffsetL7                                             | QoffsetL       | 6 QoffsetL5                                          | QoffsetL4  | QoffsetL3           | QoffsetL2            | QoffsetL1    | QoffsetL0 |
| Bit                                                   | Name           |                                                      |            | Descri              | ption                |              |           |
| 15 - 0                                                | QoffsetL[15:0] | L line reactive power offs<br>Complement, MSB is the |            | tion method, please | refer to application | note AN-641. |           |

#### PoffsetN N Line Active Power Offset

| Address: 39H<br>Type: Read/Write<br>Default Value: 00                                                                                                  |                         |             |            |            |            |           |           |
|--------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-------------|------------|------------|------------|-----------|-----------|
| 15                                                                                                                                                     | 14                      | 13          | 12         | 11         | 10         | 9         | 8         |
| PoffsetN15                                                                                                                                             | 5 PoffsetN <sup>2</sup> | PoffsetN13  | PoffsetN12 | PoffsetN11 | PoffsetN10 | PoffsetN9 | PoffsetN8 |
| 7                                                                                                                                                      | 6                       | 5           | 4          | 3          | 2          | 1         | 0         |
| PoffsetN7                                                                                                                                              | PoffsetN                | 6 PoffsetN5 | PoffsetN4  | PoffsetN3  | PoffsetN2  | PoffsetN1 | PoffsetN0 |
| Bit                                                                                                                                                    | Name                    |             |            | Descri     | ption      |           |           |
| 15 - 0 PoffsetN[15:0] N line active power offset.<br>Complement, MSB is the sign bit. For calculation method, please refer to application note AN-641. |                         |             |            |            |            |           |           |

#### QoffsetN N Line Reactive Power Offset

| Address: 3AH<br>Type: Read/Write<br>Default Value: 00 |                |                                                      |            |                      |                        |              |           |
|-------------------------------------------------------|----------------|------------------------------------------------------|------------|----------------------|------------------------|--------------|-----------|
| 15                                                    | 14             | 13                                                   | 12         | 11                   | 10                     | 9            | 8         |
| QoffsetN15                                            | 5 QoffsetN     | 4 QoffsetN13                                         | QoffsetN12 | QoffsetN11           | QoffsetN10             | QoffsetN9    | QoffsetN8 |
| 7                                                     | 6              | 5                                                    | 4          | 3                    | 2                      | 1            | 0         |
| QoffsetN7                                             | QoffsetN       | 6 QoffsetN5                                          | QoffsetN4  | QoffsetN3            | QoffsetN2              | QoffsetN1    | QoffsetN0 |
| Bit                                                   | Name           |                                                      |            | Descri               | ption                  |              |           |
| 15 - 0                                                | QoffsetN[15:0] | N line reactive power offs<br>Complement, MSB is the |            | ition method, please | refer to application r | note AN-641. |           |

#### CS2 Checksum 2

| 15          | 14        |                                           | 13                                                          | 12                                                                      |                                                              | 11                                                                                                                          | 10                                                                                                                              |                                                                                                                                                                                            | 9                                  | 8                            |
|-------------|-----------|-------------------------------------------|-------------------------------------------------------------|-------------------------------------------------------------------------|--------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|------------------------------|
| CS2_15      | CS2_14    | 1                                         | CS2_13                                                      | CS2_                                                                    | 12                                                           | CS2_11                                                                                                                      | CS2_1                                                                                                                           | 10                                                                                                                                                                                         | CS2_9                              | CS2_8                        |
| 7           | 6         |                                           | 5 4                                                         |                                                                         |                                                              | 3                                                                                                                           | 2                                                                                                                               |                                                                                                                                                                                            | 1                                  | 0                            |
| CS2_7 CS2_6 |           |                                           | CS2_5 CS2_4                                                 |                                                                         | _4                                                           | CS2_3                                                                                                                       | CS2_                                                                                                                            | 2                                                                                                                                                                                          | CS2_1                              | CS2_0                        |
| Bit         | Name      | Description                               |                                                             |                                                                         |                                                              |                                                                                                                             |                                                                                                                                 |                                                                                                                                                                                            |                                    |                              |
| 15 - 0      | CS2[15:0] | The calo                                  | culatiion of the CS                                         | 52 register i                                                           | s as follo                                                   | 31H         32H         33H         34H         35H         36H         37H         38H         39H         3AH         ws: | $\begin{array}{c} H_{31} \\ H_{32} \\ H_{33} \\ H_{34} \\ H_{35} \\ H_{36} \\ H_{37} \\ H_{38} \\ H_{39} \\ H_{3A} \end{array}$ | L <sub>31</sub><br>L <sub>32</sub><br>L <sub>33</sub><br>L <sub>34</sub><br>L <sub>35</sub><br>L <sub>36</sub><br>L <sub>37</sub><br>L <sub>38</sub><br>L <sub>39</sub><br>L <sub>3A</sub> |                                    |                              |
|             |           | The higl<br>For 90E<br>The 90E<br>ent whe | n byte of 3BH reg<br>21/22/23, a part o<br>21/22/23/24 calc | ister is: H <sub>3I</sub><br>of registers<br>ulates CS2<br>H, the AdjEr | B=H <sub>31</sub> X<br>are not u<br>regularly<br>r[1:0] bits | s ( <mark>SysStatus</mark> , 01F                                                                                            | (OR H <sub>3A</sub> XOR L<br>ters can be dea<br>ne CS2 register a<br>t) are set.                                                | - <sub>31</sub> XOR L <sub>3</sub><br>iled as 000                                                                                                                                          | 0H in CS calcula culation by the 9 | otion.<br>0E21/22/23/24 is o |

# 5.4 ENERGY REGISTER

### Theory of Energy Registers

The internal energy resolution is 0.01 pulse. Within 0.01 pulse, forward and reverse energy are counteracted. When energy exceeds 0.01 pulse, the respective forward/reserve energy is increased. The forward and reverse energy are not counteracted in absolute energy registers. Take the example of active energy, suppose:

T0: Forward energy is 12.34 pulses and reverse energy is 1.23 pulses;

From T0 to T1: 0.005 forward pulse appeared

From T1 to T2: 0.004 reverse pulse appeared

From T2 to T3: 0.003 reverse pulse appeared

|                       | Т0    | T1     | T2     | T3     |
|-----------------------|-------|--------|--------|--------|
| Forward Active Pulse  | 12.34 | 12.345 | 12.341 | 12.34  |
| Reserve Active Pulse  | 1.23  | 1.23   | 1.23   | 1.232  |
| Absolute Active Pulse | 13.57 | 13.575 | 13.579 | 13.582 |

When forward/reverse energy or absolute energy reaches 0.1 pulse, the respective register is updated. When forward/reverse energy or absolute energy reaches 1 pulse, CFx pins output pulse and the REVP/REVQ bits (EnStatus, 46H) are updated.

Absolute energy might be more than the sum of forward and reverse energies. If "consistency" is required between absolute energy and forward/reverse energy in system application, absolute energy can be obtained by calculating the readout of the forward and reverse energy registers.

#### APenergy Forward Active Energy

| Address: 40H<br>Type: Read/Clea<br>Default Value: 00 |                |                         |                                                                                                                                                                                                                                          |           |           |           |           |  |  |
|------------------------------------------------------|----------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------|-----------|-----------|--|--|
| 15                                                   | 14             | 13                      | 12                                                                                                                                                                                                                                       | 11        | 10        | 9         | 8         |  |  |
| APenergy1                                            | 5 APenergy     | 14 APenergy13           | APenergy13 APenergy12 APenergy11 APenergy10 APenergy9 APenergy8                                                                                                                                                                          |           |           |           |           |  |  |
| 7                                                    | 6              | 5                       | 4                                                                                                                                                                                                                                        | 3         | 2         | 1         | 0         |  |  |
| APenergy                                             | 7 APenerg      | y6 APenergy5            | APenergy4                                                                                                                                                                                                                                | APenergy3 | APenergy2 | APenergy1 | APenergy0 |  |  |
| Bit                                                  | Name           |                         | Description                                                                                                                                                                                                                              |           |           |           |           |  |  |
| 15 - 0                                               | APenergy[15:0] | Data format is XXXX.X p | vard active energy; cleared after read.<br>a format is XXXX.X pulses. Resolution is 0.1 pulse. Maximum is 6553.5 pulses.<br>en the accumulation of this register has achieved FFFFH, the continuation accumulation will return to 0000H. |           |           |           |           |  |  |

#### ANenergy Reverse Active Energy

| Address: 41H<br>Type: Read/Clea<br>Default Value: 00 |                |                         |                                                                                                                                                                                                                                       |           |           |           |           |  |  |
|------------------------------------------------------|----------------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------|-----------|-----------|--|--|
| 15                                                   | 14             | 13                      | 12                                                                                                                                                                                                                                    | 11        | 10        | 9         | 8         |  |  |
| ANenergy1                                            | 5 ANenergy     | 14 ANenergy13           | ANenergy13 ANenergy12 ANenergy11 ANenergy10 ANenergy9 ANenergy8                                                                                                                                                                       |           |           |           |           |  |  |
| 7                                                    | 6              | 5                       | 5 4 3 2 1                                                                                                                                                                                                                             |           |           |           |           |  |  |
| ANenergy7                                            | ANenergy       | /6 ANenergy5            | ANenergy4                                                                                                                                                                                                                             | ANenergy3 | ANenergy2 | ANenergy1 | ANenergy0 |  |  |
| Bit                                                  | Name           |                         |                                                                                                                                                                                                                                       | Descri    | ption     |           |           |  |  |
| 15 - 0                                               | ANenergy[15:0] | Data format is XXXX.X p | erse active energy, cleared after read.<br>format is XXXX.X pulses. Resolution is 0.1 pulse. Maximum is 6553.5 pulses.<br>n the accumulation of this register has achieved FFFFH, the continuation accumulation will return to 0000H. |           |           |           |           |  |  |

### ATenergy Absolute Active Energy

| Address: 42H<br>Type: Read/Clea<br>Default Value: 00 |                |                         |                                                                                                                                                                                                                                            |           |           |           |           |  |  |
|------------------------------------------------------|----------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------|-----------|-----------|--|--|
| 15                                                   | 14             | 13                      | 12                                                                                                                                                                                                                                         | 11        | 10        | 9         | 8         |  |  |
| ATenergy1                                            | 5 ATenergy     | 14 ATenergy13           | ATenergy13 ATenergy12 ATenergy11 ATenergy10 ATenergy9 ATene                                                                                                                                                                                |           |           |           |           |  |  |
| 7                                                    | 6              | 5                       | 4                                                                                                                                                                                                                                          | 3         | 2         | 1         | 0         |  |  |
| ATenergy7                                            | ATenergy       | /6 ATenergy5            | ATenergy4                                                                                                                                                                                                                                  | ATenergy3 | ATenergy2 | ATenergy1 | ATenergy0 |  |  |
| Bit                                                  | Name           |                         | Description                                                                                                                                                                                                                                |           |           |           |           |  |  |
| 15 - 0                                               | ATenergy[15:0] | Data format is XXXX.X p | solute active energy, cleared after read.<br>ta format is XXXXX pulses. Resolution is 0.1 pulse. Maximum is 6553.5 pulses.<br>en the accumulation of this register has achieved FFFFH, the continuation accumulation will return to 0000H. |           |           |           |           |  |  |

### RPenergy Forward (Inductive) Reactive Energy

| Address: 43H<br>Type: Read/Clea<br>Default Value: 00 |                |                         |                                                                                                                                                                                                                                                         |           |           |           |           |  |  |
|------------------------------------------------------|----------------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------|-----------|-----------|--|--|
| 15                                                   | 14             | 13                      | 12                                                                                                                                                                                                                                                      | 11        | 10        | 9         | 8         |  |  |
| RPenergy1                                            | 5 RPenergy     | 14 RPenergy13           | RPenergy13 RPenergy12 RPenergy11 RPenergy10 RPenergy9                                                                                                                                                                                                   |           |           |           |           |  |  |
| 7                                                    | 6              | 5                       | 4                                                                                                                                                                                                                                                       | 3         | 2         | 1         | 0         |  |  |
| RPenergy7                                            | RPenerg        | /6 RPenergy5            | RPenergy4                                                                                                                                                                                                                                               | RPenergy3 | RPenergy2 | RPenergy1 | RPenergy0 |  |  |
| Bit                                                  | Name           |                         | Description                                                                                                                                                                                                                                             |           |           |           |           |  |  |
| 15 - 0                                               | RPenergy[15:0] | Data format is XXXX.X p | ward (inductive) reactive energy, cleared after read.<br>ta format is XXXX.X pulses. Resolution is 0.1 pulse. Maximum is 6553.5 pulses.<br>en the accumulation of this register has achieved FFFFH, the continuation accumulation will return to 0000H. |           |           |           |           |  |  |

### RNenergy Reverse (Capacitive) Reactive Energy

| Address: 44H<br>Type: Read/Clea<br>Default Value: 00 |                |                         |                                                                                                                                                                                                                                                          |           |           |           |           |  |  |  |
|------------------------------------------------------|----------------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------|-----------|-----------|--|--|--|
| 15                                                   | 14             | 13                      | 12                                                                                                                                                                                                                                                       | 11        | 10        | 9         | 8         |  |  |  |
| RNenergy1                                            | 5 RNenergy     | 14 RNenergy13           | RNenergy13 RNenergy12 RNenergy11 RNenergy10 RNenergy9 RNenergy8                                                                                                                                                                                          |           |           |           |           |  |  |  |
| 7                                                    | 6              | 5                       | 5 4 3 2 1                                                                                                                                                                                                                                                |           |           |           |           |  |  |  |
| RNenergy7                                            | 7 RNenergy     | /6 RNenergy5            | RNenergy4                                                                                                                                                                                                                                                | RNenergy3 | RNenergy2 | RNenergy1 | RNenergy0 |  |  |  |
| Bit                                                  | Name           |                         | Description                                                                                                                                                                                                                                              |           |           |           |           |  |  |  |
| 15 - 0                                               | RNenergy[15:0] | Data format is XXXX.X p | verse (capacitive) reactive energy, cleared after read.<br>a format is XXXX.X pulses. Resolution is 0.1 pulse. Maximum is 6553.5 pulses.<br>en the accumulation of this register has achieved FFFFH, the continuation accumulation will return to 0000H. |           |           |           |           |  |  |  |

### RTenergy Absolute Reactive Energy

| Address: 45H<br>Type: Read/Clea<br>Default Value: 00 |                |                         |                                                                                                                                                                                                                                               |           |           |           |           |  |  |
|------------------------------------------------------|----------------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------|-----------|-----------|--|--|
| 15                                                   | 14             | 13                      | 12                                                                                                                                                                                                                                            | 11        | 10        | 9         | 8         |  |  |
| RTenergy1                                            | 5 RTenergy     | 14 RTenergy13           | RTenergy13 RTenergy12 RTenergy11 RTenergy10 RTenergy9 RTer                                                                                                                                                                                    |           |           |           |           |  |  |
| 7                                                    | 6              | 5                       | 4                                                                                                                                                                                                                                             | 3         | 2         | 1         | 0         |  |  |
| RTenergy7                                            | RTenergy       | /6 RTenergy5            | RTenergy4                                                                                                                                                                                                                                     | RTenergy3 | RTenergy2 | RTenergy1 | RTenergy0 |  |  |
| Bit                                                  | Name           |                         | Description                                                                                                                                                                                                                                   |           |           |           |           |  |  |
| 15 - 0                                               | RTenergy[15:0] | Data format is XXXX.X p | solute reactive energy, cleared after read.<br>ta format is XXXX.X pulses. Resolution is 0.1 pulse. Maximum is 6553.5 pulses.<br>en the accumulation of this register has achieved FFFFH, the continuation accumulation will return to 0000H. |           |           |           |           |  |  |

### EnStatus Metering Status

| 15      | 14          | 13                                                                                                         | 12                                                                                                                                   |                         | 11          | 10                                                                                                                                 | 9                                          | 8       |
|---------|-------------|------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|---------|
| Qnoload | Pnoload     | d RevQ                                                                                                     | RevP                                                                                                                                 | L                       | line        | -                                                                                                                                  | -                                          | -       |
| 7       | 6           | 5                                                                                                          | 4                                                                                                                                    |                         | 3           | 2                                                                                                                                  | 1                                          | 0       |
| -       | -           | -                                                                                                          | -                                                                                                                                    |                         | -           | -                                                                                                                                  | LNMode1                                    | LNMode0 |
| Bit     | Name        |                                                                                                            |                                                                                                                                      |                         | Descrip     | otion                                                                                                                              |                                            |         |
| 15      | Qnoload     |                                                                                                            | his bit indicates whether the chip is in reactive no-load status.<br>: not reactive no-load state<br>: reactive no-load state        |                         |             |                                                                                                                                    |                                            |         |
| 14      | Pnoload     |                                                                                                            | This bit indicates whether the 90E21/22/23/24 is in active no-load status.<br>): not active no-load state<br>I: active no-load state |                         |             |                                                                                                                                    |                                            |         |
| 13      | RevQ        | 0: reactive forward<br>1: reactive reverse                                                                 |                                                                                                                                      |                         |             |                                                                                                                                    |                                            |         |
| 12      | RevP        | This bit indicates the dire<br>0: active forward<br>1: active reverse<br><b>Note:</b> This bit is always ' |                                                                                                                                      | ,                       | . ,         | be absolute energy                                                                                                                 |                                            |         |
| 11      | Lline       | This bit indicates the curr<br>0: N line<br>1: L line                                                      | ent metering lir                                                                                                                     | ne in anti-tamp         | pering mode |                                                                                                                                    |                                            |         |
| 10 - 2  | -           | Reserved.                                                                                                  |                                                                                                                                      |                         |             |                                                                                                                                    |                                            |         |
| 1 - 0   | LNMode[1:0] | MMD1         MMD0           0         0           0         1                                              | D         LNmod1           0         0           0         0                                                                         | <b>LNmod0</b><br>0<br>1 |             | ) pins. Their relationship is as follows:<br>L/N Metering Mode<br>anti-tampering mode (larger power)<br>L line mode (fixed L line) |                                            |         |
|         |             |                                                                                                            | 1                                                                                                                                    | 0                       |             |                                                                                                                                    | single-phase three-ved by the LNSel bit (N |         |

# 5.5 MEASUREMENT REGISTER

#### Irms

### L Line Current rms

| 15     | 14         | 13                      | 12                                                                                                                                                                                                                                                                                                            | 11     | 10     | 9     | 8     |  |  |
|--------|------------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------|-------|-------|--|--|
| Irms15 | Irms14     | Irms13                  | Irms12                                                                                                                                                                                                                                                                                                        | Irms11 | Irms10 | Irms9 | Irms8 |  |  |
| 7      | 6          | 5                       | 4                                                                                                                                                                                                                                                                                                             | 3      | 2      | 1     | 0     |  |  |
| lrms7  | Irms6      | Irms5                   | Irms4                                                                                                                                                                                                                                                                                                         | Irms3  | Irms2  | Irms1 | Irms0 |  |  |
| Bit    | Name       |                         |                                                                                                                                                                                                                                                                                                               | Descri | ption  |       |       |  |  |
| 15 - 0 | Irms[15:0] | For cases when the curr | ine current rms.<br>ta format is XX.XXX, which corresponds to 0 ~ 65.535A.<br>r cases when the current exceeds 65.535A, it is suggested to be handled by MCU in application. For example, the re<br>lue can be calibrated to 1/2 of the actual value during calibration, then multiplied by 2 in application. |        |        |       |       |  |  |

### Urms Voltage rms

| Address: 49H<br>Type: Read<br>Default Value: 00 | 00H        |                                          |                                        |                |       |       |       |  |
|-------------------------------------------------|------------|------------------------------------------|----------------------------------------|----------------|-------|-------|-------|--|
| 15                                              | 14         | 13                                       | 12                                     | 11             | 10    | 9     | 8     |  |
| Urms15                                          | Urms14     | Urms13                                   | Urms13 Urms12 Urms11 Urms10 Urms9 Urms |                |       |       |       |  |
| 7                                               | 6          | 5                                        | 4                                      | 3              | 2     | 1     | 0     |  |
| Urms7                                           | Urms6      | Urms5                                    | Urms4                                  | Urms3          | Urms2 | Urms1 | Urms0 |  |
| Bit                                             | Name       |                                          |                                        | Descri         | ption |       |       |  |
| 15 - 0                                          | Urms[15:0] | Voltage rms.<br>Data format is XXX.XX, v | which corresponds to                   | o 0 ~ 655.35V. |       |       |       |  |

### Pmean

### L Line Mean Active Power

| Address: 4A<br>Type: Read<br>Default Valu |      | DH          |           |                                                                                                                                                                                                                          |        |        |        |        |  |  |  |
|-------------------------------------------|------|-------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------|--------|--------|--|--|--|
| 1                                         | 5    | 14          | 13        | 12                                                                                                                                                                                                                       | 11     | 10     | 9      | 8      |  |  |  |
| Pme                                       | an15 | Pmean14     | 4 Pmean13 | Pmean13 Pmean12 Pmean11 Pmean10 Pmean9                                                                                                                                                                                   |        |        |        |        |  |  |  |
| 1                                         | 7    | 6           | 5         | 4                                                                                                                                                                                                                        | 3      | 2      | 1      | 0      |  |  |  |
| Pme                                       | ean7 | Pmean6      | 6 Pmean5  | Pmean4                                                                                                                                                                                                                   | Pmean3 | Pmean2 | Pmean1 | Pmean0 |  |  |  |
| Bit                                       |      | Name        |           |                                                                                                                                                                                                                          | Descri | ption  |        |        |  |  |  |
| 15 - 0                                    |      | Pmean[15:0] |           | nplement, MSB is the sign bit. Data format is XX.XXX, which corresponds to -32.768~+32.768kW.<br>rrrent is specially handle by MCU, the power of the 90E21/22/23/24 and the actual power have the same multiple relation |        |        |        |        |  |  |  |

#### Qmean L Line Mean Reactive Power

| Address: 4BH<br>Type: Read<br>Default Value: 00 | 00Н         |           |                                                                                                                                                                                                                     |        |        |        |        |  |  |
|-------------------------------------------------|-------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------|--------|--------|--|--|
| 15                                              | 14          | 13        | 12                                                                                                                                                                                                                  | 11     | 10     | 9      | 8      |  |  |
| Qmean15                                         | Qmean1      | 4 Qmean13 | Qmean12                                                                                                                                                                                                             | Qmean9 | Qmean8 |        |        |  |  |
| 7                                               | 6           | 5         | 4                                                                                                                                                                                                                   | 3      | 2      | 1      | 0      |  |  |
| Qmean7                                          | Qmean       | 6 Qmean5  | Qmean4                                                                                                                                                                                                              | Qmean3 | Qmean2 | Qmean1 | Qmean0 |  |  |
| Bit                                             | Name        |           |                                                                                                                                                                                                                     | Descri | ption  |        |        |  |  |
| 15 - 0                                          | Qmean[15:0] |           | mplement, MSB is the sign bit. Data format is XX.XXX, which corresponds to -32.768~+32.768kvar.<br>urrent is specially handled by MCU, the power of the 90E22/24 and the actual power have the same multiple relati |        |        |        |        |  |  |

# Freq Voltage Frequency

| Address: 4CH<br>Type: Read<br>Default Value: 00 | 00H        |                                                |                                                                                                                                    |        |        |       |       |  |  |  |
|-------------------------------------------------|------------|------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|--------|--------|-------|-------|--|--|--|
| 15                                              | 14         | 13                                             | 12                                                                                                                                 | 11     | 10     | 9     | 8     |  |  |  |
| Freq15                                          | Freq14     | Freq13                                         | Freq12                                                                                                                             | Freq11 | Freq10 | Freq9 | Freq8 |  |  |  |
| 7                                               | 6          | 5                                              | 4                                                                                                                                  | 3      | 2      | 1     | 0     |  |  |  |
| Freq7                                           | Freq6      | Freq5                                          | Freq4                                                                                                                              | Freq3  | Freq2  | Freq1 | Freq0 |  |  |  |
| Bit                                             | Name       |                                                |                                                                                                                                    | Descri | ption  |       |       |  |  |  |
| 15 - 0                                          | Freq[15:0] | Voltage frequency.<br>Data format is XX.XX. Fr | oltage frequency.<br>ata format is XX.XX. Frequency measurement range is 45.00~65.00Hz. For example, 1388H corresponds to 50.00Hz. |        |        |       |       |  |  |  |

# PowerF L Line Power Factor

| Address: 4DH<br>Type: Read<br>Default Value: 00 | 100H         |            |                                                                                                                                                                                                                                |         |          |                  |         |  |  |  |
|-------------------------------------------------|--------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|----------|------------------|---------|--|--|--|
| 15                                              | 14           | 13         | 12                                                                                                                                                                                                                             | 11      | 10       | 9                | 8       |  |  |  |
| PowerF15                                        | PowerF1      | 4 PowerF13 | PowerF13 PowerF12 PowerF11                                                                                                                                                                                                     |         | PowerF10 | PowerF10 PowerF9 |         |  |  |  |
| 7                                               | 6            | 5          | 4                                                                                                                                                                                                                              | 3       | 2        | 1                | 0       |  |  |  |
| PowerF7                                         | PowerF       | 6 PowerF5  | PowerF4                                                                                                                                                                                                                        | PowerF3 | PowerF2  | PowerF1          | PowerF0 |  |  |  |
| Bit                                             | Name         |            |                                                                                                                                                                                                                                | Descri  | ption    |                  |         |  |  |  |
| 15 - 0                                          | PowerF[15:0] |            | line power factor.<br>igned, MSB is the sign bit. Data format is X.XXX. Power factor range: -1.000~+1.000. For example, 03E8H corresponds to the<br>ower factor of 1.000, and 83E8H corresponds to the power factor of -1.000. |         |          |                  |         |  |  |  |

# Pangle Phase Angle between Voltage and L Line Current

| Туре | ess: 4EH<br>:: Read<br>ult Value: 00 | 000H         |            |                                                                                                                     |          |          |         |         |  |  |  |
|------|--------------------------------------|--------------|------------|---------------------------------------------------------------------------------------------------------------------|----------|----------|---------|---------|--|--|--|
|      | 15                                   | 14           | 13         | 12                                                                                                                  | 11       | 10       | 9       | 8       |  |  |  |
|      | Pangle15                             | Pangle1      | 4 Pangle13 | Pangle12                                                                                                            | Pangle11 | Pangle10 | Pangle9 | Pangle8 |  |  |  |
|      | 7                                    | 6            | 5          | 4                                                                                                                   | 3        | 2        | 1       | 0       |  |  |  |
|      | Pangle7                              | Pangle       | 6 Pangle5  | Pangle4                                                                                                             | Pangle3  | Pangle2  | Pangle1 | Pangle0 |  |  |  |
|      | Bit                                  | Name         |            |                                                                                                                     | Descri   | ption    |         |         |  |  |  |
|      | 15 - 0                               | Pangle[15:0] |            | line voltage current angle.<br>igned, MSB is the sign bit. Data format is XXX.X. Angle range: -180.0~+180.0 degree. |          |          |         |         |  |  |  |

# Smean L Line Mean Apparent Power

| ddress: 4FH<br>ype: Read<br>efault Value: 00 | 000H        |                        |                                                                                                                                                                                                                                                                       |         |         |        |        |  |  |  |  |
|----------------------------------------------|-------------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------|--------|--------|--|--|--|--|
| 15                                           | 14          | 13                     | 12                                                                                                                                                                                                                                                                    | 11      | 10      | 9      | 8      |  |  |  |  |
| Smean15                                      | Smean1      | Smean14 Smean13        |                                                                                                                                                                                                                                                                       | Smean11 | Smean10 | Smean9 | Smean8 |  |  |  |  |
| 7                                            | 6           | 5                      | 4                                                                                                                                                                                                                                                                     | 3       | 2       | 1      | 0      |  |  |  |  |
| Smean7                                       | Smean       | 6 Smean5               | Smean4                                                                                                                                                                                                                                                                | Smean3  | Smean2  | Smean1 | Smean0 |  |  |  |  |
| Bit                                          | Name        |                        |                                                                                                                                                                                                                                                                       | Descri  | ption   |        |        |  |  |  |  |
| 15 - 0                                       | Smean[15:0] | Complement, MSB is alw | line mean apparent power.<br>omplement, MSB is always '0'. Data format is XX.XXX, which corresponds to 0~+32.767kVA.<br>current is specially handled by MCU, the power of the 90E21/22/23/24 and the actual power have the same multiple relat<br>iip as the current. |         |         |        |        |  |  |  |  |

# Irms2 N Line Current rms

| ddress: 68H<br>/pe: Read<br>efault Value: 00 | 00H         |                        |                                                                                                                                                                                                                                                                                                                    |          |          |         |         |  |  |  |
|----------------------------------------------|-------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|---------|---------|--|--|--|
| 15                                           | 14          | 13                     | 12                                                                                                                                                                                                                                                                                                                 | 11       | 10       | 9       | 8       |  |  |  |
| Irms2_15                                     | Irms2_1     | 4 Irms2_13             | Irms2_12                                                                                                                                                                                                                                                                                                           | Irms2_11 | Irms2_10 | Irms2_9 | Irms2_8 |  |  |  |
| 7                                            | 6           | 5                      | 4                                                                                                                                                                                                                                                                                                                  | 3        | 2        | 1       | 0       |  |  |  |
| lrms2_7                                      | lrms2_6     | 6 Irms2_5              | Irms2_4                                                                                                                                                                                                                                                                                                            | Irms2_3  | Irms2_2  | Irms2_1 | Irms2_0 |  |  |  |
| Bit                                          | Name        |                        |                                                                                                                                                                                                                                                                                                                    | Descri   | ption    |         |         |  |  |  |
| 15 - 0                                       | Irms2[15:0] | For cases when the cur | I line current rms.<br>Data format is XX.XXX, which corresponds to 65.535A.<br>For cases when the current exceeds 65.535A, it is suggested to be handled by MCU in application. For example, the reg<br>alue can be calibrated to 1/2 of the actual value during calibration, then multiplied by 2 in application. |          |          |         |         |  |  |  |

#### Pmean2 N Line Mean Active Power

| Address: 6AH<br>Type: Read<br>Default Value: 00 | 100H         |                                   |                                                                                                                                                                                                                             |           |          |          |          |  |  |  |
|-------------------------------------------------|--------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|----------|----------|----------|--|--|--|
| 15                                              | 14           | 13                                | 12                                                                                                                                                                                                                          | 11        | 10       | 9        | 8        |  |  |  |
| Pmean2_1                                        | 5 Pmean2_    | _14 Pmean2_13 Pmean2_12 Pmean2_11 |                                                                                                                                                                                                                             | Pmean2_10 | Pmean2_9 | Pmean2_8 |          |  |  |  |
| 7                                               | 6            | 5                                 | 5 4 3 2                                                                                                                                                                                                                     |           | 2        | 1        | 0        |  |  |  |
| Pmean2_7                                        | Pmean2_      | _6 Pmean2_5                       | Pmean2_4                                                                                                                                                                                                                    | Pmean2_3  | Pmean2_2 | Pmean2_1 | Pmean2_0 |  |  |  |
| Bit                                             | Name         |                                   |                                                                                                                                                                                                                             | Descri    | ption    |          |          |  |  |  |
| 15 - 0                                          | Pmean2[15:0] |                                   | omplement, MSB is the sign bit. Data format is XX.XXX, which corresponds to -32.768~+32.767kW.<br>current is specially handled by MCU, the power of the 90E21/22/23/24 and the actual power have the same multiple relation |           |          |          |          |  |  |  |

#### Qmean2 N Line Mean Reactive Power

| Address: 6BH<br>Type: Read<br>Default Value: 00 | 00H          |              |                                                                                                                                                                                                                          |                     |          |          |          |  |  |  |
|-------------------------------------------------|--------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------|----------|----------|--|--|--|
| 15                                              | 14           | 13           | 12                                                                                                                                                                                                                       | 11                  | 10       | 9        | 8        |  |  |  |
| Qmean2_1                                        | 5 Qmean2_    | 14 Qmean2_13 | Qmean2_12                                                                                                                                                                                                                | Qmean2_12 Qmean2_11 |          | Qmean2_9 | Qmean2_8 |  |  |  |
| 7                                               | 6            | 5            | 4                                                                                                                                                                                                                        | 3                   | 2        | 1        | 0        |  |  |  |
| Qmean2_7                                        | Qmean2       | _6 Qmean2_5  | Qmean2_5 Qmean2_4 Qmean2_3 Qmean2_2                                                                                                                                                                                      |                     | Qmean2_2 | Qmean2_1 | Qmean2_0 |  |  |  |
| Bit                                             | Name         |              |                                                                                                                                                                                                                          | Descri              | ption    |          |          |  |  |  |
| 15 - 0                                          | Qmean2[15:0] |              | nplement, MSB is the sign bit. Data format is XX.XXX, which corresponds to -32.768~+32.767kvar.<br>Irrent is specially handled by MCU, the power of 90E22/24 and the actual power have the same multiple relationship as |                     |          |          |          |  |  |  |

#### PowerF2 N Line Power Factor

| Address: 6DH<br>Type: Read<br>Default Value: 00 | 00H           |                |                                                                                                                                                                                                                               |           |           |           |           |  |  |  |
|-------------------------------------------------|---------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------|-----------|-----------|--|--|--|
| 15                                              | 14            | 13             | 12                                                                                                                                                                                                                            | 11        | 10        | 9         | 8         |  |  |  |
| PowerF2_1                                       | 5 PowerF2_    | _14 PowerF2_13 | PowerF2_13 PowerF2_12 PowerF2_11 PowerF2_10 PowerF2_9 Po                                                                                                                                                                      |           |           |           |           |  |  |  |
| 7                                               | 6             | 5              | 4                                                                                                                                                                                                                             | 3         | 2         | 1         | 0         |  |  |  |
| PowerF2_7                                       | PowerF2       | _6 PowerF2_5   | PowerF2_4                                                                                                                                                                                                                     | PowerF2_3 | PowerF2_2 | PowerF2_1 | PowerF2_0 |  |  |  |
| Bit                                             | Name          |                |                                                                                                                                                                                                                               | Descri    | ption     |           |           |  |  |  |
| 15 - 0                                          | PowerF2[15:0] |                | line power factor.<br>gned, MSB is the sign bit. Data format is X.XXX. Power factor range: -1.000~+1.000. For example, 03E8H corresponds to the<br>ower factor of 1.000, and 83E8H corresponds to the power factor of -1.000. |           |           |           |           |  |  |  |

# Pangle2 Phase Angle between Voltage and N Line Current

| Address: 6EH<br>Type: Read<br>Default Value: 00 | 00H           |               |                                                                                                                   |            |            |           |           |  |  |  |
|-------------------------------------------------|---------------|---------------|-------------------------------------------------------------------------------------------------------------------|------------|------------|-----------|-----------|--|--|--|
| 15                                              | 14            | 13            | 12                                                                                                                | 11         | 10         | 9         | 8         |  |  |  |
| Pangle2_15                                      | 5 Pangle2_    | 14 Pangle2_13 | Pangle2_12                                                                                                        | Pangle2_11 | Pangle2_10 | Pangle2_9 | Pangle2_8 |  |  |  |
| 7                                               | 6             | 5             | 4                                                                                                                 | 3          | 2          | 1         | 0         |  |  |  |
| Pangle2_7                                       | Pangle2_      | _6 Pangle2_5  | Pangle2_4                                                                                                         | Pangle2_3  | Pangle2_2  | Pangle2_1 | Pangle2_0 |  |  |  |
| Bit                                             | Name          |               |                                                                                                                   | Descri     | ption      |           |           |  |  |  |
| 15 - 0                                          | Pangle2[15:0] |               | line voltage current angle<br>gned, MSB is the sign bit. Data format is XXX.X. Angle range: -180.0~+180.0 degree. |            |            |           |           |  |  |  |

### Smean2 N Line Mean Apparent Power

| Address: 6FH<br>Type: Read<br>Default Value: 00 | 00H          |                        |                                                                                                                                                                                                                                                                     |           |           |          |          |  |  |  |
|-------------------------------------------------|--------------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------|----------|----------|--|--|--|
| 15                                              | 14           | 13                     | 12                                                                                                                                                                                                                                                                  | 11        | 10        | 9        | 8        |  |  |  |
| Smean2_1                                        | 5 Smean2_    | Smean2_14 Smean2_13    |                                                                                                                                                                                                                                                                     | Smean2_11 | Smean2_10 | Smean2_9 | Smean2_8 |  |  |  |
| 7                                               | 6            | 5                      | 4                                                                                                                                                                                                                                                                   | 3         | 3 2       |          | 0        |  |  |  |
| Smean2_7                                        | Smean2       | _6 Smean2_5            | Smean2_4                                                                                                                                                                                                                                                            | Smean2_3  | Smean2_2  | Smean2_1 | Smean2_0 |  |  |  |
| Bit                                             | Name         |                        |                                                                                                                                                                                                                                                                     | Descri    | ption     |          |          |  |  |  |
| 15 - 0                                          | Smean2[15:0] | Complement, MSB is alv | line mean apparent power<br>omplement, MSB is always '0'. Data format is XX.XXX, which corresponds to 0~+32.767kVA.<br>current is specially handled by MCU, the power of 90E21/22/23/24 and the actual power have the same multiple relationship as<br>the current. |           |           |          |          |  |  |  |

# **6 ELECTRICAL SPECIFICATION**

# 6.1 ELECTRICAL SPECIFICATION

| Parameters and Description                                                           | Min.         | Typical    | Max.           | Unit         | Test Conditions and Comments                                                                                                                         |
|--------------------------------------------------------------------------------------|--------------|------------|----------------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                      |              | Acc        | uracy          | -            |                                                                                                                                                      |
| DC Power Supply Rejection Ratio (PSRR)                                               |              |            | ±0.1           | %            | VDD=3.3V $\pm$ 0.3V, 100Hz, I=5A, V=220V, L line<br>shunt resistor 150 $\mu$ Ω, N line CT 1000:1, sampling<br>resistor 4.8Ω                          |
| AC Power Supply Rejection Ratio (PSRR)                                               |              |            | ±0.1           | %            | VDD=3.3V superimposes 400mVrms, 100Hz Sinu-<br>soidal signal, I=5A, V=220V, L line shunt resistor<br>150μΩ, N line CT 1000:1, sampling resistor 4.8Ω |
| Active Energy Error (Dynamic Range 5000:1)                                           |              |            | ±0.1           | %            | L line current gain is '24'; N line current gain is '1'                                                                                              |
|                                                                                      |              | Channel Ch | naracteristics |              |                                                                                                                                                      |
| Sampling Frequency                                                                   |              | 8          |                | kHz          |                                                                                                                                                      |
| L Line Current Channel Equivalent Input Noise                                        |              |            | 19.1           | nV/√Hz       | Single side band noise (measured at 50Hz, and PGA gain is '24')                                                                                      |
| N Line Current Channel Equivalent Input Noise                                        |              |            | 458.4          | nV/√Hz       | Single side band noise (measured at 50Hz, and<br>PGA gain is '1')<br>Single side band noise (measured at 50Hz, and                                   |
| Voltage Channel Equivalent Input Noise<br>Total Harmonic Distortion for Each Channel | 80           |            | 458.4          | nV/√Hz<br>dB | PGA gain is '1')<br>25°C, PGA gain is '1', 500mVrms input                                                                                            |
| Reactive Energy Metering Bandwidth                                                   | 00           | 4          |                | ив<br>kHz    |                                                                                                                                                      |
| Active Energy Metering Bandwidth                                                     |              | 4          |                | kHz          |                                                                                                                                                      |
| Irms and Vrms Measurement Bandwidth                                                  |              | 4          |                | kHz          |                                                                                                                                                      |
| Measurement Error                                                                    |              | т          | ±0.5           | %            |                                                                                                                                                      |
|                                                                                      |              | Analo      | og Input       | 70           |                                                                                                                                                      |
|                                                                                      | 5μ           |            | 25m            |              | PGA gain is '24'                                                                                                                                     |
|                                                                                      | - σμ<br>7.5μ |            | 37.5m          |              | PGA gain is '16'                                                                                                                                     |
|                                                                                      | 15µ          |            | 75m            |              | PGA gain is '8'                                                                                                                                      |
|                                                                                      | 30µ          |            | 150m           |              | PGA gain is '4'                                                                                                                                      |
| L Line Current Channel Differential Input                                            | 120µ         |            | 600m           | Vrms         | PGA gain is '1'                                                                                                                                      |
|                                                                                      | 30µ          |            | 150m           |              | PGA gain is '4'                                                                                                                                      |
|                                                                                      | 60µ          |            | 300m           |              | PGA gain is '2'                                                                                                                                      |
| N Line Current Channel Differential Input                                            | 120µ         |            | 600m           | Vrms         | PGA gain is '1'                                                                                                                                      |
| Voltage Channel Differential Input                                                   | 120µ         |            | 600m           | Vrms         | PGA gain is '1'                                                                                                                                      |
| L Line Current Channel Input Impedance                                               |              | 1          |                | KΩ           |                                                                                                                                                      |
| N Line Current Channel Input Impedance                                               |              | 50         |                | KΩ           |                                                                                                                                                      |
| Voltage Channel Input Impedance                                                      |              | 50         |                | KΩ           |                                                                                                                                                      |
| L Line Current Channel DC Offset                                                     |              |            | 10             | mV           | PGA gain is '24'                                                                                                                                     |
| N Line Current Channel DC Offset                                                     |              |            | 10             | mV           | PGA gain is '1'                                                                                                                                      |
| Voltage Channel DC Offset                                                            |              |            | 10             | mV           | PGA gain is '1'                                                                                                                                      |
|                                                                                      |              |            | erence         | -            | -                                                                                                                                                    |
| On-Chip Reference (90E21/22/23/24)                                                   | 1.398        | 1.417      | 1.440          | V            | Reference voltage test mode                                                                                                                          |
| Reference Voltage Temperature Coefficient                                            |              | ±15        | $\pm$ 40       | ppm/°C       |                                                                                                                                                      |
|                                                                                      |              | C          | lock           |              |                                                                                                                                                      |
| Crystal or External Clock                                                            |              | 8.192      |                | MHz          | The Accuracy of crystal or external clock is $\pm 100$ ppm                                                                                           |
| CDI Interface Dit Date                                                               | 000          | SPI Ir     | terface        | h            | 1                                                                                                                                                    |
| SPI Interface Bit Rate                                                               | 200          | <br>       | 160k           | bps          |                                                                                                                                                      |
|                                                                                      |              | Pulse      | e Width        |              |                                                                                                                                                      |
| CFx Pulse Width                                                                      |              | 80         | SD             | ms           | If T $\ge$ 160 ms, width=80ms; if T<160 ms, width = 0.5T. Refer to Section 6.6                                                                       |
| Machina Madel (MM)                                                                   | 400          | L E        | SD             | V            |                                                                                                                                                      |
| Machine Model (MM)                                                                   | 400          |            |                | V            | JESD22-A115                                                                                                                                          |
| Charged Device Model (CDM)                                                           | 1000         |            |                | V            | JESD22-C101                                                                                                                                          |

| Human Body Model (HBM)                                  | 4000                 |         |             | V  | JESD22-A114                                        |  |  |  |  |  |  |
|---------------------------------------------------------|----------------------|---------|-------------|----|----------------------------------------------------|--|--|--|--|--|--|
| Latch Up                                                |                      |         | ±100        | mA | JESD78A                                            |  |  |  |  |  |  |
| Latch Up                                                |                      |         | 4.95        | V  | JESD78A                                            |  |  |  |  |  |  |
|                                                         | Operating Conditions |         |             |    |                                                    |  |  |  |  |  |  |
| AVDD, Analog Power Supply                               | 2.8                  | 3.3     | 3.6         | V  | Metering precision guaranteed within 3.0V~3.6V.    |  |  |  |  |  |  |
| DVDD, Digital Power Supply                              | 2.8                  | 3.3     | 3.6         | V  | Metering precision guaranteed within 3.0V~3.6V.    |  |  |  |  |  |  |
|                                                         |                      |         |             |    | L line current channel and voltage channel are     |  |  |  |  |  |  |
| I <sub>AVDD</sub> , Analog Current (90E21/22)           |                      | 3.00    |             | mA | open                                               |  |  |  |  |  |  |
| A                                                       |                      |         |             |    | L line/ N line current channel and voltage channel |  |  |  |  |  |  |
| I <sub>AVDD</sub> , Analog Current (90E23/24)           |                      | 3.75    |             | mA | are open                                           |  |  |  |  |  |  |
| I <sub>DVDD</sub> , Digital Current                     |                      | 2.75    |             | mA | VDD=3.3V                                           |  |  |  |  |  |  |
|                                                         |                      | DC Char | acteristics |    |                                                    |  |  |  |  |  |  |
| Digital Input High Level (all digital pins except OSCI) | 2.0                  |         | VDD+2.6     | V  | VDD=3.3V±10%,                                      |  |  |  |  |  |  |
| Digital Input High Level (OSCI)                         | 2.0                  |         | VDD+0.3     | V  | VDD=3.3V±10%                                       |  |  |  |  |  |  |
| Digital Input Low Level                                 |                      |         | 0.8         | V  | VDD=3.3V±10%                                       |  |  |  |  |  |  |
| Digital Input Leakage Current                           |                      |         | ±1          | μΑ | VDD=3.6V, VI=VDD or GND                            |  |  |  |  |  |  |
| Digital Output Low Level (CF1, CF2)                     |                      |         | 0.4         | V  | VDD=3.3V, I <sub>OL</sub> =10mA                    |  |  |  |  |  |  |
| Digital Output Low Level (IRQ, WarnOut, ZX, SDO)        |                      |         | 0.4         | V  | VDD=3.3V, I <sub>OL</sub> =5mA                     |  |  |  |  |  |  |
| Digital Output High Level (CF1, CF2)                    | 2.4                  |         |             | V  | VDD=3.3V, I <sub>OH</sub> =-10mA                   |  |  |  |  |  |  |
| Digital Output High Level (IRQ, WarnOut, ZX, SDO)       | 2.4                  |         |             | V  | VDD=3.3V, I <sub>OH</sub> =-5mA                    |  |  |  |  |  |  |
| Digital Output Low Level (OSCO)                         |                      |         | 0.4         | V  | VDD=3.3V, I <sub>OL</sub> =1mA                     |  |  |  |  |  |  |
| Digital Output High Level (OSCO)                        | 2.4                  |         |             | V  | VDD=3.3V, I <sub>OH</sub> =-1mA                    |  |  |  |  |  |  |

### 6.2 SPI INTERFACE TIMING

The SPI interface timing is as shown in Figure-10, Figure-11 and Table-12.



Figure-10 4-Wire SPI Timing Diagram



Figure-11 3-Wire SPI Timing Diagram

#### Table-12 SPI Timing Specification

| Symbol                             | Description                | Min.                      | Typical | Max. | Unit |
|------------------------------------|----------------------------|---------------------------|---------|------|------|
| t <sub>CSH</sub>                   | Minimum CS High Level Time | 30T <sup>note 2</sup> +10 |         |      | ns   |
| t <sub>CSS</sub> <sup>note 1</sup> | CS Setup Time              | 3T+10                     |         |      | ns   |
| t <sub>CSD</sub> <sup>note 1</sup> | CS Hold Time               | 30T+10                    |         |      | ns   |
| t <sub>CLD</sub> <sup>note 1</sup> | Clock Disable Time         | 1T                        |         |      | ns   |
| t <sub>CLH</sub>                   | Clock High Level Time      | 30T+10                    |         |      | ns   |
| t <sub>CLL</sub>                   | Clock Low Level Time       | 16T+10                    |         |      | ns   |
| t <sub>DIS</sub>                   | Data Setup Time            | 3T+10                     |         |      | ns   |
| t <sub>DIH</sub>                   | Data Hold Time             | 22T+10                    |         |      | ns   |

### Table-12 SPI Timing Specification (Continued)

| t <sub>DW</sub>                   | Minimum Data Width  | 30T+10 |        | ns |
|-----------------------------------|---------------------|--------|--------|----|
| t <sub>PD</sub>                   | Output Delay        | 14T    | 15T+20 | ns |
| t <sub>DF</sub> <sup>note 1</sup> | Output Disable Time |        | 16T+20 | ns |
| Note:                             |                     |        |        |    |
| 1. Not applicable for three-wire  | e SPI.              |        |        |    |

2. T means SCLK cycle. T=122ns. (Typical value for four-wire SPI)

#### 6.3 POWER ON RESET TIMING



Figure-12 Power On Reset Timing Diagram

#### Table-13 Power On Reset Specification

| Symbol                         | Description                   | Min.  | Typical | Max.  | Unit |
|--------------------------------|-------------------------------|-------|---------|-------|------|
| V <sub>H</sub>                 | Power On Trigger Voltage      | 2.47  | 2.6     | 2.73  | V    |
| VL                             | Power Off Trigger Voltage     | 2.185 | 2.3     | 2.415 | V    |
| V <sub>H</sub> -V <sub>L</sub> | Hysteretic Voltage Difference | 0.285 | 0.3     | 0.315 | V    |
| T <sub>1</sub>                 | Delay Time After Power On     | 5     |         |       | ms   |
| T <sub>2</sub>                 | Delay Time After Power Off    | 10    |         |       | μs   |

#### **ZERO-CROSSING TIMING** 6.4





#### Table-14 Zero-Crossing Specification

| Symbol          | Description      | Min. | Typical | Max. | Unit |
|-----------------|------------------|------|---------|------|------|
| T <sub>ZX</sub> | High Level Width |      | 5       |      | ms   |
| T <sub>D</sub>  | Delay Time       |      |         | 0.5  | ms   |

## 6.5 VOLTAGE SAG TIMING



#### Figure-14 Voltage Sag Timing Diagram

#### Table-15 Voltage Sag Specification

| Symbol         | Description | Min. | Typical | Max. | Unit |
|----------------|-------------|------|---------|------|------|
| T <sub>D</sub> | Delay Time  |      |         | 0.5  | ms   |

#### 6.6 PULSE OUTPUT



Figure-15 Output Pulse Width

# 6.7 ABSOLUTE MAXIMUM RATING

| Parameter                                         | Maximum Limit  |
|---------------------------------------------------|----------------|
| Relative Voltage Between AVDD and AGND            | -0.3V~3.7V     |
| Relative Voltage Between DVDD and DGND            | -0.3V~3.7V     |
| Analog Input Voltage (I1P, I1N, I2P, I2N, VP, VN) | -1V~VDD        |
| Digital Input Voltage                             | -0.3V~VDD+2.6V |
| Operating Temperature Range                       | -40~85 °C      |
| Maximum Junction Temperature                      | 150 °C         |

| Package Type | Thermal Resistance $\theta_{JA}$ | Unit | Condition  |
|--------------|----------------------------------|------|------------|
| Green SSOP28 | 63.2                             | °C/W | No Airflow |

# PACKAGE DIMENSIONS



| SNUISINA | DES<br>REDRAW TO | 03 ADD 14 & 16 ID 08 /25 /98 | 04 ADDED TOPMARK TO TITLE 5/23/01 | ADD "GREEN" PYC NOMENCLATURE 10/12/04 |  | - |  |  |  |  |                 |    |            | NOM MAX E | 1.86 1.99 | +  | +         | 1./3        | 10.20  |      | 5.30 5.38 4,6 | 28 |
|----------|------------------|------------------------------|-----------------------------------|---------------------------------------|--|---|--|--|--|--|-----------------|----|------------|-----------|-----------|----|-----------|-------------|--------|------|---------------|----|
|          |                  |                              |                                   |                                       |  |   |  |  |  |  |                 | 2  |            | NW        | 1.73      | 5  | 3         | 80.1        | 10.07  | 7.65 | 5.20          |    |
|          |                  |                              |                                   |                                       |  |   |  |  |  |  |                 | zc | )⊢ı<br>⊤   |           |           |    |           |             | 4,5    | 3    | 4,6           |    |
|          |                  |                              |                                   |                                       |  |   |  |  |  |  | NO              | 5  |            | MAX       | 1 99      | 5  |           | 1./8        | 8.33   | 7.90 | 5.38          |    |
|          |                  |                              |                                   |                                       |  |   |  |  |  |  | IEDEC VARIATION |    | ٩٩         | MON       | 1.86      | 1  | 2         | <u>د، ا</u> | 8.20   | 7.80 | 5.30          | 24 |
|          |                  |                              |                                   |                                       |  |   |  |  |  |  |                 |    |            | N         | 1.73      | 5  | <u>,</u>  | 8.1         | 8.07   | 7.65 | 5.20          |    |
|          |                  |                              |                                   |                                       |  |   |  |  |  |  |                 | zc |            |           |           |    |           | _           | 4,5    | ñ    | 4,6           |    |
|          |                  |                              |                                   |                                       |  |   |  |  |  |  | N               |    |            | MAX       | 1 99      | 15 |           | ./8         | 7.33   | 7.90 | 5.38          |    |
|          |                  |                              |                                   |                                       |  |   |  |  |  |  | IEDEC VARIATION |    | F          | MON       | 1.86      | +  | +         | +           | -      | -    | 2             | 20 |
|          |                  |                              |                                   |                                       |  |   |  |  |  |  | EDEC            |    | ł          | NIN       | 1.73      | ╈  | +         | +           | -      | -    | 5.20          |    |
|          |                  |                              |                                   |                                       |  |   |  |  |  |  |                 | zc |            |           |           |    | <u> </u>  | 4           | 4,5    | ~    | 4,6           |    |
|          |                  |                              |                                   |                                       |  |   |  |  |  |  |                 |    |            | MAX       | 1 99      | 21 | -<br>-    | +           |        | 7.90 | 5.38          |    |
|          |                  |                              |                                   |                                       |  |   |  |  |  |  | IEDEC VARIATION |    | ┢          | MON       | 1.86 1    | +  | +         | -           | -      | -    | 0             | 16 |
|          |                  |                              |                                   |                                       |  |   |  |  |  |  |                 |    | ŀ          | MIN       | 1 7.3 1   | +  | +         | _           | -      | -    | 5.20 5        | 1  |
|          |                  |                              |                                   |                                       |  |   |  |  |  |  |                 |    |            |           |           |    | ין י<br>ד | _           | 4,5 5. | 3 7. | 4,6 5.        |    |
|          |                  |                              |                                   |                                       |  |   |  |  |  |  |                 | Τ  | Т          | MAX       | 1 99      | 21 | -         | +           |        | 7.90 | 5.38 4        |    |
|          |                  |                              |                                   |                                       |  |   |  |  |  |  | DIATION         |    | ŀ          | MOM       | -         | +  | +         | +           | -      | -    | 5.30 5.       | _  |
|          |                  |                              |                                   |                                       |  |   |  |  |  |  | IEDEC VARIATION |    | ŀ          |           | 3 1.86    | ╉  | +         | +           | -      | -    |               | 14 |
|          |                  |                              |                                   |                                       |  |   |  |  |  |  |                 |    |            | N N       | 1.73      | ╀  | _         |             | -      | _    | 1 5.20        |    |
|          |                  |                              |                                   |                                       |  |   |  |  |  |  | 5               | ×Σ | <b>е</b> с |           | 4         |    | ۲<br>:    | •           | 0      | ш    | Ξ             | z  |



# **ORDERING INFORMATION**



# DATASHEET DOCUMENT HISTORY

09/02/2010 pg. 16 11/02/2010 pg. 37, 40 12/13/2010 pg. 6, 10, 48, 52 12/27/2010 pg. 48 03/22/2011 pg. 53

01/10/2012 pg. 48, 52, 54, 55, 56



# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Current & Power Monitors & Regulators category:

Click to view products by Atmel manufacturer:

Other Similar products are found below :

NCS37000MNG MP5011DQ-LF-P 514007X NCP4353BSNT1G ZXCT1009QFTA MAX8717ETI+T MAX34408ETE+ MAX14586ETA+T MAX34411ETG+ MAX34407EVKIT# MAX14590ETA+T MAX4980ETA+T MAX4866LEUT+T LT3092EST#TRPBF MAX4008EUT+T MAX4865LELT+T MAX4845DEYT+T MAX4841EXT+T DS3920T-001+T MAX1964TEEE+T LTC2970HUFD-1#PBF LTC2970HUFD#PBF LTM2987CY#PBF ZXCT1080QE5TA ZXCT1081QE5TA NCP4353ASNT1G MAX1864TEEE+T PAC1931T-I/J6CX NCV361SNT1G PE-68383NL ISL28022FUZ-T7A 90E36ERGI 1N5307 EMC1704-2-AP-TR MAX8688AHETG+ MAX8688ALETG+ MAX4866LELT+T MAX44299UWE+T MAX34409ETE+ MAX4006EUTT MAX1964TEEE DS3923T+ DS1865T DS1842N+ STPMS1BPQR STPM33TR ISL28023FR60Z ZXCT1023DFGTA MAX17523ATE+ MAX14626ETTT