| LTR                                                                                  |                          |                                                           |         |                           |                |                                  |              | F            | REVISI  | ONS     |                  |            |            |                    |                    |                     |                                |                    |          |      |
|--------------------------------------------------------------------------------------|--------------------------|-----------------------------------------------------------|---------|---------------------------|----------------|----------------------------------|--------------|--------------|---------|---------|------------------|------------|------------|--------------------|--------------------|---------------------|--------------------------------|--------------------|----------|------|
|                                                                                      |                          |                                                           |         |                           | [              | DESCF                            | RIPTIO       | N            |         |         |                  |            | DA         | ATE (YI            | R-MO-[             | DA)                 |                                | APPF               | ROVED    |      |
| D                                                                                    | Add o                    | device                                                    | types 0 | )3 and (                  | 04. Ad         | d test o                         | circuit.     | Editori      | al chan | ges thr | ougho            | ut         | 90-03-05   |                    |                    |                     | W. Heckman                     |                    |          |      |
| Е                                                                                    | Chan                     | Change 1.3. Convert to one part-one part number format.   |         |                           |                |                                  | rmat.        |              |         |         | 91-02-08         |            |            | W. Heckman         |                    |                     |                                |                    |          |      |
| F                                                                                    | Chan                     | Changes in accordance with NOR 5962-R323-92               |         |                           |                |                                  |              |              |         |         |                  | 92-0       | 9-26       |                    | Monica L. Poelking |                     | 1                              |                    |          |      |
| G                                                                                    | Chan                     | ges in                                                    | accord  | lance w                   | ith NO         | R 5962                           | 2-R052       | -93          |         |         |                  |            |            | 92-1               | 2-18               |                     | Monica L. Poelking             |                    | l        |      |
| Н                                                                                    |                          |                                                           |         | 05-08. <i>i</i><br>hrough |                | ckages                           | s M, U,      | and V.       | Add c   | lass N  | design           | ator.      |            | 96-0               | 8-23               |                     | Moni                           | Monica L. Poelking |          |      |
| J                                                                                    | Upda                     | te boile                                                  | erplate | to MIL-                   | PRF-3          | 8535 r                           | equiren      | nents        | · LTG   |         |                  |            |            | 02-1               | 2-18               |                     | Thomas M. Hess                 |                    |          |      |
| К                                                                                    | Upda                     | te boile                                                  | erplate | to curre                  | ent MIL        | -PRF-                            | 38535        | require      | ments.  | - CFS   | ;                |            |            | 07-1               | 1-26               |                     | Thor                           | nas M.             | Hess     |      |
| REV<br>SHEET                                                                         |                          |                                                           |         |                           |                |                                  |              |              |         |         |                  |            |            |                    |                    |                     |                                |                    |          |      |
| REV<br>SHEET                                                                         | 15                       | K                                                         |         |                           | 1.6            | .,                               | .,           |              |         |         |                  |            |            |                    |                    |                     |                                |                    |          |      |
| O                                                                                    | 13                       | 16                                                        | 17      | K 18                      | K<br>19        | K 20                             | K 21         | K 22         | K 23    |         |                  |            |            |                    |                    |                     |                                |                    |          |      |
| REV STATUS                                                                           |                          | 16                                                        | 17      | K<br>18<br>REV            | 19             | K<br>20                          | K 21 K       | K 22 K       | K 23    | K       | К                | K          | K          | K                  | K                  | K                   | K                              | K                  | K        | K    |
| REV STATUS<br>OF SHEETS                                                              |                          | 16                                                        |         | 18                        | 19             |                                  | 21           | 22           | 23      | K<br>4  | K<br>5           | K 6        | K 7        | K 8                | K 9                | K 10                | K 11                           | K 12               | K 13     | K 14 |
| OF SHEETS  PMIC N/A  STAI  MICRO                                                     | NDAF<br>OCIRO<br>AWIN    | RD<br>CUIT                                                |         | 18<br>REV<br>SHE<br>PREI  | 19 'EET PAREC  | 20<br>) BY<br>Greg               | 21<br>K      | 22<br>K<br>2 | 23<br>K |         | 5                | 6<br>EFEN  | 7<br>SE SI | 8<br>UPPL<br>IBUS, | 9<br>Y CE          |                     | 11<br>R COL<br>218-39          | 12<br>.UMB         | 13       |      |
| OF SHEETS  PMIC N/A  STAI  MICRO DRA  THIS DRAWIN  FOR U  DEPAI  AND AGEN  DEPARTMEN | NG IS AT RETMENT NCIES ( | RD<br>CUIT<br>G<br>VAILAR<br>ALL<br>TS<br>DF THE<br>DEFEN | 17      | 18 REV SHE PREI           | 19  CKED  ROVE | 20 D BY Greg BY Wm J D BY Michae | 21<br>K<br>1 | 22 K 2       | 23<br>K | MIC CO  | DI<br>DI<br>CROC | EFEN<br>CC | FIEN       | 8 UPPLIBUS, 0://ww | 9 Y CE, OHIO       | 10<br>NTER<br>O 432 | 11<br>R COL<br>218-39<br>a.mil | UMB<br>990         | 13<br>US |      |

#### 1. SCOPE

- 1.1 <u>Scope</u>. This drawing documents three product assurance class levels consisting of space application (device class V), high reliability (device classes M and Q),and nontraditional performance environment (device class N). A choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). When available, a choice of Radiation Hardness Assurance (RHA) levels is reflected in the PIN. For device class N, the user is cautioned to assure that the device is appropriate for the application environment.
  - 1.2 PIN. The PIN is as shown in the following example:



- 1.2.1 RHA designator. Device classes N, Q, and V RHA marked devices meet the MIL-PRF-38535 specified RHA levels and are marked with the appropriate RHA designator. Device class M RHA marked devices meet the MIL-PRF-38535, appendix A specified RHA levels and are marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device.
  - 1.2.2 Device type(s). The device type(s) identify the circuit function as follows:

| Device type | Generic number | Circuit function                                                   |
|-------------|----------------|--------------------------------------------------------------------|
| 01          | 80C31BH        | 8-bit microcontroller (3.5 to 12 MHz)                              |
| 02          | 80C51BH        | 8-bit microcontroller with a mask programmable ROM (3.5 to 12 MHz) |
| 03          | 80C31BH-16     | 8-bit microcontroller (3.5 to 16 MHz)                              |
| 04          | 80C51BH-16     | 8-bit microcontroller with a mask programmable ROM (3.5 to 16 MHz) |
| 05          | 80C31BH        | 8-bit microcontroller (3.5 to 12 MHz)                              |
| 06          | 80C51BH        | 8-bit microcontroller with a mask programmable ROM (3.5 to 12 MHz) |
| 07          | 80C31BH-16     | 8-bit microcontroller (3.5 to 16 MHz)                              |
| 08          | 80C51BH-16     | 8-bit microcontroller with a mask programmable ROM (3.5 to 16 MHz) |

1.2.3 <u>Device class designator</u>. The device class designator is a single letter identifying the product assurance level as follows:

| Device class | Device requirements documentation                                                                                                                         |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| М            | Vendor self-certification to the requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A |
| N            | Certification and qualification to MIL-PRF-38535 with a nontraditional performance environment (encapsulated in plastic)                                  |
| Q or V       | Certification and qualification to MIL-PRF-38535                                                                                                          |

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 85064   |
|-------------------------------------------------------------|------------------|---------------------|---------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>K | SHEET 2 |

1.2.4 <u>Case outline(s)</u>. The case outline(s) are as designated in MIL-STD-1835, JEDEC Publication 95, and as follows:

| Outline letter | Descriptive designator | <u>Terminals</u> | Package style                   | <u>Document</u> |
|----------------|------------------------|------------------|---------------------------------|-----------------|
| M              | GQCC1-J44              | 44               | "J" leaded chip carrier         | MIL-STD-1835    |
| Q              | GDIP1-T40 or CDIP2-T40 | 40               | Dual-in-line .                  | MIL-STD-1835    |
| U              | MS-011-AC              | 40               | Plastic dual-in-line            | JEP 95          |
| V              | MS-018-AC              | 44               | Plastic "J" leaded chip carrier | JEP 95          |
| X              | CQCC1-N44              | 44               | Square chip carrier             | MIL-STD-1835    |
| Υ              | See figure 1           | 52               | Flat pack                       | MIL-STD-1835    |

1.2.5 <u>Lead finish</u>. The lead finish is as specified in MIL-PRF-38535 for device classes N, Q, and V or MIL-PRF-38535, appendix A for device class M.

#### 1.3 Absolute maximum ratings. 1/

Oscillator frequency:

| Supply voltage range (referenced to ground)       |  |
|---------------------------------------------------|--|
| Case M, Q, and X                                  |  |
| Operating supply voltage range (V <sub>CC</sub> ) |  |

Device types 01, 02, 03, and 04.....-55°C to +125°C

Device types 05, 06, 07, and 08...-40°C to +85°C

<sup>1/</sup> Stresses above the absolute maximum rating may cause permanent damage to the device. Extended operation at the maximum levels may degrade performance and affect reliability.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 85064   |
|-------------------------------------------------------------|------------------|---------------------|---------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>K | SHEET 3 |

#### 2. APPLICABLE DOCUMENTS

2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation or contract.

#### DEPARTMENT OF DEFENSE SPECIFICATION

MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for.

#### DEPARTMENT OF DEFENSE STANDARDS

MIL-STD-883 - Test Method Standard Microcircuits.

MIL-STD-1835 - Interface Standard Electronic Component Case Outlines.

#### DEPARTMENT OF DEFENSE HANDBOOKS

MIL-HDBK-103 - List of Standard Microcircuit Drawings.
MIL-HDBK-780 - Standard Microcircuit Drawings.

(Copies of these documents are available online at <a href="http://assist.daps.dla.mil/quicksearch/">http://assist.daps.dla.mil/quicksearch/</a> or <a href="http://assist.daps.dla.mil">http://assist.daps.dla.mil</a> or from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094.)

2.2 <u>Non-Government publications</u>. The following documents form a part of this document to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation or contract.

#### **ELECTRONICS INDUSTRIES ALLIANCE (EIA)**

JEP 95 - Registered and Standard Outlines for Semiconductor Devices

(Copies of these documents are available online at <a href="www.jedec.org/">www.jedec.org/</a> or from the Electronics Industries Alliance, 2500 Wilson Boulevard, Arlington, VA 22201-3834).

2.3 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained.

#### 3. REQUIREMENTS

- 3.1 <u>Item requirements</u>. The individual item requirements for device classes N, Q and V shall be in accordance with MIL-PRF-38535 and as specified herein or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. The individual item requirements for device class M shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein.
- 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535 and herein for device classes N, Q and V or MIL-PRF-38535, appendix A and herein for device class M.
  - 3.2.1 <u>Case outlines</u>. The case outlines shall be in accordance with 1.2.4 herein and figure 1.
  - 3.2.2 Terminal connections. The terminal connections shall be as specified on figure 2.
  - 3.2.3 Block diagram. The block diagram shall be as specified on figure 3.
  - 3.2.4 Switching waveforms and test circuit. The switching waveforms and test circuit shall be as specified on figure 4.

| STANDARD MICROCIRCUIT DRAWING                               | SIZE<br><b>A</b> |                     | 85064   |
|-------------------------------------------------------------|------------------|---------------------|---------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>K | SHEET 4 |

- 3.3 <u>Electrical performance characteristics and postirradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and postirradiation parameter limits are as specified in table I and shall apply over the full case operating temperature range.
- 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table II. The electrical tests for each subgroup are defined in table I.
- 3.5 <u>Marking</u>. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device. For RHA product using this option, the RHA designator shall still be marked. Marking for device classes N, Q and V shall be in accordance with MIL-PRF-38535. Marking for device class M shall be in accordance with MIL-PRF-38535, appendix A.
- 3.5.1 <u>Certification/compliance mark</u>. The certification mark for device classes N, Q, and V shall be a "QML" or "Q" as required in MIL-PRF-38535. The compliance mark for device class M shall be a "C" as required in MIL-PRF-38535, appendix A.
- 3.6 <u>Certificate of compliance</u>. For device classes N, Q, and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.6.1 herein). For device class M, a certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6.2 herein). The certificate of compliance submitted to DSCC-VA prior to listing as an approved source of supply for this drawing shall affirm that the manufacturer's product meets, for device classes N, Q, and V, the requirements of MIL-PRF-38535 and herein or for device class M, the requirements of MIL-PRF-38535, appendix A and herein.
- 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device classes N, Q, and V in MIL-PRF-38535 or for device class M in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing.
- 3.8 <u>Notification of change for device class M.</u> For device class M, notification to DSCC-VA of change of product (see 6.2 herein) involving devices acquired to this drawing is required for any change that affects this drawing.
- 3.9 <u>Verification and review for device class M.</u> For device class M, DSCC, DSCC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer.
- 3.10 <u>Microcircuit group assignment for device class M</u>. Device class M devices covered by this drawing shall be in microcircuit group number 105 (see MIL-PRF-38535, appendix A).
- 3.11 <u>User mask program</u>. For device types 02, 04, 06, and 08, since the ROM is memory programmed by the manufacturer in a variety of configurations, the contracting activity shall provide an altered item drawing describing the mask program to be used by the manufacturer.
  - 3.12 PIN supersession information. The PIN supersession information shall be as specified in 6.7 herein.

| STANDARD             |  |  |  |  |  |
|----------------------|--|--|--|--|--|
| MICROCIRCUIT DRAWING |  |  |  |  |  |

DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990

| SIZE<br><b>A</b> |                     | 85064   |
|------------------|---------------------|---------|
|                  | REVISION LEVEL<br>K | SHEET 5 |

TABLE I. <u>Electrical performance characteristics</u>.

| Test                                                    | Symbol                                           | Conditions 1/                                                         | Group A   | Device   | Lim                                              | nits     | Unit    |
|---------------------------------------------------------|--------------------------------------------------|-----------------------------------------------------------------------|-----------|----------|--------------------------------------------------|----------|---------|
|                                                         |                                                  | $V_{CC}$ = 5 V ±20% unless otherwise specified                        | subgroups | type     | Min                                              | Max      |         |
| Output low voltage (ports 1, 2, 3)                      | V <sub>OL</sub>                                  | I <sub>OL</sub> = 1.6 mA <u>2</u> /                                   | 1, 2, 3   | All      |                                                  | 0.45     | V       |
| Output low voltage (port 0, ALE, PSEN)                  | V <sub>OL1</sub>                                 | I <sub>OL</sub> = 3.2 mA <u>2</u> /                                   | 1, 2, 3   | All      |                                                  | 0.45     | V       |
| Output high voltage                                     | $V_{OH}$                                         | $I_{OH}$ = -60 $\mu$ A, $V_{CC}$ = 5 V ±10%                           | 1, 2, 3   | All      | 2.4                                              |          | V       |
| (ports 1, 2, 3)                                         | 1                                                | $I_{OH}$ = -25 $\mu$ A, $V_{CC}$ = 5 V ±10%                           |           |          | 0.75 V <sub>CC</sub>                             |          | _       |
|                                                         | <del>                                     </del> | $I_{OH}$ = -10 $\mu$ A, $V_{CC}$ = 5 V ±10%                           | <u> </u>  | <u> </u> | 0.90 V <sub>CC</sub>                             |          | <b></b> |
| Output high voltage                                     | V <sub>OH1</sub>                                 | $I_{OH}$ = -400 $\mu$ A, $V_{CC}$ = 5 V ±10%                          | 1, 2, 3   | All      | 2.4                                              | <u> </u> | V       |
| (port 0 in external                                     |                                                  | $I_{OH}$ = -150 $\mu$ A, $V_{CC}$ = 5 V ±10%                          |           |          | 0.75 V <sub>CC</sub>                             | <u> </u> | _       |
| bus mode, ALE, PSEN)                                    |                                                  | $I_{OH}$ = -40 $\mu$ A, $V_{CC}$ = 5 V ±10% $\underline{3}$ /         |           |          | 0.90 V <sub>CC</sub>                             |          |         |
| Logical 0 input<br>current<br>(ports 1, 2, 3)           | I <sub>IL</sub>                                  | V <sub>IN</sub> = 0.45 V                                              | 1, 2, 3   | All      |                                                  | -75      | μА      |
| Logical 1 to 0<br>transition current<br>(ports 1, 2, 3) | I <sub>TL</sub>                                  | V <sub>IN</sub> = 2 V                                                 | 1, 2, 3   | All      |                                                  | -750     | μА      |
| Input leakage<br>current<br>(port 0, EA)                | I <sub>LI</sub>                                  | 0.45 < V <sub>IN</sub> < V <sub>CC</sub>                              | 1, 2, 3   | All      |                                                  | ±10      | μА      |
| Supply current                                          | I <sub>CC1</sub>                                 | 3.5 MHz, V <sub>CC</sub> 4 V                                          | 1, 2, 3   | All      |                                                  | 4.3      | mA      |
| during operation                                        |                                                  | 3.5 MHz, V <sub>CC</sub> 5 V <u>5</u> /                               | ]         |          | '                                                | 5.7      |         |
| <u>4</u> /                                              |                                                  | 3.5 MHz, V <sub>CC</sub> 6 V                                          |           |          | '                                                | 7.5      |         |
| •                                                       |                                                  | 8.0 MHz, V <sub>CC</sub> 4 V <u>5</u> /                               |           |          | '                                                | 8.3      |         |
|                                                         |                                                  | 8.0 MHz, V <sub>CC</sub> 5 V <u>5</u> /                               | ]         |          | '                                                | 11       |         |
| !                                                       |                                                  | 8.0 MHz, V <sub>CC</sub> 6 V <u>5</u> /                               | 1         |          | '                                                | 14       |         |
| !                                                       |                                                  | 12 MHz, V <sub>CC</sub> 4 V                                           | 1         |          | '                                                | 12<br>16 |         |
|                                                         |                                                  | 12 MHz, V <sub>CC</sub> 5 V <u>5</u> /<br>12 MHz, V <sub>CC</sub> 6 V | ]         |          | '                                                | 20       |         |
| Supply current                                          | I <sub>CC2</sub>                                 | 16 MHz, V <sub>CC</sub> 4 V                                           | 1, 2, 3   | 03, 04   | <del>                                     </del> | 16       | mA      |
| during operation                                        | 1002                                             | 16 MHz, V <sub>CC</sub> 5 V <u>5</u> /                                | 1, 2, 0   | 07, 08   | '                                                | 21       | ''''    |
| during operation                                        |                                                  | 16 MHz, V <sub>CC</sub> 6 V                                           | 1         | 01,00    | '                                                | 25       |         |

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 85064   |
|-------------------------------------------------------------|------------------|---------------------|---------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>K | SHEET 6 |

TABLE I. <u>Electrical performance characteristics</u> - Continued.

| Test               | Symbol              | Conditions 1/                                            | Group A   | Device | Li                     | mits                    | Unit |
|--------------------|---------------------|----------------------------------------------------------|-----------|--------|------------------------|-------------------------|------|
|                    |                     | $V_{CC}$ = 5 V ±20%                                      | subgroups | type   | Min                    | Max                     |      |
|                    |                     | unless otherwise specified                               |           |        |                        |                         |      |
| Supply current     | I <sub>CC3</sub>    | 3.5 MHz, V <sub>CC</sub> 4 V                             | 1, 2, 3   | All    |                        | 1.1                     | mA   |
| during idle mode   |                     | 3.5 MHz, V <sub>CC</sub> 5 V <u>5</u> /                  |           |        |                        | 1.6                     |      |
| <u>6</u> /         |                     | 3.5 MHz, V <sub>CC</sub> 6 V                             |           |        |                        | 2.2                     |      |
|                    |                     | 8.0 MHz, V <sub>CC</sub> 4 V <u>5</u> /                  |           |        |                        | 1.8                     |      |
|                    |                     | 8.0 MHz, V <sub>CC</sub> 5 V <u>5</u> /                  |           |        |                        | 2.7                     |      |
|                    |                     | 8.0 MHz, V <sub>CC</sub> 6 V <u>5</u> /                  |           |        |                        | 3.7                     |      |
|                    |                     | 12 MHz, V <sub>CC</sub> 4 V                              |           |        |                        | 2.5                     |      |
|                    |                     | 12 MHz, V <sub>CC</sub> 5 V <u>5</u> /                   |           |        |                        | 3.7                     |      |
|                    |                     | 12 MHz, V <sub>CC</sub> 6 V                              | 1         |        |                        | 5.0                     |      |
|                    | I <sub>CC4</sub>    | 16 MHz, V <sub>CC</sub> 4 V                              |           | 03, 04 |                        | 4.0                     |      |
|                    |                     | 16 MHz, V <sub>CC</sub> 5 V <u>5</u> /                   |           | 07, 08 |                        | 5.5                     |      |
|                    |                     | 16 MHz, V <sub>CC</sub> 6 V                              |           |        |                        | 7.0                     |      |
| Power down current | I <sub>PD</sub>     | V <sub>CC</sub> = 2 V to 6 V <u>7</u> /                  | 1, 2, 3   | All    |                        | 75                      | μΑ   |
| Reset pulldown     | R <sub>RST</sub>    |                                                          | 1, 2, 3   | All    | 50                     | 150                     | kΩ   |
| resistor           |                     |                                                          |           |        |                        |                         |      |
| Pin capacitance    | C <sub>IO</sub>     | See 4.4.1c                                               | 4         | All    |                        | 10                      | pF   |
| Functional tests   |                     | See 4.4.1d                                               | 7, 8      | All    |                        |                         |      |
| Oscillator         | 1/t <sub>CLCL</sub> |                                                          | 9, 10, 11 | 01, 02 | 3.5                    | 12                      | MHz  |
| frequency          |                     |                                                          |           | 05, 06 |                        |                         |      |
|                    |                     |                                                          |           | 03, 04 | 3.5                    | 16                      |      |
|                    |                     |                                                          |           | 07, 08 |                        |                         |      |
| ALE pulse width    | $t_{LHLL}$          | $C_L = 100 \text{ pF} \text{ for port } 0, \text{ ALE},$ | 9, 10, 11 | All    | 2t <sub>CLCL</sub> -55 |                         | ns   |
| Address valid to   | t <sub>AVLL</sub>   | and PSEN                                                 |           |        | t <sub>CLCL</sub> -70  |                         |      |
| ALE low            | <u>8</u> /          | $C_L = 80 \text{ pF for all other}$                      |           |        |                        |                         |      |
| Address hold after | $t_{LLAX}$          | outputs (see figure 4)                                   |           |        | t <sub>CLCL</sub> -50  |                         |      |
| ALE low            |                     |                                                          |           |        |                        |                         |      |
| ALE low to valid   | t <sub>LLIV</sub>   |                                                          |           |        |                        | 4t <sub>CLCL</sub> -115 |      |
| instruction in     |                     |                                                          |           |        |                        |                         |      |
| ALE low to PSEN    | t <sub>LLPL</sub>   |                                                          |           |        | t <sub>CLCL</sub> -55  |                         |      |
| low                |                     |                                                          |           |        |                        |                         |      |
| PSEN pulse width   | t <sub>PLPH</sub>   |                                                          |           |        | 3t <sub>CLCL</sub> -60 |                         |      |
| PSEN low to valid  | t <sub>PLIV</sub>   |                                                          |           |        |                        | 3t <sub>CLCL</sub> -120 |      |
| instruction in     |                     |                                                          |           |        |                        |                         |      |
| Input instruction  | t <sub>PXIX</sub>   |                                                          |           |        | 0                      |                         |      |
| hold after PSEN    |                     |                                                          |           |        |                        |                         |      |
| Input instruction  | t <sub>PXIZ</sub>   |                                                          |           |        |                        | t <sub>CLCL</sub> -120  |      |
| float after PSEN   |                     |                                                          |           |        |                        |                         |      |

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 85064   |
|-------------------------------------------------------------|------------------|---------------------|---------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>K | SHEET 7 |

TABLE I. <u>Electrical performance characteristics</u> - Continued.

| Test                            | Symbol                       | Conditions <u>1</u> /                            | Group A   | Device | Lir                     | nits                    | Uı |
|---------------------------------|------------------------------|--------------------------------------------------|-----------|--------|-------------------------|-------------------------|----|
|                                 |                              | $V_{CC}$ = 5 V $\pm 20\%$                        | subgroups | type   | Min                     | Max                     |    |
|                                 |                              | unless otherwise specified                       |           |        |                         |                         | ┷  |
| Address to valid instruction in | t <sub>AVIV</sub>            | $C_L = 100 \text{ pF}$ for port 0, ALE, and PSEN | 9, 10, 11 | All    |                         | 5t <sub>CLCL</sub> -120 | n  |
| PSEN low to                     | t <sub>PLAZ</sub>            | $C_L$ = 80 pF for all other                      |           |        |                         | 25                      |    |
| address float                   |                              | outputs (see figure 4)                           |           |        |                         |                         |    |
| RD pulse width                  | t <sub>RLRH</sub>            | 1                                                |           |        | 6t <sub>CLCL</sub> -100 |                         | 1  |
| WR pulse width                  | t <sub>WLWH</sub>            | 1                                                |           |        | 6t <sub>CLCL</sub> -100 |                         |    |
| RD low to valid data in         | t <sub>RLDV</sub>            |                                                  |           |        | 0202                    | 5t <sub>CLCL</sub> -185 |    |
| Data hold after RD              | t <sub>RHDX</sub>            |                                                  |           |        | 0                       |                         | -  |
| Data float after<br>RD          | t <sub>RHDZ</sub>            |                                                  |           |        |                         | 2t <sub>CLCL</sub> -85  | -  |
| ALE low to valid data in        | t <sub>LLDV</sub>            |                                                  |           |        |                         | 8t <sub>CLCL</sub> -170 |    |
| Address valid to data in        | t <sub>AVDV</sub>            |                                                  |           |        |                         | 9t <sub>CLCL</sub> -185 |    |
| ALE low to RD or WR low         | t <sub>LLWL</sub>            |                                                  |           |        | 3t <sub>CLCL</sub> -65  | 3t <sub>CLCL</sub> +65  |    |
| Address to RD or WR low         | t <sub>AVWL</sub>            |                                                  |           |        | 4t <sub>CLCL</sub> -145 |                         | -  |
| Data valid to WR transition     | t <sub>QVWX</sub>            |                                                  |           |        | t <sub>CLCL</sub> -75   |                         |    |
| Data holds after WR             | t <sub>WHQX</sub>            |                                                  |           |        | t <sub>CLCL</sub> -65   |                         |    |
| RD low to address float         | t <sub>RLAZ</sub>            |                                                  |           |        |                         | 0                       |    |
| RD or WR high<br>to high        | t <sub>WHLH</sub>            |                                                  |           |        | t <sub>CLCL</sub> -65   | t <sub>CLCL</sub> +65   |    |
| External clock high time        | t <sub>CHCX</sub>            |                                                  |           |        | 20                      |                         |    |
| External clock<br>low time      | t <sub>CLCX</sub>            |                                                  |           |        | 20                      |                         |    |
| External clock rise time        | t <sub>CLCH</sub>            |                                                  |           |        |                         | 20                      |    |
| External clock fall time        | t <sub>CHCL</sub>            |                                                  |           |        |                         | 20                      |    |
| Serial port clock cycle time    | t <sub>XLXL</sub> <u>5</u> / |                                                  |           |        | 12t <sub>CLCL</sub>     |                         |    |

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 85064   |
|-------------------------------------------------------------|------------------|---------------------|---------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>K | SHEET 8 |

TABLE I. <u>Electrical performance characteristics</u> - Continued.

| Test              | Symbol            | Conditions 1/                      | Group A   | Device | Lin                      | nits                     | Unit |
|-------------------|-------------------|------------------------------------|-----------|--------|--------------------------|--------------------------|------|
|                   |                   | $V_{CC}$ = 5 V $\pm 20\%$          | subgroups | type   | Min                      | Max                      |      |
|                   |                   | unless otherwise specified         |           |        |                          |                          |      |
| Output data       | t <sub>QVXH</sub> | $C_L = 100 \text{ pF for port 0},$ | 9, 10, 11 | All    | 10t <sub>CLCL</sub> -133 |                          | ns   |
| setup to clock    | <u>5</u> /        | ALE, and PSEN                      |           |        |                          |                          |      |
| rising edge       |                   | $C_L$ = 80 pF for all other        |           |        |                          |                          |      |
| Output data hold  | t <sub>XHQX</sub> | outputs (see figure 4)             |           |        | 2t <sub>CLCL</sub> -117  |                          |      |
| after clock       | <u>5</u> /        |                                    |           |        |                          |                          |      |
| rising edge       |                   |                                    |           |        |                          |                          |      |
| Input data hold   | t <sub>XHDX</sub> |                                    |           |        | 0                        |                          |      |
| after clock       | <u>5</u> /        |                                    |           |        |                          |                          |      |
| rising edge       |                   |                                    |           |        |                          |                          |      |
| Clock rising edge | t <sub>XHDV</sub> |                                    |           |        |                          | 10t <sub>CLCL</sub> -133 |      |
| to input data     | <u>5</u> /        |                                    |           |        |                          |                          |      |
| valid             |                   |                                    |           |        |                          |                          |      |

- 1/ Unless otherwise specified, all testing to be performed using worst case conditions. The operating temperature shall be as specified in section 1.4.
- <u>2/</u> Capacitive loading on ports 0 and 2 may cause spurious noise pulses to be superimposed on the V<sub>OL</sub> of ALE and ports 1 and 3. The noise is due to external bus capacitance discharging into the port 0 and port 2 pins when these pins make 1-to-0 transitions during bus operations. In the worst cases (capacitive loading > 100 pF), the noise pulse on the ALE line may exceed 0.8 V. In such cases it may be desirable to qualify ALE with a Schmitt Trigger, or use an address latch with a Schmitt Trigger STROBE input.
- $\underline{3}$ / Capacitive loading on ports 0 and 2 may cause the V<sub>OH</sub> on ALE and PSEN to momentarily fall below the 0.9 V<sub>CC</sub> specification when the address bits are stabilizing.
- $\underline{4}$ /  $I_{CC}$  is measured with all output pins disconnected; XTAL1 driven with  $t_{CLCH}$ ,  $t_{CHCL}$  = 5 ns,  $V_{IL}$  =  $V_{SS}$  + 0.5 V,  $I_{CC}$  would be slightly higher if a crystal oscillator is used.
- 5/ Shall be guaranteed if not tested to the limits specified.
- 6/ Idle I<sub>CC</sub> is measured with all output pins disconnected; XTAL1 driven with  $t_{CLCH}$ ,  $t_{CHCL} = 5$  ns,  $V_{IL} = V_{SS} + 0.5$  V, XTAL2 N.C.; Port  $0 = V_{CC}$ ; EA = RST =  $V_{SS}$ .
- 7/ Power down I<sub>CC</sub> is measured with all output pins disconnected; EA = PORT, 0 = V<sub>CC</sub>; XTAL2 N.C.; RST = V<sub>SS</sub>.
- 8/ When using timing equations, the minimum value shall be not less than 5 ns.
- 9/ Due to test equipment limitations, actual tested values may differ from those specified, but specified limits are guaranteed.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                |
|----------------------------------|------------------|----------------|
| DEFENSE SUPPLY CENTER COLUMBUS   |                  | REVISION LEVEL |

85064

9

SHEET

#### Case Y



| Ltr | Inches |       | Millimeters |       | Notes |
|-----|--------|-------|-------------|-------|-------|
|     | Min    | Max   | Min         | Max   |       |
| Α   | .045   | .100  | 1.14        | 2.54  |       |
| b   | .015   | .023  | 0.38        | 0.58  |       |
| С   | .008   | .012  | 0.20        | 0.30  |       |
| D   |        | 1.330 |             | 33.78 | 2     |
| Е   | .620   | .660  | 15.75       | 16.76 |       |
| E1  |        |       |             |       | 2     |
| е   | .050   | BSC   | 1.27 BSC    |       | 3     |

| Symbol | Inches |      | Millimeters |       | Notes |
|--------|--------|------|-------------|-------|-------|
|        | Min    | Max  | Min         | Max   |       |
| К      |        |      |             |       |       |
| L      | .250   | .370 | 6.35        | 9.40  |       |
| Q      | .054   | .066 | 1.37        | 16.76 | 4     |
| S      |        | .045 |             | 1.14  |       |
| S1     | .005   |      | 0.13        |       |       |
|        |        |      |             |       |       |
|        |        |      |             |       |       |

#### NOTES:

- 1. A pin 1 tab (enlargement) is located with the shaded area shown and adjacent to the package body. Other pin numbers proceed sequentially from pin 1 counterclockwise (as viewed from the top of the device).
- 2. This dimension allows for off-center lid, meniscus, and glass overrun.
- 3. The reference pin spacing is 0.050 between centerlines. Each pin centerline is located within  $\pm 0.005$  of its longitudinal position relative to the first and last pin numbers.
- 4. This dimension is measured at the point of exit of the lead body.

FIGURE 1. Case outlines.

# STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990 SIZE A 85064 REVISION LEVEL K 10

| Device type     | All               |                 |                 |  |  |
|-----------------|-------------------|-----------------|-----------------|--|--|
| Case outline    |                   | Q and U         |                 |  |  |
| Terminal number | Terminal symbol   | Terminal number | Terminal symbol |  |  |
| 1               | P1.0              | 21              | P2.0            |  |  |
| 2               | P1.1              | 22              | P2.1            |  |  |
| 3               | P1.2              | 23              | P2.2            |  |  |
| 4               | P1.3              | 24              | P2.3            |  |  |
| 5               | P1.4              | 25              | P2.4            |  |  |
| 6               | P1.5              | 26              | P2.5            |  |  |
| 7               | P1.6              | 27              | P2.6            |  |  |
| 8               | P1.7              | 28              | <u>P2.7</u>     |  |  |
| 9               | RESET             | 29              | PSEN            |  |  |
| 10              | P3.0/RXD          | 30              | <u>ALE</u>      |  |  |
| 11              | P3.1 <u>/TXD</u>  | 31              | EA              |  |  |
| 12              | P3.2 <u>/INT0</u> | 32              | P0.7            |  |  |
| 13              | P3.3/INT1         | 33              | P0.6            |  |  |
| 14              | P3.4/T0           | 34              | P0.5            |  |  |
| 15              | P3.5/ <u>T1</u>   | 35              | P0.4            |  |  |
| 16              | P3.6/ <u>WR</u>   | 36              | P0.3            |  |  |
| 17              | P3.7/RD           | 37              | P0.2            |  |  |
| 18              | XTAL2             | 38              | P0.1            |  |  |
| 19              | XTAL1             | 39              | P0.0            |  |  |
| 20              | $V_{SS}$          | 40              | V <sub>CC</sub> |  |  |

| Device type     |                 | All             |                 |
|-----------------|-----------------|-----------------|-----------------|
| Case outline    |                 | M, X, and V     |                 |
| Terminal number | Terminal symbol | Terminal number | Terminal symbol |
| 1               | NC              | 23              | NC              |
| 2               | P1.0            | 24              | P2.0            |
| 3               | P1.1            | 25              | P2.1            |
| 4               | P1.2            | 26              | P2.2            |
| 5               | P1.3            | 27              | P2.3            |
| 6               | P1.4            | 28              | P2.4            |
| 7               | P1.5            | 29              | P2.5            |
| 8               | P1.6            | 30              | P2.6            |
| 9               | P1.7            | 31              | <u>P2.7</u>     |
| 10              | RESET           | 32              | PSEN            |
| 11              | P3.0            | 33              | ALE             |
| 12              | NC              | 34              | NC_             |
| 13              | P3.1            | 35              | EA              |
| 14              | P3.2            | 36              | P0.7            |
| 15              | P3.3            | 37              | P0.6            |
| 16              | P3.4            | 38              | P0.5            |
| 17              | P3.5            | 39              | P0.4            |
| 18              | P3.6            | 40              | P0.3            |
| 19              | P3.7            | 41              | P0.2            |
| 20              | XTAL2           | 42              | P0.1            |
| 21              | XTAL1           | 43              | P0.0            |
| 22              | $V_{SS}$        | 44              | $V_{CC}$        |
|                 |                 |                 |                 |

NC = No connection

FIGURE 2. <u>Terminal connections</u>.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 85064 |
|----------------------------------|------------------|----------------|-------|
| DEFENSE SUPPLY CENTER COLUMBUS   |                  | REVISION LEVEL | SHEET |
| COLUMBUS, OHIO 43218-3990        |                  | K              | 11    |

| Device type     | All               |                 |                 |  |
|-----------------|-------------------|-----------------|-----------------|--|
| Case outline    |                   | Υ               |                 |  |
| Terminal number | Terminal symbol   | Terminal number | Terminal symbol |  |
| 1               | P1.0              | 27              | P2.0            |  |
| 2               | P1.1              | 28              | P2.1            |  |
| 3               | P1.2              | 29              | P2.2            |  |
| 4               | P1.3              | 30              | P2.3            |  |
| 5               | P1.4              | 31              | P2.4            |  |
| 6               | NC                | 32              | NC              |  |
| 7               | NC                | 33              | NC              |  |
| 8               | NC                | 34              | NC              |  |
| 9               | NC                | 35              | P2.5            |  |
| 10              | P1.5              | 36              | P2.6            |  |
| 11              | P1.6              | 37              | <u>P2.7</u>     |  |
| 12              | P1.7              | 38              | PSEN            |  |
| 13              | RST               | 39              | ALE             |  |
| 14              | P3.0/RXD          | 40              | EA              |  |
| 15              | P3.1 <u>/TXD</u>  | 41              | P0.7            |  |
| 16              | P3.2 <u>/INT0</u> | 42              | P0.6            |  |
| 17              | P3.3/INT1         | 43              | P0.5            |  |
| 18              | P3.4/T0           | 44              | P0.4            |  |
| 19              | NC                | 45              | NC              |  |
| 20              | NC                | 46              | NC              |  |
| 21              | P3.5 <u>/T</u> 1  | 47              | NC              |  |
| 22              | P3.6/ <u>WR</u>   | 48              | P0.3            |  |
| 23              | P3.7/RD           | 49              | P0.2            |  |
| 24              | XTAL2             | 50              | P0.1            |  |
| 25              | XTAL1             | 51              | P0.0            |  |
| 26              | V <sub>SS</sub>   | 52              | V <sub>cc</sub> |  |

NC = No connection

FIGURE 2. <u>Terminal connections</u> – Continued.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 85064    |
|-------------------------------------------------------------|------------------|---------------------|----------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>K | SHEET 12 |



| Mode       | Program memory | ALE | PSEN | Port 0 | Port 1 | Port 2  | Port 3 |
|------------|----------------|-----|------|--------|--------|---------|--------|
| ldle       | Internal       | 1   | 1    | Data   | Data   | Data    | Data   |
| Idle       | External       | 1   | 1    | Float  | Data   | Address | Data   |
| Power down | Internal       | 0   | 0    | Data   | Data   | Data    | Data   |
| Power down | External       | 0   | 0    | Float  | Data   | Data    | Data   |

FIGURE 3. Block diagram.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 85064 |
|----------------------------------|------------------|----------------|-------|
| DEFENSE SUPPLY CENTER COLUMBUS   |                  | REVISION LEVEL | SHEET |
| COLUMBUS, OHIO 43218-3990        |                  | K              | 13    |



EXTERNAL CLOCK DRIVE WAVEFORM



AC TESTING: INPUT, OUTPUT WAVEFORMS



FLOAT WAVEFORM

NOTES:

- AC inputs during testing are driven at V<sub>CC</sub> 0.5 for a logic "1" and 0.45 V for a logic "0". Timing measurements are made at V<sub>IH</sub> minimum for a logic "1" and V<sub>IL</sub> maximum for a logic "0".
   For timing purposes a port pin is no longer floating when a 100 mV change from load voltage occurs and
- begins to float when a 100 mV change from the loaded V<sub>OH</sub>/V<sub>OL</sub> level occurs.
- 3.  $I_{OL}/I_{OH} \ge \pm 20 \text{ mA}$ .

FIGURE 4. Switching waveforms and test circuit.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 85064 |
|----------------------------------|------------------|----------------|-------|
| DEFENSE SUPPLY CENTER COLUMBUS   |                  | REVISION LEVEL | SHEET |
| COLUMBUS, OHIO 43218-3990        |                  | K              | 14    |



NOTE: This diagram indicates when signals are clocked internally. The time it takes the signals to propagate to the pins, however ranges from 25 to 125 ns. This propagation delay is dependent on variables such as temperature and pin loading. Propagation also varies from output to output and component to component. Typically though, (T<sub>A</sub> = +25°C, fully loaded) RD and WR propagation delays are approximately 50 ns.

The other signals are typically 85 ns. Propagation delays are incorporated in the ac specifications.

FIGURE 4. Switching waveforms and test circuit - Continued.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 85064 |
|----------------------------------|------------------|----------------|-------|
| DEFENSE SUPPLY CENTER COLUMBUS   |                  | REVISION LEVEL | SHEET |
| COLUMBUS, OHIO 43218-3990        |                  | K              | 15    |



EXTERNAL DATA MEMORY READ CYCLE



EXTERNAL PROGRAM MEMORY READ CYCLE

FIGURE 4. Switching waveforms and test circuit - Continued.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 85064 |
|----------------------------------|------------------|----------------|-------|
| DEFENSE SUPPLY CENTER COLUMBUS   |                  | REVISION LEVEL | SHEET |
| COLUMBUS, OHIO 43218-3990        |                  | K              | 16    |



EXTERNAL DATA MEMORY WRITE CYCLE



FIGURE 4. Switching waveforms and test circuit - Continued.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 85064 |
|----------------------------------|------------------|----------------|-------|
| DEFENSE SUPPLY CENTER COLUMBUS   |                  | REVISION LEVEL | SHEET |
| COLUMBUS, OHIO 43218-3990        |                  | K              | 17    |



| Output            | $R_L$  | C <sub>L</sub> |
|-------------------|--------|----------------|
| Port 0, ALE, PSEN | 1.2 kΩ | 100 pF         |
| All other outputs | 2.4 kΩ | 80 pF          |

#### NOTES:

- All diodes are 1N914 or equivalent.
   C<sub>L</sub> includes tester and fixture capacitance.

FIGURE 4. Switching waveforms and test circuit - Continued.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 85064 |
|----------------------------------|------------------|----------------|-------|
| DEFENSE SUPPLY CENTER COLUMBUS   |                  | REVISION LEVEL | SHEET |
| COLUMBUS, OHIO 43218-3990        |                  | K              | 18    |

#### 4. VERIFICATION

- 4.1 <u>Sampling and inspection</u>. For device classes N, Q, and V, sampling and inspection procedures shall be in accordance with MIL-PRF-38535 or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. For device class M, sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A.
- 4.2 <u>Screening</u>. For device classes N, Q, and V, screening shall be in accordance with MIL-PRF-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection. For device class M, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection.
  - 4.2.1 Additional criteria for device class M.
    - a. Burn-in test, method 1015 of MIL-STD-883.
      - (1) Test condition A, B, C, or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015.
      - (2)  $T_A = +125^{\circ}C$ , minimum.
    - b. Interim and final electrical test parameters shall be as specified in table II herein.
    - c. For devices 02, 04, 06, and 08, all devices shall be mask programmed to the requirements of the altered item drawing prior to the initiation of any testing.
  - 4.2.2 Additional criteria for device classes N, Q, and V.
    - a. The burn-in test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The burn-in test circuit shall be maintained under document revision level control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015 of MIL-STD-883.
    - b. Interim and final electrical test parameters shall be as specified in table II herein.
    - Additional screening for device class V beyond the requirements of device class Q shall be as specified in MIL-PRF-38535, appendix B.
- 4.3 <u>Qualification inspection for device classes N, Q, and V</u>. Qualification inspection for device classes N, Q, and V shall be in accordance with MIL-PRF-38535. Inspections to be performed shall be those specified in MIL-PRF-38535 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4).
- 4.4 <u>Conformance inspection</u>. Technology conformance inspection for classes N, Q, and V shall be in accordance with MIL-PRF-38535 including groups A, B, C, D, and E inspections and as specified herein. Quality conformance inspection for device class M shall be in accordance with MIL-PRF-38535, appendix A and as specified herein. Inspections to be performed for device class M shall be those specified in method 5005 of MIL-STD-883 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4).

| STANDARD             |  |  |
|----------------------|--|--|
| MICROCIRCUIT DRAWING |  |  |

DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990

| SIZE<br><b>A</b> |                     | 85064       |
|------------------|---------------------|-------------|
|                  | REVISION LEVEL<br>K | SHEET<br>19 |

#### 4.4.1 Group A inspection.

- a. Tests shall be as specified in table II herein.
- b. Subgroups 5 and 6 in table I, method 5005 of MIL-STD-883 shall be omitted.
- c. Subgroup 4 (C<sub>IO</sub>, measurement) shall be measured only for the initial test and after process or design changes which may affect input capacitance. A minimum sample size of 5 devices with zero rejects shall be required.
- d. For device class M, subgroups 7 and 8 tests shall be sufficient to verify the truth table. For device classes N, Q, and V, subgroups 7 and 8 shall include verifying the functionality of the device.

TABLE II. Electrical test requirements.

| Test requirements                                 | Subgroups (in accordance with MIL-STD-883, method 5005, table I) | Subgroups<br>(in accordance with<br>MIL-PRF-38535, table III) |                                        |                                        |
|---------------------------------------------------|------------------------------------------------------------------|---------------------------------------------------------------|----------------------------------------|----------------------------------------|
|                                                   | Device<br>class M                                                | Device<br>class N                                             | Device<br>class Q                      | Device<br>class V                      |
| Interim electrical parameters (see 4.2)           |                                                                  |                                                               |                                        | 1,7,9                                  |
| Final electrical parameters (see 4.2)             | 1, 2, 3, 7, 8,<br>9, 10, 11 <u>1</u> /                           | 1, 2, 3, 7, 8,<br>9, 10, 11 <u>1</u> /                        | 1, 2, 3, 7, 8,<br>9, 10, 11 <u>1</u> / | 1, 2, 3, 7, 8,<br>9, 10, 11 <u>2</u> / |
| Group A test requirements (see 4.4)               | 1, 2, 3, 4, 7, 8,<br>9, 10, 11                                   | 1, 2, 3, 4, 7, 8,<br>9, 10, 11                                | 1, 2, 3, 4, 7, 8,<br>9, 10, 11         | 1, 2, 3, 4, 7, 8,<br>9, 10, 11         |
| Group C end-point electrical parameters (see 4.4) | 2, 8A, 10                                                        | 2, 8A, 10                                                     | 2, 8A, 10                              | 2, 8A, 10                              |
| Group D end-point electrical parameters (see 4.4) | 2, 8A, 10                                                        | 2, 8A, 10                                                     | 2, 8A, 10                              | 2, 8A, 10                              |
| Group E end-point electrical parameters (see 4.4) | 1, 7, 9                                                          | 1, 7, 9                                                       | 1, 7, 9                                | 1, 7, 9                                |

<sup>1/</sup> PDA applies to subgroup 1.

- 4.4.2 <u>Group C inspection</u>. The group C inspection end-point electrical parameters shall be as specified in table II herein.
- 4.4.2.1 Additional criteria for device class M. Steady-state life test conditions, method 1005 of MIL-STD-883:
  - a. Test condition A, B, C, or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1005 of MIL-STD-883.
  - b.  $T_A = +125$ °C, minimum.
  - c. Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 85064    |
|-------------------------------------------------------------|------------------|---------------------|----------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>K | SHEET 20 |

<sup>2/</sup> PDA applies to subgroups 1 and 7.

- 4.4.2.2 Additional criteria for device classes N, Q, and V. The steady-state life test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The test circuit shall be maintained under document revision level control by the device manufacturer's TRB in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1005 of MIL-STD-883.
  - 4.4.3 Group D inspection. The group D inspection end-point electrical parameters shall be as specified in table II herein.
- 4.4.4 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be marked as radiation hardness assured (see 3.5 herein).
  - a. End-point electrical parameters shall be as specified in table II herein.
  - b. For device classes N, Q, and V, the devices or test vehicle shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535 for the RHA level being tested. For device class M, the devices shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535, appendix A for the RHA level being tested. All device classes must meet the postirradiation end-point electrical parameter limits as defined in table I at  $T_A = +25$ °C  $\pm 5$ °C, after exposure, to the subgroups specified in table II herein.

#### 5. PACKAGING

5.1 <u>Packaging requirements</u>. The requirements for packaging shall be in accordance with MIL-PRF-38535 for device classes N, Q, and V or MIL-PRF-38535, appendix A for device class M.

#### 6. NOTES

- 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes.
- 6.1.1 Replaceability. Microcircuits covered by this drawing will replace the same generic device covered by a contractor prepared specification or drawing.
  - 6.1.2 Substitutability. Device class Q devices will replace device class M devices.
- 6.2 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished using DD Form 1692, Engineering Change Proposal.
- 6.3 <u>Record of users</u>. Military and industrial users should inform Defense Supply Center Columbus (DSCC) when a system application requires configuration control and which SMD's are applicable to that system. DSCC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronic devices (FSC 5962) should contact DSCC-VA, telephone (614) 692-0544.
- 6.4 <u>Comments</u>. Comments on this drawing should be directed to DSCC-VA, Columbus, Ohio 43218-3990, or telephone (614) 692-0547.

| STANDARD             |  |  |  |
|----------------------|--|--|--|
| MICROCIRCUIT DRAWING |  |  |  |

DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990

| SIZE<br><b>A</b> |                     | 85064    |
|------------------|---------------------|----------|
|                  | REVISION LEVEL<br>K | SHEET 21 |

6.5 <u>Abbreviations, symbols, and definitions</u>. The abbreviations, symbols, and definitions used herein are defined in MIL-PRF-38535 and MIL-HDBK-1331 and as follows:

#### Pin symbol Description

Port 1

Port 3

Port 0 Port 0 is an 8-bit open drain bidirectional I/O port. Port 0 pins that have 1's written to them float, and in that state can be used as high-impedance inputs.

Port 0 is also the multiplexed low-order address and data bus during accesses to external program and data memory. In this application it uses strong internal pullups when emitting 1's. Port 0 also outputs the code bytes during program verification in the 02 and 04 devices. External pullups are required

during program verification.

Port 1 is an 8-bit bidirectional I/O port with internal pullups. Port 1 pins that have 1's written to them are pulled high by the internal pullups, and in that state can be used as inputs. As inputs, port 1 pins that are externally being pulled low will source current (I<sub>IL</sub>), because of the internal pullups.

Port 1 also receives the low-order address bytes during program verification.

Port 2 Port 2 is an 8-bit bidirectional I/O port with internal pullups. Port 2 pins that have 1's written to them are pulled high by the internal pullups, and in that state can be used as inputs. As inputs, port 2 pins that are externally being pulled low will source current (I<sub>II</sub>), because of the internal pullups.

Port 2 emits the high-order address byte during fetches from external program memory and during accesses to external data memory that use 16-bit addresses (MOVX at DPTR). In this application it uses strong internal pullups when emitting 1's. During accesses to external data memory that used 8-bit addresses (MOVX at Ri), port 2 emits the contents of the P2 special function register.

Port 3 is an 8-bit bidirectional I/O port with internal pullups. Port 3 pins that have 1's written to them are pulled high by the internal pullups, and in that state can be used as inputs. As inputs, port 3 pins that are externally being pulled low will source current (I<sub>IL</sub>), because of the pullups.

Port 3 also serves the functions of various special features of the MCS-51 family, as listed below:

| Port pin | Alternate function                     |  |
|----------|----------------------------------------|--|
| P3.0     | RXD (serial input port)                |  |
| P3.1     | TXD (serial output port)               |  |
| P3.2     | INT0 (external interrupt 0)            |  |
| P3.3     | TNT1 (external interrupt 1)            |  |
| P3.4     | T0 (timer 0 external input)            |  |
| P3.5     | T1 (timer 1 external input)            |  |
| P3.6     | WR (external data memory write strobe) |  |
| P3.7     | RD (external data memory read strobe)  |  |

RST Reset input. A high on this pin for two machine cycles while the oscillator is running resets the device. An internal diffused resistor to V<sub>SS</sub> permits power-on reset using only an external capacitor to V<sub>CC</sub>.

ALE Address latch enable output pulse for latching the low byte of the address during accesses to external memory.

In normal operation, ALE is emitted at a constant rate of 1/6 the oscillator frequency, and may be used for external timing or clocking purposes. Note, however, that one ALE pulse is skipped during each access to external data memory.

## STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990 SIZE A REVISION LEVEL K 22

6.5 Abbreviations, symbols, and definitions - Continued.

| Pin symbol | Description                                                                                                                                                                                                                                                                                                                                                     |
|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PSEN       | Program store enable is the read strobe to external program memory. When the 02, 04, 06, and 08 devices are executing code from external program memory,PSEN is activated twice each machine cycle, except that two PSEN activations are skipped during each access to external data memory. PSEN is not activated during fetches from internal program memory. |
| ĒĀ         | External access enable. EA must be externally held low in order to enable the device to fetch code from external program memory locations 0000H to 0FFFH. If EA is held high the device executes from internal program memory unless the program counter contains an address greater than 0FFFH.                                                                |
| XTAL1      | Output from the inverting oscillator amplifier and input to the internal block generator circuits.                                                                                                                                                                                                                                                              |
| XTAL2      | Output from the inverting oscillator amplifier.                                                                                                                                                                                                                                                                                                                 |

#### 6.6 Sources of supply.

- 6.6.1 <u>Sources of supply for device classes Q and V</u>. Sources of supply for device classes Q and V are listed in QML-38535. The vendors listed in QML-38535 have submitted a certificate of compliance (see 3.6 herein) to DSCC-VA and have agreed to this drawing.
- 6.6.2 <u>Approved sources of supply for device class M.</u> Approved sources of supply for class M are listed in MIL-HDBK-103. The vendors listed in MIL-HDBK-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DSCC-VA.
  - 6.7 PIN supersession information. The PIN supersession data shall be as follows:

| NEW PIN                                                                                                                                                                                                                          | OLD PIN                                                                                                                                     |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| 5962-8506401MQX<br>5962-8506401MXX<br>5962-8506401MYX<br>5962-8506402MQX<br>5962-8506402MXX<br>5962-8506402MYX<br>5962-8506403MQX<br>5962-8506403MXX<br>5962-8506403MYX<br>5962-8506404MQX<br>5962-8506404MXX<br>5962-8506404MXX | 8506401QX<br>8506401XX<br>8506401YX<br>8506402QX<br>8506402XX<br>8506402YX<br>8506403QX<br>8506403XX<br>8506403YX<br>8506404QX<br>8506404QX |
|                                                                                                                                                                                                                                  |                                                                                                                                             |

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 85064    |
|-------------------------------------------------------------|------------------|---------------------|----------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>K | SHEET 23 |

#### STANDARD MICROCIRCUIT DRAWING BULLETIN

DATE: 07-11-26

Approved sources of supply for SMD 85064 are listed below for immediate acquisition information only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DSCC-VA. This information bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535. DSCC maintains an online database of all current sources of supply at <a href="http://www.dscc.dla.mii/Programs/Smcr/">http://www.dscc.dla.mii/Programs/Smcr/</a>.

| Standard             | Vendor     | Vendor           |
|----------------------|------------|------------------|
| microcircuit drawing | CAGE       | similar          |
| PIN 1/               | number     | PIN 2/           |
| 5962-8506401MMA      | 0C7V7      | 80C31BH/BMA      |
| 5962-8506401MQA      | 0C7V7      | 80C31BH/BQA      |
| 5962-8506401MXA      | 0C7V7      | 80C31BH/BUA      |
| 5962-8506401MYA      | <u>3</u> / | 80C31BH/BYA      |
| 5962-8506401NUA      | <u>3</u> / | 80C31BH/CN40A    |
| 5962-8506401NVA      | <u>3</u> / | 80C31BH/CA44A    |
| 5962-8506402MMA      | <u>3</u> / | 80C51BH          |
| 5962-8506402MQA      | <u>3</u> / | 80C51BH/BQA      |
|                      |            | MD80C51BH        |
| 5962-8506402MXA      | <u>3</u> / | 80C51BH/BUA      |
|                      |            | MR80C51BH        |
| 5962-8506402MYA      | <u>3</u> / | 80C51BH/BYA      |
| 5962-8506402NUA      | <u>3</u> / | 80C51BH/CN40A    |
| 5962-85064O2NVA      | <u>3</u> / | 80C51BH/CA44A    |
| 5962-8506403MMA      | 0C7V7      | 80C31BH-16/BMA   |
| 5962-8506403MQA      | 0C7V7      | 80C31BH-16/BQA   |
| 5962-8506403MXA      | 0C7V7      | 80C31BH-16/BUA   |
| 5962-8506403MYA      | <u>3</u> / | 80C51BH-16/BYA   |
| 5962-8506403NUA      | <u>3</u> / | 80C31BH-16/CN40A |
| 5962-8506403NVA      | <u>3</u> / | 80C31BH-16/CN44A |
| 5962-8506404MMA      | <u>3</u> / | 80C51BH-16       |
| 5962-8506404MQA      | <u>3</u> / | 80C51BH-16/BQA   |
|                      |            | MD80C31BH-16     |
| 5962-8506404MXA      | <u>3</u> / | 80C51BH-16/BUA   |
|                      |            | MR80C31BH-16     |
| 5962-8506404MYA      | <u>3</u> / | 80C51BH-16/BYA   |
| 5962-8506404NUA      | <u>3</u> / | 80C51BH-16/CN40A |
| 5962-8506404NVA      | <u>3</u> / | 80C51BH-16/CN44A |

#### STANDARD MICROCIRCUIT DRAWING BULLETIN - Continued.

DATE: 07-11-26

|                      | ī          |                  |
|----------------------|------------|------------------|
| Standard             | Vendor     | Vendor           |
| microcircuit drawing | CAGE       | similar          |
| PIN <u>1</u> /       | number     | PIN <u>2</u> /   |
| 5962-8506405NUA      | <u>3</u> / | 80C31BH/IN40A    |
| 5962-8506405NVA      | <u>3</u> / | 80C31BH/IA44A    |
| 5962-8506406NUA      | <u>3</u> / | 80C51BH/IN40A    |
| 5962-8506406NVA      | <u>3</u> / | 80C51BH/IA44A    |
| 5962-8506407NUA      | <u>3</u> / | 80C31BH-16/IN40A |
| 5962-8506407NVA      | <u>3</u> / | 80C31BH-16/IA44A |
| 5962-8506408NUA      | <u>3</u> / | 80C51BH-16/IN40A |
| 5962-8506408NVA      | <u>3</u> / | 80C51BH-16/IA44A |

- 1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. If the desired lead finish is not listed contact the vendor to determine its availability.
- <u>Caution</u>. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing.
- 3/ Not available from an approved source of supply.

Vendor CAGEVendor namenumberand address

0C7V7 QP Semiconductor 2945 Oakmead Village Court Santa Clara, CA 95051

The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin.

### **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Microprocessors - MPU category:

Click to view products by E2v manufacturer:

Other Similar products are found below:

MC68302EH20C MC7457RX1000LC MC7457RX1267LC MC7457VG1267LC A2C00010998 A A2C52004004 R5F117BCGNA#20 R5F52106BDLA#U0 ADJ3400IAA5DOE MPC8245TVV266D MPC8245TZU300D MPC8260ACVVMHBB MPC8323ECVRAFDCA MPC8536ECVJAVLA BOXNUC5PGYH0AJ 20-668-0024 P1010NSN5DFB P2010NSN2MHC P2020NXE2HHC P5020NSE7QMB P5020NSE7TNB P5020NSE7VNB LS1020ASN7KQB LS1020AXN7HNB LS1020AXN7KQB A2C00010729 A A2C00039344 T1022NSE7MQB T1022NXN7PQB T1023NSE7MQA T1024NXE7PQA T1042NSE7MQB T1042NSN7MQB T1042NXN7WQB T2080NSE8TTB T2080NSN8PTB T2080NXE8TTB T2081NXN8TTB R5F101AFASP#V0 MC68302CEH20C MPC8260ACVVMIBB MPC8280CZUUPEA MPC8313ECVRAFFC MPC8313ECVRAGDC MPC8313EVRADDC MPC8313EVRAFFC MPC8313VRADDC MPC8314CVRAGDA MPC8314VRAGDA MPC8315VRAGDA