

October 2008

# **FAN6300** Highly Integrated Quasi-Resonant Current Mode **PWM Controller**

#### **Features**

- High-Voltage Startup
- **Quasi-Resonant Operation**
- Cycle-by-Cycle Current Limiting
- Peak-Current-Mode Control
- Leading-Edge Blanking
- Internal Minimum toff
- Internal 2ms Soft-Start
- Over-Power Compensation
- **GATE Output Maximum Voltage**
- Auto-Recovery Short-Circuit Protection (FB Pin)
- Auto-Recovery Open-Loop Protection (FB Pin)
- VDD Pin & Output Voltage (DET Pin) OVP Latched

### **Applications**

- AC/DC NB Adapters
- Open-Frame SMPS

### Description

The highly integrated FAN6300 PWM controller provides several features to enhance the performance of flyback converters. A built-in HV startup circuit can provide more startup current to reduce the startup time of the controller. Once the V<sub>DD</sub> voltage exceeds the turn-on threshold voltage, the HV startup function is disabled immediately to improve power consumption. An internal valley voltage detector ensures the power system operates at Quasi-Resonant operation in widerange line voltage and any load conditions and reduces switching loss to minimize switching voltage on drain of power MOSFET.

To minimize standby power consumption and light-load efficiency, a proprietary green-mode function provides off-time modulation to decrease switching frequency and perform extended valley voltage switching to keep to a minimum switching voltage.

FAN6300 controller also provides many protection functions. Pulse-by-pulse current limiting ensures the fixed peak current limit level, even when a short circuit occurs. Once an open-circuit failure occurs in the feedback loop, the internal protection circuit disables PWM output immediately. As long as V<sub>DD</sub> drops below the turn-off threshold voltage, controller also disables PWM output. The gate output is clamped at 18V to protect the power MOS from high gate-source voltage conditions. The minimum toff time limit prevents the system frequency from being too high. If the DET pin reaches OVP, internal OTP is triggered, and the power system enters latch-mode until AC power is removed.

FAN6300 controller is available in 8-pin SOP and DIP packages.

## **Ordering Information**

| Part Number | Operating<br>Temperature Range | © Eco Status Package |                                       | Packing Method |
|-------------|--------------------------------|----------------------|---------------------------------------|----------------|
| FAN6300SY   | -40 to +105°C                  | Green                | 8-Lead, Small Out-line Package (SOP)  | Tape & Reel    |
| FAN6300DY   | -40 to +105°C                  | Green                | 8-Lead, Dual In-line Package<br>(DIP) | Tube           |

For Fairchild's definition of "green" Eco Status, please visit: <a href="http://www.fairchildsemi.com/company/green/rohs\_green.html">http://www.fairchildsemi.com/company/green/rohs\_green.html</a>.

## **Application Diagram**



Figure 1. Typical Application

## **Internal Block Diagram**



## **Marking Information**



- F: Fairchild logo
- Z: Plant Code
- X: Year Code
- Y: Week Code
- TT: Die Run Code
- T: Package type (D =DIP, S = SOP)
- P: Y = Green Package
- M: Manufacturing flow code

Figure 3. Marking Diagram

## **Pin Configuration**



Figure 4. Pin Configuration

### **Pin Definitions**

| Pin# | Name | Description                                                                                                                                                                                                                                                                |
|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      |      | This pin is connected to an auxiliary winding of the transformer via resistors of the divider for the following purposes:                                                                                                                                                  |
|      |      | - Generates a ZCD signal once the secondary-side switching current falls to zero.                                                                                                                                                                                          |
| 1    | DET  | <ul> <li>Produces an offset voltage to compensate the threshold voltage of the peak current limit to<br/>provide a constant power limit. The offset is generated in accordance with the input voltage<br/>when PWM signal is enabled.</li> </ul>                           |
|      |      | <ul> <li>Detects the valley voltage of the switching waveform to achieve the valley voltage switching<br/>and minimize the switching losses.</li> </ul>                                                                                                                    |
|      |      | A voltage comparator and a 2.5V reference voltage develop an output OVP protection. The ratio of the divider decides what output voltage to stop gate, as an optical coupler and secondary shunt regulator are used.                                                       |
|      | 2 FB | The Feedback pin is supposed to be connected to the output of the error amplifier for achieving the voltage control loop. The FB should be connected to the output of the optical coupler if the error-amplifier is equipped at the secondary-side of the power converter. |
| 2    |      | For the primary-side control application, this pin is applied to connect a RC network to the ground for feedback-loop compensation.                                                                                                                                        |
|      |      | The input impedance of this pin is a $5k\Omega$ equivalent resistance. A 1/3 attenuator connected between the FB and the PWM circuit is used for the loop gain attenuation.                                                                                                |
|      |      | FAN6300 performs an open-loop protection once the FB voltage is higher than a threshold voltage (around 4.2V) more than 55ms.                                                                                                                                              |

| Pin # | Name | Description                                                                                                                                                                                                                                  |  |  |
|-------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 3     | CS   | Input to the comparator of the over-current protection. A resistor senses the switching current and the resulting voltage is applied to this pin for the cycle-by-cycle current limit. The threshold voltage for peak current limit is 0.8V. |  |  |
| 4     | GND  | The power ground and signal ground. A $0.1\mu F$ decoupling capacitor placed between $V_{DD}$ and GND is recommended.                                                                                                                        |  |  |
| 5     | GATE | Totem-pole output generates the PWM signal to drive the external power MOSFET. The clamped gate output voltage is 18V.                                                                                                                       |  |  |
| 6     | VDD  | Power supply. The threshold voltages for startup and turn-off are 16V and 10V. The startup current is less than 20µA and the operating current is lower than 4.5mA.                                                                          |  |  |
| 7     | NC   | No connect.                                                                                                                                                                                                                                  |  |  |
| 8     | HV   | High-voltage startup.                                                                                                                                                                                                                        |  |  |

### **Absolute Maximum Ratings**

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only.

| Symbol         | Parameter                               | Min. | Max. | Unit |
|----------------|-----------------------------------------|------|------|------|
| $V_{DD}$       | DC Supply Voltage                       |      | 30   | V    |
| $V_{HV}$       | HV Pin                                  |      | 500  | V    |
| $V_{H}$        | GATE Pin                                | -0.3 | 25.0 | V    |
| $V_L$          | $V_{FB}$ , $V_{CS}$ , $V_{DET}$         | -0.3 | 7.0  | V    |
| P <sub>D</sub> | Power Dissipation                       |      | 400  | mW   |
| $T_J$          | Operating Junction Temperature          |      | +150 | °C   |
| $T_{STG}$      | Storage Temperature Range               | -55  | +150 | °C   |
| T∟             | Lead Temperature, Soldering 10 Seconds  |      | +270 | °C   |
| ESD            | Human Body Model, JEDEC:JESD22-A114     |      | 2.5  | ΚV   |
| LOD            | Charged Device Model, JEDEC:JESD22-C101 |      | 1.5  | IXV  |

#### Notes:

- 1. Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device.
- 2. All voltage values, except differential voltages, are given with respect to GND pin.

## **Recommended Operating Conditions**

The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to Absolute Maximum Ratings.

| Symbol | Parameter                     | Min. | Max. | Unit |
|--------|-------------------------------|------|------|------|
| TA     | Operating Ambient Temperature | -40  | +105 | °C   |

### **Electrical Characteristics**

 $V_{DD}\text{=}15V,\,T_{A}\text{=}25^{\circ}\!\text{C}\,,$  unless otherwise specified.

| Symbol                  | Parameter                                                                    | Conditions                                                           | Min.   | Тур.   | Max.   | Units    |
|-------------------------|------------------------------------------------------------------------------|----------------------------------------------------------------------|--------|--------|--------|----------|
| VDD SECTIO              | DN .                                                                         | 1                                                                    |        |        |        | <u> </u> |
| V <sub>OP</sub>         | Continuously Operating Voltage                                               |                                                                      |        |        | 25     | V        |
| $V_{\text{DD-ON}}$      | Turn-on Threshold Voltage                                                    |                                                                      | 15     | 16     | 17     | V        |
| $V_{\text{DD-PWM-OFF}}$ | PWM Off Threshold Voltage                                                    |                                                                      | 9      | 10     | 11     | V        |
| $V_{DD\text{-}OFF}$     | Turn-Off Threshold Voltage                                                   |                                                                      | 7      | 8      | 9      | V        |
| I <sub>DD-ST</sub>      | Startup Current                                                              | 0V< V <sub>DD</sub> < V <sub>DD-ON</sub><br>GATE Open                |        | 10     | 30     | μA       |
| I <sub>DD-OP</sub>      | Operating Current                                                            | $V_{DD}$ =15V, $f_s$ =60KHz, $C_L$ =2nF                              |        | 4.5    | 5.5    | mA       |
| I <sub>DD-PWM-OFF</sub> | Operating Current at PWM-Off Phase                                           | V <sub>DD</sub> =V <sub>DD-PWM-OFF</sub> -0.5V                       | 70     | 80     | 90     | μA       |
| $V_{DD\text{-}OVP}$     | V <sub>DD</sub> Over-Voltage Protection (Latch-Off)                          |                                                                      | 26     | 27     | 28     | V        |
| t <sub>VDD-OVP</sub>    | V <sub>DD</sub> OVP Debounce Time                                            |                                                                      | 100    | 150    | 200    | μs       |
| HV STARTU               | P CURRENT SOURCE SECTION                                                     |                                                                      |        |        |        |          |
| I <sub>HV</sub>         | Supply Current Drawn From HV Pin                                             | V <sub>AC</sub> =90V (V <sub>DC</sub> =120V),<br>V <sub>DD</sub> =0V |        | 1.2    |        | mA       |
| I <sub>HV-LC</sub>      | Leakage Current After Startup                                                | HV=500V,<br>V <sub>DD</sub> =V <sub>DD-OFF</sub> +1V                 |        | 1      | 20     | μA       |
| FEEDBACK                | INPUT SECTION                                                                |                                                                      | -      |        |        |          |
| A <sub>V</sub>          | Input-voltage to Current Sense<br>Attenuation                                | $A_V = \Delta V_{CS} / \Delta V_{FB}$ $0 < V_{CS} < 0.9$             | 1/2.75 | 1/3.00 | 1/3.25 | V/V      |
| $Z_{FB}$                | Input Impedance                                                              |                                                                      | 3      | 5      | 7      | ΚΩ       |
| l <sub>OZ</sub>         | Bias Current                                                                 | FB=V <sub>OZ</sub>                                                   |        | 1.2    | 2.0    | mA       |
| Voz                     | Zero Duty Cycle Input Voltage                                                |                                                                      |        | 1      |        | V        |
| $V_{FB	ext{-}OLP}$      | Open-Loop Protection Threshold Voltage                                       |                                                                      | 3.9    | 4.2    | 4.5    | V        |
| t <sub>D-OLP</sub>      | Debounce Time for Open-Loop /<br>Overload Protection                         |                                                                      |        | 55     |        | ms       |
| t <sub>SS</sub>         | Internal Soft-Start Time                                                     |                                                                      | 1.6    | 2.0    | 2.4    | ms       |
| DET PIN OVE             | P AND VALLEY DETECTION SECTION                                               |                                                                      |        |        |        |          |
| V <sub>DET-OVP</sub>    | Comparator Reference Voltage                                                 |                                                                      | 2.45   | 2.50   | 2.55   | V        |
| V <sub>V-HIGH</sub>     | Output High Voltage                                                          |                                                                      | 4.5    |        |        | V        |
| $V_{V-LOW}$             | Output Low Voltage                                                           |                                                                      |        |        | 0.5    | V        |
| t <sub>DET-OVP</sub>    | Output OVP (Latched) Debounce Time                                           |                                                                      | 100    | 150    | 200    | μs       |
| I <sub>DET-SOURCE</sub> | Maximum Source Current                                                       |                                                                      |        |        | 1      | mA       |
| V <sub>DET-HIGH</sub>   | Upper Clamp Voltage                                                          |                                                                      |        |        | 5      | V        |
| $V_{DET\text{-}LOW}$    | Lower Clamp Voltage                                                          |                                                                      | 0.1    | 0.3    |        | V        |
| t <sub>OFF-BNK</sub>    | Leading-Edge Blanking Time for DET-<br>OVP, PWM MOS Turns Off <sup>(3)</sup> |                                                                      |        | 4      |        | μs       |

#### Note:

3. Guaranteed by design.

## **Electrical Characteristics** (Continued)

 $V_{DD}\text{=}15V,\,T_{A}\text{=}25^{\circ}\!\text{C}\,,$  unless otherwise specified.

| Symbol                | Parameter                                                | Conditions                                  | Min.  | Тур.  | Max.  | Units |
|-----------------------|----------------------------------------------------------|---------------------------------------------|-------|-------|-------|-------|
| OSCILLATO             | OR SECTION                                               |                                             |       |       |       |       |
| t <sub>ON-MAX</sub>   | Maximum On Time                                          |                                             | 38    | 45    | 52    | μs    |
|                       | Minimum Off Time                                         | $V_{FB} \geqq V_N$                          | 7     | 8     | 9     | μs    |
| t <sub>OFF-MIN</sub>  | (Maximum Frequency)                                      | V <sub>FB</sub> =V <sub>G</sub>             |       | 38    |       | μs    |
| V <sub>N</sub>        | Beginning of Green-On Mode at FB Voltage Level           |                                             | 1.95  | 2.10  | 2.25  | V     |
| $V_{G}$               | Beginning of Green-Off Mode at FB Voltage Level          |                                             | 1.05  | 1.20  | 1.35  | V     |
| $\Delta V_{FBG}$      | Green-Off Mode V <sub>FB</sub> Hysteresis Voltage        |                                             |       | 0.1   |       | V     |
| <b>t</b>              | Start Timer (Time-out Timer)                             | V <sub>FB</sub> <v<sub>G</v<sub>            | 450   | 550   | 650   | μs    |
| t <sub>STARTER</sub>  |                                                          | V <sub>FB</sub> >V <sub>FB-OLP</sub>        | 25    | 30    | 35    | μs    |
| t <sub>TIME-OUT</sub> | Timeout After t <sub>OFF-MIN</sub> (If No Valley Signal) |                                             |       | 9     |       | μs    |
| OUTPUT SE             | ECTION                                                   |                                             |       |       |       |       |
| $V_{OL}$              | Output Voltage Low                                       | V <sub>DD</sub> =15V, I <sub>O</sub> =150mA |       |       | 1.5   | V     |
| V <sub>OH</sub>       | Output Voltage High                                      | V <sub>DD</sub> =12V, I <sub>O</sub> =150mA | 7.5   |       |       | V     |
| t <sub>R</sub>        | Rising Time                                              |                                             |       | 120   |       | ns    |
| $t_{F}$               | Falling Time                                             |                                             |       | 60    |       | ns    |
| $V_{\text{CLAMP}}$    | GATE Output Clamping Voltage                             |                                             | 17    | 18    | 19    | V     |
| CURRENT S             | SENSE SECTION                                            |                                             |       |       |       |       |
| $t_{PD}$              | Delay to Output                                          |                                             |       | 150   | 250   | ns    |
|                       | Cycle-by-Cycle Current Limit<br>Threshold Voltage        | $I_{DET} = 60\mu A$                         | 0.74  | 0.78  | 0.82  | V     |
| $V_{LIMIT}$           |                                                          | $I_{DET} = 175\mu A$                        | 0.545 | 0.585 | 0.625 | V     |
|                       |                                                          | I <sub>DET</sub> = 220μA                    | 0.42  | 0.46  | 0.50  | V     |
| V <sub>SLOPE</sub>    | Slope Compensation                                       | t <sub>ON</sub> =45µs                       |       | 0.3   |       | V     |
|                       |                                                          | t <sub>ON</sub> =0μs                        |       | 0.1   |       | V     |
| t <sub>BNK</sub>      | Leading Edge Blanking Time (MOS Turns On)                |                                             | 225   | 300   | 375   | ns    |
| V <sub>CS-H</sub>     | V <sub>CS</sub> Camped High Voltage                      | CS Pin Floating                             | 4.5   |       | 5.0   | V     |
| t <sub>CS-H</sub>     | Delay Time                                               | CS Pin Floating                             | 100   | 150   | 200   | μs    |

## **Typical Performance Characteristics**

These characteristic graphs are normalized at  $T_A = 25$ °C.



Figure 5. Turn-on Threshold Voltage



Figure 7. Turn-off Threshold Voltage



Figure 9. Operating Current



Figure 11. Leakage Current After Startup



Figure 6. PWM Off Threshold Voltage



Figure 8. Startup Current



Figure 10. Supply Current Drawn From HV Pin



Figure 12. Lower Clamp Voltage

## **Typical Performance Characteristics**

These characteristic graphs are normalized at  $T_A = 25$ °C.



Figure 13. Comparator Reference Voltage



Figure 15. Minimum Off Time (V<sub>FB</sub>=V<sub>G</sub>)



Figure 14. Minimum Off Time (V<sub>FB</sub>>V<sub>N</sub>)



Figure 16. Start Timer (V<sub>FB</sub><V<sub>G</sub>)

### **Operation Description**

The FAN6300 of PWM controller integrates designs to enhance the performance of flyback converters. An internal valley voltage detector ensures power system operates at Quasi-Resonant (QR) operation in a wide range of line voltage. The following descriptions highlight some of the features of the FAN6300 series.

#### **Startup Current**

For startup, the HV pin is connected to the line input or bulk capacitor through an external diode and resistor,  $R_{\text{HV}},$  which are recommended as 1N4007 and  $100 k\Omega.$  Typical startup current drawn from pin HV is 1.2mA and it charges the hold-up capacitor through the diode and resistor. When the  $V_{\text{DD}}$  voltage level reaches  $V_{\text{DD-ON}},$  the startup current switches off. At this moment, the  $V_{\text{DD}}$  capacitor only supplies the FAN6300 to maintain  $V_{\text{DD}}$  until the auxiliary winding of the main transformer provides the operating current.

#### **Valley Detection**

The DET pin is connected to an auxiliary winding of the transformer via resistors of the divider to generate a valley signal once the secondary-side switching current discharges to zero. It detects the valley voltage of the switching waveform to achieve the valley voltage switching. This ensures QR operation, minimizes switching losses, and reduces EMI. Figure 17 shows divider resistors  $R_{\text{DET}}$  and  $R_{\text{A}}$ .  $R_{\text{DET}}$  is recommended as  $150 \text{k}\Omega$  to  $220 \text{k}\Omega$  to achieve valley voltage switching. When  $V_{\text{AUX}}$  (in Figure 17) is negative, the DET pin voltage is clamped to 0.3V.



Figure 17. Valley Detect Section

The internal timer (minimum  $t_{OFF}$  time) prevents gate retriggering within 8µs after the gate signal going-low transition. The minimum  $t_{OFF}$  time limit prevents the system frequency being too high. Figure 18 shows a typical drain voltage waveform with first valley switching.



Figure 18. First Valley Switching

#### **Green-Mode Operation**

The proprietary green-mode function provides off-time modulation to linearly decrease the switching frequency under light-load conditions.  $V_{FB}$ , which is derived from the voltage feedback loop, is taken as the reference. In Figure 19, once  $V_{FB}$  is lower than  $V_N$ , the  $t_{OFF-MIN}$  time increases linearly with lower  $V_{FB}$ . The valley voltage detection signal does not start until the  $t_{OFF-MIN}$  time finishes. Therefore, the valley detect circuit is activated until the  $t_{OFF-MIN}$  time finishes, which decreases the switching frequency and provides extended valley voltage switching. However, in very light load condition, it might fail to detect the valley voltage after the  $t_{OFF-MIN}$  expires. Under this condition, an internal  $t_{TIME-OUT}$  signal initiates a new cycle start after a 9µs delay. Figure 20 and Figure 21 show the two different conditions.



Figure 19. V<sub>FB</sub> vs. t<sub>OFF-MIN</sub> Curve



Figure 20. QR Operation in Extended Valley Voltage Detection Mode



Figure 21. Internal t<sub>TIME-OUT</sub> Initiates New Cycle After Failure to Detect Valley Voltage (with 9µs Delay)

### **Current Sensing and PWM Current Limiting**

Peak-current-mode control is utilized to regulate output voltage and provide pulse-by-pulse current limiting. The switch current is detected by a sense resistor into the CS pin. The PWM duty cycle is determined by this current sense signal and  $V_{FB}$ . When the voltage on CS pin reaches around  $V_{LIMIT} = (V_{FB}-1.2)/3$ , the switch cycle is terminated immediately.  $V_{LIMIT}$  is internally clamped to a variable voltage around 0.8V for output power limit.

### Leading Edge Blanking (LEB)

Each time the power MOFFET switches on, a turn-on spike occurs on the sense resistor. To avoid premature termination of the switching pulse, lead-edge blanking time is built in. During the blanking period, the current limit comparator is disabled; it cannot switch off the gate driver.

#### **Under-Voltage Lockout (UVLO)**

The turn-on, PWM-off, and turn-off thresholds are fixed internally at 16/10/8V. During startup, the startup capacitor must be charged to 16V through the startup resistor to enable the IC. The hold-up capacitor continues to supply  $V_{DD}$  until energy can be delivered from the auxiliary winding of the main transformer.  $V_{DD}$  must not drop below 10V during this startup process. This UVLO hysteresis window ensures that hold-up capacitor is adequate to supply  $V_{DD}$  during startup.

### **Gate Output**

The BiCMOS output stage is a fast totem-pole gate driver. Cross conduction has been avoided to minimize heat dissipation, increase efficiency, and enhance reliability. The output driver is clamped by an internal 18V Zener diode to protect power MOSFET transistors against undesired over-voltage gate signals.

#### **Over-Power Compensation**

To compensate this variation for wide AC input range, the DET pin produces an offset voltage to compensate the threshold voltage of the peak current limit to provide a constant-power limit. The offset is generated in accordance with the input voltage when PWM signal is enabled. This results in a lower current limit at high-line inputs than low-line inputs. At fixed-load condition, the CS limit is higher when the value of  $R_{\text{DET}}$  is higher.  $R_{\text{DET}}$  also affects the H/L line constant power limit.



Figure 22. H/L Line Constant Power Limit Compensated by DET Pin

### **V<sub>DD</sub> Over-Voltage Protection**

 $V_{DD}$  over-voltage protection prevents damage due to abnormal conditions. Once the  $V_{DD}$  voltage is over the  $V_{DD}$  over-voltage protection voltage ( $V_{DD\text{-}OVP}$ ) and lasts for  $t_{VDDOVP},$  controller enters latch mode and stops all switching operation.

#### **Output Over-Voltage Protection**

The output over-voltage protection works by the sampling voltage, as shown in Figure 23, after switch-off sequence. A 4µs blanking time ignores the leakage inductance ringing. A voltage comparator and a 2.5V reference voltage develop an output OVP protection. The ratio of the divider determines the sampling voltage of the stop gate, as an optical coupler and secondary shunt regulator are used. If the DET pin OVP is triggered, power system enters latch-mode until AC power is removed.



Figure 23. Voltage Sampled After 4µs Blanking Time
After Switch-off Sequence

#### Short-Circuit and Open-Loop Protection

The FB voltage increases every time the output of the power supply is shorted or overloaded. If the FB voltage remains higher than a built-in threshold for longer than t<sub>D-OLP</sub>, PWM output is turned off. As PWM output is turned-off, the supply voltage V<sub>DD</sub> begins decreasing.

When  $V_{DD}$  goes below the PWM-off threshold of 10V,  $V_{DD}$  decreases to 8V, then the controller is totally shut down.  $V_{DD}$  is charged up to the turn-on threshold voltage of 16V through the startup resistor until PWM output is restarted. This protection feature continues as long as the overloading condition persists. This prevents the power supply from overheating due to overloading.

### **Physical Dimensions**

5.00







#### NOTES: UNLESS OTHERWISE SPECIFIED

- A) THIS PACKAGE CONFORMS TO JEDEC MS-012, VARIATION AA, ISSUE C,
- B) ALL DIMENSIONS ARE IN MILLIMETERS.
- C) DIMENSIONS DO NOT INCLUDE MOLD FLASH OR BURRS.
- D) LANDPATTERN STANDARD: SOIC127P600X175-8M.
- E) DRAWING FILENAME: M08AREV13

Figure 24. 8-Pin Small Outline Package (SOP)

Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products.

Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: <a href="http://www.fairchildsemi.com/packaging/">http://www.fairchildsemi.com/packaging/</a>.

### Physical Dimensions (Continued)



9.83



NOTES: UNLESS OTHERWISE SPECIFIED

- A) THIS PACKAGE CONFORMS TO JEDEC MS-001 VARIATION BA
- B) ALL DIMENSIONS ARE IN MILLIMETERS.
- C) DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, AND TIE BAR EXTRUSIONS.
- D) DIMENSIONS AND TOLERANCES PER ASME Y14.5M-1994
- E) DRAWING FILENAME AND REVSION: MKT-N08FREV2.

Figure 25. 8-Pin Dual Inline Package (DIP-8)

Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products.

Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/.





#### TRADEMARKS

The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks

Build it Now™ CorePLUS™ CorePOWER™

CROSSVOLT" CTL™ Current Transfer Logic™

EcoSPARK® EfficentMa×™ EZSWTCH™\*

Fairchild® Fairchild Semiconductor®

FACT Quiet Series™ FACT®

FAST® Fast∨Core™

FlashWriter® **FPSTM** E\_PEST#

FRFFT<sup>®</sup> Global Power Resource SM

Green FPS™ Green FPS™ e-Series™ GTO™

IntelliMAX™ ISOPLANAR™ MegaBuck™ MIČROCOUPLER™

MicroFET™ MicroPak™ MillerDrive™ MotionMa×™ Motion-SPM™ OPTOLOGIC® OPTOPLANAR®

PDP SPM™ Power-SPM™ PowerTrench® PowerXS™

Programmable Active Droop™

**QFET** QS™

Quiet Series™ RapidConfigure™

Saving our world, 1mW/W/kW at a time™

SmartMax™ SMART START™

SPM® STEALTH™ SuperFET™

SuperSOT™3 SuperSOT™6 SuperSOT\*\*-8 SupreMOS™ SyncFET™

GENERAL The Power Franchise $^{\circ}$ 



TinyBoost™ TinyBuck™ TinyLogic<sup>®</sup> TINYOPTO™ TinyPower™ Tiny₽WM™ TinyWire™ μSerDes™

UHC<sup>€</sup> Ultra FRFET™ UniFET™ **VCXTM** VisualMax™

XS™

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- 2. A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness

#### ANTI-COUNTERFEITING POLICY

Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.fairchildsemi.com, under Sales Support

Counterfeiting of semiconductor parts is a growing problem in the industry. All manufacturers of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed applications, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customer's to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handling and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address any warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors

#### PRODUCT STATUS DEFINITIONS

#### Definition of Terms

| Definition of Terms                       |                       |                                                                                                                                                                                                        |  |  |
|-------------------------------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Datasheet Identification   Product Status |                       | Definition                                                                                                                                                                                             |  |  |
| Advance Information                       | Formative / In Design | Datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                          |  |  |
| Preliminary                               | First Production      | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild<br>Semiconductor reserves the right to make changes at any time without notice to improve design. |  |  |
| No Identification Needed                  | Full Production       | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design.                                                  |  |  |
| Obsolete                                  | Not In Production     | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor. The datasheet is for reference information only.                                                       |  |  |

Rev. 137

<sup>\*</sup> EZSWITCH™ and FlashWriter® are trademarks of System General Corporation, used under license by Fairchild Semiconductor

## **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for AC/DC Converters category:

Click to view products by ON Semiconductor manufacturer:

Other Similar products are found below:

FSFR2100US AP3776MTR-G1 BP5037B15 BP5722A12 NCP1070STCT3G NCP1076STBT3G NCP1910B100DWR2G ICE3AR0680VJZ ICE3AR1080VJZ ICE3AR1580VJZ ICE3AR2280CJZ ICE3BR2280JZ ICE3RBR4765JZ SEA01 FAN7621SSJX MP172GJ-Z MP174GJ-P BP5011 BP5055-12 BP5710-1 BP5718A12 ICE2QR4780Z ICE3AR4780VJZ NCP1077P130G NCP1077STBT3G VIPER0PLD FSL206MRLX NCP1060BD100R2G NCP1124BP100G AP3983EP7-G1 TEA19363T/1J AP3171MPTR-G1 ICE3B0365J NCP1070P100G AP3125CMKTR-G1 NCP1076P100G MP174GS-Z MP171GJ-Z MP150GS SC1076P065G NCP1071STBT3G NCP1071P100G NCP1070P130G VI-RUR22-EWXX AME15-512TCJZ 47132 47165 47220 47223 47224