### NXP Semiconductors Data Sheet: Technical Data

# 3.0 A 1.0 MHz fully integrated DDR switch-mode power supply

The SMARTMOS 34712 is a highly integrated, space efficient, low cost, single synchronous buck switching regulator with integrated N-channel power MOSFETs. It is a high performance point-of-load (PoL) power supply with the ability to track an external reference voltage.

Its high efficient 3.0 A sink and source capability combined with its voltage tracking/sequencing ability and tight output regulation, makes it ideal to provide the termination voltage ( $V_{TT}$ ) for modern data buses such as Double-Data-Rate (DDR) memory buses, including but not limited to DDR, DDR2, DDR3, and DDR4 memories. It also provides a buffered output reference voltage ( $V_{REF}$ ) to the memory chipset

The 34712 offers the designer the flexibility of many control, supervisory, and protection functions to allow for easy implementation of complex designs. It is housed in a Pb-free, thermally enhanced, and space efficient 24 pin exposed pad QFN.

### Features

- 50 m $\Omega$  integrated N-channel power MOSFETs
- Input voltage operating range from 3.0 V to 6.0 V
- +  $\pm$ 1% Accurate output voltage, ranging from 0.6 V to 1.35 V
- ±1% Accurate buffered reference output voltage
- Programmable switching frequency range from 200 kHz to 1.0 MHz with a default of 1.0 MHz
- · Overcurrent limit and short-circuit protection
- · Thermal shutdown
- · Output overvoltage and undervoltage detection
- Active low power-good output signal
- · Active low standby and shutdown inputs

34712

# SWITCH-MODE POWER SUPPLY



Figure 1. 34712 simplified application diagram



# 1 Orderable parts

### Table 1. Orderable part variations

| Part Number              | Temperature (T <sub>A</sub> ) | Package |
|--------------------------|-------------------------------|---------|
| MC34712EP <sup>(1)</sup> | -40 °C to 85 °C               | 24 QFN  |

Notes

1. To order parts in Tape & Reel, add the R2 suffix to the part number.

# 2 Internal block diagram



Figure 2. 34712 Simplified internal block diagram

# 3 Pin connections

### 3.1 Pinout diagram



Figure 3. 34712 pin connections

### 3.2 Pin definitions

A functional description of each pin can be found in the Functional Pin Description section beginning on page 12.

### Table 2. 34712 Pin definitions

| Pin number | Pin name | Pin function | Formal name                         | Definition                                                                   |
|------------|----------|--------------|-------------------------------------|------------------------------------------------------------------------------|
| 1          | GND      | Ground       | Signal Ground                       | Analog signal ground of IC                                                   |
| 2          | FREQ     | Passive      | Frequency Adjustment                | Buck converter switching frequency adjustment pin                            |
| 3          | NC       | None         | No Connect                          | No internal connections to this pin                                          |
| 4          | PG       | Output       | Power Good                          | Active-low (open drain) power-good status reporting pin                      |
| 5          | STBY     | Input        | Standby                             | Standby mode input control pin                                               |
| 6          | SD       | Input        | Shutdown                            | Shutdown mode input control pin                                              |
| 7          | VREFIN   | Input        | Voltage Tracking<br>Reference Input | Voltage tracking reference voltage input                                     |
| 8          | VREFOUT  | Output       | Reference Voltage<br>Output         | Buffered output equal to 1/2 of voltage-tracking reference                   |
| 9          | COMP     | Passive      | Compensation                        | Buck converter external compensation network pin                             |
| 10         | INV      | Input        | Error Amplifier<br>Inverting Input  | Buck converter error amplifier inverting input pin                           |
| 11         | VOUT     | Output       | Output Voltage<br>Discharge FET     | Discharge FET drain connection (connect to buck converter output capacitors) |
| 12,13,14   | PGND     | Ground       | Power Ground                        | Ground return for buck converter and discharge FET                           |

### 34712

| Table 2. | 34712 | Pin | definitions | (continued) |
|----------|-------|-----|-------------|-------------|
|----------|-------|-----|-------------|-------------|

| Pin number | Pin name | Pin function | Formal name                   | Definition                                                                                                         |
|------------|----------|--------------|-------------------------------|--------------------------------------------------------------------------------------------------------------------|
| 15,16,17   | SW       | Output       | Switching Node                | Buck converter power switching node                                                                                |
| 18,19,20   | PVIN     | Supply       | Power-circuit Supply<br>Input | Buck converter main supply voltage input                                                                           |
| 21         | BOOT     | Passive      | Bootstrap                     | Bootstrap switching node (connect to bootstrap capacitor)                                                          |
| 22,23      | VIN      | Supply       | Logic-circuit Supply<br>Input | Logic circuits supply voltage input                                                                                |
| 24         | VDDI     | Passive      | Internal Voltage<br>Regulator | Internal V <sub>DD</sub> regulator (connect filter capacitor to this pin)                                          |
| 25         | GND      | Ground       | Thermal Pad                   | Thermal pad for heat transfer. Connect the thermal pad to the analog ground and the ground plane for heat sinking. |

# 4 Electrical characteristics

### 4.1 Maximum ratings

### Table 3. Maximum ratings

All voltages are with respect to ground unless otherwise noted. Exceeding these ratings may cause a malfunction or permanent damage to the device.

| Symbol                                                      | Ratings                                                                                  | Value                 | Unit | Notes |
|-------------------------------------------------------------|------------------------------------------------------------------------------------------|-----------------------|------|-------|
| electrical ratings                                          |                                                                                          |                       |      |       |
| V <sub>IN</sub>                                             | Input Supply Voltage (VIN) Pin                                                           | -0.3 to 7.0           | V    |       |
| PV <sub>IN</sub>                                            | High-side MOSFET Drain Voltage (PVIN) Pin                                                | -0.3 to 7.0           | V    |       |
| V <sub>SW</sub>                                             | Switching Node (SW) Pin                                                                  | -0.3 to 7.0           | V    |       |
| $V_{BOOT}$ - $V_{SW}$                                       | BOOT Pin (Referenced to SW Pin)                                                          | -0.3 to 7.0           | V    |       |
| -                                                           | PG, VOUT, SD, and STBY Pins                                                              | -0.3 to 7.0           | V    |       |
| -                                                           | VDDI, FREQ, INV, COMP, VREFIN, and VREFOUT Pins                                          | -0.3 to 3.0           | V    |       |
| I <sub>OUT</sub>                                            | Continuous Output Current                                                                | ±3.0                  | А    | (2)   |
| V <sub>ESD1</sub><br>V <sub>ESD2</sub><br>V <sub>ESD3</sub> | ESD Voltage<br>• Human Body Model<br>• Machine Model (MM)<br>• Device Charge Model (CDM) | ±2000<br>±200<br>±750 | v    | (3)   |

### Thermal ratings

| T <sub>A</sub>      | Operating Ambient Temperature                 | -40 to 85   | °C | (4)     |
|---------------------|-----------------------------------------------|-------------|----|---------|
| T <sub>STG</sub>    | Storage Temperature                           | -65 to +150 | °C |         |
| T <sub>PPRT</sub>   | Peak Package Reflow Temperature During Reflow | Note 6      | °C | (5),(6) |
| T <sub>J(MAX)</sub> | Maximum Junction Temperature                  | +150        | °C |         |
| P <sub>D</sub>      | Power Dissipation (T <sub>A</sub> = 85 °C)    | 2.9         | W  | (7)     |

Notes

- 2. Continuous output current capability so long as  $T_J$  is  $\leq T_{J(MAX)}$ .
- ESD testing is performed in accordance with the Human Body Model (HBM) (C<sub>ZAP</sub> = 100 pF, R<sub>ZAP</sub> = 1500 Ω), the Machine Model (MM) (C<sub>ZAP</sub> = 200 pF, R<sub>ZAP</sub> = 0 Ω), and the Charge Device Model (CDM), Robotic (C<sub>ZAP</sub> = 4.0 pF).
- 4. The limiting factor is junction temperature, taking into account power dissipation, thermal resistance, and heatsinking.

5. Pin soldering temperature limit is for 10 seconds maximum duration. Not designed for immersion soldering. Exceeding these limits may cause malfunction or permanent damage to the device.

 NXP's Package Reflow capability meets Pb-free requirements for JEDEC standard J-STD-020C. For Peak Package Reflow Temperature and Moisture Sensitivity Levels (MSL), Go to www.nxp.com, search by part number [e.g. remove prefixes/suffixes and enter the core ID to view all orderable parts. (i.e. MC33xxxD enter 33xxx), and review parametrics.

7. Maximum power dissipation at indicated ambient temperature.

### Table 3. Maximum ratings (continued)

All voltages are with respect to ground unless otherwise noted. Exceeding these ratings may cause a malfunction or permanent damage to the device.

| Symbol                | Ratings                                                                     | Value   | Unit | Notes |
|-----------------------|-----------------------------------------------------------------------------|---------|------|-------|
| Thermal resistanc     | ermal resistance <sup>(8)</sup>                                             |         |      |       |
| R <sub>θJA</sub>      | Thermal Resistance, Junction to Ambient, Single-layer Board (1s)            | 139     | °C/W | (9)   |
| R <sub>θJMA</sub>     | PθJMAThermal Resistance, Junction to Ambient, Four-layer Board (2s2p)43°C/W |         | (10) |       |
| $R_{	extsf{	heta}JB}$ | Thermal Resistance, Junction to Board                                       | 22 °C/W |      | (11)  |

Notes

8. The PVIN, SW, and GND pins comprise the main heat conduction paths.

9. Per SEMI G38-87 and JEDEC JESD51-2 with the single-layer board (JESD51-3) horizontal.

10. Per JEDEC JESD51-6 with the board (JESD51-7) horizontal. There are no thermal vias connecting the package to the two planes in the board.

11. Thermal resistance between the device and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.

### 4.2 Static electrical characteristics

### Table 4. Static electrical characteristics

Characteristics noted under conditions 3.0 V  $\leq$  V<sub>IN</sub>  $\leq$  6.0 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted.

| Symbol                                   | Characteristic                                                                                                                  | Min. | Тур. | Max. | Unit | Notes             |
|------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|-------------------|
| C input supply                           | voltage (VIN)                                                                                                                   |      |      |      |      |                   |
| V <sub>IN</sub>                          | Input Supply Voltage Operating Range                                                                                            | 3.0  | -    | 6.0  | V    |                   |
| I <sub>IN</sub>                          | Input DC Supply Current<br>• Normal Mode: SD = 1 & STBY = 1, Unloaded Outputs                                                   | -    | -    | 25   | mA   | (12)              |
| I <sub>INQ</sub>                         | Input DC Supply Current<br>• Standby Mode, SD = 1 & STBY = 0                                                                    | -    | -    | 15   | mA   | (12)              |
| I <sub>INOFF</sub>                       | Input DC Supply Current<br>• Shutdown Mode, SD = 0 & STBY = X                                                                   | -    | -    | 100  | μΑ   | (12)              |
| nternal supply                           | voltage output (VDDI)                                                                                                           |      |      |      |      | •                 |
| V <sub>DDI</sub>                         | Internal Supply Voltage Range                                                                                                   | 2.35 | 2.5  | 2.65 | V    |                   |
| uck converter                            | (PVIN, SW, GND, BOOT, INV, COMP)                                                                                                |      | 1    |      | 1    |                   |
| P <sub>VIN</sub>                         | High-side MOSFET Drain Voltage Range                                                                                            | 2.5  | -    | 6.0  | V    |                   |
| V <sub>OUT</sub>                         | Output Voltage Adjustment Range                                                                                                 | 0.6  | -    | 1.35 | V    | (13), (1          |
| -                                        | Output Voltage Accuracy                                                                                                         | -1.0 | -    | 1.0  | %    | (13), (14<br>(15) |
| $\operatorname{REG}_{\operatorname{LN}}$ | Line Regulation<br>• Normal Operation, V <sub>IN</sub> = 3.0 to 6.0 V, I <sub>OUT</sub> = ±3.0 A                                | -1.0 | -    | 1.0  | %    | (13)              |
| REG <sub>LD</sub>                        | <ul> <li>Load Regulation</li> <li>Normal Operation, I<sub>OUT</sub> = -3.0 to 3.0 A</li> </ul>                                  | -1.0 | -    | 1.0  | %    | (13)              |
| V <sub>REF</sub>                         | Error Amplifier Common Mode Voltage Range                                                                                       | 0.0  | -    | 1.35 | V    | (13), (1          |
| V <sub>UVR</sub>                         | Output Undervoltage Threshold                                                                                                   | -8.0 | -    | -1.5 | %    |                   |
| V <sub>OVR</sub>                         | Output Overvoltage Threshold                                                                                                    | 1.5  | -    | 8.0  | %    |                   |
| I <sub>OUT</sub>                         | Continuous Output Current                                                                                                       | -3.0 | -    | 3.0  | A    |                   |
| I <sub>LIM</sub>                         | Overcurrent Limit, Sinking and Sourcing                                                                                         | -    | 4.0  | -    | A    |                   |
| I <sub>SHORT</sub>                       | Short-circuit Current Limit <ul> <li>(Sourcing and Sinking)</li> </ul>                                                          | -    | 6.5  | -    | А    |                   |
| R <sub>DS(on)HS</sub>                    | High-side N-CH Power MOSFET (M3) R <sub>DS(ON)</sub><br>• I <sub>OUT</sub> = 1.0 A, V <sub>BOOT</sub> - V <sub>SW</sub> = 3.3 V | 10   | -    | 50   | mΩ   | (13)              |
| R <sub>DS(on)LS</sub>                    | Low-side N-CH Power MOSFET (M4) R <sub>DS(ON)</sub><br>• I <sub>OUT</sub> = 1.0 A, V <sub>IN</sub> = 3.3 V                      | 10   | -    | 50   | mΩ   | (13)              |

Notes

12. See section Modes of operation, page 16 has a detailed description of the different operating modes of the 34712

13. Design information only, this parameter is not production tested.

14. ±1% is assured at room temperature.

15. Overall output accuracy is directly affected by the accuracy of the external feedback network, 1% feedback resistors are recommended.

16. The 1% output voltage regulation is only guaranteed for a common mode voltage range greater than or equal to 0.6 V at room temperature.

17. If a V<sub>OUT</sub> =0.6 V is desired, make sure PV<sub>IN</sub> is kept below 3.6 V and the Switching Frequency FSW is lower than 500 kHz to allow enough room for output regulation

### Table 4. Static electrical characteristics

Characteristics noted under conditions 3.0 V  $\leq$  V<sub>IN</sub>  $\leq$  6.0 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted.

| Symbol                | Characteristic                                                                    | Min. | Тур. | Max.             | Unit     | Notes |
|-----------------------|-----------------------------------------------------------------------------------|------|------|------------------|----------|-------|
| R <sub>DS(on)M2</sub> | M2 R <sub>DS(on)</sub><br>• (V <sub>IN</sub> = 3.3 V, M2 is on)                   | 1.5  | -    | 4.0              | Ω        |       |
| I <sub>SW</sub>       | SW Leakage Current (Standby and Shutdown modes)                                   | -10  | -    | 10               | μA       |       |
| I <sub>PVIN</sub>     | PVIN Pin Leakage Current <ul> <li>(Standby and Shutdown Modes)</li> </ul>         | -10  | -    | 10               | μΑ       |       |
| I <sub>INV</sub>      | INV Pin Leakage Current                                                           | -1.0 | -    | 1.0              | μA       |       |
| A <sub>EA</sub>       | Error Amplifier DC Gain                                                           | -    | 150  | -                | dB       | (18)  |
| UGBW <sub>EA</sub>    | Error Amplifier Unit Gain Bandwidth                                               | -    | 3.0  | -                | MHz      | (18)  |
| SR <sub>EA</sub>      | Error Amplifier Slew Rate                                                         | -    | 7.0  | -                | V/µs     | (18)  |
| OFFSET <sub>EA</sub>  | Error Amplifier Input Offset                                                      | -3.0 | 0.0  | 3.0              | mV       | (18)  |
| T <sub>SDFET</sub>    | Thermal Shutdown Threshold                                                        | -    | 170  | -                | °C       | (18)  |
| T <sub>SDHYFET</sub>  | Thermal Shutdown Hysteresis                                                       | -    | 25   | -                | °C       | (18)  |
| Oscillator (FREC      | l)                                                                                |      | ļ    | Į                | <u> </u> | _     |
| V <sub>FREQ</sub>     | Oscillator Frequency Adjusting Reference Voltage Range                            | 0.0  | -    | V <sub>DDI</sub> | V        | 1     |
| racking (VREFI        | N, VREFOUT, VOUT)                                                                 |      | I    |                  |          |       |
| V <sub>REFIN</sub>    | VREFIN External Reference Voltage Range                                           | 0.0  | -    | 2.7              | V        | (18)  |
| V <sub>REFOUT</sub>   | VREFOUT Buffered Reference Voltage Range                                          | 0.0  | -    | 1.35             | V        |       |
| -                     | VREFOUT Buffered Reference Voltage Accuracy                                       | -1.0 | -    | 1.0              | %        | (19)  |
| IREFOUT               | VREFOUT Buffered Reference Voltage Current Capability                             | 0.0  | -    | 8.0              | mA       |       |
| IREFOUTLIM            | VREFOUT Buffered Reference Voltage Overcurrent Limit                              | -    | 11   | -                | mA       |       |
| R <sub>TDR(M6)</sub>  | VREFOUT Total Discharge Resistance                                                | -    | 50   | -                | Ω        | (18)  |
| R <sub>TDR(M5)</sub>  | VOUT Total Discharge Resistance                                                   | -    | 50   | -                | Ω        | (18)  |
| I <sub>VOUTLKG</sub>  | VOUT Pin Leakage Current<br>• (Standby Mode, V <sub>OUT</sub> = 3.6 V)            | -1.0 | -    | 1.0              | μΑ       |       |
| Control and sup       | ervisory (STBY, SD, PG)                                                           |      |      |                  |          |       |
| V <sub>STBYHI</sub>   | STBY High Level Input Voltage                                                     | 2.0  | -    | -                | V        |       |
| V <sub>STBYLO</sub>   | STBY Low Level Input Voltage                                                      | -    | -    | 0.4              | V        |       |
| R <sub>STBYUP</sub>   | STBY Pin Internal Pull-up Resistor                                                | 1.0  | -    | 2.0              | MΩ       |       |
| V <sub>SDHI</sub>     | SD High Level Input Voltage                                                       | 2.0  | -    | -                | V        |       |
| V <sub>SDLO</sub>     | SD Low Level Input Voltage                                                        | -    | -    | 0.4              | V        | 1     |
| R <sub>SDUP</sub>     | SD Pin Internal Pull-up Resistor                                                  | 1.0  | -    | 2.0              | MΩ       | 1     |
| V <sub>PGLO</sub>     | PG         Low Level Output Voltage           • (I <sub>PG</sub> = 3.0 mA)        | -    | -    | 0.4              | V        |       |
| I <sub>PGLKG</sub>    | <ul> <li>PG Pin Leakage Current</li> <li>(M1 is off, Pulled up to VIN)</li> </ul> | -1.0 | -    | 1.0              | μA       |       |

Notes

18. Design information only, this parameter is not production tested.

19. The 1 % accuracy is only guaranteed for  $V_{REFOUT}$  greater than or equal to 0.6 V at room temperature.

# 4.3 Dynamic electrical characteristics

### Table 5. Dynamic electrical characteristics

Characteristics noted under conditions 3.0 V  $\leq$  V<sub>IN</sub>  $\leq$  6.0 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted.

| Symbol               | Characteristic                                                                           | Min. | Тур. | Max. | Unit | Notes |
|----------------------|------------------------------------------------------------------------------------------|------|------|------|------|-------|
| k converter (        | PVIN, SW, GND, BOOT)                                                                     |      | 1    | 1    | •    |       |
| t <sub>RISE</sub>    | Switching Node (SW) Rise Time<br>• (P <sub>VIN</sub> = 3.3 V, I <sub>OUT</sub> = ±3.0 A) | -    | 14   | -    | ns   | (21)  |
| t <sub>FALL</sub>    | Switching Node (SW) Fall Time<br>• (P <sub>VIN</sub> = 3.3 V, I <sub>OUT</sub> = ±3.0 A) | -    | 20   | -    | ns   | (21)  |
| t <sub>OFFMIN</sub>  | Minimum OFF Time                                                                         | -    | 150  | -    | ns   |       |
| t <sub>ONMIN</sub>   | Minimum ON Time                                                                          | -    | 180  | -    | ns   |       |
| t <sub>SS</sub>      | Soft Start Duration <ul> <li>(Normal Mode)</li> </ul>                                    | 1.3  | -    | 2.6  | ms   |       |
| t <sub>LIM</sub>     | Overcurrent Limit Timer                                                                  | -    | 10   | -    | ms   |       |
| t <sub>TIMEOUT</sub> | Overcurrent Limit Retry Timeout Period                                                   | 80   | -    | 120  | ms   |       |
| t <sub>FILTER</sub>  | Output Undervoltage/Overvoltage Filter Delay Timer                                       | 5.0  | -    | 25   | μs   |       |
| illator (FREC        |                                                                                          | I    | 1    | 1    |      |       |
| $F_{SW}$             | Oscillator Default Switching Frequency • (FREQ = GND)                                    | -    | 1.0  | -    | MHz  | (20)  |
| $F_{SW}$             | Oscillator Switching Frequency Range                                                     | 200  | -    | 1000 | kHz  |       |
| trol and sup         | ervisory (STBY, SD, PG)                                                                  | ·    | 1    | 1    | 1    |       |
| t <sub>PGRESET</sub> | PG Reset Delay                                                                           | 8.0  | -    | 12   | ms   |       |
| t <sub>TIMEOUT</sub> | Thermal Shutdown Retry Timeout Period                                                    | 80   | -    | 120  | ms   | (21)  |

Notes

20. Oscillator Frequency tolerance is ±10%.

21. Design information only, this parameter is not production tested.

# 5 Functional description

### 5.1 Introduction

In modern microprocessor/memory applications, address commands and control lines require system level termination to a voltage ( $V_{TT}$ ) equal to 1/2 the memory supply voltage ( $V_{DDQ}$ ). Having the termination voltage at midpoint, the power supply insures symmetry for switching times. Also, a reference voltage ( $V_{REF}$ ) that is free of any noise or voltage variations is needed for the DDR SDRAM input receiver,  $V_{REF}$  is also equal to 1/2  $V_{DDQ}$ . Varying the  $V_{REF}$  voltage effects the setup and hold time of the memory. To comply with DDR requirements and to obtain best performance,  $V_{TT}$  and  $V_{REF}$  need to be tightly regulated to track 1/2  $V_{DDQ}$  across voltage, temperature, and noise margins.  $V_{TT}$  should track any variations in the DC  $V_{REF}$  value ( $V_{TT} = V_{REF} + 40$ mV), (See Figure 4) for a DDR system level diagram.

The 34712 supplies the V<sub>TT</sub> and a buffered V<sub>REF</sub> output. To ensure compliance with DDR specifications, the V<sub>DDQ</sub> line is applied to the VREFIN pin and divided by 2 internally through a precision resistor divider. This internal voltage is then used as the reference voltage for the V<sub>TT</sub> output. The same internal voltage is also buffered to give the V<sub>REF</sub> voltage at the VREFOUT pin for the application to use without the need for an external resistor divider. The 34712 provides the tight voltage regulation and power sequencing/tracking required along with handling the DDR peak transient current requirements. Buffering the V<sub>REF</sub> output helps its immunity against noise and load changes.

The 34712 utilizes a voltage mode synchronous buck switching converter topology with integrated low  $R_{DS(ON)}$  (50 m $\Omega$ ) N-channel power MOSFETs to provide a  $V_{TT}$  voltage with an accuracy of less than ±2.0%. It has a programmable switching frequency that allows for flexibility and optimization over the operating conditions and can operate at up to 1.0 MHz to significantly reduce the external components size and cost. The 34712 can sink and source up to 3.0 A of continuous current. It provides protection against output overcurrent, overvoltage, undervoltage, and overtemperature conditions. It also protects the system from short -circuit events. It incorporates a power-good output signal to alert the host when a fault occurs.

For boards that support the Suspend-To-RAM (S3) and the Suspend-To-Disk (S5) states, the 34712 offers the STBY and the SD pins respectively. Pulling any of these pins low, puts the IC in the corresponding state.

By integrating the control/supervisory circuitry along with the Power MOSFET switches for the buck converter into a space-efficient package, the 34712 offers a complete, small-size, cost-effective, and simple solution to satisfy the needs of DDR memory applications.

Besides DDR memory termination, the 34712 can be used to supply termination for other active buses and graphics card memory. It can be used in Netcom/Telecom applications like servers. It can also be used in desktop motherboards, game consoles, set top boxes, and high end high definition TVs.



### 5.2 Functional pin description

### 5.2.1 Reference voltage input (VREFIN)

The 34712 tracks 1/2 the voltage applied at this pin.

### 5.2.2 Reference voltage output (VREFOUT)

This is a buffered reference voltage output that is equal to  $1/2 V_{REFIN}$ . It has a 10 mA current drive capability. This output is used as the  $V_{REF}$  voltage rail and should be filtered against any noise. Connect a 0.1 µF, 6.0 V low ESR ceramic filter capacitor between this pin and the GND pin and between this pin and  $V_{DDQ}$  rail.  $V_{REFOUT}$  is also used as the reference voltage for the buck converter error amplifier.

### 5.2.3 Frequency adjustment input (FREQ)

The buck converter switching frequency can be adjusted by connecting this pin to an external resistor divider between VDDI and GND pins. The default switching frequency (FREQ pin connected to ground, GND) is set at 1.0 MHz. Select the switching frequency based on the  $PV_{IN}$  to  $V_{TT}$  ratio. Refer to the Switching frequency selection section.

### 5.2.4 Signal ground (GND)

Analog ground of the IC. Internal analog signals are referenced to this pin voltage.

### 5.2.5 Internal supply voltage output (VDDI)

This is the output of the internal bias voltage regulator. Connect a 1.0  $\mu$ F, 6.0 V low ESR ceramic filter capacitor between this pin and the GND pin. Filtering any spikes on this output is essential to the internal circuitry stable operation.

### 5.2.6 Output voltage discharge path (VOUT)

Output voltage of the Buck Converter is connected to this pin. it only serves as the output discharge path once the SD signal is asserted.

### 5.2.7 Error amplifier inverting input (inv)

Buck converter error amplifier inverting input. Connect the V<sub>TT</sub> voltage directly to this pin.

### 5.2.8 Compensation input (COMP)

Buck converter external compensation network connects to this pin. Use a type III compensation network.

### 5.2.9 Input supply voltage (VIN)

IC power supply input voltage. Input filtering is required for the device to operate properly.

### 5.2.10 Power ground (PGND)

Buck converter and discharge MOSFETs power ground. It is the source of the buck converter low-side power MOSFET.

### 5.2.11 Switching node (SW)

Buck converter switching node. This pin is connected to the output inductor.

### 34712

### 5.2.12 Power input voltage (PVIN)

Buck converter power input voltage. This is the drain of the buck converter high-side power MOSFET.

### 5.2.13 Bootstrap input (BOOT)

Bootstrap capacitor input pin. Connect a capacitor (as discussed on page 24) between this pin and the SW pin to enhance the gate of the high-side Power MOSFET during switching.

### 5.2.14 Shutdown input (SD)

If this pin is tied to the GND pin, the device is in Shutdown mode. If left unconnected or tied to the VIN pin, the device is in Normal mode. The pin has an internal pull-up of 1.5 MΩ. This input accepts the S5 (Suspend-To-Disk) control signal.

### 5.2.15 Standby input (STBY)

If this pin is tied to the GND pin, the device is in Standby mode. If left unconnected or tied to the VIN pin, the device is in Normal mode. The pin has an internal pull-up of 1.5 MΩ. This input accepts the S3 (Suspend-To-RAM) control signal.

# 5.2.16 Power good output signal (PG)

This is an active low open drain output that is used to report the status of the device to a host. This output activates after a successful power up sequence and stays active as long as the device is in normal operation and is not experiencing any faults. This output activates after a 10 ms delay and must be pulled up by an external resistor to a supply voltage (e.g., V<sub>IN</sub>.).

# 5.3 Functional internal block description

| MC34712 - Functional Block Diagram |                                      |                         |  |  |
|------------------------------------|--------------------------------------|-------------------------|--|--|
| Internal Bias Circuits             | System Control and Logic             | Oscillator              |  |  |
| Protection Functions               | Control and<br>Supervisory Functions | Tracking and Sequencing |  |  |
| Buck Converter                     |                                      |                         |  |  |

Figure 5. 34712 internal block diagram

### 5.3.1 Internal bias circuits

This block contains all circuits that provide the necessary supply voltages and bias currents for the internal circuitry. It consists of:

- Internal voltage supply regulator: This regulator supplies the V<sub>DDI</sub> voltage that is used to drive the digital/analog internal circuits. It
  is equipped with a Power-On-Reset (POR) circuit that watches for the right regulation levels. External filtering is needed on the VDDI
  pin. This block turns off during the shutdown mode.
- · Internal bandgap reference voltage: This supplies the reference voltage to some of the internal circuitry.
- Bias circuit: This block generates the bias currents necessary to run all of the blocks in the IC.

### 5.3.2 System control and logic

This block is the brain of the IC where the device processes data and reacts to it. Based on the status of the STBY and SD pins, the system control reacts accordingly and orders the device into the right status. It also takes inputs from all of the monitoring/protection circuits and initiates power up or power down commands. It communicates with the buck converter to manage the switching operation and protects it against any faults.

### 5.3.3 Oscillator

This block generates the clock cycles necessary to run the IC digital blocks. It also generates the buck converter switching frequency. The switching frequency has a default value of 1.0 MHz and can be programmed by connecting a resistor divider to the FREQ pin, between VDDI and GND pins (See Figure 1).

### 5.3.4 Protection functions

This block contains the following circuits:

- Overcurrent limit and short-circuit detection: This block monitors the output of the buck converter for overcurrent conditions and short-circuit events and alerts the system control for further command.
- Thermal limit detection: This block monitors the temperature of the device for overheating events. If the temperature rises above the thermal shutdown threshold, this block alerts the system control for further commands.
- Output overvoltage and undervoltage monitoring: This block monitors the buck converter output voltage to ensure it is within regulation boundaries. If not, this block alerts the system control for further commands.

### 5.3.5 Control and supervisory functions

This block is used to interface with an outside host. It contains the following circuits:

- Standby control input: An outside host can put the 34712 device into standby mode (S3 or Suspend-To-RAM mode) by sending a logic "0" to the STBY pin.
- Shutdown control input: An outside host can put the 34712 device into shutdown mode (S5 or Suspend-To-Disk mode) by sending a logic "0" to the SD pin.
- Power good output signal PG: The 34712 can communicate to an external host that a fault has occurred by releasing the drive on the PG pin high, allowing the signal/pin to be pulled high by the external pull-up resistor.

### 5.3.6 Tracking and sequencing

This block allows the output of the 34712 to track 1/2 the voltage applied at the VREFIN pin. This allows the  $V_{REF}$  and  $V_{TT}$  voltages to track 1/2  $V_{DDQ}$  and assures that none of them is higher than  $V_{DDQ}$  at any point during normal operating conditions. For power down during a shutdown (S5) mode, the 34712 uses internal discharge MOSFETs (M5 and M6 on Figure 2) to discharge  $V_{TT}$  and  $V_{REF}$  respectively. These discharge MOSFETs are only active during shutdown mode. Using this block along with controlling the SD and STBY pins can offer the user power sequencing capabilities by controlling when to turn the 34712 outputs on or off.

### 5.3.7 Buck converter

This block provides the main function of the 34712: DC to DC conversion from an un-regulated input voltage to a regulated output voltage used by the loads for reliable operation. The buck converter is a high-performance, fixed frequency (externally adjustable), synchronous buck PWM voltage-mode control. It drives integrated 50 m $\Omega$  N-channel power MOSFETs saving board space and enhancing efficiency. The switching regulator output voltage is adjustable with an accuracy of less than ±2.0% to meet DDR requirements. Its output has the ability to track 1/2 the voltage applied at the VREFIN pin. The regulator's voltage control loop is compensated using a type III compensation network, with external components to allow for optimizing the loop compensation, for a wide range of operating conditions. A typical Bootstrap circuit with an internal PMOS switch is used to provide the voltage necessary to properly enhance the high-side MOSFET gate.

The 34712 is designed to address DDR memory power supplies. The integrated converter has the ability to both sink and source up to 3.0 A of continuous current, making it suitable for bus termination power supplies.

# 6 Functional device operation

# 6.1 Operational modes



Figure 6. Operation modes diagram

### 6.1.1 Modes of operation

The 34712 has three primary modes of operation:

### 6.1.1.1 Normal mode

In normal mode, all functions and outputs are fully operational. To be in this mode, the V<sub>IN</sub> needs to be within its operating range, both Shutdown and Standby inputs are high, and no faults are present. This mode consumes the most amount of power.

### 6.1.1.2 Standby mode

This mode is predominantly used in Desktop memory solutions where the DDR <u>supply</u> is desired to be ACPI compliant (Advanced Configuration and Power Interface). When this mode is activated by pulling the STBY pin low,  $V_{TT}$  is put in High Z state,  $I_{OUT} = 0$  A, and  $V_{REF}$  stays active. This is the S3 state Suspend-To-Ram or Self Refresh mode and it is the lowest DRAM power state. In this mode, the DRAM preserves the data. While in this mode, the 34712 consumes less power than in the normal mode, because the buck converter and most of the internal blocks are disabled.

### 34712

### 6.1.1.3 Shutdown mode

In this mode, activated by pulling the  $\overline{SD}$  pin low, the chip is in a shutdown state and the outputs are all disabled and discharged. This is the S4/S5 power state or Suspend-To-Disk state, where the DRAM loses all of its data content (no power supplied to the DRAM). The reason to discharge the V<sub>TT</sub> and V<sub>REF</sub> lines is to ensure upon exiting, the Shutdown mode that V<sub>TT</sub> and V<sub>REF</sub> are lower than V<sub>DDQ</sub>, otherwise V<sub>TT</sub> can remain floating high, and be higher than V<sub>DDQ</sub> upon powering up. In this mode, the 34712 consumes the least amount of power since almost all of the internal blocks are disabled.

### 6.1.2 Start-up sequence

When power is first applied, the 34712 checks the status of the  $\overline{SD}$  and  $\overline{STBY}$  pins. If the device is in a shutdown mode, no block powers up and the output does not attempt to ramp. If the device is in a standby mode, only the V<sub>DDI</sub> internal supply voltage and the bias currents are established and no further activities occur. Once the  $\overline{SD}$  and  $\overline{STBY}$  pins are released to enable the device, the internal V<sub>DDI</sub> POR signal is also released. The rest of the internal blocks is enabled and the buck converter switching frequency value is determined by reading the FREQ pin. A soft start cycle is then initiated to ramp up the output of the buck converter (V<sub>TT</sub>). The buck converter error amplifier uses the voltage on the VREFOUT pin (V<sub>REF</sub>) as its reference voltage. V<sub>REF</sub> is equal to 1/2 V<sub>DDQ</sub>, where V<sub>DDQ</sub> is applied to the VREFIN pin. This way, the 34712 assures that V<sub>REF</sub> and V<sub>TT</sub> voltages track 1/2 V<sub>DDQ</sub> to meet DDR requirements.

Soft start is used to prevent the output voltage from overshooting during startup. At initial startup, the output capacitor is at zero volts;  $V_{OUT} = 0$  V. Therefore, the voltage across the inductor is  $PV_{IN}$  during the capacitor charge phase which creates a very sharp di/dt ramp. Allowing the inductor current to rise too high can result in a large difference between the charging current and the actual load current that can result in an undesired voltage spike once the capacitor is fully charged. The soft start is active each time the IC goes out of standby or shutdown mode, power is recycled, or after a fault retry.

To fully take advantage of soft starting, it is recommended not to enable the 34712 output before introducing VDDQ on the VREFIN pin. If this happens after a soft start cycle expires and the VREFIN voltage has a high dv/dt, the output naturally tracks it immediately and ramp up with a fast dv/dt itself and this defeats the purpose of soft starting. For reliable operation, it is best to have the VDDQ voltage available before enabling the output of the 34712.

After a successful start-up cycle where the device is enabled, no faults have occurred, and the output voltage has reached its regulation point, the 34712 pulls the power good output signal low after a 10 ms reset delay, to indicate to the host the device is in normal operation.

### 6.2 Protection and diagnostic features

The 34712 monitors the application for several fault conditions to protect the load from overstress. The reaction of the IC to these faults ranges from turning off the outputs to just alerting the host that something is wrong. In the following paragraphs, each fault condition is explained:

### 6.2.1 Output overvoltage

An overvoltage condition occurs once the output voltage goes higher than the rising overvoltage threshold ( $V_{OVR}$ ). In this case, the power good output signal is pulled high, alerting the host that a fault is present, but the  $V_{TT}$  and  $V_{REF}$  outputs stays active. To avoid erroneous overvoltage conditions, a 20 µs filter is implemented. The buck converter uses its feedback loop to attempt to correct the fault. Once the output voltage falls below the falling overvoltage threshold ( $V_{OVF}$ ), the fault is cleared and the power good output signal is pulled low, the device is back in normal operation.

### 6.2.2 Output undervoltage

An undervoltage condition occurs once the output voltage falls below the falling undervoltage threshold ( $V_{UVF}$ ). In this case, the power good output signal is pulled high, alerting the host that a fault is present, but the  $V_{TT}$  and  $V_{REF}$  outputs stays active. To avoid erroneous undervoltage conditions, a 20 µs filter is implemented. The buck converter uses its feedback loop to attempt to correct the fault. Once the output voltage rises above the rising undervoltage threshold ( $V_{UVR}$ ), the fault is cleared and the power good output signal is pulled low, the device is back in normal operation.

### 6.2.3 Output overcurrent

This block detects overcurrent in the Power MOSFETs of the buck converter. It is comprised of a sense MOSFET and a comparator. The sense MOSFET acts as a current detecting device by sampling a ratio of the load current. That sample is compared via the comparator with an internal reference to determine if the output is in over-current or not. If the peak current in the output inductor reaches the over current limit ( $I_{LIM}$ ), the converter starts a cycle-by-cycle operation to limit the current, and a 10 ms over-current limit timer ( $t_{LIM}$ ) starts. The converter stays in this mode of operation until one of the following occurs:

- The current is reduced back to the normal level before t<sub>LIM</sub> expires, and in this case normal operation is regained.
- t<sub>LIM</sub> expires without regaining normal operation, at which point the device turns off the output and the power good output signal is
  pulled high. At the end of a timeout period of 100 ms (t<sub>TIMEOUT</sub>), the device attempts another soft start cycle.
- The device reaches the thermal shutdown limit (T<sub>SDEET</sub>) and turns off the output. The power good output signal is pulled high.

### 6.2.4 Short-circuit current limit

This block uses the same current detection mechanism as the overcurrent limit detection block. If the load current reaches the  $I_{SHORT}$  value, the device reacts by shutting down the output immediately. This is necessary to prevent damage in case of a permanent short circuit. Then, at the end of a timeout period of 100 ms ( $t_{TIMEOUT}$ ), the device attempts another soft start cycle.

### 6.2.5 Thermal shutdown

Thermal limit detection block monitors the temperature of the device and protects against excessive heating. If the temperature reaches the thermal shutdown threshold ( $T_{SDFET}$ ), the converter output switches off and the power good output signal indicates a fault by pulling high. The device stays in this state until the temperature has decreased by the hysteresis value and then after a timeout period ( $T_{TIMEOUT}$ ) of 100 ms, the device retries automatically and the output goes through a soft start cycle. If successful normal operation is regained, the power good output signal is asserted low.

# 7 Typical applications



### 7.1 Component selection

### 7.1.1 Switching frequency selection

The switching frequency defaults to a value of 1.0 MHz when the FREQ pin is grounded, and 200 kHz when the FREQ pin is connected to VDDI. Intermediate switching frequencies can be obtained by connecting an external resistor divider to the FREQ pin. Table 6 shows the resulting switching frequency versus FREQ pin voltage. To ensure the  $V_{TT}$  ( $V_{OUT}$ ) regulation, frequency should be selected such that the buck regulator switch ON time is higher than 300 ns. For example, for a 3.3  $V_{IN}$  bus and 0.6 V  $V_{TT}$ , choose f<sub>SW</sub> of 466 kHz.

| Frequency | Voltage applied to pin FREQ |
|-----------|-----------------------------|
| 200       | 2.341 – 2.500               |
| 253       | 2.185 - 2.340               |
| 307       | 2.029 - 2.184               |
| 360       | 1.873 - 2.028               |
| 413       | 1.717 – 1.872               |
| 466       | 1.561 – 1.716               |
| 520       | 1.405 - 1.560               |
| 573       | 1.249 - 1.404               |
| 627       | 1.093 - 1.248               |
| 680       | 0.936 - 1.092               |
| 733       | 0.781 - 0.936               |
| 787       | 0.625 - 0.780               |
| 840       | 0.469 - 0.624               |
| 893       | 0.313 - 0.468               |
| 947       | 0.157 - 0.312               |
| 1000      | 0.000 - 0.156               |

Table 6. Switching frequency adjustment



Figure 7. Resistor divider for frequency adjustment

# 7.2 Selection of the inductor

Inductor calculation is straight forward, being

$$L = D'_{MAX} *T * \frac{(Vo + I_0 * (R_{DS(ON)HS} + R_{INDUCTOR}))}{\Delta I_o}$$

where,

 $D'_{MAX} = 1 - \frac{Vo}{Vin \max}$ 

Maximum OFF time percentage

Switching period.

R<sub>DS(ON)</sub>HS

Τ

Drain - to - source resistance of FET

Winding resistance of Inductor

 $\Delta Io = 0.4 * Io$ 

RNDUCTOR

Output current ripple.

### 7.3 Output filter capacitor

For the output capacitor, the following considerations are more important than the actual capacitance value, the physical size, the ESR and the voltage rating:

Transient Response percentage, TR\_%

(Use a recommended value of 2 to 4% to assure a good transient response.)

Maximum Transient Voltage, TR\_v\_dip = Vo\*TR\_%

Maximum current step,

$$\Delta Io\_step = \frac{(Vin\_\min-Vo)*D\_\max}{F_{SW}*L}$$

Inductor Current rise time,

$$dt \_I\_rise = \frac{T*lo}{\Delta lo\_step}$$

where,

D\_max = Maximum ON time percentage.

I<sub>O</sub> = Rated output current.

Vin\_min = Minimum input voltage at PVIN

As a result, it is possible to calculate

$$Co = \frac{Io * dt \_ I \_ rise}{TR \_ V \_ dip}$$

In order to find the maximum allowed ESR,

$$ESR_{max} = \frac{\Delta Vo * F_{SW} * L}{Vo(1 - D\min)}$$

The effects of the ESR is often neglected by the designers and may present a hidden danger to the ultimate supply stability. Poor quality capacitors have widely disparate ESR value, which can make the closed loop response inconsistent.



Figure 8. Transient Parameters

### 7.3.1 Type III compensation network

Power supplies are desired to offer accurate and tight regulation output voltages. To accomplish this requires a high DC gain, but with high gain comes the possibility of instability. The purpose of adding compensation to the internal error amplifier is to counteract some of the gains and phases contained in the control-to-output transfer function that could jeopardized the stability of the power supply. The Type III compensation network used for 34712 comprises two poles (one integrator and one high frequency pole to cancel the zero generated from the ESR of the output capacitor) and two zeros to cancel the two poles generated from the LC filter as shown in Figure 9.



Figure 9. Type III compensation network

Consider the crossover frequency,  $\mathsf{F}_{CROSS}$ , of the open loop gain at one-tenth of the switching frequency,  $\mathsf{F}_{SW.}$  Then,

$$F_{CROSS} = \frac{10}{2\pi \bullet R_O C_F} \implies C_F = \frac{10}{2\pi \bullet R_O F_{CROSS}}$$

where  $R_O$  is a user selected resistor. Knowing the LC frequency, it can be obtained the values of  $R_F$  and  $C_S$ :

$$\begin{split} F_{LC} &= \frac{1}{2\pi \sqrt{LC_o}} = F_{Z1} = F_{Z2} \\ F_{Z1} &= \frac{1}{2\pi^* R_F C_F} \\ F_{Z2} &= \frac{1}{2\pi^* R_o C_S} \end{split}$$

This gives as a result,

$$R_{F} = \frac{1}{2\pi^{*}C_{F}F_{Z1}} & \&$$
$$C_{S} = \frac{1}{2\pi^{*}R_{0}F_{Z2}}$$

Calculate Rs by placing the Pole 1 at the ESR zero frequency:

$$F_{RSR} = \frac{1}{2\pi^* C_0 * ESR} = F_{P1}$$
$$F_{P1} = \frac{1}{2\pi^* R_s C_s}$$
$$\Rightarrow R_s = \frac{1}{2\pi^* F_{P1} C_s}$$

Equating the Pole 2 to 5 times the Crossover Frequency to achieve a faster response and a proper phase margin,

$$5 \bullet F_{CROSS} = F_{P2} = \frac{1}{2\pi \bullet R_F \frac{C_F C_X}{C_F + C_X}}$$

$$\Rightarrow C_X = \frac{\Im_F}{2\pi^* R_F C_F F_{P2} - 1}$$

### 7.3.2 Bootstrap capacitor

The bootstrap capacitor is needed to supply the gate voltage for the high-side MOSFET. This N-Channel MOSFET needs a voltage difference between its gate and source to be able to turn on. The high-side MOSFET source is the SW node, so it is not ground and it is floating and moving in voltage, so it cannot just apply a voltage directly to the gate of the high-side that is referenced to ground, a voltage referenced to the SW node is needed. That is why the bootstrap capacitor is needed for. This capacitor charges during the high-side off time, since the low-side is on during that time, so the SW node and the bottom of the bootstrap capacitor is connected to ground and the top of the capacitor is connected to a voltage source, so the capacitor charges up to that voltage source (say 5.0 V). Now when the low-side MOSFET switches off and the high-side MOSFET switches on, the SW nodes rises up to Vin, and the voltage on the boot pin is  $V_{CAP}$  +  $V_{IN}$ . So the gate of the high-side has  $V_{CAP}$  across it and it is able to stay enhanced. A 0.1  $\mu$ F capacitor is a good value for this bootstrap element.

### 7.3.3 Layout guidelines

The layout of any switching regulator requires careful consideration. First, there are high di/dt signals present, and the traces carrying these signals need to be kept as short and as wide as possible to minimize the trace inductance, and therefore reduce the voltage spikes they can create. To do this, an understanding of the major current carrying loops is important. See Figure 10. These loops, and their associated components, should be placed in such a way as to minimize the loop size to prevent coupling to other parts of the circuit. Also, the current carrying power traces and their associated return traces should run adjacent to one another, to minimize the amount of noise coupling. If sensitive traces must cross the current carrying traces, they should be made perpendicular to one another to reduce field interaction.

Second, small signal components which connect to sensitive nodes need consideration. The critical small signal components are the ones associated with the feedback circuit. The high impedance input of the error amp is especially sensitive to noise, and the feedback and compensation components should be placed as far from the switch node, and as close to the input of the error amplifier as possible. Other critical small signal components include the bypass capacitors for VIN, VREFIN, and VDDI. Locate the bypass capacitors as close to the pin as possible.

The use of a multi-layer printed circuit board is recommended. Dedicate one layer, usually the layer under the top layer, as a ground plane. Make all critical component ground connections with vias to this layer. Make sure that the power ground, PGND, is connected directly to the ground plane and not routed through the thermal pad or analog ground. Dedicate another layer as a power plane and split this plane into local areas for common voltage nets.

The IC input supply (VIN) should be connected with a dedicated trace to the input supply. This helps prevent noise from the Buck Regulator's power input (PVIN) from injecting switching noise into the IC's analog circuitry.

In order to effectively transfer heat from the top layer to the ground plane and other layers of the printed circuit board, thermal vias need to be used in the thermal pad design. It is recommended that 5 to 9 vias be spaced evenly and have a finished diameter of 0.3 mm.



Figure 10. Current loops

# 8 Packaging

# 8.1 Packaging dimensions

Package dimensions are provided in package drawings. To find the most current package outline drawing, go to www.nxp.com and perform a keyword search for the drawing's document number.

| Package    | Suffix | Package outline drawing number |
|------------|--------|--------------------------------|
| 24-Pin QFN | EP     | 98ARL10577D                    |



| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED.                                               | MECHANICA | LOUTLINE             | PRINT VERSION NO | T TO SCALE  |
|-------------------------------------------------------------------------------------------------------|-----------|----------------------|------------------|-------------|
| TITLE: THERMALLY ENHANCED QUAD<br>FLAT NON-LEADED PACKAGE (QFN)<br>24 TERMINAL, 0.5 PITCH (4 X 4 X 1) |           | DOCUMENT NO          | : 98ARL10577D    | REV: B      |
|                                                                                                       |           | CASE NUMBER: 1508-02 |                  | 28 DEC 2005 |
|                                                                                                       |           | STANDARD: NON-JEDEC  |                  |             |

NP





| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED.                                               | MECHANICA | L OUTLINE            | PRINT VERSION NO | T TO SCALE  |
|-------------------------------------------------------------------------------------------------------|-----------|----------------------|------------------|-------------|
| TITLE: THERMALLY ENHANCED QUAD<br>FLAT NON-LEADED PACKAGE (QFN)<br>24 TERMINAL, 0.5 PITCH (4 X 4 X 1) |           | DOCUMENT NO          | ): 98ARL10577D   | REV: B      |
|                                                                                                       |           | CASE NUMBER: 1508-02 |                  | 28 DEC 2005 |
|                                                                                                       |           | STANDARD: NON-JEDEC  |                  |             |



NOTES:

1. ALL DIMENSIONS ARE IN MILLIMETERS.

2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.

3. THE COMPLETE JEDEC DESIGNATOR FOR THIS PACKAGE IS: HF-PQFN.

4. COPLANARITY APPLIES TO LEADS AND DIE ATTACH PAD.

5. MIN. METAL GAP SHOULD BE 0.2MM.

| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED.                                               | MECHANICA | LOUTLINE     | PRINT VERSION NO | T TO SCALE  |
|-------------------------------------------------------------------------------------------------------|-----------|--------------|------------------|-------------|
| TITLE: THERMALLY ENHANCED QUAD<br>FLAT NON-LEADED PACKAGE (QFN)<br>24 TERMINAL, 0.5 PITCH (4 X 4 X 1) |           | DOCUMENT NO  | ): 98ARL10577D   | REV: B      |
|                                                                                                       |           | CASE NUMBER  | 8: 1508–02       | 28 DEC 2005 |
|                                                                                                       |           | STANDARD: NO | DN-JEDEC         |             |

# 9 Revision history

| Revision | Date    | Description of Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|----------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.0      | 2/2006  | <ul><li>Pre-release version</li><li>Implemented Revision History page</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 2.0      | 11/2006 | <ul> <li>Initial release</li> <li>Converted format from Market Assessment to Product Preview</li> <li>Major updates to the data, form, and style</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 3.0      | 2/2007  | <ul> <li>Replaced all electrolytic capacitors with ceramic ones in <u>Figure 1</u></li> <li>Deleted Deadtime in Dynamic electrical characteristics</li> <li>Moved <u>Figures 8</u> ahead of Type III compensation network</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 4.0      | 5/2007  | <ul> <li>Changed Features from 2% to 1%</li> <li>Changed 34712 simplified application diagram</li> <li>Removed Machine Model in Maximum ratings</li> <li>Added minimum limits to Input DC Supply Current Normal mode, Input DC Supply Current Standby mode, and Input DC Supply Current Shutdown mode</li> <li>Added High-side MOSFET Drain Voltage Range</li> <li>Changed Output Voltage Accuracy</li> <li>Changed High-side N-CH Power MOSFET (M3) RDS(ON) and Low-side N-CH Power MOSFET (M4) RDS(ON)</li> <li>Changed M2 RDS(on)</li> <li>Changed M2 RDS(on)</li> <li>Changed VREFOUT Buffered Reference Voltage Accuracy, VREFOUT Buffered Reference Voltage Current Capability, and VREFOUT Buffered Reference Voltage Overcurrent Limit</li> <li>Changed STBY Pin Internal Pull-up Resistor and SD Pin Internal Pull-up Resistor</li> <li>Changed Oscillator Default Switching Frequency</li> <li>Changed PG Reset Delay and Thermal Shutdown Retry Timeout Period</li> <li>Changed drawing in Typical applications</li> <li>Changed drawing in Type III compensation network</li> <li>Removed PC34712EP/R2 from the ordering information and added MC34712EP/R2</li> <li>Changed the data sheet status to Advance Information</li> </ul> |
| 5.0      | 12/2008 | <ul> <li>Made changes to Switching Node (SW) Pin, BOOT Pin (Referenced to SW Pin), Output Undervoltage Threshold,<br/>Output Overvoltage Threshold, High-side N-CH Power MOSFET (M3) RDS(ON), Low-side N-CH Power MOSFET<br/>(M4) RDS(ON), Device Charge Model (CDM)</li> <li>Added Machine Model (MM), SW Leakage Current (Standby and Shutdown modes), Error Amplifier DC Gain, Error<br/>Amplifier Unit Gain Bandwidth, Error Amplifier Slew Rate, Error Amplifier Input Offset</li> <li>Added pin 25 to <u>Figure 3</u> and the 34712 Pin definitions</li> <li>Added the section Layout guidelines</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 6.0      | 4/2012  | Changed typical for Minimum ON Time on page 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 7.0      | 3/2015  | Added note <sup>(17)</sup> to Static electrical characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|          | 5/2015  | Minimum output voltage extended to 0.6 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 8.0      | 8/2016  | Updated to NXP document form and style                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

### How to Reach Us:

Home Page: NXP.com

Web Support: http://www.nxp.com/support Information in this document is provided solely to enable system and software implementers to use NXP products. There are no expressed or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. NXP reserves the right to make changes without further notice to any products herein.

NXP makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does NXP assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation, consequential or incidental damages. "Typical" parameters that may be provided in NXP data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by the customer's technical experts. NXP does not convey any license under its patent rights nor the rights of others. NXP sells products pursuant to standard terms and conditions of sale, which can be found at the following address:

http://www.nxp.com/terms-of-use.html.

NXP, the NXP logo, Freescale, the Freescale logo, and SMARTMOS are trademarks of NXP B.V. All other product or service names are the property of their respective owners. All rights reserved. © 2016 NXP B.V.

2010 NAF D.V.





# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Power Management Specialised - PMIC category:

Click to view products by NXP manufacturer:

Other Similar products are found below :

P9145-I0NQGI SLG7NT4192VTR AS3729B-BWLM LNBH25SPQR ADP5080ACBZ-1-RL MC32PF3000A6EP MB39C831QN-G-EFE2 MAX9959DCCQ+D MAX1932ETC+T MAX1856EUB+T STNRG011TR IRPS5401MXI03TRP S6AE102A0DGN1B200 MMPF0100FDAEP MCZ33903DS5EK S6AE101A0DGNAB200 MCZ33903DS3EK NCP6924CFCHT1G MAX17117ETJ+ L9916 L9915-CB MCZ33904D5EK MCZ33905DS3EK MMPF0100FCANES MCZ33905DD3EK MMPF0100FBANES WM8325GEFL/V MCZ33903DP5EK MCZ33905DS5EK MCZ33903D3EK MCZ33903DD5EK ADN8835ACPZ-R7 MCZ33903DP5EKR2 MCZ33903D5EK MCZ33903DD3EK MMPF0100FAAZES SLG7NT4198V MIC5164YMM P9180-00NHGI NCP6914AFCAT1G TLE9261QX TEA1998TS/1H MAX881REUB+T TLE9262QX TLE8880TN MAX8520ETP+T SLG7NT4083V ADP1031ACPZ-1-R7 ADP1031ACPZ-2-R7 ADP1031ACPZ-3-R7