

Data Sheet October 15, 2015 FN8174.5

## Single, Digitally Controlled (XDCP™) Potentiometer

The X9271 integrates a single, digitally controlled potentiometer (XDCP™) on a monolithic CMOS integrated circuit.

The digitally controlled potentiometer is implemented by using 255 resistive elements in a series array. Between each element are tap points connected to the wiper terminal through switches. The position of the wiper on the array is controlled by the user through the SPI bus interface. The potentiometer has associated with it a volatile Wiper Counter Register (WCR) and four nonvolatile data registers that can be directly written to and read by the user. The contents of the WCR control the position of the wiper on the resistor array though the switches. Power-up recalls the contents of the default data register (DR0) to the WCR.

The XDCP can be used as a three-terminal potentiometer or as a two-terminal variable resistor in a wide variety of applications including control, parameter adjustments, and signal processing.

#### **Features**

- · 256 Resistor Taps
- SPI Serial Interface for Write, Read, and Transfer Operations of Potentiometer
- Wiper Resistance,  $100\Omega$  typical at  $V_{CC} = 5V$
- · 16 Nonvolatile Data Registers
- Nonvolatile Storage of Multiple Wiper Positions
- Power-on Recall; Loads Saved Wiper Position on Power-up
- Standby Current <3µA Max</li>
- V<sub>CC</sub> = 2.7V to 5.5V Operation
- 50kΩ End-to-End Resistance
- · 100-yr Data Retention
- · Endurance: 100,000 Data Changes per Bit per Register
- 14-Lead TSSOP
- · Low-power CMOS
- · Pb-Free Plus Anneal Available (RoHS Compliant)

### Functional Diagram



## **Ordering Information**

| PART NUMBER<br>(Notes 2, 3)                                                        | PART<br>MARKING | V <sub>CC</sub> LIMITS (V) | POTENTIOMETER ORGANIZATION $(k\Omega)$ | TEMP. RANGE<br>(°C) | PACKAGE<br>Pb-Free  | PKG.<br>DWG.# |
|------------------------------------------------------------------------------------|-----------------|----------------------------|----------------------------------------|---------------------|---------------------|---------------|
| X9271UV14IZ ( <u>Note 1</u> )                                                      | X9271 UVZI      | 5 ±10%                     | 50                                     | -40 to +85          | 14 Ld TSSOP (4.4mm) | M14.173       |
| X9271UV14Z ( <u>Note 1</u> )                                                       | X9271 UVZ       | 5 ±10%                     | 50                                     | 0 to +70            | 14 Ld TSSOP (4.4mm) | M14.173       |
| X9271UV14IZ-2.7                                                                    | X9271 UVZG      | 2.7 to 5.5                 | 50                                     | -40 to +85          | 14 Ld TSSOP (4.4mm) | M14.173       |
| X9271UV14IZ-2.7T1                                                                  | X9271 UVZG      | 2.7 to 5.5                 | 50                                     | -40 to +85          | 14 Ld TSSOP (4.4mm) | M14.173       |
| X9271UV14Z-2.7 (No longer available, recommended replacement: X9271UV14IZ-2.7T1)   | X9271 UVZF      | 2.7 to 5.5                 | 50                                     | 0 to +70            | 14 Ld TSSOP (4.4mm) | M14.173       |
| X9271UV14Z-2.7T1 (No longer available, recommended replacement: X9271UV14IZ-2.7T1) | X9271 UVZF      | 2.7 to 5.5                 | 50                                     | 0 to +70            | 14 Ld TSSOP (4.4mm) | M14.173       |

#### NOTES:

- 1. Add "-T\*" suffix for tape and reel. Please refer to TB347 for details on reel specifications.
- 2. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.
- 3. For Moisture Sensitivity Level (MSL), please see device information page for X9271. For more information on MSL please see Tech Brief TB363.

## **Pin Configuration**



## Pin Descriptions

| PIN NUMBER | PIN NAME        | FUNCTION                             |
|------------|-----------------|--------------------------------------|
| 1          | SO              | Serial Data Output                   |
| 2          | A0              | Device Address                       |
| 3          | NC              | No Connect                           |
| 4          | CS              | Chip Select                          |
| 5          | SCK             | Serial Clock                         |
| 6          | SI              | Serial Data Input                    |
| 7          | V <sub>SS</sub> | System Ground                        |
| 8          | WP              | Hardware Write Protect               |
| 9          | A1              | Device Address                       |
| 10         | HOLD            | Device Select. Pause the serial bus. |
| 11         | R <sub>W</sub>  | Wiper Terminal of Potentiometer      |
| 12         | R <sub>H</sub>  | High Terminal of Potentiometer       |
| 13         | R <sub>L</sub>  | Low Terminal of Potentiometer        |
| 14         | V <sub>CC</sub> | System Supply Voltage                |

Submit Document Feedback intersil FN8174.5 October 15, 2015

## **Detailed Functional Diagram**



## Circuit-Level Applications

- · Vary the gain of a voltage amplifier.
- · Provide programmable DC reference voltages for comparators and detectors.
- Control the volume in audio circuits.
- · Trim out the offset voltage error in a voltage amplifier circuit.
- · Set the output voltage of a voltage regulator.
- Trim the resistance in Wheatstone bridge circuits.
- Control the gain, characteristic frequency, and Q-factor in filter circuits.
- Set the scale factor and zero point in sensor signal conditioning circuits.
- · Vary the frequency and duty cycle of timer ICs.
- · Vary the DC biasing of a pin diode attenuator in RF circuits.
- Provide a control variable (I, V, or R) in feedback circuits.

## System-Level Applications

- · Adjust the contrast in LCD displays.
- · Control the power level of LED transmitters in communication systems.
- Set and regulate the DC biasing point in an RF power amplifier in wireless systems.
- · Control the gain in audio and home entertainment systems.
- · Provide the variable DC bias for tuners in RF wireless systems.
- Set the operating points in temperature control systems.
- · Control the operating point for sensors in industrial systems.
- Trim offset and gain errors in artificial intelligence systems.

## Pin Descriptions

### **Bus Interface Pins**

#### **SERIAL OUTPUT (SO)**

The Serial Output (SO) is the serial data output pin. During a read cycle, data is shifted out on this pin. Data is clocked out by the falling edge of the serial clock.

#### **SERIAL INPUT (SI)**

The Serial Input (SI) is the serial data input pin. All operational codes, byte addresses, and data to be written to the potentiometers and potentiometer registers are input on this pin. Data is latched by the rising edge of the serial clock.

#### **SERIAL CLOCK (SCK)**

The Serial Clock (SCK) input is used to clock data into and out of the X9271.

### HOLD (HOLD)

HOLD is used in conjunction with the  $\overline{\text{CS}}$  pin to select the device. Once the part is selected and a serial sequence is under way,  $\overline{\text{HOLD}}$  may be used to pause the serial communication with the controller without resetting the serial sequence. To pause,  $\overline{\text{HOLD}}$  must be brought LOW while SCK is LOW. To resume communication,  $\overline{\text{HOLD}}$  is brought HIGH, again while SCK is LOW. If the pause feature is not used,  $\overline{\text{HOLD}}$  should be held HIGH at all times. CMOS level input.

#### **DEVICE ADDRESS (A1 - A0)**

The Device Address (A1 - A0) inputs are used to set the 8-bit slave address. A match in the slave address serial data stream must be made with the address input in order to initiate communication with the X9271.

### CHIP SELECT (CS)

When Chip Select  $(\overline{CS})$  is HIGH, the X9271 is deselected, the SO pin is at high impedance and (unless an internal write cycle is under way) the device is in standby state.  $\overline{CS}$  LOW enables the X9271, placing it in the active power mode. It should be noted that after a power-up, a HIGH to LOW transition on  $\overline{CS}$  is required prior to the start of any operation.

#### Potentiometer Pins

#### $R_H, R_L$

The R<sub>H</sub> and R<sub>L</sub> pins are equivalent to the terminal connections on a mechanical potentiometer.

#### Rw

The wiper pin (R<sub>W</sub>) is equivalent to the wiper terminal of a mechanical potentiometer.

#### Supply Pins

# SYSTEM SUPPLY VOLTAGE ( $V_{CC}$ ) AND SUPPLY GROUND ( $V_{SS}$ )

The System Supply Voltage ( $V_{CC}$ ) pin is the system supply voltage. The Supply Ground ( $V_{SS}$ ) pin is the system ground.

#### Other Pins

### HARDWARE WRITE PROTECT INPUT (WP)

The Hardware Write Protect Input (WP) pin, when LOW, prevents nonvolatile writes to the data registers.

#### **NO CONNECT**

No Connect pins should be left floating. These pins are used for Intersil manufacturing and testing purposes.

## **Principles of Operation**

#### **Device Description**

#### **SERIAL INTERFACE**

The X9271 supports the SPI interface hardware conventions. The device is accessed via the SI input with data clocked in on the rising SCK.  $\overline{\text{CS}}$  must be LOW and the  $\overline{\text{HOLD}}$  and  $\overline{\text{WP}}$  pins must be HIGH during the entire operation.

The SO and SI pins can be connected together, since they have three-state outputs. This can help to reduce system pin count.

#### **ARRAY DESCRIPTION**

The X9271 is composed of a resistor array (Figure 1). The array contains the equivalent of 255 discrete resistive segments that are connected in series. The physical ends of each array are equivalent to the fixed terminals of a mechanical potentiometer ( $R_H$  and  $R_L$  inputs).

At both ends of each array and between each resistor segment is a CMOS switch connected to the wiper ( $R_W$ ) output. Within each individual array, only one switch may be turned on at a time.

These switches are controlled by a Wiper Counter Register (WCR). The eight bits of the WCR (WCR[7:0]) are decoded to select, and enable, one of 256 switches (Table 1).

#### POWER-UP AND POWER-DOWN RECOMMENDATIONS

There are no restrictions on the power-up or power-down conditions of  $V_{CC}$  and the voltages applied to the potentiometer pins, provided that  $V_{CC}$  is always more positive than or equal to  $V_H,\,V_L,$  and  $V_W;\,i.e.,\,V_{CC} \geq V_H,\,V_L,\,V_W.$  The  $V_{CC}$  ramp rate specification is always in effect.

Submit Document Feedback 4 intersil FN8174.5



FIGURE 1. DETAILED POTENTIOMETER BLOCK DIAGRAM

## **Device Description**

### Wiper Counter Register (WCR)

The X9271 contains a Wiper Counter Register (WCR) for the DCP potentiometer. The WCR can be envisioned as an 8-bit parallel and serial load counter, with its outputs decoded to select one of 256 switches along its resistor array (Table 1). The contents of the WCR can be altered in four ways:

- 1. It can be written directly by the host via the Write Wiper Counter Register instruction (serial load).
- 2. It can be written indirectly by transferring the contents of one of four associated data registers via the XFR Data Register instruction (parallel load).
- 3. It can be modified one step at a time by the Increment/ Decrement instruction.
- 4. It is loaded with the contents of its Data Register zero (DR0) upon power-up.

The WCR is a volatile register; that is, its contents are lost when the X9271 is powered down. Although the register is automatically loaded with the value in DR0 upon power-up. this may be different from the value present at power-down. Power-up guidelines are recommended to ensure proper loading of the R0 value into the WCR. The DR0 value of Bank 0 is the default value.

#### Data Registers (DR3-DR0)

The potentiometer has four 8-bit nonvolatile Data Registers. These can be read or written directly by the host (Table 2). Data can also be transferred between any of the four Data

Registers and the associated WCR. All operations changing data in one of the Data Registers are nonvolatile operations and take a maximum of 10ms.

If the application does not require storage of multiple settings for the potentiometer, the Data Registers can be used as regular memory locations for system parameters or user preference data.

Bits [7:0] are used to store one of the 256 wiper positions or data (0 ~255).

#### Status Register (SR)

The 1-bit Status Register is used to store the system status (Table 3).

WIP: Write In Progress status bit; read only.

- WIP = 1 indicates that a high-voltage write cycle is in progress.
- WIP = 0 indicates that no high-voltage write cycle is in progress

TABLE 1. WIPER COUNTER REGISTER, WCR (8-bit), WCR[7:0]: Used to store current wiper position (Volatile, V)

| WCR7  | WCR6 | WCR5 | WCR4 | WCR3 | WCR2 | WCR1 | WCR0  |
|-------|------|------|------|------|------|------|-------|
| V     | V    | V    | V    | V    | V    | V    | V     |
| (MSB) |      |      |      |      |      |      | (LSB) |

Submit Document Feedback intersil FN8174.5

TABLE 2. DATA REGISTER, DR (8-BIT), DR[7:0]: Used to store wiper positions or data (Nonvolatile, NV)

| BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| NV    |
| MSB   |       |       |       |       |       |       | LSB   |

TABLE 3. STATUS REGISTER, SR (WIP is 1-bit)

| WIP   |  |
|-------|--|
| (LSB) |  |

## **Device Description**

#### Instructions

#### **IDENTIFICATION BYTE (ID AND A)**

The first byte sent to the X9271 from the host, following a CS going HIGH to LOW, is called the Identification byte. The most significant four bits of the slave address are a device type identifier. The ID[3:0] bit is the device ID for the X9271; this is fixed as 0101[B] (Table 4).

The A1 - A0 bits in the ID byte are the internal slave address. The physical device address is defined by the state of the A1 - A0 input pins. The slave address is externally specified by the user. The X9271 compares the serial data stream with the address input state; a successful compare of both address bits is required for the X9271 to successfully continue the command sequence. Only the device for which slave address matches the incoming device address sent by the master executes the instruction. The A1 - A0 inputs can be actively driven by CMOS input signals or tied to  $V_{\mbox{\scriptsize CC}}$  or  $V_{\mbox{\scriptsize SS}}$ .

### **INSTRUCTION BYTE (I[3:0])**

The next byte sent to the X9271 contains the instruction and register pointer information. The three most significant bits are used to provide the instruction operation code (I[3:0]). The RB and RA bits point to one of the four Data Registers. P0 is the POT selection; since the X9271 is single POT, P0 = 0. The format is shown in Table 7.

#### REGISTER BANK SELECTION (R1, R0, P1, P0)

There are 16 registers organized into four banks. Bank 0 is the default bank of registers. Only Bank 0 registers can be used for the data register to Wiper Counter Register operations.

Banks 1, 2, and 3 are additional banks of registers (12 total) that can be used for SPI write and read operations. The data registers in Banks 1, 2, and 3 cannot be used for direct read/write operations to the Wiper Counter Register ( $\underline{\text{Tables 5}}$  and  $\underline{\text{6}}$ ).

**TABLE 4. IDENTIFICATION BYTE FORMAT** 

| DEVIC | CE TYPI | E IDENT | IFIER | - | 0 0 FOR<br>PER<br>ATION | INTERNAL<br>SLAVE<br>ADDRESS |       |  |  |  |
|-------|---------|---------|-------|---|-------------------------|------------------------------|-------|--|--|--|
| ID3   | ID2     | ID1     | ID0   | 0 | 0                       | A1                           | A0    |  |  |  |
| 0     | 1       | 0       | 1     |   |                         |                              |       |  |  |  |
| (MSB) |         |         |       |   |                         |                              | (LSB) |  |  |  |

TABLE 5. REGISTER SELECTION (DR0 TO DR3)

| RB | RA | REGISTER SELECTION | OPERATIONS                                                      |
|----|----|--------------------|-----------------------------------------------------------------|
| 0  | 0  | 0                  | Data Register Read and Write; Wiper Counter Register Operations |
| 0  | 1  | 1                  | Data Register Read and Write; Wiper Counter Register Operations |
| 1  | 0  | 2                  | Data Register Read and Write; Wiper Counter Register Operations |
| 1  | 1  | 3                  | Data Register Read and Write; Wiper Counter Register Operations |

TABLE 6. REGISTER BANK SELECTION (BANK 0 TO BANK 3)

| P1 | P0 | BANK<br>SELECTION | OPERATIONS                                                         |
|----|----|-------------------|--------------------------------------------------------------------|
| 0  | 0  | 0                 | Data Register Read and Write; Wiper<br>Counter Register Operations |
| 0  | 1  | 1                 | Data Register Read and Write Only                                  |
| 1  | 0  | 2                 | Data Register Read and Write Only                                  |
| 1  | 1  | 3                 | Data Register Read and Write Only                                  |

TABLE 7. INSTRUCTION BYTE FORMAT

|       |           |          |    |               |    | SP1 | REGISTER BANK SELECTION FOR<br>REGISTER WRITE AND READ OPERATIONS) |
|-------|-----------|----------|----|---------------|----|-----|--------------------------------------------------------------------|
| II    | NSTRUCTIO | ON OPCOD | E  | REGI<br>SELEC |    |     | POTENTIOMETER SELECTION (WCR SELECTION) (Note 4)                   |
| 13    | 12        | I1       | P0 | RB            | RA | P1  | Р0                                                                 |
| (MSB) |           |          |    |               |    |     | (LSB)                                                              |

NOTE:

4. Set to P0 = 0 for potentiometer operations.

Submit Document Feedback 6 intersil 5 Cotober 15, 2015

## **Device Description**

#### Instructions

Five of the eight instructions are three bytes in length. These instructions are:

- Read Wiper Counter Register: Read the current wiper position of the potentiometer.
- Write Wiper Counter Register: Change current wiper position of the potentiometer.
- Read Data Register: Read the contents of the selected Data Register.
- Write Data Register: Write a new value to the selected Data Register.
- Read Status: This command returns the contents of the WIP bit, which indicates if the internal write cycle is in progress.

See <u>Table 8</u> for details of the instruction set.

The basic sequence of the 3-byte instruction is shown in Figure 2. These 3-byte instructions exchange data between the WCR and one of the Data Registers. A transfer from a Data Register to a WCR is essentially a write to a static RAM, with the static RAM controlling the wiper position. The response of the wiper to this action is delayed by  $t_{WRL}$ . A transfer from the WCR (current wiper position) to a Data Register is a write to nonvolatile memory and takes a minimum of  $t_{WR}$  to complete. The transfer can occur between one of the four potentiometers and one of its associated registers, or it may occur globally, where the transfer occurs between all potentiometers and one

associated register. The Read Status Register instruction is the only unique format (Figure 3).

Two instructions require a 2-byte sequence to complete (Figure 4). These instructions transfer data between the host and the X9271; either between the host and one of the data registers, or directly between the host and the Wiper Counter Register. These instructions are:

- XFR Data Register to Wiper Counter Register:
   Transfers the contents of one specified Data Register to the associated Wiper Counter Register.
- XFR Wiper Counter Register to Data Register:
   Transfers the contents of the specified Wiper Counter
   Register to the associated Data Register.

The final command is Increment/Decrement (Figures 5 and 6). It is different from the other commands, because its length is indeterminate. Once the command is issued, the master can clock the selected wiper up and/or down in one resistor segment step, thereby providing a fine-tuning capability to the host. For each SCK clock pulse ( $t_{HIGH}$ ) while SI is HIGH, the selected wiper moves one resistor segment towards the  $R_H$  terminal. Similarly, for each SCK clock pulse while SI is LOW, the selected wiper moves one resistor segment towards the  $R_I$  terminal.

#### Write-in-Process (WIP) Bit

The contents of the Data Registers are saved to nonvolatile memory when the  $\overline{\text{CS}}$  pin goes from LOW to HIGH after a complete write sequence is received by the device. The progress of this internal write operation can be monitored by the Write-in-Process bit (WIP). The WIP bit is read with a Read Status command.



FIGURE 2. THREE-BYTE INSTRUCTION SEQUENCE (WRITE)

Submit Document Feedback 7 intersil FN8174.5 October 15, 2015



FIGURE 3. THREE-BYTE INSTRUCTION SEQUENCE (READ)



These commands only valid when P1 = P0 = 0

FIGURE 4. TWO-BYTE INSTRUCTION SEQUENCE



FIGURE 5. INCREMENT/DECREMENT INSTRUCTION SEQUENCE

Submit Document Feedback FN8174.5 October 15, 2015



FIGURE 6. INCREMENT/DECREMENT TIMING LIMITS

### **TABLE 8. INSTRUCTION SET**

|                                                |    | (1 |    |    | CTION<br>S ONE | SET<br>OR ZEI | RO)            |                |                                                                                                   |
|------------------------------------------------|----|----|----|----|----------------|---------------|----------------|----------------|---------------------------------------------------------------------------------------------------|
| INSTRUCTION                                    | 13 | 12 | 11 | 10 | RB             | RA            | P <sub>1</sub> | P <sub>0</sub> | OPERATION                                                                                         |
| Read Wiper Counter Register                    | 1  | 0  | 0  | 1  | 0              | 0             | 0              | 1/0            | Read contents of Wiper Counter Register.                                                          |
| Write Wiper Counter Register                   | 1  | 0  | 1  | 0  | 0              | 0             | 0              | 1/0            | Write new value to Wiper Counter Register.                                                        |
| Read Data Register                             | 1  | 0  | 1  | 1  | 1/0            | 1/0           | 1/0            | 1/0            | Read contents of Data Register pointed to by P1 - P0 and RB - RA.                                 |
| Write Data Register                            | 1  | 1  | 0  | 0  | 1/0            | 1/0           | 1/0            | 1/0            | Write new value to Data Register pointed to by P1 - P0 and RB - RA.                               |
| XFR Data Register to<br>Wiper Counter Register | 1  | 1  | 0  | 1  | 1/0            | 1/0           | 0              | 0              | Transfer contents of Data Register pointed to by RB - RA (Bank 0 only) to Wiper Counter Register. |
| XFR Wiper Counter<br>Register to Data Register | 1  | 1  | 1  | 0  | 1/0            | 1/0           | 0              | 0              | Transfer contents of Wiper Counter Register to Register pointed to by RB-RA (Bank 0 only).        |
| Increment/Decrement<br>Wiper Counter Register  | 0  | 0  | 1  | 0  | 0              | 0             | 0              | 0              | Enable increment/decrement of the Wiper Counter Register.                                         |
| Read Status (WIP Bit)                          | 0  | 1  | 0  | 1  | 0              | 0             | 0              | 1              | Read status of internal write cycle by checking WIP bit.                                          |

## Instruction Format

## Read Wiper Counter Register (WCR)

| CS<br>Falling |         |  | e Typ<br>tifier |   |   |    | evice<br>resse | Instruction<br>Opcode |   |   |   | DR/Bank<br>Addresses |   |   |   | Wiper Position<br>(Sent by X9271 on SO) |   |   |   |   |   |   | CS<br>Rising |      |  |
|---------------|---------|--|-----------------|---|---|----|----------------|-----------------------|---|---|---|----------------------|---|---|---|-----------------------------------------|---|---|---|---|---|---|--------------|------|--|
| Edge          | 0 1 0 1 |  | 1               | 0 | 0 | A1 | A0             | 1                     | 0 | 0 | 1 | 0                    | 0 | 0 | 0 | W                                       | W | W | W | W | W | W | W            | Edge |  |
|               |         |  |                 |   |   |    |                |                       |   |   |   |                      |   |   |   |                                         | С | С | С | С | С | С | С            | С    |  |
|               |         |  |                 |   |   |    |                |                       |   |   |   |                      |   |   |   |                                         | R | R | R | R | R | R | R            | R    |  |
|               |         |  |                 |   |   |    |                |                       |   |   |   |                      |   |   |   |                                         | 7 | 6 | 5 | 4 | 3 | 2 | 1            | 0    |  |

## Write Wiper Counter Register (WCR)

| CS<br>Falling | D | evice<br>Iden | ٠. |   |   |   | evice<br>resse | :S | ı | nstrı<br>Opo | uctio<br>code |   |   | DR/Bank<br>Addresses |   |   |                  | Data Byte<br>(Sent by Host on SI) |                  |                  |                  |                  |         |         |      |
|---------------|---|---------------|----|---|---|---|----------------|----|---|--------------|---------------|---|---|----------------------|---|---|------------------|-----------------------------------|------------------|------------------|------------------|------------------|---------|---------|------|
| Edge          | 0 | 1             | 0  | 1 | 0 | 0 | A1             | A0 | 1 | 0            | 1             | 0 | 0 | 0                    | 0 | 0 | W<br>C<br>R<br>7 | W C R 6                           | W<br>C<br>R<br>5 | W<br>C<br>R<br>4 | W<br>C<br>R<br>3 | W<br>C<br>R<br>2 | W C R 1 | W C R 0 | Edge |

Submit Document Feedback 9 intersil 500

### Read Data Register (DR)

| CS<br>Falling | D | evice<br>Iden | e Typ |   |   |   | evice<br>resse | s  | Ir |   | uctio<br>code |   |    |    | Bank<br>esses |    |    | (\$ | Sent I | Data<br>by X9 | Byte<br>271 c | on SC | )) |    | CS<br>Rising |
|---------------|---|---------------|-------|---|---|---|----------------|----|----|---|---------------|---|----|----|---------------|----|----|-----|--------|---------------|---------------|-------|----|----|--------------|
| Edge          | 0 | 1             | 0     | 1 | 0 | 0 | A1             | A0 | 1  | 0 | 1             | 1 | RB | RA | P1            | P0 | D7 | D 6 | D5     | D4            | D3            | D2    | D1 | D0 | Edge         |

### Write Data Register (DR)

| CS<br>Falling |   |   | e Ty <sub>l</sub><br>ntifier |   |   |   | evice<br>resse |    | lr |   | uctic<br>code |   |    | DR/I<br>Addre | Bank<br>esses | i  |    |     | (Sen | Data<br>t by F | Byte<br>lost c |    |    |    | CS<br>Rising | TAGE<br>YCLE        |
|---------------|---|---|------------------------------|---|---|---|----------------|----|----|---|---------------|---|----|---------------|---------------|----|----|-----|------|----------------|----------------|----|----|----|--------------|---------------------|
| Edge          | 0 | 1 | 0                            | 1 | 0 | 0 | A1             | A0 | 1  | 1 | 0             | 0 | RB | RA            | P1            | P0 | D7 | D 6 | D5   | D4             | D3             | D2 | D1 | D0 | Edge         | HIGH-VOI<br>WRITE C |

### Transfer Wiper Counter Register (WCR) to Data Register (DR)

| CS<br>Falling | Devic<br>Ider | e Typ |   |   |   | evice<br>dresse |    | Ir |   | uctio<br>code |   | ŀ  | DR/Ba<br>Addres: |   |   | CS<br>Rising | HIGH-VOLTAGE<br>WRITE CYCLE |
|---------------|---------------|-------|---|---|---|-----------------|----|----|---|---------------|---|----|------------------|---|---|--------------|-----------------------------|
| Edge          | 0 1           | 0     | 1 | 0 | 0 | A1              | A0 | 1  | 1 | 1             | 0 | RB | RA               | 0 | 0 | Edge         |                             |

## Transfer Data Register (DR) to Wiper Counter Register (WCR) (Notes 5, 6)

| CS<br>Falling | D |   | e Typ<br>tifier |   |   |   | Device<br>dresse |    | Ir |   | ictio<br>ode |   |    | DR/Ba |   |   | CS<br>Rising |
|---------------|---|---|-----------------|---|---|---|------------------|----|----|---|--------------|---|----|-------|---|---|--------------|
| Edge          | 0 | 1 | 0               | 1 | 0 | 0 | A1               | A0 | 1  | 1 | 0            | 1 | RB | RA    | 0 | 0 | Edge         |

## Increment/Decrement Wiper Counter Register (WCR) (Notes 5, 6, 7, 8, 9)

| CS<br>Falling | D | evic<br>Ider | e Typ<br>tifier |   |   |   | evice<br>dresse | s  | lı | nstru<br>Opc | ictio<br>ode |   |   | DR/E |   |   |     |     | crem | <br> | <br>ent<br>SDA) |     | CS<br>Rising |
|---------------|---|--------------|-----------------|---|---|---|-----------------|----|----|--------------|--------------|---|---|------|---|---|-----|-----|------|------|-----------------|-----|--------------|
| Edge          | 0 | 1            | 0               | 1 | 0 | 0 | A1              | A0 | 0  | 0            | 1            | 0 | Χ | Χ    | 0 | 0 | I/D | I/D |      |      | I/D             | I/D | Edge         |

### Read Status Register (SR) (Note 5)

| CS<br>Falling | D |   | e Typ<br>ntifier |   |   |   | Device<br>dresse | :S | lr |   | ictio<br>ode |   |   | DR/E |   |   |   |   | (Ser |   | ata<br>X9 | , | e<br>on S | SO) | CS<br>Rising |
|---------------|---|---|------------------|---|---|---|------------------|----|----|---|--------------|---|---|------|---|---|---|---|------|---|-----------|---|-----------|-----|--------------|
| Edge          | 0 | 1 | 0                | 1 | 0 | 0 | A1               | A0 | 0  | 1 | 0            | 1 | 0 | 0    | 0 | 1 | 0 | 0 | 0    | 0 | 0         | 0 | 0         | WIP | Edge         |

#### NOTES:

- 5. "A1  $\sim$  A0": stands for the device addresses sent by the master.
- 6. WCRx refers to wiper position data in the Wiper Counter Register.
- 7. "I": stands for the increment operation. SI held HIGH during active SCK phase (high).
- 8. "D": stands for the decrement operation. SI held LOW during active SCK phase (high).
- 9. "X:": Don't Care.

FN8174.5 Submit Document Feedback intersil October 15, 2015

### **Absolute Maximum Ratings**

| Temperature Under Bias65°C to +135°C      |
|-------------------------------------------|
| Voltage on SCK, any Address Input,        |
| with Respect to VSS1V to +7V              |
| $\Delta V =  (VH - VL)  \dots 5.5V$       |
| I <sub>W</sub> (10 seconds)±6mA           |
| Supply Voltage (V <sub>CC</sub> ) Limits: |
| X92715V ± 10%                             |
| X9271-2.7                                 |

#### **Thermal Information**

| Maximum Storage Temperature Range        | 65°C to +150°C |
|------------------------------------------|----------------|
| Maximum Lead Temperature (Soldering 10s) | +300°C         |
| Pb-Free Reflow Profile.                  | see TB493      |

### **Recommended Operating Conditions**

Temperature Range (Commercial). . . . . . . . . 0°C to +70°C Temperature Range (Industrial) . . . . . . . . . -40°C to +85°C

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

### **Analog Characteristics** Across recommended industrial operating conditions unless otherwise specified.

|                                                |                                                     |                           | LIM      | IITS                      |                          |                                                |
|------------------------------------------------|-----------------------------------------------------|---------------------------|----------|---------------------------|--------------------------|------------------------------------------------|
| SYMBOL                                         | PARAMETER                                           | MIN<br>( <u>Note 17</u> ) | TYP      | MAX<br>( <u>Note 17</u> ) | UNITS                    | TEST CONDITIONS                                |
| R <sub>TOTAL</sub>                             | End to End Resistance                               |                           | 50       |                           | kΩ                       | U version                                      |
|                                                | End to End Resistance<br>Tolerance                  |                           |          | ±20                       | %                        |                                                |
|                                                | Power Rating                                        |                           |          | 50                        | mW                       | +25°C, each pot                                |
| I <sub>W</sub>                                 | Wiper Current                                       |                           |          | ±3                        | mA                       |                                                |
| R <sub>W</sub>                                 | Wiper Resistance                                    |                           |          | 300                       | W                        | I <sub>W</sub> = ± 3mA at V <sub>CC</sub> = 3V |
| R <sub>W</sub>                                 | Wiper Resistance                                    |                           |          | 150                       | W                        | I <sub>W</sub> = ± 3mA at V <sub>CC</sub> = 5V |
| V <sub>TERM</sub>                              | Voltage on any R <sub>H</sub> or R <sub>L</sub> Pin | V <sub>SS</sub>           |          | v <sub>cc</sub>           | V                        | V <sub>SS</sub> = 0V                           |
|                                                | Noise                                               |                           | -120     |                           | dBV/√Hz                  | Ref: 1V                                        |
|                                                | Resolution                                          |                           | 0.4      |                           | %                        |                                                |
|                                                | Absolute Linearity (Note 10)                        |                           |          | ±1                        | MI<br>( <u>Note 12</u> ) | Rw(n)(actual) - Rw(n)(expected)<br>(Note 14)   |
|                                                | Relative Linearity (Note 11)                        |                           |          | ±0.2                      | MI<br>( <u>Note 12</u> ) | $R_{W(n+1)} - [R_{W(n)+MI}] (Note 14)$         |
|                                                | Temperature Coefficient of RTOTAL                   |                           | ±300     |                           | ppm/°C                   |                                                |
|                                                | Ratiometric Temp.<br>Coefficient                    |                           |          | 20                        | ppm/°C                   |                                                |
| C <sub>H</sub> /C <sub>L</sub> /C <sub>W</sub> | Potentiometer<br>Capacitance                        |                           | 10/10/25 |                           | pF                       | See macro model                                |

#### NOTES:

- 10. Absolute linearity is used to determine actual wiper voltage versus expected voltage as determined by wiper position when used as a potentiometer.
- 11. Relative linearity is used to determine actual change in voltage between two successive tap positions when used as a potentiometer. It is a measure of the error in step size.
- 12. MI = RTOT / 255 or  $(R_H R_I)$  / 255, single pot.
- 13. During power-up,  $V_{CC} > V_H$ ,  $V_L$ , and  $V_W$ .
- 14. n = 0, 1, 2, ...,255; m = 0, 1, 2, ...., 254.

intersil Submit Document Feedback FN8174.5

## **D.C. Operating Characteristics** Across the recommended operating conditions unless otherwise specified.

|                  |                                                       |                           | LI  | MITS                      |       |                                                                                              |
|------------------|-------------------------------------------------------|---------------------------|-----|---------------------------|-------|----------------------------------------------------------------------------------------------|
| SYMBOL           | PARAMETER                                             | MIN<br>( <u>Note 17</u> ) | TYP | MAX<br>( <u>Note 17</u> ) | UNITS | TEST CONDITIONS                                                                              |
| I <sub>CC1</sub> | V <sub>CC</sub> Supply Current (Active)               |                           |     | 400                       | μA    | f <sub>SCK</sub> = 2.5MHz, SO = Open, V <sub>CC</sub> = 6V<br>Other Inputs = V <sub>SS</sub> |
| I <sub>CC2</sub> | V <sub>CC</sub> Supply Current<br>(Nonvolatile Write) |                           | 1   | 5                         | mA    | f <sub>SCK</sub> = 2.5MHz, SO = Open, V <sub>CC</sub> = 6V<br>Other Inputs = V <sub>SS</sub> |
| I <sub>SB</sub>  | V <sub>CC</sub> Current (Standby)                     |                           |     | 3                         | μA    | $\frac{SCK = SI = V_{SS}, Addr. = V_{SS},}{CS} = V_{CC} = 6V$                                |
| I <sub>LI</sub>  | Input Leakage Current                                 |                           |     | 10                        | μΑ    | V <sub>IN</sub> = V <sub>SS</sub> to V <sub>CC</sub>                                         |
| I <sub>LO</sub>  | Output Leakage Current                                |                           |     | 10                        | μΑ    | V <sub>OUT</sub> = V <sub>SS</sub> to V <sub>CC</sub>                                        |
| V <sub>IH</sub>  | Input HIGH Voltage                                    | V <sub>CC</sub> x 0.7     |     | V <sub>CC</sub> + 1       | V     |                                                                                              |
| V <sub>IL</sub>  | Input LOW Voltage                                     | -1                        |     | V <sub>CC</sub> x 0.3     | V     |                                                                                              |
| V <sub>OL</sub>  | Output LOW Voltage                                    |                           |     | 0.4                       | V     | I <sub>OL</sub> = 3mA                                                                        |
| V <sub>OH</sub>  | Output HIGH Voltage                                   | V <sub>CC</sub> - 0.8     |     |                           | V     | $I_{OH}$ = -1mA, $V_{CC} \ge +3V$                                                            |
| V <sub>OH</sub>  | Output HIGH Voltage                                   | V <sub>CC</sub> - 0.4     |     |                           | V     | $I_{OH}$ = -0.4mA, $V_{CC} \le +3V$                                                          |

### **Endurance and Data Retention**

| PARAMETER         | MIN.<br>( <u>Note 17</u> ) | UNITS                             |
|-------------------|----------------------------|-----------------------------------|
| Minimum Endurance | 100,000                    | Data changes per bit per register |
| Data Retention    | 100                        | Years                             |

## Capacitance

| SYMBOL                        | TEST                                          | MAX.<br>( <u>Note 17</u> ) | UNITS | TEST CONDITIONS       |
|-------------------------------|-----------------------------------------------|----------------------------|-------|-----------------------|
| C <sub>IN/OUT</sub> (Note 15) | Input / Output Capacitance (SI)               | 8                          | pF    | V <sub>OUT</sub> = 0V |
| C <sub>OUT</sub> (Note 15)    | Output Capacitance (SO)                       | 8                          | pF    | V <sub>OUT</sub> = 0V |
| C <sub>IN</sub> (Note 15)     | Input Capacitance (A0, CS, WP, HOLD, and SCK) | 6                          | pF    | V <sub>IN</sub> = 0V  |

## **Power-Up Timing**

| SYMBOL                                   | PARAMETER                                                  | MIN.<br>( <u>Note 17</u> ) | MAX.<br>( <u>Note 17</u> ) | UNITS |
|------------------------------------------|------------------------------------------------------------|----------------------------|----------------------------|-------|
| t <sub>r</sub> V <sub>CC</sub> (Note 15) | V <sub>CC</sub> Power-up Rate                              | 0.2                        | 50                         | V/ms  |
| t <sub>PUR</sub> (Note 16)               | JR (Note 16) Power-up to Initiation of Read Operation 1 ms |                            | ms                         |       |
| t <sub>PUW</sub> (Note 16)               | Power-up to Initiation of Write Operation                  |                            | 50                         | ms    |

### A.C. Test Conditions

| INPUT PULSE LEVELS            | V <sub>CC</sub> x 0.1 to V <sub>CC</sub> x 0.9 |  |
|-------------------------------|------------------------------------------------|--|
| Input Rise and Fall Times     | 10ns                                           |  |
| Input and Output Timing Level | V <sub>CC</sub> x 0.5                          |  |

#### NOTES:

- 15. This parameter is not 100% tested.
- 16.  $t_{PUR}$  and  $t_{PUW}$  are the delays required from the time the (last) power supply ( $v_{CC}$ -) is stable until the specific instruction can be issued. These parameters are periodically sampled and are not 100% tested.
- 17. Compliance to datasheet limits is assured by one or more methods: production test, characterization and/or design.

intersil Submit Document Feedback FN8174.5 October 15, 2015

## Equivalent A.C. Load Circuit



## **AC Timing**

| SYMBOL             | PARAMETER                                                      | MIN | MAX | UNITS |
|--------------------|----------------------------------------------------------------|-----|-----|-------|
| fsck               | SSI/SPI Clock Frequency                                        |     | 2.5 | MHz   |
| tcyc               | SSI/SPI Clock Cycle Time                                       | 500 |     | ns    |
| t <sub>WH</sub>    | SSI/SPI Clock High Time                                        | 200 |     | ns    |
| $t_{WL}$           | SSI/SPI Clock Low Time                                         | 200 |     | ns    |
| t <sub>LEAD</sub>  | Lead Time                                                      | 250 |     | ns    |
| t <sub>LAG</sub>   | Lag Time                                                       | 250 |     | ns    |
| t <sub>SU</sub>    | SI, SCK, HOLD and CS Input Setup Time                          | 50  |     | ns    |
| t <sub>H</sub>     | SI, SCK, HOLD and CS Input Hold Time                           | 50  |     | ns    |
| t <sub>RI</sub>    | SI, SCK, HOLD and CS Input Rise Time                           |     | 2   | μs    |
| t <sub>FI</sub>    | SI, SCK, HOLD and CS Input Fall Time                           |     | 2   | μs    |
| t <sub>DIS</sub>   | SO Output Disable Time                                         | 0   | 250 | ns    |
| t <sub>V</sub>     | SO Output Valid Time                                           |     | 200 | ns    |
| t <sub>HO</sub>    | SO Output Hold Time                                            | 0   |     | ns    |
| t <sub>RO</sub>    | SO Output Rise Time                                            |     | 100 | ns    |
| t <sub>FO</sub>    | SO Output Fall Time                                            |     | 100 | ns    |
| t <sub>HOLD</sub>  | HOLD Time                                                      | 400 |     | ns    |
| t <sub>HSU</sub>   | HOLD Setup Time                                                | 100 |     | ns    |
| t <sub>HH</sub>    | HOLD Hold Time                                                 | 100 |     | ns    |
| t <sub>HZ</sub>    | HOLD Low to Output in High Z                                   |     | 100 | ns    |
| t <sub>LZ</sub>    | HOLD High to Output in Low Z                                   |     | 100 | ns    |
| T <sub>I</sub>     | Noise Suppression Time Constant at SI, SCK, HOLD and CS Inputs |     | 10  | ns    |
| t <sub>CS</sub>    | CS Deselect Time                                               | 2   |     | μs    |
| t <sub>WPASU</sub> | WP, A0 Setup Time                                              | 0   |     | ns    |
| twpah              | WP, A0 Hold Time                                               | 0   |     | ns    |

## High-voltage Write Cycle Timing

| SYMBOL          | PARAMETER                                          | TYP | MAX | UNITS |
|-----------------|----------------------------------------------------|-----|-----|-------|
| t <sub>WR</sub> | High-voltage Write Cycle Time (Store Instructions) |     | 10  | ms    |

Submit Document Feedback 13 intersil 5 Society 13 FN8174.5 October 15, 2015

## **XDCP Timing**

| SYMBOL            | PARAMETER                                                            | MIN | MAX | UNITS |
|-------------------|----------------------------------------------------------------------|-----|-----|-------|
| t <sub>WRPO</sub> | Wiper Response Time After Third (Last) Power Supply is Stable        |     | 10  | μs    |
| t <sub>WRL</sub>  | Wiper Response Time After Instruction Issued (All Load Instructions) | 5   | 10  | μs    |

## Symbol Table

| WAVEFORM | INPUTS                      | OUTPUTS                       |
|----------|-----------------------------|-------------------------------|
|          | Must be steady              | Will be steady                |
|          | May change from Low to High | Will change from Low to High  |
|          | May change from High to Low | Will change from High to Low  |
|          | Don't Care: Changes Allowed | Changing: State Not Known     |
|          | N/A                         | Center Line is High Impedance |

## Timing Diagrams

## Input Timing



## **Output Timing**



Submit Document Feedback 14 intersil

## Hold Timing



## XDCP Timing (for All Load Instructions)



## Write Protect and Device Address Pins Timing



15

## Applications information

## Basic Configurations of Electronic Potentiometers



3-terminal Potentiometer; Variable Voltage Divider



2-terminal Variable Resistor; Variable Current

### **Application Circuits**



FIGURE 7. NONINVERTING AMPLIFIER



FIGURE 8. VOLTAGE REGULATOR



FIGURE 9. OFFSET VOLTAGE ADJUSTMENT



 $\begin{aligned} &V_{UL} = \{R_1/(R_1 + R_2)\} \ V_O(max) \\ &RL_L = \{R_1/(R_1 + R_2)\} \ V_O(min) \end{aligned}$ 

### FIGURE 10. COMPARATOR WITH HYSTERESIS

### **Application Circuits (Continued)**



FIGURE 11. ATTENUATOR



**FIGURE 13. INVERTING AMPLIFIER** 



FIGURE 12. FILTER



 $Z_{IN} = R_2 + s R_2 (R_1 + R_3) C_1 = R_2 + s Leq$  $(R_1 + R_3) >> R_2$ 

#### FIGURE 14. EQUIVALENT L-R CIRCUIT



 $\begin{aligned} &\text{Frequency} \, \varpropto \, R_1, \, R_2, \, C \\ &\text{Amplitude} \, \varpropto \, R_A, \, R_B \end{aligned}$ 

FIGURE 15. FUNCTION GENERATOR

## **Revision History**

The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to the web to make sure that you have the latest revision.

| DATE             | REVISION | CHANGE                                                                                               |
|------------------|----------|------------------------------------------------------------------------------------------------------|
| October 15, 2015 | FN8174.5 | - Updated Ordering Information Table on page 2 Added Revision History Added About Intersil Verbiage. |

#### About Intersil

Intersil Corporation is a leading provider of innovative power management and precision analog solutions. The company's products address some of the largest markets within the industrial and infrastructure, mobile computing and high-end consumer markets.

For the most updated datasheet, application notes, related documentation and related parts, please see the respective product information page found at www.intersil.com.

You may report errors or suggestions for improving this datasheet by visiting www.intersil.com/ask.

Reliability reports are also available from our website at www.intersil.com/support.

All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9001 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com

18 intersil FN8174.5 Submit Document Feedback

## **Package Outline Drawing**

PLANE

△ 0.10 C

## M14.173

14 LEAD THIN SHRINK SMALL OUTLINE PACKAGE (TSSOP) Rev 3, 10/09





0.25 +0.05/-0.06 5

**⊕** 0.10 **⊕** CBA

SIDE VIEW



TYPICAL RECOMMENDED LAND PATTERN





#### NOTES:

- Dimension does not include mold flash, protrusions or gate burrs.
   Mold flash, protrusions or gate burrs shall not exceed 0.15 per side.
- Dimension does not include interlead flash or protrusion. Interlead flash or protrusion shall not exceed 0.25 per side.
- 3. Dimensions are measured at datum plane H.
- 4. Dimensioning and tolerancing per ASME Y14.5M-1994.
- Dimension does not include dambar protrusion. Allowable protrusion shall be 0.80mm total in excess of dimension at maximum material condition. Minimum space between protrusion and adjacent lead is 0.07mm.
- 6. Dimension in ( ) are for reference only.
- 7. Conforms to JEDEC MO-153, variation AB-1.

Submit Document Feedback 19 intersil\*

## **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Digital Potentiometer ICs category:

Click to view products by Renesas manufacturer:

Other Similar products are found below:

604-00010 CAT5111VI-00-GT3 CAT5111VI-10-GT3 CAT5110TBI-10GT3 CAT5111LI-10-G CAT5112VI-00-GT3 CAT5112VI-50-GT3

CAT5112ZI-10-GT3 X9C103S MAX5438EUB+T MAX5430BEKA+T MAX5430AEKA+T DS1267BS-050+T/R DS3930E+T&R

MAX5395NATA+T DS3501U+T&R MAX5394MATA+T MAX5386NATE+T CAT5110TBI-50GT3 CAT5113ZI50 DS1801S+T&R

MAX5387NAUD+T CAT5112ZI-50-GT3 MAX5483EUD+T DS3501U+H MAX5437EUD+T CAT5137SDI-10GT3 CAT5111YI-10-GT3

MAX5434NEZT+T DS1809Z-010+C AD5144TRUZ10-EP MCP4251-503EML MCP4252-103EMF MCP4332-502E/ST MCP4352-104EST

MCP4452-103EST MCP4541T-104E/MS MCP4551T-103E/MS MCP4562T-103EMF MCP4562T-103EMS MCP4631-502E/ST

MCP4631T-103EST MCP4641-502E/ST MCP4651T-103E/ML MCP4651T-503E/ML MCP4652T-103EMF MCP4661T-503EML

MCP4662T-103E/MF MCP4012T-202ECH MCP4023T-503ECH