# **74AXP2T08** # Dual supply, dual 2-input AND gate Rev. 3 — 20 April 2016 **Product data sheet** #### **General description** 1. The 74AXP2T08 is a dual supply, dual 2-input AND gate. It features four inputs (nA and nB), two outputs (nY) and dual supply pins ( $V_{CCI}$ and $V_{CCO}$ ). The inputs are referenced to $V_{CCI}$ and the outputs are referenced to $V_{CCO}$ . All inputs can be connected directly to $V_{CCI}$ or GND. V<sub>CCI</sub> can be supplied at any voltage between 0.7 V and 2.75 V and V<sub>CCO</sub> can be supplied at any voltage between 1.2 V and 5.5 V. This feature allows voltage level translation. Schmitt-trigger action at all inputs makes the circuit tolerant of slower input rise and fall times. This device ensures very low static and dynamic power consumption across the entire supply range and is fully specified for partial power down applications using I<sub>OFF</sub>. The I<sub>OFF</sub> circuitry disables the output, preventing the potentially damaging backflow current through the device when it is powered down. #### 2. Features and benefits - Wide supply voltage range: - ◆ V<sub>CCI</sub>: 0.7 V to 2.75 V - ◆ V<sub>CCO</sub>: 1.2 V to 5.5 V - Low input capacitance; C<sub>I</sub> = 0.6 pF (typical) - Low output capacitance; C<sub>O</sub> = 1.8 pF (typical) - Low dynamic power consumption; C<sub>PD</sub> = 0.5 pF at V<sub>CCI</sub> = 1.2 V (typical) - Low dynamic power consumption; C<sub>PD</sub> = 7.1 pF at V<sub>CCO</sub> = 3.3 V (typical) - Low static power consumption; I<sub>CCI</sub> = 0.5 μA (85 °C maximum) - Low static power consumption; I<sub>CCO</sub> = 1.8 μA (85 °C maximum) - High noise immunity - Complies with JEDEC standard: - JESD8-12A.01 (1.1 V to 1.3 V; nA, nB inputs) - ◆ JESD8-11A.01 (1.4 V to 1.6 V) - ◆ JESD8-7A (1.65 V to 1.95 V) - ◆ JESD8-5A.01 (2.3 V to 2.7 V) - JESD8-C (2.7 V to 3.6 V; nY outputs) - JESD12-6 (4.5 V to 5.5 V; nY outputs) - ESD protection: - HBM ANSI/ESDA/JEDEC JS-001 Class 2 exceeds 2 kV - CDM JESD22-C101E exceeds 1000 V - Latch-up performance exceeds 100 mA per JESD78D Class II #### **Dual supply, dual 2-input AND gate** - Inputs accept voltages up to 2.75 V - Low noise overshoot and undershoot < 10% of V<sub>CCO</sub> - I<sub>OFF</sub> circuitry provides partial power-down mode operation - Multiple package options - Specified from –40 °C to +85 °C # 3. Ordering information #### Table 1. Ordering information | Type number | Package | | | | | | | | | | |---------------|-------------------|---------|-----------------------------------------------------------------------------------------------------------|-----------|--|--|--|--|--|--| | | Temperature range | Name | Description | Version | | | | | | | | 74AXP2T08DP | –40 °C to +85 °C | TSSOP10 | plastic thin shrink small outline package; 10 leads; body width 3 mm | SOT552-1 | | | | | | | | 74AXP2T08GF | –40 °C to +85 °C | XSON10 | plastic extremely thin small outline package; no leads; 10 terminals; body $1.0 \times 1.7 \times 0.5$ mm | SOT1081-2 | | | | | | | | 74AXP2T08GU10 | –40 °C to +85 °C | XQFN10 | plastic extremely thin small outline package; no leads; 10 terminals; body 1.3 x 1.6 x 0.5 mm | SOT1337-1 | | | | | | | ## 4. Marking #### Table 2. Marking | Type number | Marking code <sup>[1]</sup> | |---------------|-----------------------------| | 74AXP2T08DP | r8 | | 74AXP2T08GF | r8 | | 74AXP2T08GU10 | r8 | <sup>[1]</sup> The pin 1 indicator is located on the lower left corner of the device, below the marking code. **Dual supply, dual 2-input AND gate** ## 5. Functional diagram ## 6. Pinning information ## 6.1 Pinning ## 6.2 Pin description Table 3. Pin description | Symbol | Pin | Pin | | | | | |------------------|---------------------|-----------|-----------------------|--|--|--| | | SOT552-1, SOT1081-2 | SOT1337-1 | | | | | | V <sub>CCI</sub> | 1 | 9 | input supply voltage | | | | | 1A, 2A | 2, 4 | 10, 2 | data input | | | | | 1B, 2B | 3, 7 | 1, 5 | data input | | | | | GND[1] | 5, 6 | 3, 4 | ground (0 V) | | | | | 1Y, 2Y | 9, 8 | 7, 6 | data output | | | | | V <sub>CCO</sub> | 10 | 8 | output supply voltage | | | | [1] All GND pins must be connected to ground (0 V). 74AXP2T0 All information provided in this document is subject to legal disclaimers. **Dual supply, dual 2-input AND gate** ## 7. Functional description Table 4. Function table[1] | Supply voltage | | Input | Output | | |------------------|------------------|-------|--------|----| | V <sub>CCI</sub> | V <sub>CCO</sub> | nA | nB | nY | | 0.7 V to 2.75 V | 1.2 V to 5.5 V | L | X | L | | 0.7 V to 2.75 V | 1.2 V to 5.5 V | Х | L | L | | 0.7 V to 2.75 V | 1.2 V to 5.5 V | Н | Н | Н | | GND | 1.2 V to 5.5 V | X | X | Z | | 0.7 V to 2.75 V | GND | X | X | Z | | GND | GND | X | X | Z | <sup>[1]</sup> H = HIGH voltage level; L = LOW voltage level; X = don't care. ## 8. Limiting values Table 5. Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V). | Symbol | Parameter | Conditions | Min | Max | Unit | |------------------|-------------------------|---------------------------------------------------------------------|------|------------------------|------| | V <sub>CCI</sub> | input supply voltage | | -0.5 | 3.3 | V | | V <sub>CCO</sub> | output supply voltage | | -0.5 | 6.0 | V | | I <sub>IK</sub> | input clamping current | V <sub>I</sub> < 0 V | -50 | - | mA | | VI | input voltage | [1] | -0.5 | 3.3 | V | | I <sub>OK</sub> | output clamping current | V <sub>O</sub> < 0 V | -50 | - | mA | | Vo | output voltage | Active mode [1][2] | -0.5 | V <sub>CCO</sub> + 0.5 | V | | | | Power-down or 3-state mode | -0.5 | 6.0 | V | | Io | output current | $V_O = 0 \text{ V to } V_{CCO}$ | - | ±25 | mA | | I <sub>CCI</sub> | input supply current | | - | 50 | mA | | I <sub>CCO</sub> | output supply current | | - | 50 | mA | | I <sub>GND</sub> | ground current | | -50 | - | mA | | T <sub>stg</sub> | storage temperature | | -65 | +150 | °C | | P <sub>tot</sub> | total power dissipation | $T_{amb} = -40 ^{\circ}\text{C} \text{ to } +85 ^{\circ}\text{C}$ | - | 250 | mW | <sup>[1]</sup> The minimum input and output voltage ratings may be exceeded if the input and output current ratings are observed. <sup>[2]</sup> $V_{CCO}$ + 0.5 V should not exceed 6.0 V. **Dual supply, dual 2-input AND gate** ## 9. Recommended operating conditions Table 6. Recommended operating conditions Voltages are referenced to GND (ground = 0 V). | Symbol | Parameter | Conditions | Min | Max | Unit | |------------------|-------------------------------------|------------------------------------|-----|------------------|------| | V <sub>CCI</sub> | input supply voltage | | 0.7 | 2.75 | V | | V <sub>cco</sub> | output supply voltage | | 1.2 | 5.5 | V | | VI | input voltage | | 0 | 2.75 | V | | Vo | output voltage | Active mode | 0 | V <sub>cco</sub> | V | | | | Power-down or 3-state mode | 0 | 5.5 | V | | T <sub>amb</sub> | ambient temperature | | -40 | +85 | °C | | Δt/ΔV | input transition rise and fall rate | V <sub>CCI</sub> = 0.7 V to 2.75 V | 0 | 200 | ns/V | ## 10. Static characteristics #### Table 7. Static characteristics At recommended operating conditions, unless otherwise specified; voltages are referenced to GND (ground = 0 V). | Symbol | Parameter | Conditions | | | $T_{amb} = -40$ | °C to +85 °C | C | Unit | |-----------------|--------------------------|---------------------------------------------------------------------|-----|----------------------|-----------------|----------------------|----------------------|------| | | | | | Min | Typ 25 °C | Max 25 °C | Max 85 °C | | | V <sub>IH</sub> | HIGH-level input | V <sub>CCI</sub> = 0.75 V to 0.85 V | | 0.75V <sub>CCI</sub> | - | - | - | V | | | voltage | V <sub>CCI</sub> = 1.1 V to 1.95 V | | 0.65V <sub>CCI</sub> | - | - | - | V | | | | V <sub>CCI</sub> = 2.3 V to 2.7 V | | 1.6 | - | - | - | V | | $V_{IL}$ | LOW-level input | V <sub>CCI</sub> = 0.75 V to 0.85 V | | - | - | 0.25V <sub>CCI</sub> | 0.25V <sub>CCI</sub> | V | | | voltage | V <sub>CCI</sub> = 1.1 V to 1.95 V | | - | - | 0.35V <sub>CCI</sub> | 0.35V <sub>CCI</sub> | V | | | | V <sub>CCI</sub> = 2.3 V to 2.7 V | | - | - | 0.7 | 0.7 | V | | V <sub>OH</sub> | HIGH-level output | $I_{O} = -2 \text{ mA}; V_{CCO} = 1.2 \text{ V}$ | [1] | - | 1.05 | - | - | V | | | voltage | $I_{O} = -3 \text{ mA}; V_{CCO} = 1.4 \text{ V}$ | | 1.05 | - | - | - | V | | | | $I_{O} = -4.5 \text{ mA}; V_{CCO} = 1.65 \text{ V}$ | | 1.2 | - | - | - | V | | | | $I_{O} = -8 \text{ mA}; V_{CCO} = 2.3 \text{ V}$ | | 1.7 | - | - | - | V | | | | $I_{O} = -10 \text{ mA}; V_{CCO} = 3.0 \text{ V}$ | | 2.2 | - | - | - | V | | | | $I_{O} = -12 \text{ mA}; V_{CCO} = 4.5 \text{ V}$ | | 3.7 | - | - | - | V | | $V_{OL}$ | LOW-level output | I <sub>O</sub> = 2 mA; V <sub>CCO</sub> = 1.2 V | [1] | - | 0.18 | - | - | V | | | voltage | I <sub>O</sub> = 3 mA; V <sub>CCO</sub> = 1.4 V | | - | - | 0.35 | 0.35 | V | | | | I <sub>O</sub> = 4.5 mA; V <sub>CCO</sub> = 1.65 V | | - | - | 0.45 | 0.45 | V | | | | I <sub>O</sub> = 8 mA; V <sub>CCO</sub> = 2.3 V | | - | - | 0.7 | 0.7 | V | | | | $I_O = 10 \text{ mA}; V_{CCO} = 3.0 \text{ V}$ | | - | - | 0.8 | 0.8 | V | | | | I <sub>O</sub> = 12 mA; V <sub>CCO</sub> = 4.5 V | | - | - | 0.8 | 0.8 | V | | I <sub>I</sub> | input leakage<br>current | V <sub>I</sub> = 0 V to 2.75 V;<br>V <sub>CCI</sub> = 0 V to 2.75 V | [1] | - | ±0.001 | ±0.1 | ±0.5 | μΑ | | I <sub>OZ</sub> | OFF-state output current | V <sub>O</sub> = 0 V to 5.5 V;<br>V <sub>CCO</sub> = 1.2 V to 5.5 V | | - | ±0.001 | ±0.1 | ±0.5 | μА | **Dual supply, dual 2-input AND gate** Table 7. Static characteristics ...continued At recommended operating conditions, unless otherwise specified; voltages are referenced to GND (ground = 0 V). | Symbol | Parameter | Conditions | | | T <sub>amb</sub> = -40 | °C to +85 °C | <b>C</b> | Unit | |------------------|--------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------------------------|--------------|-----------|------| | | | | | Min | Typ 25 °C | Max 25 °C | Max 85 °C | | | I <sub>OFF</sub> | power-off leakage current | inputs; $V_I = 0 \text{ V}$ to 2.75 V;<br>$V_{CCI} = 0 \text{ V}$ ; $V_{CCO} = 0 \text{ V}$ to 5.5 V | [1] | - | ±0.01 | ±0.1 | ±0.5 | μΑ | | | | output; $V_O = 0 \text{ V to } 5.5 \text{ V};$<br>$V_{CCO} = 0 \text{ V}; V_{CCI} = 0 \text{ V to } 2.75 \text{ V};$<br>$V_I = 0 \text{ V to } 2.75 \text{ V}$ | [1] | - | ±0.01 | ±0.1 | ±0.5 | μΑ | | $\Delta I_{OFF}$ | additional<br>power-off leakage<br>current | inputs; $V_I = 0 \text{ V or } 2.75 \text{ V};$<br>$V_{CCI} = 0 \text{ V to } 0.1 \text{ V};$<br>$V_{CCO} = 0 \text{ V to } 5.5 \text{ V}$ | [1] | - | ±0.02 | ±0.1 | ±0.5 | μА | | | | output; $V_O = 0 \text{ V or } 5.5 \text{ V};$<br>$V_{CCO} = 0 \text{ V to } 0.1 \text{ V};$<br>$V_{CCI} = 0 \text{ V to } 2.75 \text{ V};$<br>$V_I = 0 \text{ V or } 2.75 \text{ V}$ | [1] | - | ±0.02 | ±0.1 | ±0.5 | μА | <sup>[1]</sup> Typical values are measured at $V_{CCI} = V_{CCO} = 1.2 \text{ V}$ unless otherwise specified. Table 8. Static characteristics supply current At recommended operating conditions, unless otherwise specified; voltages are referenced to GND (ground = 0 V). | Symbol | Parameter | Conditions | | $T_{amb} = -40$ | °C to +85 °C | | Unit | |-------------------|---------------------------------|---------------------------------------------------------------------------|-----------|-----------------|--------------|-----------|------| | | | | Typ 25 °C | Max 25 °C | Typ 85 °C | Max 85 °C | | | I <sub>CCI</sub> | input supply | $V_I = 0 \text{ V or } V_{CCI};$ | | | | | | | | current | V <sub>CCI</sub> = 0.7 V to 1.3 V | 1 | 100 | 10 | 300 | nA | | | | V <sub>CCI</sub> = 1.3 V to 2.75 V | 1 | 100 | 20 | 500 | nA | | | | V <sub>CCI</sub> = 2.75 V; V <sub>CCO</sub> = 0 V | 1 | 100 | 20 | 500 | nA | | | | V <sub>CCI</sub> = 0 V; V <sub>CCO</sub> = 5.5 V | 1 | 100 | 1 | 100 | nA | | I <sub>CCO</sub> | output supply current | $V_I = 0 \text{ V or } V_{CCI}; I_O = 0 \text{ A};$<br>see <u>Table 9</u> | | | | | | | | | V <sub>CCO</sub> = 1.2 V to 3.6 V [1] | 0.001 | 1.0 | 0.01 | 1.2 | μΑ | | | | $V_{CCO} = 3.6 \text{ V to } 5.5 \text{ V}$ | 0.8 | 1.5 | 1.0 | 1.8 | μΑ | | | | $V_{CCI} = 2.75 \text{ V}; V_{CCO} = 0 \text{ V}$ | 0.001 | 0.1 | 0.003 | 0.2 | μΑ | | | | V <sub>CCI</sub> = 0 V; V <sub>CCO</sub> = 3.6 V | 0.2 | 0.6 | 0.3 | 0.8 | μΑ | | | | V <sub>CCI</sub> = 0 V; V <sub>CCO</sub> = 5.5 V | 0.4 | 0.8 | 0.5 | 1.0 | μΑ | | Δl <sub>CCI</sub> | additional input supply current | $V_I = V_{CCI} - 0.5 \text{ V}; V_{CCI} = 2.5 \text{ V}$ | 2 | 100 | 14 | 150 | μΑ | <sup>[1]</sup> Typical values are measured at $V_{CCI} = V_{CCO} = 1.2 \text{ V}$ . <sup>[2]</sup> Typical values are measured at $V_{CCI} = V_{CCO} = 2.5 \text{ V}$ . <sup>[3]</sup> Typical values are measured at $V_{CCI}$ = 1.2 V and $V_{CCO}$ = 5.0 V. #### **Dual supply, dual 2-input AND gate** Table 9. Typical output supply current (I<sub>CCO</sub>) | V <sub>CCI</sub> | V <sub>cco</sub> | V <sub>CCO</sub> | | | | | | | | | |------------------|------------------|------------------|-------|-------|-------|-------|-------|----|--|--| | | 0 V | 1.2 V | 1.5 V | 1.8 V | 2.5 V | 3.3 V | 5.0 V | | | | | 0 V | 0 | 1 | 5 | 20 | 100 | 200 | 400 | nA | | | | 0.8 V | 1 | 10 | 150 | 200 | 300 | 500 | 800 | nA | | | | 1.2 V | 1 | 1 | 5 | 200 | 300 | 500 | 800 | nA | | | | 1.5 V | 1 | 1 | 5 | 100 | 300 | 500 | 800 | nA | | | | 1.8 V | 1 | 1 | 5 | 100 | 300 | 500 | 800 | nA | | | | 2.5 V | 1 | 1 | 5 | 100 | 100 | 500 | 800 | nA | | | # 11. Dynamic characteristics Table 10. Dynamic characteristics Voltages are referenced to GND (ground = 0 V); for test circuit see Figure 13; for wave form see Figure 6. | Symbol | Parameter | Conditions | V <sub>cco</sub> | | | | | | | | | |----------------------|--------------------|-------------------------------------|------------------|-----|------------|------|-----|----------|------|----|--| | | | | 1.2 V | 1 | .5 V ± 0.1 | V | 1.8 | V ± 0.15 | ٧ | | | | | | | Typ[1] | Min | Typ[1] | Max | Min | Typ[1] | Max | | | | T <sub>amb</sub> = 2 | 5 °C | | | | | | | | | | | | t <sub>pd</sub> | propagation | nA, nB to nY [2] | | | | | | | | | | | | delay | V <sub>CCI</sub> = 0.75 V to 0.85 V | 23 | 3 | 18 | 73 | 3 | 16 | 69 | ns | | | | | V <sub>CCI</sub> = 1.1 V to 1.3 V | 16.9 | 3.1 | 10.8 | 19.9 | 2.8 | 8.7 | 15.9 | ns | | | | | V <sub>CCI</sub> = 1.4 V to 1.6 V | 16.0 | 2.8 | 9.9 | 18.2 | 2.5 | 7.8 | 13.2 | ns | | | | | V <sub>CCI</sub> = 1.65 V to 1.95 V | 15.6 | 2.7 | 9.5 | 17.3 | 2.4 | 7.3 | 11.8 | ns | | | | | V <sub>CCI</sub> = 2.3 V to 2.7 V | 15.2 | 2.5 | 9.0 | 16.8 | 2.2 | 6.9 | 11.0 | ns | | | T <sub>amb</sub> = - | 40 °C to +85 ° | °C | | | | | | | | | | | t <sub>pd</sub> | propagation | nA, nB to nY [2] | | | | | | | | | | | | delay | V <sub>CCI</sub> = 0.75 V to 0.85 V | 23 | 3 | 18 | 148 | 3 | 16 | 145 | ns | | | | | V <sub>CCI</sub> = 1.1 V to 1.3 V | 16.9 | 3.1 | 10.8 | 19.9 | 2.8 | 8.7 | 15.9 | ns | | | | | V <sub>CCI</sub> = 1.4 V to 1.6 V | 16.0 | 2.8 | 9.9 | 18.2 | 2.5 | 7.8 | 13.2 | ns | | | | | V <sub>CCI</sub> = 1.65 V to 1.95 V | 15.6 | 2.7 | 9.5 | 17.3 | 2.4 | 7.3 | 11.8 | ns | | | | | V <sub>CCI</sub> = 2.3 V to 2.7 V | 15.2 | 2.5 | 9.0 | 16.8 | 2.2 | 6.9 | 11.0 | ns | | | t <sub>t</sub> | transition<br>time | V <sub>CCI</sub> = 0.75 V to 2.7 V | - | 1.0 | - | - | 1.0 | - | - | ns | | <sup>[1]</sup> Typical values are measured at nominal supply voltages and $T_{amb}$ = +25 °C. <sup>[2]</sup> $t_{pd}$ is the same as $t_{PLH}$ and $t_{PHL}$ . <sup>[3]</sup> $t_t$ is the same as $t_{THL}$ and $t_{TLH}$ . ## **Dual supply, dual 2-input AND gate** Table 11. Dynamic characteristics Voltages are referenced to GND (ground = 0 V); for test circuit see Figure 13; for wave form see Figure 6. | _ | | | | | | | | | | _ | | Unit | |-----------------------------|--------------------|----------------------------------------------|-----|------------------|------------|-----------------------------------|--------|-----|-----------------------------------|--------|-----|------| | Symbol | Parameter | Conditions | | V <sub>cco</sub> | | | | | | | | | | | | | 2. | 5 V ± 0.2 | . <b>V</b> | $3.3 \text{ V} \pm 0.3 \text{ V}$ | | | $5.0 \text{ V} \pm 0.5 \text{ V}$ | | | | | | | | Min | Typ[1] | Max | Min | Typ[1] | Max | Min | Typ[1] | Max | | | <b>T</b> <sub>amb</sub> = 2 | 5 °C | | | | | | | | | | | | | t <sub>pd</sub> | propagation | nA, nB to nY | | | | | | | | | | | | | delay | V <sub>CCI</sub> = 0.75 V to 0.85 V | 2 | 14 | 69 | 2 | 14 | 77 | 2 | 15 | 89 | ns | | | | V <sub>CCI</sub> = 1.1 V to 1.3 V | 2.4 | 6.9 | 10.9 | 2.2 | 6.3 | 9.6 | 2.1 | 6.0 | 9.1 | ns | | | | V <sub>CCI</sub> = 1.4 V to 1.6 V | 2.1 | 6.0 | 9.1 | 2.0 | 5.4 | 8.2 | 1.9 | 5.0 | 7.7 | ns | | | | V <sub>CCI</sub> = 1.65 V to 1.95 V | 2.0 | 5.6 | 8.6 | 1.8 | 4.9 | 7.6 | 1.8 | 4.6 | 7.2 | ns | | | | V <sub>CCI</sub> = 2.3 V to 2.7 V | 1.9 | 5.1 | 8.0 | 1.7 | 4.5 | 7.0 | 1.6 | 4.1 | 6.5 | ns | | T <sub>amb</sub> = - | 40 °C to +85 | °C | | | | | | | | | | | | t <sub>pd</sub> | propagation | nA, nB to nY | | | | | | | | | | | | | delay | V <sub>CCI</sub> = 0.75 V to 0.85 V | 2 | 14 | 164 | 2 | 14 | 191 | 2 | 15 | 222 | ns | | | | V <sub>CCI</sub> = 1.1 V to 1.3 V | 2.4 | 6.9 | 10.9 | 2.2 | 6.3 | 9.6 | 2.1 | 6.0 | 9.1 | ns | | | | V <sub>CCI</sub> = 1.4 V to 1.6 V | 2.1 | 6.0 | 9.1 | 2.0 | 5.4 | 8.2 | 1.9 | 5.0 | 7.7 | ns | | | | V <sub>CCI</sub> = 1.65 V to 1.95 V | 2.0 | 5.6 | 8.6 | 1.8 | 4.9 | 7.6 | 1.8 | 4.6 | 7.2 | ns | | | | V <sub>CCI</sub> = 2.3 V to 2.7 V | 1.9 | 5.1 | 8.0 | 1.7 | 4.5 | 7.0 | 1.6 | 4.1 | 6.5 | ns | | t <sub>t</sub> | transition<br>time | $V_{CCI} = 0.75 \text{ V to } 2.7 \text{ V}$ | 1.0 | - | - | 1.0 | - | - | 1.0 | - | - | ns | <sup>[1]</sup> Typical values are measured at nominal supply voltages and $t_{amb}$ = +25 °C. <sup>[2]</sup> $t_{pd}$ is the same as $t_{PLH}$ and $t_{PHL}$ . <sup>[3]</sup> $t_t$ is the same as $t_{THL}$ and $t_{TLH}$ . **Dual supply, dual 2-input AND gate** Table 12. Typical dynamic characteristics at T<sub>amb</sub> = 25 °C Voltages are referenced to GND (ground = 0 V); for test circuit see Figure 13; for wave form see Figure 6. | Symbol | Parameter | Conditions | V <sub>cco</sub> | | | | | | | | |-----------------|-------------------------|-------------------------------------------------------------------------------|------------------|-------|-------|-------|-------|-------|----|--| | | | | 1.2 V | 1.5 V | 1.8 V | 2.5 V | 3.3 V | 5.0 V | | | | C <sub>PD</sub> | power | $f_i = 1 \text{ MHz}; R_L = \infty \Omega; V_I = 0 \text{ V to } V_{CCI}$ [1] | | | | | | | | | | | dissipation capacitance | input supply [2] | | | | | | | | | | | capacitarice | V <sub>CCI</sub> = 0.8 V | 0.4 | 0.4 | 0.4 | 0.4 | 0.4 | 0.4 | pF | | | | | V <sub>CCI</sub> = 1.2 V | 0.5 | 0.5 | 0.5 | 0.5 | 0.5 | 0.5 | pF | | | | | V <sub>CCI</sub> = 1.5 V | 0.5 | 0.5 | 0.5 | 0.5 | 0.5 | 0.5 | pF | | | | | V <sub>CCI</sub> = 1.8 V | 0.6 | 0.6 | 0.6 | 0.6 | 0.6 | 0.6 | pF | | | | | V <sub>CCI</sub> = 2.5 V | 0.8 | 0.8 | 0.8 | 0.8 | 0.8 | 0.8 | pF | | | | | output supply [3] | | | | | | | | | | | | V <sub>CCI</sub> = 0.8 V | 6.7 | 6.8 | 6.8 | 6.9 | 7.5 | 9.5 | pF | | | | | V <sub>CCI</sub> = 1.2 V | 6.8 | 6.9 | 7.0 | 7.0 | 7.1 | 7.6 | pF | | | | | V <sub>CCI</sub> = 1.5 V | 6.9 | 6.9 | 6.9 | 7.0 | 7.1 | 7.6 | pF | | | | | V <sub>CCI</sub> = 1.8 V | 6.9 | 6.9 | 6.9 | 7.0 | 7.2 | 7.6 | pF | | | | | V <sub>CCI</sub> = 2.5 V | 6.9 | 7.0 | 7.0 | 7.0 | 7.2 | 7.6 | pF | | | Cı | input capacitance | $V_I = 0 \text{ V or } V_{CCI}$ ; $V_{CCI} = 0 \text{ V to } 2.7 \text{ V}$ | 0.6 | 0.6 | 0.6 | 0.6 | 0.6 | 0.6 | pF | | | Co | output<br>capacitance | $V_{O} = 0 \text{ V}; V_{CCO} = 0 \text{ V}$ | 1.8 | 1.8 | 1.8 | 1.8 | 1.8 | 1.8 | pF | | - [1] $C_{PD}$ is used to determine the dynamic power dissipation ( $P_D$ in $\mu W$ ). - [2] Power dissipated from input supply $(V_{CCI})$ $P_D = C_{PD} \times V_{CCI}^2 \times f_i \times N$ where: C<sub>PD</sub> = power dissipation capacitance of the input supply. V<sub>CCI</sub> = input supply voltage in V; $f_i$ = input frequency in MHz; N = number of inputs switching; [3] Power dissipated from output supply ( $V_{CCO}$ ) $P_D = (C_L + C_{PD}) \times V_{CCO}^2 \times f_o$ where: $C_L$ = load capacitance in pF; $C_{PD}$ = power dissipation capacitance of the output supply. V<sub>CCO</sub> = output supply voltage in V; $f_o$ = output frequency in MHz; #### **Dual supply, dual 2-input AND gate** ## 11.1 Waveforms and graphs Measurement points are given in Table 13. $V_{OL}$ and $V_{OH}$ are typical output voltage levels that occur with the output load. Fig 6. Input nA, nB to output nY propagation delay times and output transition times Table 13. Measurement points | Supply voltage | | Output | Input | | | |------------------|------------------|---------------------|---------------------|------------------|--| | V <sub>CCI</sub> | V <sub>CCO</sub> | V <sub>M</sub> | V <sub>M</sub> | VI | | | 0.75 V to 2.7 V | 1.2 V to 5.5 V | 0.5V <sub>CCO</sub> | 0.5V <sub>CCI</sub> | V <sub>CCI</sub> | | $T_{amb} = -40 \, ^{\circ}\text{C}$ to +85 $^{\circ}\text{C}$ unless otherwise specified. (1) Minimum: $V_{CCO} = 5.5 \text{ V}$ (2) Typical: $T_{amb} = 25 \,^{\circ}C$ ; $V_{CCO} = 5 \,^{\circ}V$ (3) Maximum: $V_{CCO} = 4.5 \text{ V}$ Fig 7. Additional propagation delay versus load capacitance $T_{amb} = -40 \, ^{\circ}\text{C}$ to +85 $^{\circ}\text{C}$ unless otherwise specified. (1) Minimum: $V_{CCO} = 3.6 \text{ V}$ (2) Typical: $T_{amb} = 25 \, ^{\circ}C$ ; $V_{CCO} = 3.3 \, V$ (3) Maximum: V<sub>CCO</sub> = 3 V Fig 8. Additional propagation delay versus load capacitance 74AXP2T08 #### **Dual supply, dual 2-input AND gate** $T_{amb}$ = -40 °C to +85 °C unless otherwise specified. (1) Minimum: $V_{CCO} = 2.7 \text{ V}$ (2) Typical: $T_{amb}$ = 25 °C; $V_{CCO}$ = 2.5 V (3) Maximum: V<sub>CCO</sub> = 2.3 V Fig 9. Additional propagation delay versus load capacitance $T_{amb} = -40$ °C to +85 °C unless otherwise specified. (1) Minimum: $V_{CCO} = 1.95 \text{ V}$ (2) Typical: $T_{amb} = 25 \,^{\circ}C$ ; $V_{CCO} = 1.8 \,^{\circ}V$ (3) Maximum: $V_{CCO} = 1.65 \text{ V}$ Fig 10. Additional propagation delay versus load capacitance $T_{amb} = -40 \, ^{\circ}\text{C}$ to +85 $^{\circ}\text{C}$ unless otherwise specified. (1) Minimum: $V_{CCO} = 1.6 \text{ V}$ (2) Typical: $T_{amb} = 25 \,^{\circ}\text{C}$ ; $V_{CCO} = 1.5 \,^{\circ}\text{V}$ (3) Maximum: V<sub>CCO</sub> = 1.4 V Fig 11. Additional propagation delay versus load capacitance $T_{amb}$ = 25 °C; $V_{CCO}$ = 1.2 V. Fig 12. Additional propagation delay versus load capacitance **74AXP2T08 Nexperia** #### **Dual supply, dual 2-input AND gate** Definitions test circuit: $R_T$ = termination resistance should be equal to output impedance $Z_o$ of the pulse generator. $C_L$ = load capacitance including jig and probe capacitance. $R_L$ = Load resistance. Fig 13. Test circuit for measuring switching times Table 14. Test data | Supply voltage | | Load | | Input | | | |------------------|------------------|------|----------------|---------------------------------|------------------|--| | V <sub>CCI</sub> | V <sub>cco</sub> | CL | R <sub>L</sub> | t <sub>r</sub> , t <sub>f</sub> | VI | | | 0.75 V to 2.7 V | 1.2 V to 5.5 V | 5 pF | 5 kΩ | ≤3.0 ns | V <sub>CCI</sub> | | **74AXP2T08 Nexperia** **Dual supply, dual 2-input AND gate** ## 12. Package outline TSSOP10: plastic thin shrink small outline package; 10 leads; body width 3 mm SOT552-1 | UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | А3 | bp | C | D <sup>(1)</sup> | E <sup>(2)</sup> | е | HE | L | Lp | v | w | у | Z <sup>(1)</sup> | θ | |------|-----------|----------------|----------------|------|--------------|--------------|------------------|------------------|-----|------------|------|------------|-----|-----|-----|------------------|----------| | mm | 1.1 | 0.15<br>0.05 | 0.95<br>0.80 | 0.25 | 0.30<br>0.15 | 0.23<br>0.15 | 3.1<br>2.9 | 3.1<br>2.9 | 0.5 | 5.0<br>4.8 | 0.95 | 0.7<br>0.4 | 0.1 | 0.1 | 0.1 | 0.67<br>0.34 | 6°<br>0° | #### Notes - 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included. - 2. Plastic or metal protrusions of 0.25 mm maximum per side are not included. | OUTLINE | | | REFER | EUROPEAN | ISSUE DATE | | | |---------|----------|-----|-------|----------|------------|------------|---------------------------------| | | VERSION | IEC | JEDEC | JEITA | | PROJECTION | ISSUE DATE | | | SOT552-1 | | | | | | <del>99-07-29</del><br>03-02-18 | Fig 14. Package outline SOT552-1 (TSSOP10) All information provided in this document is subject to legal disclaimers. **Dual supply, dual 2-input AND gate** Fig 15. Package outline SOT1081-2 (XSON10) 74AXP2T08 **Dual supply, dual 2-input AND gate** Fig 16. Package outline SOT1337-1 (XQFN10) ## Dual supply, dual 2-input AND gate ## 13. Abbreviations #### Table 15. Abbreviations | Acronym | Description | |---------|-------------------------| | CDM | Charged Device Model | | DUT | Device Under Test | | ESD | ElectroStatic Discharge | | HBM | Human Body Model | # 14. Revision history ## Table 16. Revision history | Document ID | Release date | Data sheet status | Change notice | Supersedes | | |----------------|-------------------------------------|--------------------|---------------|---------------|--| | 74AXP2T08 v.3 | 20160420 | Product data sheet | - | 74AXP2T08 v.2 | | | Modifications: | • <u>Table 10</u> : typo corrected. | | | | | | 74AXP2T08 v.2 | 20160210 | Product data sheet | - | 74AXP2T08 v.1 | | | Modifications: | Descriptive title corrected. | | | | | | 74AXP2T08 v.1 | 20151218 | Product data sheet | - | - | | **74AXP2T08 Nexperia** #### Dual supply, dual 2-input AND gate ## 15. Legal information #### 15.1 **Data sheet status** | Document status[1][2] | Product status[3] | Definition | |--------------------------------|-------------------|---------------------------------------------------------------------------------------| | Objective [short] data sheet | Development | This document contains data from the objective specification for product development. | | Preliminary [short] data sheet | Qualification | This document contains data from the preliminary specification. | | Product [short] data sheet | Production | This document contains the product specification. | - Please consult the most recently issued document before initiating or completing a design. - The term 'short data sheet' is explained in section "Definitions" - The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nexperia.com. #### 15.2 **Definitions** Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. Nexperia does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for guick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local Nexperia sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between Nexperia and its customer, unless Nexperia and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the Nexperia product is deemed to offer functions and qualities beyond those described in the Product data sheet. #### 15.3 **Disclaimers** Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, Nexperia does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. Nexperia takes no responsibility for the content in this document if provided by an information source outside of Nexperia. In no event shall Nexperia be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, Nexperia's aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of Nexperia. Right to make changes — Nexperia reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Suitability for use — Nexperia products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of a Nexperia product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Nexperia and its suppliers accept no liability for inclusion and/or use of Nexperia products in such equipment or applications and therefore such inclusion and/or use is at the customer's own **Applications** — Applications that are described herein for any of these products are for illustrative purposes only. Nexperia makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using Nexperia products, and Nexperia accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the Nexperia product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. Nexperia does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using Nexperia products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). Nexperia does not accept any liability in this respect. **Limiting values** — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device. Terms and conditions of commercial sale — Nexperia products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nexperia.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Nexperia hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of Nexperia products by customer. No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. 74AXP2T08 All information provided in this document is subject to legal disclaimers. © Nexperia B.V. 2017, All rights reserved #### **Dual supply, dual 2-input AND gate** **Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities. Non-automotive qualified products — Unless this data sheet expressly states that this specific Nexperia product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. Nexperia accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications. In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without Nexperia's warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond Nexperia's specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies Nexperia for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond Nexperia's standard warranty and Nexperia's product specifications. **Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions. #### 15.4 Trademarks Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. #### 16. Contact information For more information, please visit: http://www.nexperia.com For sales office addresses, please send an email to: salesaddresses@nexperia.com **74AXP2T08** ## **Nexperia** Dual supply, dual 2-input AND gate ## 17. Contents | 1 | General description | |------|------------------------------------| | 2 | Features and benefits | | 3 | Ordering information | | 4 | Marking 2 | | 5 | Functional diagram 3 | | 6 | Pinning information 3 | | 6.1 | Pinning | | 6.2 | Pin description | | 7 | Functional description 4 | | 8 | Limiting values4 | | 9 | Recommended operating conditions 5 | | 10 | Static characteristics 5 | | 11 | Dynamic characteristics | | 11.1 | Waveforms and graphs | | 12 | Package outline | | 13 | Abbreviations | | 14 | Revision history | | 15 | Legal information | | 15.1 | Data sheet status | | 15.2 | Definitions | | 15.3 | Disclaimers | | 15.4 | Trademarks18 | | 16 | Contact information 18 | | 17 | Contents 19 | ## **X-ON Electronics** Largest Supplier of Electrical and Electronic Components Click to view similar products for Logic Gates category: Click to view products by NXP manufacturer: Other Similar products are found below: 5962-8769901BCA 74HC85N NL17SG08P5T5G NL17SG32DFT2G NLU1G32AMUTCG NLV7SZ58DFT2G NLVHC1G08DFT1G NLVVHC1G14DTT1G NLX2G08DMUTCG NLX2G08MUTCG MC74HCT20ADR2G 091992B 091993X 093560G 634701C 634921A NL17SG32P5T5G NL17SG86DFT2G NLU1G32CMUTCG NLV14001UBDR2G NLVVHC1G132DTT1G NLVVHC1G86DTT1G NLX1G11AMUTCG NLX1G97MUTCG 746427X 74AUP1G17FW5-7 74LS38 74LVC1G08Z-7 74LVC32ADTR2G 74LVC1G125FW4-7 74LVC08ADTR2G MC74HCT20ADTR2G NLV14093BDTR2G NLV17SZ00DFT2G NLV17SZ02DFT2G NLV17SZ126DFT2G NLV27WZ17DFT2G NLV74HC02ADR2G NLV74HC08ADR2G NLVVHC1GT32DFT1G 74HC32S14-13 74LS133 74LVC1G32Z-7 M38510/30402BDA 74LVC1G86Z-7 74LVC2G08RA3-7 M38510/06202BFA NLV74HC08ADTR2G NLV74HC14ADR2G NLV74HC20ADR2G