## FEATURES

Low offset voltage: $\mathbf{6 0 ~} \mu \mathrm{V}$ maximum at $25^{\circ} \mathrm{C}$ (8-lead and 14-lead SOIC)
Low offset voltage drift: $1 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ maximum (8-lead and 14-lead SOIC)
Low input bias current: 1 nA maximum at $25^{\circ} \mathrm{C}$

Large signal voltage gain (Avo): $\mathbf{1 0 0 ~ d B ~ m i n i m u m ~ o v e r ~ f u l l ~}$ supply voltage and operating temperature
Input overvoltage protection to $\mathbf{3 2 V}$ above and below the supply voltage rail
Integrated EMI filter
$\mathbf{7 0} \mathbf{~ d B}$ typical rejection at $1000 \mathbf{~ M H z}$
$\mathbf{9 0 ~ d B}$ typical rejection at $\mathbf{2 4 0 0} \mathbf{~ M H z}$
Rail-to-rail output swing
Low supply current: $\mathbf{5 0 0} \boldsymbol{\mu} \mathrm{A}$ typical per amplifier
Wide bandwidth
Gain bandwidth product ( $A_{v}=100$ ): 3.5 MHz typical Unity-gain crossover ( $\mathrm{A}_{v}=1$ ): 3.5 MHz typical -3 dB bandwidth $\left(A_{v}=1\right): 6 \mathrm{MHz}$ typical
Dual-supply operation
Specified at $\pm 5 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$, operates over $\pm 2.5 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$
Unity-gain stable
No phase reversal
Long-term offset voltage drift (10,000 hours): $\mathbf{2 \mu V}$ typical Temperature hysteresis: $\mathbf{2 \mu V}$ typical

## APPLICATIONS

Wireless base station control circuits
Optical network control circuits
Instrumentation
Sensors and controls
Thermocouples, RTDs, strain gages, shunt current measurements

## GENERAL DESCRIPTION

The ADA4177-1 single-channel, ADA4177-2 dual-channel, and ADA4177-4 quad-channel amplifiers feature low offset voltage ( $2 \mu \mathrm{~V}$ typical) and drift ( $1 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ maximum), low input bias current, low noise, and low current consumption ( $500 \mu \mathrm{~A}$ typical). Outputs are stable with capacitive loads of more than 1000 pF with no external compensation.
The inputs of the ADA4177-1/ADA4177-2/ADA4177-4 feature outstanding precision amplifier robustness, providing input protection against signal excursions 32 V beyond either supply, as well as 70 dB of rejection for electromagnetic interference (EMI) at 1000 MHz .

## Rev. E

Document Feedback
Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

## PIN CONNECTION DIAGRAM



Figure 1. ADA4177-2, for Additional Packages and Models, See the Pin Configurations and Function Descriptions Section

Applications for these amplifiers include sensor signal conditioning (such as thermocouples, resistor thermal detectors (RTDs), and strain gages), process control front-end amplifiers, and precision diode power measurement in optical and wireless transmission systems.
The ADA4177-1/ADA4177-2/ADA4177-4 operate over the $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ industrial temperature range. The ADA4177-1/ ADA4177-2 are available in an 8-lead SOIC package and an 8-lead MSOP package. The ADA4177-4 is available in a 14 -lead TSSOP and a 14-lead SOIC package.


Figure 2. Overvoltage Current Limiting, Voltage Follower Configuration
Table 1. Evolution of Protected Input Op Amps by Generation ${ }^{1}$

| Gen. 1, <br> OVP (10 V) | Gen. 2, <br> OVP (25 V) | Gen. 3, <br> OVP (32 V) | Gen. 4 <br> EMI Filters | Gen. 5, OVP <br> $\mathbf{( 3 2 ~ V ) + E M I ~}$ |
| :--- | :--- | :--- | :--- | :--- |
| OP191 | ADA4091-2 | ADA4096-2 | AD8657 | ADA4177-1 |
| OP291 | ADA4091-4 | ADA4096-4 | AD8659 | ADA4177-2 |
| OP491 | ADA4092-4 |  | AD8546 | ADA4177-4 |
|  |  |  | AD8548 |  |
|  |  |  | ADA4661-2 |  |
|  |  |  | ADA4666-2 |  |

[^0]
## TABLE OF CONTENTS

Features ..... 1
Applications ..... 1
General Description ..... 1
Pin Connection Diagram ..... 1
Revision History ..... 3
Specifications .....  4
Electrical Characteristics, $\pm 5 \mathrm{~V}$ ..... 4
Electrical Characteristics, $\pm 15 \mathrm{~V}$ ..... 6
Absolute Maximum Ratings ..... 8
Maximum Power Dissipation ..... 8
Thermal Resistance ..... 8
ESD Caution ..... 8
Pin Configurations and Function Descriptions ..... 9
Typical Performance Characteristics ..... 12
Theory of Operation ..... 25
Applications Information ..... 26
Active Overvoltage Protection ..... 26
Limiting Overvoltage Current Out of the Positive Supply Pin
................................................................................................. 27
EMI Protection ..... 28
Self Heating ..... 28
Using the ADA4177-1/ADA4177-2/ADA4177-4 as a Comparator ..... 28
Output Phase Reversal ..... 29
Proper Printed Circuit Board (PCB) Layout ..... 29
Long-Term Drift ..... 29
Temperature Hysteresis ..... 30
Outline Dimensions ..... 31
Ordering Guide ..... 33

## REVISION HISTORY

8/2018—Rev. D to Rev. E
Change to Input Capacitance (Cincm) Parameter, Table 2............ 4
Change to Input Capacitance ( $\mathrm{C}_{\mathrm{INCm}}$ ) Parameter, Table 3. .....  6
Changes to Ordering Guide ..... 33
5/2017—Rev. C to Rev. D
Changes to Features Section, Applications Section, and General Description Section ..... 1
Changes to Figure 9, Figure 10, Figure 11, Figure 12, Figure 13, and Figure 14 ..... 12
Changes to Figure 15 and Figure 16 ..... 13
Changes to Add an External Series Input Resistor Section andFigure 8526
Changes to Self Heating Section ..... 28
Added Long-Term Drift Section ..... 29
Added Temperature Hysteresis Section, Figure 97, Figure 98, and
Figure 99; Renumbered Sequentially ..... 30
4/2015—Rev. B to Rev. C
Added ADA4177-1 ..... Universal
Deleted Figure 2; Renumbered Sequentially .....  1
Change to Table 1 .....  1
Added Figure 5, Figure 6, and Table 7; Renumbered Sequentially .....  9
Changes to Figure 16, Figure 17, Figure 19, and Figure 20. ..... 12
Changes to Figure 26 ..... 14
Changes to Figure 34, Figure 35, Figure 37, and Figure 39 ..... 16
Changes to Figure 46, Figure 47, Figure 49, and Figure 50 ..... 17
Changes to Figure 59 and Figure 62 ..... 19
Changes to Figure 63, Figure 65, Figure 66, and Figure 68 ..... 20
Changes to Figure 69 and Figure 72 ..... 21
Changes to Figure 75 and Figure 78 ..... 22
Added Figure 77 and Figure 80 ..... 22
Added Figure 81 to Figure 83 ..... 23
Changes to Theory of Operation Section ..... 24
Changes to Input Protection Circuit Section and LimitingOvervoltage Current Out of the Positive Supply Pin Section ... 26Changes to Using the ADA4177-1/ADA4177-2/ADA4177-4 asa Comparator Section.27
Changes to Ordering Guide ..... 31
1/2015—Rev. A to Rev. B
Added ADA4177-4 ..... Universal
Reorganized Layout ..... Universal
Added Figure 2; Renumbered Sequentially .....  1
Changes to Features and General Description Section .....  .1
Changes to Table 2 ..... 3
Changes to Table 3 ..... 5
Changes to Table 5 ..... 7
Added Figure 6, Figure 7, and Table 7; Renumbered Sequentially ..... 9
Added Figure 10 and Figure 13 ..... 10
Replaced Figure 15 and Figure 18. ..... 11
Added Figure 14, Figure 16, Figure 17, and Figure 19 ..... 11
Changes to Figure 20, Figure 21, Figure 23, and Figure 24 ..... 12
Changes to Figure 32 and Figure 33 ..... 14
Changes to Figure 38 and Figure 41 ..... 15
Changes to Figure 58 and Figure 61 ..... 18
Changes to Figure 62, Figure 65, and Figure 66. ..... 19
Changes to Figure 69 and Figure 72 ..... 20
Change to Figure 87 Caption ..... 25
Updated Outline Dimensions ..... 27
Added Figure 93 and Figure 94 ..... 28
Changes to Ordering Guide ..... 29
10/2014—Rev. 0 to Rev. A
Changes to Large Signal Voltage Gain Parameter, Test Conditions/Comments Column, Table 3 ..... 5

## SPECIFICATIONS

## ELECTRICAL CHARACTERISTICS, $\pm 5$ V

$\mathrm{V}_{\mathrm{SY}}= \pm 5.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 2.

| Parameter | Symbol | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT CHARACTERISTICS |  |  |  |  |  |  |
| Offset Voltage | Vos |  |  |  |  |  |
| 8-Lead SOIC and 14-Lead SOIC |  |  |  | 2 | 60 | $\mu \mathrm{V}$ |
|  |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ |  |  | 120 | $\mu \mathrm{V}$ |
| 8-Lead MSOP |  |  |  | 3 | 120 | $\mu \mathrm{V}$ |
|  |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ |  |  | 200 | $\mu \mathrm{V}$ |
| 14-Lead TSSOP |  |  |  | 3 | 150 | $\mu \mathrm{V}$ |
|  |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ |  |  | 300 | $\mu \mathrm{V}$ |
| Offset Voltage Matching |  |  |  |  |  |  |
| 8-Lead SOIC |  |  |  |  | 40 | $\mu \mathrm{V}$ |
| 8-Lead MSOP |  |  |  |  | 110 | $\mu \mathrm{V}$ |
| Offset Voltage Drift |  |  | $\Delta \mathrm{V}_{\text {os }} / \Delta \mathrm{T}$ | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ |  |  |  |  |
| 8-Lead SOIC and 14-Lead SOIC |  |  |  |  | 1 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| 8-Lead MSOP and 14-Lead TSSOP |  |  |  |  | 1.6 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Input Bias Current | $\mathrm{I}_{\mathrm{B}}$ | -1 | -0.4 |  | +1 | nA |
|  |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ | -2 |  | +2 | nA |
| Input Offset Current | los |  | -0.75 | +0.1 | +0.75 | nA |
|  |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ | -1.5 |  | +1.5 | nA |
| Input Voltage Range | IVR |  | -3.5 |  | +3.5 | V |
| Overvoltage Current Limit ${ }^{1}$ | lovp | $5 \mathrm{~V}<\mathrm{V}_{\text {CM }}<37 \mathrm{~V}$ |  | 12 |  | mA |
|  |  | $-37 \mathrm{~V}<\mathrm{V}_{\text {см }}<-5 \mathrm{~V}$ |  | 10 |  | mA |
| Common-Mode Rejection Ratio | CMRR | $\mathrm{V}_{\text {CM }}=-3.5 \mathrm{~V}$ to +3.5 V | 122 | 130 |  | dB |
|  |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ | 120 |  |  | dB |
| Large Signal Voltage Gain | Avo | $\mathrm{R} L=2 \mathrm{k} \Omega, \mathrm{V}_{\text {OUT }}=-4.5 \mathrm{~V}$ to +4.5 V | 108 | 110 |  | dB |
|  |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ | 100 |  |  | dB |
|  |  | $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega, \mathrm{V}_{\text {Out }}=-4.5 \mathrm{~V}$ to +4.5 V | 115 | 120 |  | dB |
|  |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ | 110 |  |  | dB |
| Input Capacitance | CINDM | Differential mode |  | 1 |  | pF |
|  | Cincm | Common mode |  | 8 |  | pF |
| Input Resistance | R DifF | Differential mode |  | 4 |  | $\mathrm{M} \Omega$ |
|  | Rcm | Common mode |  | 100 |  | $\mathrm{G} \Omega$ |
| OUTPUT CHARACTERISTICS |  |  |  |  |  |  |
| Output Voltage |  |  |  |  |  |  |
| High | Vor | $\mathrm{I}_{\text {LOAD }}=1 \mathrm{~mA}$ | 4.95 |  |  | V |
|  |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ | 4.90 |  |  | V |
|  |  | $\mathrm{I}_{\text {LOAD }}=7 \mathrm{~mA}$ | 4.80 |  |  | V |
|  |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ | 4.75 |  |  | V |
| Low | Vol | $\mathrm{I}_{\text {LOAD }}=1 \mathrm{~mA}$ |  |  | -4.95 | V |
|  |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ |  |  | -4.90 | V |
|  |  | $\mathrm{I}_{\text {LOAD }}=7 \mathrm{~mA}$ |  |  | -4.80 | V |
|  |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ |  |  | -4.75 | V |
| Output Current | lout | $\mathrm{V}_{\text {dropout }}<1 \mathrm{~V}$ |  | 25 |  | mA |
| Short-Circuit Current | Isc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  |  |  |
| Sourcing |  |  |  | 36 |  | mA |
| Sinking |  |  |  | 48 |  | mA |
| Closed-Loop Output Impedance | Zout | $\mathrm{f}=1 \mathrm{kHz}, \mathrm{A}_{v}=1$ |  | 0.11 |  | $\Omega$ |


| Parameter | Symbol | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| POWER SUPPLY <br> Power Supply Rejection Ratio <br> Supply Current per Amplifier | PSRR <br> $\mathrm{I}_{\mathrm{SY}}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}= \pm 2.5 \mathrm{~V} \text { to } \pm 18 \mathrm{~V} \\ & -40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C} \\ & \text { Vout }=0 \mathrm{~V} \\ & -40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & 125 \\ & 120 \end{aligned}$ | $\begin{aligned} & 145 \\ & 500 \end{aligned}$ | $\begin{aligned} & 560 \\ & 600 \end{aligned}$ | dB <br> dB <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |
| DYNAMIC PERFORMANCE <br> Slew Rate <br> Settling Time <br> To 0.1\% <br> To 0.01\% <br> Gain Bandwidth Product <br> Unity-Gain Crossover <br> -3 dB Closed-Loop Bandwidth <br> Total Harmonic Distortion Plus Noise <br> EMI Rejection of +INx $\begin{aligned} & f=1000 \mathrm{MHz} \\ & \mathrm{f}=2400 \mathrm{MHz} \end{aligned}$ | SR <br> ts <br> GBP <br> UGC <br> f-3 dB <br> THD + N <br> EMIRR |  |  | 1.5 1.8 3.5 3.5 3.5 6 0.003 70 90 |  | $\mathrm{V} / \mu \mathrm{s}$ <br> $\mu \mathrm{s}$ <br> $\mu \mathrm{s}$ <br> MHz <br> MHz <br> MHz <br> \% <br> dB <br> dB |
| NOISE PERFORMANCE <br> Voltage Noise Voltage Noise Density Current Noise Density | $e_{n p-p}$ <br> $\mathrm{e}_{\mathrm{n}}$ <br> $\mathrm{i}_{\mathrm{n}}$ | $\begin{aligned} & 0.1 \mathrm{~Hz} \text { to } 10 \mathrm{~Hz} \\ & \mathrm{f}=10 \mathrm{~Hz} \\ & \mathrm{f}=1 \mathrm{kHz} \\ & \mathrm{f}=1 \mathrm{kHz} \end{aligned}$ |  | $\begin{aligned} & 175 \\ & 10 \\ & 8 \\ & 0.2 \end{aligned}$ |  | nV p-p <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> $\mathrm{pA} / \sqrt{ } \mathrm{Hz}$ |

[^1]
## ELECTRICAL CHARACTERISTICS, $\pm 15 \mathrm{~V}$

$\mathrm{V}_{\mathrm{SY}}= \pm 15 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 3.

| Parameter | Symbol | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT CHARACTERISTICS |  |  |  |  |  |  |
| Offset Voltage | Vos |  |  |  |  |  |
| 8-Lead SOIC and 14-Lead SOIC |  |  |  | 2 | 60 | $\mu \mathrm{V}$ |
|  |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ |  |  | 120 | $\mu \mathrm{V}$ |
| 8-Lead MSOP |  |  |  | 3 | 120 | $\mu \mathrm{V}$ |
|  |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ |  |  | 200 | $\mu \mathrm{V}$ |
| 14-Lead TSSOP |  |  |  | 3 | 150 | $\mu \mathrm{V}$ |
|  |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ |  |  | 300 | $\mu \mathrm{V}$ |
|  |  |  |  |  |  |  |
| 8-Lead SOIC |  |  |  |  | 40 | $\mu \mathrm{V}$ |
| 8-Lead MSOP |  |  |  |  | 110 | $\mu \mathrm{V}$ |
| Offset Voltage Drift |  |  | $\Delta \mathrm{Vos} / \Delta \mathrm{T}$ | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ |  |  |  |  |
| 8 -Lead SOIC and 14-Lead SOIC |  |  |  |  | 1 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| 8-Lead MSOP and 14-Lead TSSOP |  |  |  |  | 1.6 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Input Bias Current | $I_{B}$ | -1 | -0.3 |  | +1 | nA |
|  |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ | -2 |  | +2 | nA |
| Input Offset Current | los |  | -0.75 | +0.1 | +0.75 | nA |
|  |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ | -1.5 |  | +1.5 | nA |
| Input Voltage Range | IVR |  | -13.5 |  | +13.5 | V |
| Overvoltage Current Limit ${ }^{1}$ | lovp | $15 \mathrm{~V}<\mathrm{V}_{\text {cm }}<47 \mathrm{~V}$ |  | 12 |  | mA |
|  |  | $-47 \mathrm{~V}<\mathrm{V}_{\text {CM }}<-15 \mathrm{~V}$ |  | 10 |  | mA |
| Common-Mode Rejection Ratio | CMRR | $\mathrm{V}_{\mathrm{CM}}=-13.5 \mathrm{~V} \text { to }+13.5 \mathrm{~V}$ | 128 | 130 |  | dB |
|  |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ | $125$ |  |  | dB |
| Large Signal Voltage Gain | Avo | $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega, \mathrm{V}_{\text {Out }}=-14.2 \mathrm{~V}$ to +14.2 V | 110 | 114 |  | dB |
|  |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ | 103 |  |  | dB |
|  |  | $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega, \mathrm{V}_{\text {OUt }}=-14.5 \mathrm{~V}$ to +14.5 V | 118 | 120 |  | dB |
|  |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ | 110 |  |  | dB |
| Input Capacitance | CINDM | Differential mode |  | 1 |  | pF |
|  | CINCM | Common mode |  | 8 |  | pF |
| Input Resistance | Roiff | Differential mode |  | 4 |  | $\mathrm{M} \Omega$ |
|  | Rcm | Common mode |  | 130 |  | $\mathrm{G} \Omega$ |
| OUTPUT CHARACTERISTICS |  |  |  |  |  |  |
| Output Voltage |  |  |  |  |  |  |
| High | V ${ }_{\text {OH }}$ | $\mathrm{I}_{\text {LOAD }}=1 \mathrm{~mA}$ | 14.95 |  |  | V |
|  |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ | 14.90 |  |  | V |
|  |  | $\mathrm{I}_{\text {LOAD }}=7 \mathrm{~mA}$ | 14.80 |  |  | V |
|  |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ | 14.75 |  |  | V |
| Low | Vol | $\mathrm{ILOAD}^{\text {L }}$, 1 mA |  |  | -14.95 | V |
|  |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ |  |  | -14.90 | V |
|  |  | $\mathrm{I}_{\text {LOAD }}=7 \mathrm{~mA}$ |  |  | -14.80 | V |
|  |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ |  |  | -14.75 | V |
| Output Current | lout | $\mathrm{V}_{\text {dropout }}<1 \mathrm{~V}$ |  | 25 |  | mA |
| Short-Circuit Current | Isc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  |  |  |
| Sourcing |  |  |  | 53 |  | mA |
| Sinking |  |  |  | 65 |  | mA |
| Closed-Loop Output Impedance | $\mathrm{Z}_{\text {OUT }}$ | $\mathrm{f}=1 \mathrm{kHz}, \mathrm{A}_{\mathrm{v}}=1$ |  | 0.08 |  | $\Omega$ |


| Parameter | Symbol | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| POWER SUPPLY <br> Power Supply Rejection Ratio <br> Supply Current per Amplifier | PSRR <br> $\mathrm{I}_{\mathrm{SY}}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}= \pm 2.5 \mathrm{~V} \text { to } \pm 18 \mathrm{~V} \\ & -40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C} \\ & \text { Vout }=0 \mathrm{~V} \\ & -40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & 125 \\ & 120 \end{aligned}$ | $\begin{aligned} & 145 \\ & 500 \end{aligned}$ | $\begin{aligned} & 580 \\ & 620 \end{aligned}$ | dB <br> dB <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |
| DYNAMIC PERFORMANCE <br> Slew Rate <br> Settling Time <br> To 0.1\% <br> To 0.01\% <br> Gain Bandwidth Product <br> Unity-Gain Crossover <br> -3 dB Closed-Loop Bandwidth <br> Total Harmonic Distortion Plus Noise <br> EMI Rejection of +INx $\begin{aligned} & f=1000 \mathrm{MHz} \\ & \mathrm{f}=2400 \mathrm{MHz} \end{aligned}$ | SR <br> ts <br> GBP <br> UGC <br> f-3 dB <br> THD + N <br> EMIRR |  |  | $\begin{aligned} & 1.5 \\ & \\ & 5.5 \\ & 7.5 \\ & 3.5 \\ & 3.5 \\ & 6 \\ & 0.002 \\ & \\ & 70 \\ & 90 \end{aligned}$ |  | $\mathrm{V} / \mu \mathrm{s}$ <br> $\mu \mathrm{s}$ <br> $\mu \mathrm{s}$ <br> MHz <br> MHz <br> MHz <br> \% <br> dB <br> dB |
| NOISE PERFORMANCE <br> Voltage Noise Voltage Noise Density Current Noise Density | $\mathrm{e}_{\mathrm{n} p-\mathrm{p}}$ <br> $\mathrm{e}_{\mathrm{n}}$ <br> $\mathrm{i}_{\mathrm{n}}$ | $\begin{aligned} & 0.1 \mathrm{~Hz} \text { to } 10 \mathrm{~Hz} \\ & \mathrm{f}=10 \mathrm{~Hz} \\ & \mathrm{f}=1 \mathrm{kHz} \\ & \mathrm{f}=1 \mathrm{kHz} \end{aligned}$ |  | $\begin{aligned} & 175 \\ & 10 \\ & 8 \\ & 0.2 \end{aligned}$ |  | nV p-p <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> $\mathrm{pA} / \sqrt{ } \mathrm{Hz}$ |
| MULTIPLE AMPLIFIERS CHANNEL SEPARATION | $\mathrm{C}_{s}$ | $\mathrm{f}=1 \mathrm{kHz}$ |  | 127 |  | dB |

${ }^{1}$ All inputs are stressed to 32 V beyond supplies for 500 ms . See Figure 74 for the typical input bias current vs. the input voltage over the overvoltage protected input range.

## ABSOLUTE MAXIMUM RATINGS

Table 4.

| Parameter | Rating |
| :--- | :--- |
| Supply Voltage | 36 V |
| Input Voltage | $\mathrm{V}_{\mathrm{sY}} \pm 32 \mathrm{~V}$ |
| Differential Input Voltage | $\pm \mathrm{V}_{\mathrm{SY}}$ |
| Output Short-Circuit Duration to GND | See the Maximum Power |
|  | Dissipation section |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Junction Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature, Soldering (10 sec) ${ }^{1}$ | $300^{\circ} \mathrm{C}$ |
| Electrostatic Discharge (ESD) |  |
| $\quad$ Human Body Model (HBM) ${ }^{2}$ | 4 kV |
| $\quad$ Field Induced Charged Device | 1250 V |
| $\quad$ Model (FICDM $)^{3}$ |  |
| Machine Model (MM) | 200 V |

${ }^{1}$ IPC/JEDEC J-STS-020D applicable standard.
${ }^{2}$ ESDA/JEDEC JS-001-2011 applicable standard.
${ }^{3}$ JESD22-C101 (ESD FICDM standard of JEDEC) applicable standard.
Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

## MAXIMUM POWER DISSIPATION

The ADA4177-1/ADA4177-2/ADA4177-4 can drive a shortcircuit output current of up to 65 mA . However, the usable output load current drive is limited by the maximum power dissipation allowed by the device package. The absolute maximum junction temperature is $150^{\circ} \mathrm{C}$ (see Table 4). The junction temperature can be estimated as follows:

$$
T_{J}=P_{D} \times \theta_{J A}+T_{A}
$$

where:
$T_{J}$ is the die junction temperature.
$P_{D}$ is the power dissipated in the package.
$\theta_{I A}$ is the thermal resistance of the package.
$T_{A}$ is the ambient temperature.

The power dissipated in the package $\left(\mathrm{P}_{\mathrm{D}}\right)$ is the sum of the quiescent power dissipation and the power dissipated by the output stage transistor. It is calculated as follows:

$$
P_{D}=\left(V_{S Y} \times I_{S Y}\right)+\left(V_{S Y}-V_{O U T}\right) \times I_{L O A D}
$$

where:
$V_{S Y}$ is the power supply rail.
$I_{S Y}$ is the quiescent current.
Vout is the output of the amplifier.
$I_{\text {LOAD }}$ is the output load.
Do not exceed the $150^{\circ} \mathrm{C}$ maximum junction temperature for the device. Exceeding the junction temperature limit can cause degradation in the parametric performance or even destroy the device. Refer to Technical Article MS-2251, Data Sheet IntricaciesAbsolute Maximum Ratings and Thermal Resistances, for more information.

## THERMAL RESISTANCE

Thermal resistance between junction and ambient $\left(\theta_{I A}\right)$ is specified for the worst case conditions, that is, a device soldered in a circuit board for surface-mount packages.

Table 5. Thermal Resistance

| Package Type | $\boldsymbol{\theta}_{\mathrm{JA}}$ | $\boldsymbol{\theta}_{\mathrm{Jc}}$ | Unit |
| :--- | :--- | :--- | :--- |
| 8-Lead MSOP | 190 | 44 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 8-Lead SOIC | 158 | 43 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 14-Lead TSSOP | 240 | 43 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 14-Lead SOIC | 115 | 36 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## ESD CAUTION



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



Figure 3. ADA4177-1 8-Lead MSOP Pin Configuration


Figure 4. ADA4177-1 8-Lead SOIC Pin Configuration

Table 6. ADA4177-1 Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :--- | :--- | :--- |
| $1,5,8$ | NIC | Not Internally Connected. |
| 2 | - IN | Inverting Input Channel. |
| 3 | + IN | Noninverting Input Channel. |
| 4 | V- | Negative Supply Voltage. |
| 6 | OUT | Output Channel. |
| 7 | V+ | Positive Supply Voltage. |



Figure 5. ADA4177-2 8-Lead MSOP Pin Configuration


Figure 6. ADA4177-2 8-Lead SOIC Pin Configuration

Table 7. ADA4177-2 Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :--- | :--- | :--- |
| 1 | OUT A | Output Channel A. |
| 2 | - IN A | Inverting Input Channel A. |
| 3 | + IN A | Noninverting Input Channel A. |
| 4 | V- | Negative Supply Voltage. |
| 5 | + IN B | Noninverting Input Channel B. |
| 6 | - IN B | Inverting Input Channel B. |
| 7 | OUT B | Output Channel B. |
| 8 | V+ | Positive Supply Voltage. |



Figure 7. ADA4177-4 14-Lead TSSOP Pin Configuration


Figure 8. ADA4177-4 14-Lead SOIC Pin Configuration

Table 8. ADA4177-4 Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :--- | :--- | :--- |
| 1 | OUT A | Output Channel A. |
| 2 | - IN A | Inverting Input Channel A. |
| 3 | + IN A | Noninverting Input Channel A. |
| 4 | V+ | Positive Supply Voltage. |
| 5 | + IN B | Noninverting Input Channel B. |
| 6 | - IN B | Inverting Input Channel B. |
| 7 | OUT B | Output Channel B. |
| 8 | OUT C | Output Channel C. |
| 9 | -IN C | Inverting Input Channel C. |
| 10 | +IN C | Noninverting Input Channel C. |
| 11 | V- | Negative Supply Voltage. |
| 12 | +IN D | Noninverting Input Channel D. |
| 13 | -IN D | Inverting Input Channel D. |
| 14 | OUT D | Output Channel D. |

## TYPICAL PERFORMANCE CHARACTERISTICS

Ambient temperature $\left(\mathrm{T}_{\mathrm{A}}\right)=25^{\circ} \mathrm{C}$ unless otherwise noted.


Figure 9. Input Offset Voltage (Vos) Distribution, $V_{S Y}= \pm 5 \mathrm{~V}, 8$-Lead SOIC


Figure 10. Input Offset Voltage (Vos) Distribution, $V_{S Y}= \pm 5 \mathrm{~V}, 8$-Lead MSOP


Figure 11. Input Offset Voltage (VOS) Distribution, $V_{S Y}= \pm 5 \mathrm{~V}$, 14-Lead SOIC


Figure 12. Input Offset Voltage (Vos) Distribution, $V_{S Y}= \pm 15 \mathrm{~V}$, 8-Lead SOIC


Figure 13. Input Offset Voltage (Vos) Distribution, $V_{s Y}= \pm 15 \mathrm{~V}$, 8-Lead MSOP


Figure 14. Input Offset Voltage (Vos) Distribution, $V_{S Y}= \pm 15 \mathrm{~V}$, 14-Lead SOIC


Figure 15. Input Offset Voltage (VOS) Distribution, $V_{S Y}= \pm 5 \mathrm{~V}$, 14-Lead TSSOP


Figure 16. Input Offset Voltage (Vos) vs. Temperature, $V_{S Y}= \pm 5 \mathrm{~V}$, 8 -Lead SOIC and 14-Lead SOIC


Figure 17. Input Offset Voltage (Vos) vs. Temperature, $V_{s y}= \pm 5 \mathrm{~V}$, 8 -Lead MSOP and 14-Lead TSSOP


Figure 18. Input Offset Voltage (Vos) Distribution, $V_{S Y}= \pm 15 \mathrm{~V}$, 14-Lead TSSOP


Figure 19. Input Offset Voltage (Vos) vs. Temperature, $V_{S Y}= \pm 15 \mathrm{~V}$, 8 -Lead SOIC and 14-Lead SOIC


Figure 20. Input Offset Voltage (Vos) vs. Temperature, $V_{s \gamma}= \pm 15 \mathrm{~V}$, 8 -Lead MSOP and 14-Lead TSSOP


Figure 21. Temperature Coefficient of Offset Voltage (TCVos), $V_{s Y}= \pm 5 \mathrm{~V}$, 8 -Lead SOIC and 14-Lead SOIC


Figure 22. Temperature Coefficient of Offset Voltage (TCVos), $V_{s y}= \pm 5 \mathrm{~V}$, 8 -Lead MSOP and 14-Lead TSSOP


Figure 23. Input Offset Voltage (Vos) vs. Common-Mode Voltage (VCM), $V_{S Y}= \pm 5 \mathrm{~V}$


Figure 24. Temperature Coefficient of Offset Voltage (TCV ${ }_{\text {OS }}$ ), $V_{s Y}= \pm 15 \mathrm{~V}$, 8 -Lead SOIC and 14-Lead SOIC


Figure 25. Temperature Coefficient of Offset Voltage (TCVos), Vsy $= \pm 15 \mathrm{~V}$, 8-Lead MSOP and 14-Lead TSSOP


Figure 26. Input Offset Voltage (Vos) vs. Common-Mode Voltage (Vсм), $V_{s}= \pm 15 \mathrm{~V}$


Figure 27. Output Voltage Swing vs. Temperature, $V_{S Y}= \pm 5 \mathrm{~V}$


Figure 28. Input Bias Current Distribution, $V_{S Y}= \pm 5 \mathrm{~V}$


Figure 29. Input Bias Current (IB) vs. Temperature, $V_{S Y}= \pm 5 \mathrm{~V}$


Figure 30. Output Voltage Swing vs. Temperature, $V_{s y}= \pm 15 \mathrm{~V}$


Figure 31. Input Bias Current Distribution, $V_{S Y}= \pm 15 \mathrm{~V}$


Figure 32. Input Bias Current $\left(I_{B}\right)$ vs. Temperature, $V_{S Y}= \pm 15 \mathrm{~V}$


Figure 33. Supply Current per Amplifier (Isy) vs. Power Supply Voltage (Vsy)


Figure 34. Output Dropout Voltage vs. Sink Current, $V_{S Y}= \pm 5 \mathrm{~V}$


Figure 35. Output Dropout Voltage vs. Source Current, $V_{S Y}= \pm 5 \mathrm{~V}$


Figure 36. Offset Voltage (Vos) vs. Power Supply Voltage (Vsr)


Figure 37. Output Dropout Voltage vs. Sink Current, $V_{S Y}= \pm 15 \mathrm{~V}$


Figure 38. Output Dropout Voltage vs. Source Current, $V_{S Y}= \pm 15 \mathrm{~V}$


Figure 39. Open-Loop Gain and Phase vs. Frequency, $V_{s Y}= \pm 5 \mathrm{~V}$


Figure 40. Closed-Loop Gain vs. Frequency, $V_{s y}= \pm 5 \mathrm{~V}$


Figure 41. Common-Mode Rejection Ratio (CMRR) vs. Temperature, $V_{S Y}= \pm 5 \mathrm{~V}$


Figure 42. Open-Loop Gain and Phase vs. Frequency, $V_{s y}= \pm 15 \mathrm{~V}$


Figure 43. Closed-Loop Gain vs. Frequency, $V_{s y}= \pm 15 \mathrm{~V}$


Figure 44. Common-Mode Rejection Ratio (CMRR) vs. Temperature, $V_{S Y}= \pm 15 \mathrm{~V}$


Figure 45. Output Impedance ( $Z_{\text {out }}$ ) vs. Frequency, $V_{s \gamma}= \pm 5 \mathrm{~V}$


Figure 46. Large Signal Transient Response, $V_{s Y}= \pm 5 \mathrm{~V}$


Figure 47. Small Signal Transient Response, $V_{s y}= \pm 5 \mathrm{~V}$


Figure 48. Output Impedance (Z $Z_{\text {Out }}$ ) vs. Frequency, $V_{S Y}= \pm 15 \mathrm{~V}$


TIME ( $\mathbf{1 0 0 \mu s / D I V ) ~}$
Figure 49. Large Signal Transient Response, $V_{S Y}= \pm 15 \mathrm{~V}$


Figure 50. Small Signal Transient Response, $V_{s y}= \pm 15 \mathrm{~V}$


Figure 51. Positive Overload Recovery, $V_{S Y}= \pm 5 \mathrm{~V}$


Figure 52. Negative Overload Recovery, $V_{s Y}= \pm 5 \mathrm{~V}$


Figure 53. Power Supply Rejection Ratio (PSRR) vs. Temperature,
$V_{s Y}= \pm 5 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$


Figure 54. Positive Overload Recovery, $V_{S Y}= \pm 15 \mathrm{~V}$


Figure 55. Negative Overload Recovery, $V_{S Y}= \pm 15 \mathrm{~V}$


Figure 56. Common-Mode Rejection Ratio (CMRR) vs. Frequency, $V_{S Y}= \pm 5 \mathrm{~V}$ and $V_{S Y}= \pm 15 \mathrm{~V}$


Figure 57. Power Supply Rejection Ratio (PSRR) vs. Frequency, Vsy $= \pm 5 \mathrm{~V}$


Figure 58. Small Signal Overshoot vs. Load Capacitance, $V_{S Y}= \pm 5 \mathrm{~V}$


Figure 59. Positive Settling Time to $0.1 \%, V_{S Y}= \pm 5 \mathrm{~V}$


Figure 60. Power Supply Rejection Ratio (PSRR) vs. Frequency, $V_{S Y}= \pm 15 \mathrm{~V}$


Figure 61. Small Signal Overshoot vs. Load Capacitance, $V_{S Y}= \pm 15 \mathrm{~V}$


Figure 62. Positive Settling Time to $0.1 \%, V_{s Y}= \pm 15 \mathrm{~V}$


Figure 63. Negative Settling Time to $0.1 \%, V_{S Y}= \pm 5 \mathrm{~V}$


Figure 64. Voltage Noise Density vs. Frequency, $V_{S Y}= \pm 5 \mathrm{~V}$ and $V_{S Y}= \pm 15 \mathrm{~V}$


Figure 65. $T H D+N$ vs. Frequency, $V_{s Y}= \pm 5 \mathrm{~V}$


Figure 66. Negative Settling Time $0.1 \%, V_{S Y}= \pm 15 \mathrm{~V}$


Figure 67. Voltage Noise Corner vs. Frequency, $V_{s Y}= \pm 5 \mathrm{~V}$ and $V_{S Y}= \pm 15 \mathrm{~V}$


Figure 68. $T H D+N$ vs. Frequency, $V_{s Y}= \pm 15 \mathrm{~V}$


Figure 69. $T H D+N$ vs. Amplitude, $V_{s Y}= \pm 5 \mathrm{~V}$


Figure 70. 0.1 Hz to 10 Hz Noise, $V_{S Y}= \pm 5 \mathrm{~V}$


Figure 71. Input Bias Current vs. Input Voltage ( $V_{\text {IN }}$ ) Including Input Overvoltage Range (Beyond VSY $= \pm 5 \mathrm{~V}$ )


Figure 72. THD $+N$ vs. Amplitude, $V_{S Y}= \pm 15 \mathrm{~V}$


Figure 73. 0.1 Hz to 10 Hz Noise, $V_{S Y}= \pm 15 \mathrm{~V}$


Figure 74. Input Bias Current vs. Input Voltage $\left(V_{I N}\right)$ Including Input Overvoltage Range (Beyond $V_{S Y}= \pm 15 \mathrm{~V}$ )


Figure 75. Input Bias Current vs. Common-Mode Voltage ( $V_{C M}$ ) and Temperature, $V_{s Y}= \pm 5 \mathrm{~V}$


Figure 76. Current Noise Density vs. Frequency, $V_{S Y}= \pm 5 \mathrm{~V}$ and $V_{S Y}= \pm 15 \mathrm{~V}$


Figure 77. Output Short-Circuit Sourcing Current vs. Temperature, $V_{S Y}= \pm 5 \mathrm{~V}$


Figure 78. Input Bias Current vs. Common-Mode Voltage ( $V_{C M}$ ) and Temperature, $V_{S Y}= \pm 15 \mathrm{~V}$


Figure 79. Channel Separation vs. Frequency, $V_{S Y}= \pm 15 \mathrm{~V}$


Figure 80. Output Short-Circuit Sourcing Current vs. Temperature, $V_{S Y}= \pm 15 \mathrm{~V}$


Figure 81. Output Short-Circuit Sinking Current vs. Temperature, $V_{s y}= \pm 5 \mathrm{~V}$


Figure 82. Offset Voltage Short-Term Drift

## Data Sheet

## THEORY OF OPERATION

The ADA4177-1/ADA4177-2/ADA4177-4 are precision, bipolar op amps that integrate both input overvoltage protection (OVP) and input EMI filtering while maintaining a low 2 nA maximum bias current and a rail-to-rail output operation. Figure 84 shows a conceptual schematic of the main amplifier that uses super beta, bipolar input transistors and bias current cancellation to minimize the input bias current. The inputs are cascoded to protect the super beta input devices from damage during overvoltage conditions. The cascoded inputs feed into an active load that makes up the primary gain stage. A buffered transconductance $\left(\mathrm{g}_{\mathrm{m}}\right)$ stage converts a differential voltage to a differential current to drive the output stage. The rail-to-rail
 output can swing to 50 mV maximum (for example, the guaranteed room temperature limit for $\mathrm{V}_{\text {OH }}$ is 14.95 V when the positive supply is 15 V ) with a 1 mA load at $25^{\circ} \mathrm{C}$.

## APPLICATIONS INFORMATION <br> ACTIVE OVERVOLTAGE PROTECTION

The ADA4177-1/ADA4177-2/ADA4177-4 use active overvoltage protection to protect the devices from damage when the inputs are driven to a voltage up to 32 V above the positive supply voltage or 32 V below the negative supply voltage. The ADA4177-1/ADA4177-2/ADA4177-4 not only protect the input from damage, but they also reduce the input noise.

## Common Protection Methods

## Add an External Series Input Resistor

When an op amp does not have input overvoltage protection, moving the input voltage above or below the supply voltage can cause excessive input current, which can damage the op amp. To avoid this, add a series resistor at the input. To protect the op amp from a 30 V transient beyond either rail, limit the input current to 5 mA , and add a $6 \mathrm{k} \Omega$ series resistor to the input. However, a trade-off of adding the series resister is its added thermal noise. The $6 \mathrm{k} \Omega$ series resistor exhibits $10 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$ of thermal noise, which adds quadrature thermal noise from the resistor with the op amp noise.

$$
N_{\text {TOTAL }}=\sqrt{N_{\text {OP AMP }}^{2}+N_{\text {RESIITOR }}{ }^{2}}
$$

where:
$N_{\text {total }}$ is the total noise.
$N_{\text {OP AMP }}$ is the op amp noise.
$N_{\text {RESISTOR }}$ is the thermal noise generated by the resistor.
When the additional thermal noise from the series resistor is added to the thermal noise ( $8 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$ ) of the ADA4177-1/ADA4177-2/ ADA4177-4, the $6 \mathrm{k} \Omega$ series resistor brings the total thermal noise to $12 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$, which is a $70 \%$ increase in thermal noise. Figure 85 shows how noise from the additional source resistance adds to the total noise at the amplifier input; the higher the source resistance, the higher the total noise. Because the ADA4177-1/ ADA4177-2/ADA4177-4 have integrated input protection for overvoltage conditions, the noise trade-off is avoided.


Figure 85. Equivalent Thermal Noise vs. Total Source Resistance

## Add External Clamping Diodes

Precision op amps have a low Vos and a high common-mode rejection ratio (CMRR). Both of these characteristics simplify system calibration and minimize dynamic error. To maintain these specifications in the presence of ESD events, bipolar op amps often have internal clamp diodes and small limiting resistors in series with their inputs; however, these do not address fault conditions where the inputs exceed the rails. In these cases, the system designer commonly adds clamping diodes (D1 and D2) along with a series resistor (Rovp), shown in Figure 86.


Figure 86. Common Scheme for Protecting Precision Amplifier Inputs from Overvoltage Conditions

If the signal source at $\mathrm{V}_{\text {IN }}$ is driven to one diode voltage beyond the op amp supplies, the fault current is limited by Rovp. Schottky diodes have a low forward knee voltage of 200 mV less than a typical small signal diode. Therefore, all overvoltage currents are shunted through the external diodes (D1 and D2). The reverse leakage current for a typical Schottky diode is extremely variable with the reverse voltage level. Therefore, as the noninverting input of the op amp swings, the D1 and D2 leakage currents do not match, and the differences pass through Rovp, creating a voltage drop. The voltage drop on Rovp appears as a variation in $V_{O S}$, which can drastically reduce the CMRR performance.
Because the ADA4177-1/ADA4177-2/ADA4177-4 have integrated input protection during overvoltage conditions, the degradation in performance is avoided.

## Input Protection Circuit

The ADA4177-1/ADA4177-2/ADA4177-4 inputs provide overvoltage protection without the trade-offs encountered in the common design methods. The conceptual schematic of the input is shown in Figure 87.


Figure 87. Conceptual Schematic of the Inputs of the ADA4177-1/ADA4177-2/ADA4177-4

J1A, J1B, J2A, and J2B are depletion mode junction field effect transistors (JFETs) that replace the series resistance in the conventional protection scheme. Under normal operation, the input bias current of the ADA4177-1/ADA4177-2/ADA4177-4 flows through the J1A and J2A transistors without pinching off the channel. To achieve excellent noise performance, J1A and J2A must have a low on resistance ( $\mathrm{R}_{\mathrm{DSON}}$ ) of approximately $300 \Omega$.

When either input exceeds the rail by more than a diode, large currents flow through either J1A or J2A, which causes the channels to pinch off and effectively raises their resistance. Figure 88 shows the positive overvoltage and negative overvoltage characteristics as the FET channel pinches.


Figure 88. Input Bias Current During Positive and Negative Overvoltage, $V_{s Y}= \pm 15 \mathrm{~V}$, Voltage Follower Configuration

Figure 89 shows how the JFET effective resistance increases exponentially as shown by the measurements at $2 \mathrm{~V}, 20 \mathrm{~V}$, and 40 V overvoltage. As the overvoltage increases from 2 V to 40 V , the resistance increases from $300 \Omega$ to $3.5 \mathrm{k} \Omega$ (a factor of 11).


Figure 89. Overvoltage vs. Input Voltage $\left(V_{\mathbb{I}}\right)$, Voltage Follower Configuration

## LIMITING OVERVOLTAGE CURRENT OUT OF THE POSITIVE SUPPLY PIN

Because the positive power supply of the system can be incapable of sinking the large overvoltage current of 8 mA (see Figure 88), care was taken to divide down this current into the positive rail during an overvoltage event. As shown in Figure 90, Q1L is a lateral PNP transistor that serves two purposes. First, the emitter base acts as a clamping diode to route the overvoltage current away from the $\mathrm{V}+$ pin and to the $\mathrm{V}-$ pin. Second, it divides down this current via the beta of Q1L. At an emitter current of 8 mA , the beta of Q1L is approximately 8 , which reduces the current injected into the positive supply by a factor of 8 .


Figure 90. Overvoltage Protection Circuitry
Figure 91 shows the positive and negative supply currents when the input voltage exceeds the supply voltages (and overvoltage condition). The current at the $\mathrm{V}+$ terminal does not reverse direction during an overvoltage event because the current is directed to V- via the collector of Q1L.


Figure 91. Supply Current vs. Input Differential, Circuit Configured at Unity Gain with $V+=+15 \mathrm{~V}$ and $\mathrm{V}-=-15 \mathrm{~V}$

If negative overvoltage transients are expected, ensure that the negative voltage source driving V - can handle sourcing current without forcing current into the device and causing the supply voltage to change.

## EMI PROTECTION

The ADA4177-1/ADA4177-2/ADA4177-4 inputs are also protected from high frequency EMI. In an op amp with no EMI protection, signals not within the bandwidth of the op amp couple into sensitive amplifier inputs and become rectified as they travel through the amplifier, eventually appearing as ac feedthrough on top of a dc offset. When an input filter is not provided, these offsets can be quite large. These offsets are referred to as the electromagnetic interference rejection ratio (EMIRR). The amplifier EMIRR is defined as

$$
E M I R R=20 \times \log \left(\frac{100 \mathrm{mV}}{\Delta V_{O S}}\right)
$$

where:
100 mV is generally the peak-to-peak input used for the test. $\Delta V_{o s}$ is the change in the op amp offset as a result of the input signal.
Figure 92 shows the input EMI protection of the ADA4177-1/ ADA4177-2/ADA4177-4.


Figure 92. EMI Rejection Ratio Peak Voltage vs. Frequency

## SELF HEATING

During an overvoltage condition, the ADA4177-1/ADA4177-2/ ADA4177-4 dissipate heat according to the thermal resistance $\left(\theta_{J A}\right)$ of the package it is in, which, in turn, heats up the die. Ensure that the specified operating junction temperature does not exceed $150^{\circ} \mathrm{C}$ for device protection. Extended overtemperature exposure can cause some operating specifications to shift outside of their guaranteed limits.

As shown in Figure 88, the ADA4177-1/ADA4177-2/ADA4177-4 inputs sink by approximately 8 mA at 15 V overvoltage. In that condition, the ADA4177-1/ADA4177-2/ADA4177-4 dissipate 120 mW of power. If the package has a $\theta_{\mathrm{JA}}$ of $100^{\circ} \mathrm{C} / \mathrm{W}$, the junction temperature rises by approximately $12^{\circ} \mathrm{C}$ over the ambient temperature of the package and junction. In such a case, derate the ambient operating temperature by $12^{\circ} \mathrm{C}\left(125^{\circ} \mathrm{C}\right.$ minus $12^{\circ} \mathrm{C}$ ) for an absolute maximum operating temperature of $113^{\circ} \mathrm{C}$.

When the junction temperature exceeds the absolute maximum junction temperature of $150^{\circ} \mathrm{C}$, add an additional series resistance to the inputs to further decrease the overvoltage current. Figure 93 shows the maximum operating temperature vs. the continuous overvoltage at $\theta_{J A}=150^{\circ} \mathrm{C} / \mathrm{W}$.


Figure 93. Maximum Operating Temperature vs. Continuous Overvoltage for One Input and Two Inputs ( $\theta_{\mathrm{JA}}=150^{\circ} \mathrm{C} / \mathrm{W}$ )

## USING THE ADA4177-1/ADA4177-2/ADA4177-4 AS A COMPARATOR

The ADA4177-1/ADA4177-2/ADA4177-4 can be used as a comparator as long as relatively small input impedance can be tolerated. That is, the input differential pair is diode clamped but the overvoltage protection circuitry limits the differential. Figure 94 shows the input current vs. the input differential voltage with $\pm 15 \mathrm{~V}$ supplies.


Figure 94. Input Current vs. Input Differential with $\pm 15$ V Supplies

Figure 95 shows the input and output of a comparator circuit referenced to ground using the ADA4177-1/ADA4177-2/ ADA4177-4. The supply voltages are $\pm 5 \mathrm{~V}$. The -INx input is grounded and a positive input is stepped to $\pm 1 \mathrm{~V}$. Both the positive and negative recovery is approximately $4 \mu \mathrm{~s}$.


Figure 95. ADA4177-1/ADA4177-2/ADA4177-4 Used as a Comparator with $\pm 5$ V Supplies and $a \pm 1$ V Input Step, Voltage Follower Configuration

## OUTPUT PHASE REVERSAL

Phase reversal is defined as a change in polarity in the amplifier transfer function. Many op amps exhibit phase reversal when the voltage applied to the input is greater than the maximum common-mode voltage. In some instances, this phase reversal can cause permanent damage to the amplifier. In feedback loops, it can result in system lockups or equipment damage. The ADA4177-1/ADA4177-2/ADA4177-4 are immune to phase reversal problems even at input voltages beyond the power supply settings.


Figure 96. Output Showing No Phase Reversal in Overvoltage Condition

## PROPER PRINTED CIRCUIT BOARD (PCB) LAYOUT

The ADA4177-1/ADA4177-2/ADA4177-4 are high precision devices. To ensure optimum performance at the PCB level, take care in the design of the board layout.

To avoid leakage currents, maintain a clean and moisture free board surface. Coating the surface creates a barrier to moisture accumulation and reduces parasitic resistance on the board.
Keeping supply traces short and properly bypassing the power supplies minimizes the power supply disturbances caused by the output current variation, such as when driving an ac signal into a heavy load. Connect bypass capacitors as closely as possible to the device supply pins. Stray capacitances are a concern at the outputs and the inputs of the amplifier. Keep the signal traces at least 5 mm from supply lines to minimize coupling.

A variation in temperature across the PCB can cause a mismatch in the Seebeck voltages at solder joints and other points where dissimilar metals are in contact, resulting in thermal voltage errors.
To minimize these thermocouple effects, orient resistors so that heat sources warm both ends equally. Ensure, where possible, that input signal paths contain matching numbers and types of components, to match the number and type of thermocouple junctions. For example, dummy components such as zero value resistors can be used to match real resistors in the opposite input path. Place matching components in close proximity to each other, and orient them in the same manner. Ensure that leads are of equal length so that thermal conduction is in equilibrium. Keep heat sources on the PCB as far away from amplifier input circuitry as is practical.
The use of a ground plane is highly recommended. A ground plane reduces EMI noise and maintains a constant temperature across the circuit board.

## LONG-TERM DRIFT

The stability of a precision signal path over its lifetime or between calibration procedures is dependent on the long-term stability of the analog components in the path, such as op amps, references, and data converters. To help system designers predict the long-term drift of circuits that use the ADA4177-1/ ADA4177-2/ADA4177-4, Analog Devices measured the offset voltage of multiple units for 10,000 hours (more than 13 months) using a high precision measurement system, including an ultrastable oil bath. To replicate real-world system performance, the devices under test (DUTs) were soldered onto an FR4 PCB using a standard reflow profile (as defined in the JEDEC J-STD020D standard), as opposed to testing them in sockets. This manner of testing is important because expansion and contraction of the PCB can apply stress to the integrated circuit (IC) package and contribute to shifts in the offset voltage.

The ADA4177-1/ADA4177-2/ADA4177-4 have extremely low long-term drift, as shown in Figure 97. The red, blue, and green traces show sample units. Note that the ADA4177-1/ADA4177-2/ ADA4177-4 have a mean drift over 10,000 hours of less than $2 \mu \mathrm{~V}$, or $2 \%$ of their maximum specified offset voltage of $60 \mu \mathrm{~V}$ at room temperature.


Figure 97. Measured Long-Term Drift of the ADA4177-1/ADA4177-2/ ADA4177-4 Offset Voltage over 10,000 Hours

## TEMPERATURE HYSTERESIS

In addition to stability over time as described in the Long-Term Drift section, it is useful to know the temperature hysteresis, that is, the stability vs. cycling of temperature. Hysteresis is an important parameter because it tells the system designer how closely the signal returns to its starting amplitude after the ambient temperature changes and subsequent return to room temperature. Figure 98 shows the change in input offset voltage as the temperature cycles three times from room temperature to $+125^{\circ} \mathrm{C}$ to $-40^{\circ} \mathrm{C}$ and back to room temperature. The dotted line is an initial preconditioning cycle to eliminate the original temperature induced offset shift from exposure to production solder reflow temperatures.

In the three full cycles, the offset hysteresis is typically only $2 \mu \mathrm{~V}$, or less than $2 \%$ of its $120 \mu \mathrm{~V}$ maximum offset voltage over the full operating temperature range. The histogram in Figure 99 shows that the hysteresis is larger when the device is cycled through only a half cycle, from room temperature to hot $125^{\circ} \mathrm{C}$ and back to room temperature.


Figure 98. Change in Offset Voltage over Three Full Temperature Cycles


Figure 99. Histogram Showing the Temperature Hysteresis of the Offset Voltage over Three Full Cycles and over Three Half Cycles

## OUTLINE DIMENSIONS



COMPLIANT TO JEDEC STANDARDS MO-187-AA
Figure 100. 8-Lead Mini Small Outline Package [MSOP]
(RM-8)
Dimensions shown in millimeters


COMPLIANT TO JEDEC STANDARDS MS-012-AA
CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.

Figure 101. 8-Lead Standard Small Outline Package [SOIC_N]
Narrow Body
( $R-8$ )
Dimensions shown in millimeters and (inches)


Figure 102. 14-Lead Thin Shrink Small Outline Package [TSSOP]
( $R U-14$ )
Dimensions shown in millimeters


COMPLIANT TO JEDEC STANDARDS MS-012-AB CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.

Figure 103. 14-Lead Standard Small Outline Package [SOIC_N]
Narrow Body
(R-14)
Dimensions shown in millimeters and (inches)

## ORDERING GUIDE

| Model ${ }^{1}$ | Temperature Range | Package Description | Package Option | Marking Code |
| :---: | :---: | :---: | :---: | :---: |
| ADA4177-1ARMZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead Mini Small Outline Package [MSOP] | RM-8 | A3E |
| ADA4177-1ARMZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead Mini Small Outline Package [MSOP] | RM-8 | A3E |
| ADA4177-1ARMZ-RL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead Mini Small Outline Package [MSOP] | RM-8 | A3E |
| ADA4177-1ARZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead Standard Small Outline Package [SOIC_N] | R-8 |  |
| ADA4177-1ARZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead Standard Small Outline Package [SOIC_N] | R-8 |  |
| ADA4177-1ARZ-RL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead Standard Small Outline Package [SOIC_N] | R-8 |  |
| ADA4177-2ARMZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead Mini Small Outline Package [MSOP] | RM-8 | A36 |
| ADA4177-2ARMZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead Mini Small Outline Package [MSOP] | RM-8 | A36 |
| ADA4177-2ARMZ-RL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead Mini Small Outline Package [MSOP] | RM-8 | A36 |
| ADA4177-2ARZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead Standard Small Outline Package [SOIC_N] | R-8 |  |
| ADA4177-2ARZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead Standard Small Outline Package [SOIC_N] | R-8 |  |
| ADA4177-2ARZ-RL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead Standard Small Outline Package [SOIC_N] | R-8 |  |
| ADA4177-4ARUZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 14-Lead Thin Shrink Small Outline Package [TSSOP] | RU-14 |  |
| ADA4177-4ARUZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 14-Lead Thin Shrink Small Outline Package [TSSOP] | RU-14 |  |
| ADA4177-4ARUZ-RL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 14-Lead Thin Shrink Small Outline Package [TSSOP] | RU-14 |  |
| ADA4177-4ARZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 14-Lead Standard Small Outline Package [SOIC_N] | R-14 |  |
| ADA4177-4ARZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 14-Lead Standard Small Outline Package [SOIC_N] | R-14 |  |
| ADA4177-4ARZ-RL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 14-Lead Standard Small Outline Package [SOIC_N] | R-14 |  |

[^2]
## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Precision Amplifiers category:
Click to view products by Analog Devices manufacturer:
Other Similar products are found below :
OPA4187IRUMT OPA202IDGKT 514327X 561681F 647876R 5962-9080901MCA* MAX410CPA MAX44241AUK+T LT6230IS6\#TR LT1112S8\#TR OP227GN\#PBF LT6020IDD-1\#PBF LT6023IDD\#PBF LT6013AIDD\#PBF LT6237IMS8\#PBF LT1124CS8\#TR LT1215CS8\#TRPBF ADA4622-1ARZ-R7 NCS21871SQ3T2G NCS21871SN2T1G NCV21871SQ3T2G NCV21871SN2T1G AD8538WAUJZ-R7 NCS21912DMR2G MCP6V82-EMS MCP6V92-EMS TLC27L7CP TLE2022MD TLV2473CDR MCP6V34-E/ST MCP6V84-EST MCP6V94-EST LT1014DDWR 5962-89641012A 5962-8859301M2A 5962-89801012A 5962-9452101M2A LMC6064IN LT1013DDR TL034ACDR TLC2201AMDG4 TLC274MDRG4 TLE2021QDRG4Q1 TLE2024BMDWG4 AD8691WAUJZ-R7

AD8629TRZ-EP-R7 AD8604ARQZ TS507IYLT MAX4238AUT+T MAX4168EPD


[^0]:    ${ }^{1}$ Gen. means generation.

[^1]:    ${ }^{1}$ All inputs are stressed to 32 V beyond supplies for 500 ms . See Figure 71 for the typical input bias current vs. the input voltage over the overvoltage protected input range.

[^2]:    ${ }^{1} Z=$ RoHS Compliant Part.

