8-bit serial-in, parallel-out shift register Rev. 5 — 25 November 2010

Product data sheet

#### 1. **General description**

The 74HC164; 74HCT164 are high-speed Si-gate CMOS devices and are pin compatible with Low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A.

The 74HC164; 74HCT164 are 8-bit edge-triggered shift registers with serial data entry and an output from each of the eight stages. Data is entered serially through one of two inputs (DSA or DSB); either input can be used as an active HIGH enable for data entry through the other input. Both inputs must be connected together or an unused input must be tied HIGH.

Data shifts one place to the right on each LOW-to-HIGH transition of the clock (CP) input and enters into Q0, which is the logical AND of the two data inputs (DSA and DSB) that existed one set-up time prior to the rising clock edge.

A LOW level on the master reset ( $\overline{MR}$ ) input overrides all other inputs and clears the register asynchronously, forcing all outputs LOW.

#### **Features and benefits** 2.

- Input levels:
  - For 74HC164: CMOS level
  - For 74HCT164: TTL level
- Gated serial data inputs
- Asynchronous master reset
- Complies with JEDEC standard no. 7A
- ESD protection:
  - HBM JESD22-A114F exceeds 2000 V
  - MM JESD22-A115-A exceeds 200 V.
- Multiple package options
- Specified from -40 °C to +85 °C and -40 °C to +125 °C.



8-bit serial-in, parallel-out shift register

# 3. Ordering information

| Table 1. Ord | lering information |          |                                                                                    |          |
|--------------|--------------------|----------|------------------------------------------------------------------------------------|----------|
| Type number  | Package            |          |                                                                                    |          |
|              | Temperature range  | Name     | Description                                                                        | Version  |
| 74HC164N     | –40 °C to +125 °C  | DIP14    | plastic dual in-line package; 14 leads (300 mil)                                   | SOT27-1  |
| 74HCT164N    |                    |          |                                                                                    |          |
| 74HC164D     | –40 °C to +125 °C  | SO14     | plastic small outline package; 14 leads; body width                                | SOT108-1 |
| 74HCT164D    |                    |          | 3.9 mm                                                                             |          |
| 74HC164DB    | –40 °C to +125 °C  | SSOP14   | plastic shrink small outline package; 14 leads; body                               | SOT337-1 |
| 74HCT164DB   |                    |          | width 5.3 mm                                                                       |          |
| 74HC164PW    | –40 °C to +125 °C  | TSSOP14  | plastic thin shrink small outline package; 14 leads;                               | SOT402-1 |
| 74HCT164PW   |                    |          | body width 4.4 mm                                                                  |          |
| 74HC164BQ    | –40 °C to +125 °C  | DHVQFN14 | plastic dual in-line compatible thermal enhanced very                              | SOT762-1 |
| 74HCT164BQ   |                    |          | thin quad flat package; no leads; 14 terminals; body $2.5 \times 3 \times 0.85$ mm |          |
|              |                    |          |                                                                                    |          |

# 4. Functional diagram





## **NXP Semiconductors**

# 74HC164; 74HCT164

8-bit serial-in, parallel-out shift register



## 5. Pinning information



### 5.1 Pinning

8-bit serial-in, parallel-out shift register

## 5.2 Pin description

| Table 2.        | Pin description            |                                           |
|-----------------|----------------------------|-------------------------------------------|
| Symbol          | Pin                        | Description                               |
| DSA             | 1                          | data input                                |
| DSB             | 2                          | data input                                |
| Q0 to Q7        | 3, 4, 5, 6, 10, 11, 12, 13 | output                                    |
| GND             | 7                          | ground (0 V)                              |
| СР              | 8                          | clock input (LOW-to-HIGH, edge-triggered) |
| MR              | 9                          | master reset input (active LOW)           |
| V <sub>CC</sub> | 14                         | positive supply voltage                   |
|                 |                            |                                           |

## 6. Functional description

### Table 3. Function table<sup>[1]</sup>

| Operating     | Input |            | Output | Output |    |          |
|---------------|-------|------------|--------|--------|----|----------|
| modes         | MR    | СР         | DSA    | DSB    | Q0 | Q1 to Q7 |
| Reset (clear) | L     | x          | X      | х      | L  | L to L   |
| Shift         | Н     | $\uparrow$ | I      | I      | L  | q0 to q6 |
|               | Н     | $\uparrow$ | I      | h      | L  | q0 to q6 |
|               | Н     | $\uparrow$ | h      | I      | L  | q0 to q6 |
|               | Н     | $\uparrow$ | h      | h      | Н  | q0 to q6 |

[1] H = HIGH voltage level

h = HIGH voltage level one set-up time prior to the LOW-to-HIGH clock transition

L = LOW voltage level

I = LOW voltage level one set-up time prior to the LOW-to-HIGH clock transition

q = lower case letters indicate the state of the referenced input one set-up time prior to the LOW-to-HIGH clock transition

 $\uparrow$  = LOW-to-HIGH clock transition

# 7. Limiting values

#### Table 4.Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V).

|                  |                         |                                                                               |              | .0   | ,    |
|------------------|-------------------------|-------------------------------------------------------------------------------|--------------|------|------|
| Symbol           | Parameter               | Conditions                                                                    | Min          | Max  | Unit |
| V <sub>CC</sub>  | supply voltage          |                                                                               | -0.5         | +7   | V    |
| I <sub>IK</sub>  | input clamping current  | $V_{\rm I}$ < –0.5 V or $V_{\rm I}$ > $V_{\rm CC}$ + 0.5 V                    | <u>[1]</u> _ | ±20  | mA   |
| I <sub>OK</sub>  | output clamping current | $V_{\rm O}$ < –0.5 V or $V_{\rm O}$ > $V_{\rm CC}$ + 0.5 V                    | <u>[1]</u> _ | ±20  | mA   |
| lo               | output current          | $-0.5 \text{ V} < \text{V}_{\text{O}} < \text{V}_{\text{CC}} + 0.5 \text{ V}$ | -            | ±25  | mA   |
| I <sub>CC</sub>  | supply current          |                                                                               | -            | 50   | mA   |
| I <sub>GND</sub> | ground current          |                                                                               | -50          | -    | mA   |
| T <sub>stg</sub> | storage temperature     |                                                                               | -65          | +150 | °C   |
|                  |                         |                                                                               |              |      |      |

8-bit serial-in, parallel-out shift register

| In accordant     | ce with the Absolute Maximum R           | ating System (IEC 60134). Voltage | s are referenced to GNL | ) (ground | = 0 V). |
|------------------|------------------------------------------|-----------------------------------|-------------------------|-----------|---------|
| Symbol           | Parameter                                | Conditions                        | Min                     | Max       | Unit    |
| P <sub>tot</sub> | total power dissipation                  |                                   | [2]                     |           |         |
|                  | DIP14 package                            |                                   | -                       | 750       | mW      |
|                  | SO14, (T)SSOP14 and<br>DHVQFN14 packages |                                   | -                       | 500       | mW      |

#### Table 4. Limiting values ... continued

~ • •

[1] The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

[2] For DIP14 package: Ptot derates linearly with 12 mW/K above 70 °C.

For SO14 package:  $\mathsf{P}_{tot}$  derates linearly with 8 mW/K above 70 °C.

For (T)SSOP14 packages: Ptot derates linearly with 5.5 mW/K above 60 °C.

For DHVQFN14 packages: Ptot derates linearly with 4.5 mW/K above 60 °C.

#### **Recommended operating conditions** 8.

#### **Recommended operating conditions** Table 5.

Voltages are referenced to GND (ground = 0 V)

| Symbol                | Parameter                           | Conditions       | 74HC1 | 74HC164 |                 |     | 74HCT164 |                 |      |
|-----------------------|-------------------------------------|------------------|-------|---------|-----------------|-----|----------|-----------------|------|
|                       |                                     |                  | Min   | Тур     | Max             | Min | Тур      | Max             |      |
| V <sub>CC</sub>       | supply voltage                      |                  | 2.0   | 5.0     | 6.0             | 4.5 | 5.0      | 5.5             | V    |
| VI                    | input voltage                       |                  | 0     | -       | V <sub>CC</sub> | 0   | -        | V <sub>CC</sub> | V    |
| Vo                    | output voltage                      |                  | 0     | -       | V <sub>CC</sub> | 0   | -        | V <sub>CC</sub> | V    |
| T <sub>amb</sub>      | ambient temperature                 |                  | -40   | +25     | +125            | -40 | +25      | +125            | °C   |
| $\Delta t / \Delta V$ | input transition rise and fall rate | $V_{CC} = 2.0 V$ | -     | -       | 625             | -   | -        | -               | ns/V |
|                       |                                     | $V_{CC}$ = 4.5 V | -     | 1.67    | 139             | -   | 1.67     | 139             | ns/V |
|                       |                                     | $V_{CC} = 6.0 V$ | -     | -       | 83              | -   | -        | -               | ns/V |

#### Static characteristics 9.

#### Table 6. **Static characteristics**

At recommended operating conditions; voltages are referenced to GND (ground = 0 V).

| Symbo           | Parameter     | Conditions       |      | 25 °C |      | -40 °C to | o +85 °C | –40 °C to | o +125 °C | Unit |
|-----------------|---------------|------------------|------|-------|------|-----------|----------|-----------|-----------|------|
|                 |               |                  | Min  | Тур   | Max  | Min       | Max      | Min       | Max       |      |
| 74HC1           | 64            |                  |      |       |      |           |          |           |           |      |
| $V_{\text{IH}}$ | HIGH-level    | $V_{CC} = 2.0 V$ | 1.5  | 1.2   | -    | 1.5       | -        | 1.5       | -         | V    |
| input voltag    | input voltage | $V_{CC} = 4.5 V$ | 3.15 | 2.4   | -    | 3.15      | -        | 3.15      | -         | V    |
|                 |               | $V_{CC} = 6.0 V$ | 4.2  | 3.2   | -    | 4.2       | -        | 4.2       | -         | V    |
| $V_{IL}$        | LOW-level     | $V_{CC} = 2.0 V$ | -    | 0.8   | 0.5  | -         | 0.5      | -         | 0.5       | V    |
|                 | input voltage | $V_{CC} = 4.5 V$ | -    | 2.1   | 1.35 | -         | 1.35     | -         | 1.35      | V    |
|                 |               | $V_{CC} = 6.0 V$ | -    | 2.8   | 1.8  | -         | 1.8      | -         | 1.8       | V    |

## **NXP Semiconductors**

# 74HC164; 74HCT164

8-bit serial-in, parallel-out shift register

| Symbol           | Parameter                   | Conditions                                                                                                                                    |      | 25 °C |      | -40 °C te | o +85 °C | –40 °C to | o +125 °C | Unit |
|------------------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|------|-------|------|-----------|----------|-----------|-----------|------|
| -                |                             |                                                                                                                                               | Min  | Тур   | Max  | Min       | Max      | Min       | Max       |      |
| V <sub>OH</sub>  | HIGH-level                  | $V_{I} = V_{IH}$ or $V_{IL}$                                                                                                                  |      |       |      |           |          |           |           |      |
|                  | output voltage              | $I_{O} = -20 \ \mu A; \ V_{CC} = 2.0 \ V$                                                                                                     | 1.9  | 2.0   | -    | 1.9       | -        | 1.9       | -         | V    |
|                  |                             | $I_{O} = -20 \ \mu A; \ V_{CC} = 4.5 \ V$                                                                                                     | 4.4  | 4.5   | -    | 4.4       | -        | 4.4       | -         | V    |
|                  |                             | $I_{O} = -20 \ \mu A; \ V_{CC} = 6.0 \ V$                                                                                                     | 5.9  | 6.0   | -    | 5.9       | -        | 5.9       | -         | V    |
|                  |                             | $I_{O} = -4.0 \text{ mA}; V_{CC} = 4.5 \text{ V}$                                                                                             | 3.98 | 4.32  | -    | 3.84      | -        | 3.7       | -         | V    |
|                  |                             | $I_0 = -5.2 \text{ mA}; V_{CC} = 6.0 \text{ V}$                                                                                               | 5.48 | 5.81  | -    | 5.34      | -        | 5.2       | -         | V    |
| V <sub>OL</sub>  | LOW-level                   | $V_{I} = V_{IH} \text{ or } V_{IL}$                                                                                                           |      |       |      |           |          |           |           |      |
|                  | output voltage              | $I_0 = 20 \ \mu A; V_{CC} = 2.0 \ V$                                                                                                          | -    | 0     | 0.1  | -         | 0.1      | -         | 0.1       | V    |
|                  |                             | $I_{O} = 20 \ \mu A; V_{CC} = 4.5 \ V$                                                                                                        | -    | 0     | 0.1  | -         | 0.1      | -         | 0.1       | V    |
|                  |                             | $I_{O} = 20 \ \mu A; V_{CC} = 6.0 \ V$                                                                                                        | -    | 0     | 0.1  | -         | 0.1      | -         | 0.1       | V    |
|                  |                             | $I_{O}$ = 4.0 mA; $V_{CC}$ = 4.5 V                                                                                                            | -    | 0.15  | 0.26 | -         | 0.33     | -         | 0.4       | V    |
|                  |                             | $I_{O}$ = 5.2 mA; $V_{CC}$ = 6.0 V                                                                                                            | -    | 0.16  | 0.26 | -         | 0.33     | -         | 0.4       | V    |
| I                | input leakage<br>current    | $V_1 = V_{CC}$ or GND;<br>$V_{CC} = 6.0 V$                                                                                                    | -    | -     | ±0.1 | -         | ±1       | -         | ±1        | μA   |
| I <sub>CC</sub>  | supply current              |                                                                                                                                               | -    | -     | 8.0  | -         | 80       | -         | 160       | μA   |
| CI               | input<br>capacitance        |                                                                                                                                               | -    | 3.5   | -    | -         | -        | -         | -         | pF   |
| 74HCT1           | 64                          |                                                                                                                                               |      |       |      |           |          |           |           |      |
| V <sub>IH</sub>  | HIGH-level<br>input voltage | $V_{CC}$ = 4.5 V to 5.5 V                                                                                                                     | 2.0  | 1.6   | -    | 2.0       | -        | 2.0       | -         | V    |
| V <sub>IL</sub>  | LOW-level<br>input voltage  | $V_{CC}$ = 4.5 V to 5.5 V                                                                                                                     | -    | 1.2   | 0.8  | -         | 0.8      | -         | 0.8       | V    |
| V <sub>OH</sub>  | HIGH-level                  | $V_{I} = V_{IH}$ or $V_{IL}$ ; $V_{CC} = 4.5 V$                                                                                               |      |       |      |           |          |           |           |      |
|                  | output voltage              | I <sub>O</sub> = -20 μA                                                                                                                       | 4.4  | 4.5   | -    | 4.4       | -        | 4.4       | -         | V    |
|                  |                             | $I_{O} = -4.0 \text{ mA}$                                                                                                                     | 3.98 | 4.32  | -    | 3.84      | -        | 3.7       | -         | V    |
| V <sub>OL</sub>  | LOW-level                   | $V_{I} = V_{IH}$ or $V_{IL}$ ; $V_{CC} = 4.5 V$                                                                                               |      |       |      |           |          |           |           |      |
|                  | output voltage              | $I_{O}$ = 20 $\mu$ A; $V_{CC}$ = 4.5 V                                                                                                        | -    | 0     | 0.1  | -         | 0.1      | -         | 0.1       | V    |
|                  |                             | $I_0 = 5.2 \text{ mA}; V_{CC} = 6.0 \text{ V}$                                                                                                | -    | 0.15  | 0.26 | -         | 0.33     | -         | 0.4       | V    |
| lı               | input leakage<br>current    | $V_1 = V_{CC}$ or GND;<br>$V_{CC} = 6.0 V$                                                                                                    | -    | -     | ±0.1 | -         | ±1       | -         | ±1        | μA   |
| I <sub>CC</sub>  | supply current              | $\label{eq:VI} \begin{array}{l} V_{I} = V_{CC} \text{ or } GND; \ I_{O} = 0 \ A; \\ V_{CC} = 6.0 \ V \end{array}$                             | -    | -     | 8    | -         | 80       | -         | 160       | μΑ   |
| ΔI <sub>CC</sub> | additional supply current   | per input pin;<br>$V_I = V_{CC} - 2.1 \text{ V}; I_O = 0 \text{ A};$<br>other inputs at $V_{CC}$ or GND;<br>$V_{CC} = 4.5 \text{ V}$ to 5.5 V | -    | 100   | 360  | -         | 450      | -         | 490       | μA   |
| CI               | input<br>capacitance        |                                                                                                                                               | -    | 3.5   | -    | -         | -        | -         | -         | pF   |

#### Table 6. Static characteristics ... continued

8-bit serial-in, parallel-out shift register

# **10. Dynamic characteristics**

### Table 7. Dynamic characteristics

GND = 0 V;  $t_r = t_f = 6$  ns;  $C_L = 50$  pF; test circuit see Figure 10; unless otherwise specified

| Symbol           | Parameter            | Conditions                                              |            | 1   | 25 °C |     | -40 °C t | o +85 °C | -40 °C to | o +125 °C            | Unit |
|------------------|----------------------|---------------------------------------------------------|------------|-----|-------|-----|----------|----------|-----------|----------------------|------|
|                  |                      |                                                         | N          | lin | Тур   | Max | Min      | Max      | Min       | Мах                  |      |
| 74HC164          | 4                    |                                                         |            |     |       |     |          |          |           |                      |      |
| t <sub>pd</sub>  | propagation          | CP to Qn; see Figure 7                                  | <u>[1]</u> |     |       |     |          |          |           |                      |      |
|                  | delay                | $V_{CC} = 2.0 V$                                        |            | -   | 41    | 170 | -        | 215      | -         | 255                  | ns   |
|                  |                      | $V_{CC} = 4.5 V$                                        |            | -   | 15    | 34  | -        | 43       | -         | 51                   | ns   |
|                  |                      | $V_{CC} = 5.0 \text{ V}; \text{ C}_{L} = 15 \text{ pF}$ |            | -   | 12    | -   | -        | -        | -         | -                    | ns   |
|                  |                      | $V_{CC} = 6.0 V$                                        |            | -   | 12    | 29  | -        | 37       | -         | 43                   | ns   |
| t <sub>PHL</sub> | HIGH to LOW          | MR to Qn; see Figure 8                                  |            |     |       |     |          |          |           |                      |      |
|                  | propagation<br>delay | $V_{CC} = 2.0 V$                                        |            | -   | 39    | 140 | -        | 175      | -         | 210                  | ns   |
|                  | uelay                | $V_{CC} = 4.5 V$                                        |            | -   | 14    | 28  | -        | 35       | -         | 42                   | ns   |
|                  |                      | $V_{CC} = 5.0 \text{ V}; \text{ C}_{L} = 15 \text{ pF}$ |            | -   | 11    | -   | -        | -        | -         | -                    | ns   |
|                  | $V_{CC} = 6.0 V$     |                                                         | -          | 11  | 24    | -   | 30       | -        | 36        | ns                   |      |
| t <sub>t</sub>   | transition time      | see Figure 7                                            | [2]        |     |       |     |          |          |           |                      |      |
|                  |                      | $V_{CC} = 2.0 V$                                        |            | -   | 19    | 75  | -        | 95       | -         | 110                  | ns   |
|                  |                      | $V_{CC} = 4.5 V$                                        |            | -   | 7     | 15  | -        | 19       | -         | 22                   | ns   |
|                  |                      | $V_{CC} = 6.0 V$                                        |            | -   | 6     | 13  | -        | 16       | -         | 19                   | ns   |
| t <sub>W</sub>   | pulse width          | CP HIGH or LOW;<br>see <u>Figure 7</u>                  |            |     |       |     |          |          |           |                      |      |
|                  |                      | $V_{CC} = 2.0 V$                                        | ε          | 30  | 14    | -   | 100      | -        | 120       | -                    | ns   |
|                  |                      | $V_{CC} = 4.5 V$                                        | 1          | 16  | 5     | -   | 20       | -        | 24        | -                    | ns   |
|                  |                      | $V_{CC} = 6.0 V$                                        | 1          | 14  | 4     | -   | 17       | -        | 20        | -                    | ns   |
|                  |                      | MR LOW; see Figure 8                                    |            |     |       |     |          |          |           |                      |      |
|                  |                      | $V_{CC} = 2.0 V$                                        | 6          | 50  | 17    | -   | 75       | -        | 90        | -                    | ns   |
|                  |                      | $V_{CC} = 4.5 V$                                        | 1          | 12  | 6     | -   | 15       | -        | 18        | -                    | ns   |
|                  |                      | $V_{CC} = 6.0 V$                                        | 1          | 10  | 5     | -   | 13       | -        | 15        | -                    | ns   |
| t <sub>rec</sub> | recovery time        | MR to CP; see Figure 8                                  |            |     |       |     |          |          |           |                      |      |
|                  |                      | $V_{CC} = 2.0 V$                                        | 6          | 60  | 17    | -   | 75       | -        | 90        | -                    | ns   |
|                  |                      | $V_{CC} = 4.5 V$                                        | 1          | 12  | 6     | -   | 15       | -        | 18        | -                    | ns   |
|                  |                      | $V_{CC} = 6.0 V$                                        | 1          | 10  | 5     | -   | 13       | -        | 15        | -                    | ns   |
| t <sub>su</sub>  | set-up time          | DSA, and DSB to CP;<br>see <u>Figure 9</u>              |            |     |       |     |          |          |           |                      |      |
|                  |                      | $V_{CC} = 2.0 V$                                        | 6          | 50  | 8     | -   | 75       | -        | 90        | -                    | ns   |
|                  |                      | $V_{CC} = 4.5 V$                                        | 1          | 12  | 3     | -   | 15       | -        | 18        | -                    | ns   |
|                  |                      | $V_{CC} = 6.0 V$                                        | 1          | 10  | 2     | -   | 13       | -        | 15        | -                    | ns   |
| ĥ                | hold time            | DSA, and DSB to CP;<br>see <u>Figure 9</u>              |            |     |       |     |          |          |           |                      |      |
|                  |                      | V <sub>CC</sub> = 2.0 V                                 | 4          | +4  | -6    | -   | 4        | -        | 4         | -                    | ns   |
|                  |                      | V <sub>CC</sub> = 4.5 V                                 | 4          | +4  | -2    | -   | 4        | -        | 4         | -                    | ns   |
|                  |                      | $V_{CC} = 6.0 V$                                        | 4          | +4  | -2    | -   | 4        | -        | 4         | -                    | ns   |
| 4HC_HCT164       |                      | All information provide                                 |            |     |       |     |          |          |           | (P B.V. 2010. All ri |      |

8-bit serial-in, parallel-out shift register

| Symbol               | Parameter                           | Conditions                                              |            |     | 25 °C |     | <b>−40 °C t</b> | o +85 °C | –40 °C to | o +125 °C | Unit |
|----------------------|-------------------------------------|---------------------------------------------------------|------------|-----|-------|-----|-----------------|----------|-----------|-----------|------|
|                      |                                     |                                                         |            | Min | Тур   | Max | Min             | Max      | Min       | Max       | -    |
| f <sub>max</sub>     | maximum                             | for Cp, see <u>Figure 7</u>                             |            | I   |       |     |                 |          | I         |           |      |
|                      | frequency                           | $V_{CC} = 2.0 V$                                        |            | 6   | 23    | -   | 5               | -        | 4         | -         | MHz  |
|                      |                                     | $V_{CC} = 4.5 V$                                        |            | 30  | 71    | -   | 24              | -        | 20        | -         | MHz  |
|                      |                                     | $V_{CC} = 5.0 \text{ V}; \text{ C}_{L} = 15 \text{ pF}$ |            | -   | 78    | -   | -               | -        | -         | -         | MHz  |
|                      |                                     | $V_{CC} = 6.0 V$                                        |            | 35  | 85    | -   | 28              | -        | 24        | -         | MHz  |
| C <sub>PD</sub>      | power<br>dissipation<br>capacitance | per package;<br>$V_I = GND$ to $V_{CC}$                 | <u>[3]</u> | -   | 40    | -   | -               | -        | -         | -         | pF   |
| 74HCT16              | 64                                  |                                                         |            |     |       |     |                 |          |           |           |      |
| t <sub>pd</sub>      | propagation                         | CP to Qn; see Figure 7                                  | [1]        |     |       |     |                 |          |           |           |      |
|                      | delay                               | $V_{CC} = 4.5 V$                                        |            | -   | 17    | 36  | -               | 45       | -         | 54        | ns   |
|                      |                                     | $V_{CC} = 5.0 \text{ V}; \text{ C}_{L} = 15 \text{ pF}$ |            | -   | 14    | -   | -               | -        | -         | -         | ns   |
| t <sub>PHL</sub>     |                                     | MR to Qn; see Figure 8                                  |            |     |       |     |                 |          |           |           |      |
| propagation<br>delay | propagation                         | $V_{CC} = 4.5 V$                                        |            | -   | 19    | 38  | -               | 48       | -         | 57        | ns   |
|                      | uelay                               | $V_{CC} = 5.0 \text{ V}; \text{ C}_{L} = 15 \text{ pF}$ |            | -   | 16    | -   | -               | -        | -         | -         | ns   |
| t <sub>t</sub> trans | transition time                     | see Figure 7                                            | [2]        |     |       |     |                 |          |           |           |      |
|                      |                                     | $V_{CC} = 4.5 V$                                        |            | -   | 7     | 15  | -               | 19       | -         | 22        | ns   |
| t <sub>W</sub>       | pulse width                         | CP HIGH or LOW;<br>see <u>Figure 7</u>                  |            |     |       |     |                 |          |           |           |      |
|                      |                                     | $V_{CC} = 4.5 V$                                        |            | 18  | 7     | -   | 23              | -        | 27        | -         | ns   |
|                      |                                     | MR LOW; see Figure 8                                    |            |     |       |     |                 |          |           |           |      |
|                      |                                     | $V_{CC} = 4.5 V$                                        |            | 18  | 10    | -   | 23              | -        | 27        | -         | ns   |
| t <sub>rec</sub>     | recovery time                       | MR to CP; see Figure 8                                  |            |     |       |     |                 |          |           |           |      |
|                      |                                     | $V_{CC} = 4.5 V$                                        |            | 16  | 7     | -   | 20              | -        | 24        | -         | ns   |
| t <sub>su</sub>      | set-up time                         | DSA, and DSB to CP;<br>see <u>Figure 9</u>              |            |     |       |     |                 |          |           |           |      |
|                      |                                     | $V_{CC} = 4.5 V$                                        |            | 12  | 6     | -   | 15              | -        | 18        | -         | ns   |
| t <sub>h</sub>       | hold time                           | DSA, and DSB to CP;<br>see <u>Figure 9</u>              |            |     |       |     |                 |          |           |           |      |
|                      |                                     | $V_{CC} = 4.5 V$                                        |            | +4  | -2    | -   | 4               | -        | 4         | -         | ns   |
| f <sub>max</sub>     | maximum                             | for Cp, see Figure 7                                    |            |     |       |     |                 |          |           |           |      |
|                      | frequency                           | $V_{CC} = 4.5 V$                                        |            | 27  | 55    | -   | 22              | -        | 18        | -         | MHz  |
|                      |                                     | $V_{CC} = 5.0 \text{ V}; \text{ C}_{L} = 15 \text{ pF}$ |            | -   | 61    | -   | -               | -        | -         | -         | MF   |

#### Table 7. Dynamic characteristics ... continued

### 8-bit serial-in, parallel-out shift register

| Symbol          | Parameter                           | Conditions                                     |      | 25 °C |     | °C –40 °C to +85 °C |     | –40 °C to +125 °C |     | Unit |
|-----------------|-------------------------------------|------------------------------------------------|------|-------|-----|---------------------|-----|-------------------|-----|------|
|                 |                                     |                                                | Min  | Тур   | Max | Min                 | Max | Min               | Max |      |
| C <sub>PD</sub> | power<br>dissipation<br>capacitance | per package; $V_{I}$ = GND to $V_{CC}$ – 1.5 V | 3] _ | 40    | -   | -                   | -   | -                 | -   | pF   |

#### Table 7. **Dynamic characteristics** ... continued

[1]  $t_{pd}$  is the same as  $t_{PHL}$  and  $t_{PLH}$ .

[2]  $t_t$  is the same as  $t_{THL}$  and  $t_{TLH}$ .

[3]  $C_{PD}$  is used to determine the dynamic power dissipation ( $P_D$  in  $\mu W$ ):

 $P_D = C_{PD} \times V_{CC}^2 \times f_i \times N + \sum (C_L \times V_{CC}^2 \times f_o)$  where:  $f_i$  = input frequency in MHz;

 $f_o = output frequency in MHz;$ 

C<sub>L</sub> = output load capacitance in pF;

 $V_{CC}$  = supply voltage in V;

N = number of inputs switching;

 $\Sigma (C_L \times V_{CC}^2 \times f_o)$  = sum of outputs.



(1) Measurement points are given in Table 8.

 $V_{\text{OL}}$  and  $V_{\text{OH}}$  are typical voltage output levels that occur with the output load.

Waveforms showing the clock (CP) to output (Qn) propagation delays, the clock pulse width, the output Fig 7. transition times and the maximum clock frequency

| Table 8. Measurem | ient points        |                    |                    |                    |
|-------------------|--------------------|--------------------|--------------------|--------------------|
| Туре              | Input              | Output             |                    |                    |
|                   | V <sub>M</sub>     | V <sub>M</sub>     | V <sub>X</sub>     | V <sub>Y</sub>     |
| 74HC164           | 0.5V <sub>CC</sub> | 0.5V <sub>CC</sub> | 0.1V <sub>CC</sub> | 0.9V <sub>CC</sub> |
| 74HCT164          | 1.3 V              | 1.3 V              | 0.1V <sub>CC</sub> | 0.9V <sub>CC</sub> |

#### - I- I-. . .

## **NXP Semiconductors**

# 74HC164; 74HCT164

8-bit serial-in, parallel-out shift register



 $V_{OL}$  and  $V_{OH}$  are typical voltage output levels that occur with the output load.





## **NXP Semiconductors**

# 74HC164; 74HCT164

8-bit serial-in, parallel-out shift register



#### Table 9. Test data

| Туре     | Input           |                                 | Load         | Test                                |
|----------|-----------------|---------------------------------|--------------|-------------------------------------|
|          | VI              | t <sub>r</sub> , t <sub>f</sub> | CL           |                                     |
| 74HC164  | V <sub>CC</sub> | 6.0 ns                          | 15 pF, 50 pF | t <sub>PLH</sub> , t <sub>PHL</sub> |
| 74HCT164 | 3.0 V           | 6.0 ns                          | 15 pF, 50 pF | t <sub>PLH</sub> , t <sub>PHL</sub> |

8-bit serial-in, parallel-out shift register

## 11. Package outline



### Fig 11. Package outline SOT27-1 (DIP14)

All information provided in this document is subject to legal disclaimers.

8-bit serial-in, parallel-out shift register



### Fig 12. Package outline SOT108-1 (SO14)

8-bit serial-in, parallel-out shift register



### Fig 13. Package outline SOT337-1 (SSOP14)

All information provided in this document is subject to legal disclaimers.

8-bit serial-in, parallel-out shift register



Fig 14. Package outline SOT402-1 (TSSOP14)

All information provided in this document is subject to legal disclaimers.

8-bit serial-in, parallel-out shift register



DHVQFN14: plastic dual in-line compatible thermal enhanced very thin quad flat package; no leads; 14 terminals; body 2.5 x 3 x 0.85 mm SOT762-1

### Fig 15. Package outline SOT762-1 (DHVQFN14)

All information provided in this document is subject to legal disclaimers.



8-bit serial-in, parallel-out shift register

# **12. Abbreviations**

| Acronym<br>CMOS | Description<br>Complementary Metal-Oxide Semiconductor<br>Device Under Test |
|-----------------|-----------------------------------------------------------------------------|
| CMOS            |                                                                             |
|                 | Davias Under Toot                                                           |
| DUT             | Device Order Test                                                           |
| ESD             | ElectroStatic Discharge                                                     |
| HBM             | Human Body Model                                                            |
| LSTTL           | Low-power Schottky Transistor-Transistor Logic                              |
| MM              | Machine Model                                                               |
| TTL             | Transistor-Transistor Logic                                                 |

# 13. Revision history

### Table 11. Revision history

| Document ID         | Release date  | Data sheet status         | Change notice | Supersedes           |
|---------------------|---------------|---------------------------|---------------|----------------------|
| 74HC_HCT164 v.5     | 20101125      | Product data sheet        | -             | 74HC_HCT164 v.4      |
| Modifications:      | • Figure note | [1] of Figure 6: changed. |               |                      |
| 74HC_HCT164 v.4     | 20100202      | Product data sheet        | -             | 74HC_HCT164 v.3      |
| 74HC_HCT164 v.3     | 20050404      | Product data sheet        | -             | 74HC_HCT164_ CNV v.2 |
| 74HC_HCT164_CNV v.2 | 19901201      | Product specification     | -             | -                    |

8-bit serial-in, parallel-out shift register

## 14. Legal information

### 14.1 Data sheet status

| Document status[1][2]          | Product status <sup>[3]</sup> | Definition                                                                            |
|--------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

### 14.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

## 14.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use in automotive applications — This NXP Semiconductors product has been qualified for use in automotive applications. The product is not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

74HC\_HCT164
Product data sheet

All information provided in this document is subject to legal disclaimers.

### 8-bit serial-in, parallel-out shift register

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities.

### 14.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

# **15. Contact information**

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

8-bit serial-in, parallel-out shift register

## 16. Contents

| 1          | General description 1              |
|------------|------------------------------------|
| 2          | Features and benefits 1            |
| 3          | Ordering information 2             |
| 4          | Functional diagram 2               |
| 5          | Pinning information 3              |
| 5.1<br>5.2 | Pinning                            |
| 6          | Functional description 4           |
| 7          | Limiting values                    |
| 8          | Recommended operating conditions 5 |
| 9          | Static characteristics 5           |
| 10         | Dynamic characteristics 7          |
| 11         | Package outline 12                 |
| 12         | Abbreviations 17                   |
| 13         | Revision history 17                |
| 14         | Legal information 18               |
| 14.1       | Data sheet status 18               |
| 14.2       | Definitions                        |
| 14.3       | Disclaimers                        |
| 14.4       | Trademarks 19                      |
| 15         | Contact information 19             |
| 16         | Contents                           |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP B.V. 2010.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 25 November 2010 Document identifier: 74HC\_HCT164

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Counter Shift Registers category:

Click to view products by NXP manufacturer:

Other Similar products are found below :

5962-8956101EA MC10E446FNG 74HC195N 74HC4516N 74HCT182N HEF4021BD HEF4534BP MC144111P NLV74HC165ADTR2G 5962-9172201M2A MC74HC597ADG MC100EP142MNG MC100EP016AMNG 5962-9172201MFA MC74HC164BDR2G TC74HC165AP(F) 74AHC164T14-13 MC74LV594ADR2G NLV14094BDTR2G NLV74HC595ADTG MC74HC165AMNTWG TPIC6C595PWG4 74VHC164MTCX CD74HC195M96 CD4073BM96 CD4053BM96 MM74HC595MTCX 74HCT164T14-13 74HCT164S14-13 74HC4094D-Q100J NLV14014BFELG NLV74HC165ADR2G NLV74HC589ADTR2G NPIC6C595D-Q100,11 NPIC6C595PW,118 NPIC6C596ADJ NPIC6C596APW-Q100J NPIC6C596D-Q100,11 BU4094BCF-E2 BU4094BCFV-E2 74HC164D14 74HC164T14-13 TPIC6C596PWRG4 STPIC6D595MTR STP08CP05MTR CD74HC123E 74HC164D.653 74HC165D.653 74HCT165D.652 74HCT164D.652