

### Features

- ±250mV input voltage range optimized for current measurement using shunt resistors
- Low offset error and drift: ±0.2mV (max), ±0.9µV/°C (max)
- Fixed gain: 8.2
- Low gain error and drift: ±0.3% (max), ±30ppm/°C (max)
- Low nonlinearity and drift: 0.03%, ±1ppm/°C (typical)
- 3.3V to 5V operation on high side
- System-level diagnostic features
- Safety-related certifications: 7071V<sub>PK</sub> reinforced isolation per DIN VDE V 0884-17: 2021-10 5.0kV<sub>RMS</sub> isolation for 1 minute per UL1577
- High CMTI: 150kV/µs (typical)

## **Applications**

- Shunt-resistor-based current sensing in:
  - Motor drives
  - Frequency inverters
  - Uninterruptible power supplies

### Description

The Pai8300E is a precision, isolated amplifier with an output separated from the input circuitry by an isolation barrier that is highly resistant to magnetic interference. This barrier is certified to provide reinforced galvanic isolation of up to 5kV<sub>RMS</sub> according to VDE V 0884-17 and UL1577. Used in conjunction with isolated power supplies, this isolated amplifier separates parts of the system that operate on different common-mode vortage levels and protects lower-voltage parts from damage.

The input of the Peiß300E is optimized for direct connection to shunt resistors or other low voltage avel signal sources. The excellent performance of the device supports accurate current control resulting in system-level power savings. The integrated missing high-side supply voltage detection and input common mode overvoltage detection simplify systemlevel design and diagnostics.

The Pai8300E is specified over the extended industrial temperature range of -40°C to +125°C.

| PART NUMBER  | PACKAGE   | BODY SIZE    |
|--------------|-----------|--------------|
| Pai8300E-W5R | WB SOIC-8 | 5.85mm*7.5mm |





## **1** Pin Configurations and Functions



Figure 1. Pin Configuration, Top View

| PIN NO. | PIN NAME | ТҮРЕ             | DESCRIPTION                                            |
|---------|----------|------------------|--------------------------------------------------------|
| 1       | VDD1     | High-side power  | High-side power curpty, 3.0V to 5.5V relative to GND1. |
| 2       | INP      | Analog input     | Noninverting malog input.                              |
| 3       | INN      | Analog input     | Inverting analog input.                                |
| 4       | GND1     | High-side ground | N'gu-side analog ground.                               |
| 5       | GND2     | Low-side ground  | Low-side analog ground.                                |
| 6       | OUTN     | Analog output    | Inverting analog output.                               |
| 7       | OUTP     | Analog o ıtput   | Noninverting analog output.                            |
| 8       | VDD2     | 2017-Side power  | Low-side power supply, 3.0V to 5.5V relative to GND2.  |

### **Din Europians and Descriptions**

Orait Jersi



## 2 Specifications

# 2.1 Absolute Maximum Ratings<sup>(1)</sup>

| Parameter                             | Symbol                                          | MIN      | MAX      | UNIT |
|---------------------------------------|-------------------------------------------------|----------|----------|------|
| Bower supply                          | VDD1 to GND1                                    | -0.3     | 6.5      | V    |
| Power supply                          | VDD2 to GND2                                    | -0.3     | 6.5      | V    |
| Input voltage                         | INP, INN                                        | GND1-6   | VDD1+0.5 | V    |
| Output voltage                        | OUTP, OUTN                                      | GND2-0.5 | VDD2+0.5 |      |
| Input current                         | Continuous, any pin except<br>power-supply pins | -10      | 10       | mA   |
| Junction temperature, T <sub>J</sub>  | TJ                                              | -40      | 150      | °C   |
| Storage temperature, T <sub>stg</sub> | T <sub>stg</sub>                                | -65      | 150      | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 2.2 ESD Ratings

|                                         |                         |                                                                       | VALUE | UNIT |
|-----------------------------------------|-------------------------|-----------------------------------------------------------------------|-------|------|
| V                                       | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>     | ±2000 | V    |
| V <sub>(ESD)</sub> Electrostatic discha | Electrostatic discharge | Charged device model (CDM), per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | ±1000 | v    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manuf. ctu. in, with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manuacturing with a standard ESD control process.

## **2.3 Recommended Operating Conditions**

#### Over operating free-air temperature range (unless otherwise noted)

| Symbol                                            | Description               | MIN   | MAX      | UNIT |
|---------------------------------------------------|---------------------------|-------|----------|------|
| High side power supply                            | VDD1 to GND1              | 3.0   | 5.5      | V    |
| Low side power supply                             | VDD2 to GND2              | 3.0   | 5.5      | V    |
| Differential input voltage before clipping output | VIN = VINP - VINN         | -320  | 320      | mV   |
| Specified linear differential input full-scale    | VIN = VINP - VINN         | -250  | 250      | mV   |
| Absolute common-mode in put voltage (1)           | (VINP + VINN) / 2 to GND1 | -2    | VDD1     | V    |
| Operating common-mode input voltage               | (VINP + VINN) / 2 to GND1 | -0.16 | VDD1-2.1 |      |
| T <sub>A</sub>                                    | Ambient Temperature       | -40   | 125      | °C   |

(1) Steady-state viture supported by the device in case of a system failure. See the specified common-mode input voltage  $V_{CM}$  for normal operation. Observe analog input voltage range as specified in the Absolute Maximum Ratings table.

## 2.4 Shermal Information

| Symbol                 | Parameter                                 | VALUE | UNIT |
|------------------------|-------------------------------------------|-------|------|
| R <sub>θJA</sub>       | Junction-to-ambient thermal resistance    | 85    | °C/W |
| R <sub>0JC (top)</sub> | Junction-to-case (top) thermal resistance | 26    | °C/W |
| R <sub>θJB</sub>       | Junction-to-board thermal resistance      | 43    | °C/W |



### **2.5 Insulation Specifications**

| Parameter                                                   | Description                | Test condition                                          | VALUE | UNIT |  |
|-------------------------------------------------------------|----------------------------|---------------------------------------------------------|-------|------|--|
| CLR                                                         | External clearance         | Shortest pin-to-pin distance through air                | ≥8    | mm   |  |
| CPG                                                         | External creepage          | Shortest pin-to-pin distance across the package surface | ≥8    | mm   |  |
| CTI                                                         | Comparative tracking index | DIN EN 60112 (VDE 0303-11); IEC 60112                   | ≥ 600 | V    |  |
|                                                             | Material group             | According to IEC 60664-1                                | I     |      |  |
|                                                             | Overveltage estegenv       | Rated mains voltage ≤ 300 V <sub>RMS</sub>              | I-IV  |      |  |
|                                                             | Overvoltage category       | Rated mains voltage ≤ 600 V <sub>RMS</sub>              | 1-111 |      |  |
| DIN V VDE V 0884-17 (VDE V 0884-17): 2021-10 <sup>(2)</sup> |                            |                                                         |       |      |  |

### DIN V VDE V 0884-17 (VDE V 0884-17): 2021-10<sup>(2)</sup>

| Parameter         | Description                                                                                         | Test condition                                                                                                     | VALUE              | UNIT            |
|-------------------|-----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|--------------------|-----------------|
| V <sub>IORM</sub> | Maximum repetitive peak<br>isolation voltage                                                        | AC voltage                                                                                                         | 2121               | V <sub>PK</sub> |
| Manua             | Maximum working isolation                                                                           | AC voltage (sine wave)                                                                                             | 1500               | $V_{RMS}$       |
| VIOWM             | voltage                                                                                             | DC voltage                                                                                                         | 2121               | $V_{\text{DC}}$ |
| VIOTM             | Maximum transient isolation voltage                                                                 | $V_{TEST} = V_{IOTM}$ , t = 60 sec, rualification)<br>$V_{TEST} = 1.2 \times V_{IOTM}$ , t = 1., (100% production) | 7071               | V <sub>PK</sub> |
| V <sub>IOSM</sub> | Maximum surge isolation voltage <sup>(3)</sup>                                                      | Test method per IEC 62368-1, 1.2/50<br>$\mu$ s wavefor n, $V_{EST} = 1.6 \times V_{IOSM}$<br>(qualification)       | 6250               | V <sub>PK</sub> |
|                   | Input to Output Test Voltage,<br>Method A                                                           | V <sub>IORM</sub> × 1 875 = Vpd (m), tini = 60 sec,<br>trr = 10 sec, partial discharge < 5 pC                      | 3977               | $V_{\text{PK}}$ |
| Vpd (m)           | After Environmental Tests<br>Subgroup1<br>After input and/or Safety Test<br>Subgroup2 and Subgroup1 | Y <sub>IORM</sub> × 1.6 = Vpd (m), tini = 60 sec, tm<br>= 10 sec, partial discharge < 5 pC                         | 3394               | Vpk             |
|                   | Method b1; At routine test<br>(100% production) and<br>preconditioning (type test) <sup>(4)</sup>   | V <sub>IORM</sub> × 1.2 = Vpd (m), tini =1 sec, tm =<br>1 sec, partial discharge < 5 pC                            | 2545               | V <sub>PK</sub> |
| C <sub>IO</sub>   | Barrier capacitance, input to output <sup>(5)</sup>                                                 | V <sub>IO</sub> = 0.4 sin (2πft), f =1 MHz                                                                         | 1.2                | рF              |
|                   |                                                                                                     | V <sub>IO</sub> = 500 V at T <sub>A</sub> = 25°C                                                                   | > 10 <sup>12</sup> | Ω               |
| R <sub>IO</sub>   | sontra resistance, input to                                                                         | $V_{IO} = 500 \text{ V at } 100^{\circ}\text{C} \le T_A \le 125^{\circ}\text{C}$                                   | > 10 <sup>11</sup> | Ω               |
|                   |                                                                                                     | V <sub>IO</sub> = 500 V at T <sub>S</sub> =150°C                                                                   | > 109              | Ω               |
| S                 | Collution degree                                                                                    |                                                                                                                    | 2                  |                 |
|                   | Climatic category                                                                                   |                                                                                                                    | 40/125/21          |                 |



### UL 1577

| Parameter | Description       | Test condition                                                                                    | VALUE | UNIT             |
|-----------|-------------------|---------------------------------------------------------------------------------------------------|-------|------------------|
| Vice      | Withstand         | $V_{\text{TEST}} = V_{\text{ISO}} = 5000V_{\text{RMS}}$ , t = 60 sec.(qualification),             | 5000  | V <sub>RMS</sub> |
| VISO      | isolation voltage | $V_{\text{TEST}} = 1.2 \times V_{\text{ISO}} = 6000 V_{\text{RMS}}$ , t = 1 sec (100% production) | 5000  |                  |

(1) Apply creepage and clearance requirements according to the specific equipment isolation standards of an application. Care must be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed circuit board (PCB) do not reduce this distance. Creepage and clearance on a PCB become equal in certain cases. Techniques such as inserting grooves, ribs, or both on a PCB are used to help increase these specifications.

(2) This coupler is suitable for safe electrical insulation only within the safety ratings. Compliance with the safety rating, shall be ensured by means of suitable protective circuits.

(3) Testing is carried out in air or oil to determine the intrinsic surge immunity of the isolation barrier.

(4) Apparent charge is electrical discharge caused by a partial discharge (pd).

(5) All pins on each side of the barrier are tied together, creating a two-pin device.

## 2.6 Safety-Related Certifications

| CQC | Certified according to GB<br>4943.1-2022                                                                  | Basic insulation at $1118V_{RMS}$ (1580V <sub>PK</sub> )<br>Reinforced insulation at 557V <sub>RMS</sub> (788V, K)                                                                                             | Pending        |
|-----|-----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| UL  | Recognized under UL 1577<br>Component Recognition<br>Program                                              | Single protection, 5kV <sub>RMS</sub>                                                                                                                                                                          | Pending        |
| VDE | Certified according to DIN V<br>VDE V 0884-17:2021-10,<br>and DIN EN 60950-1 (VDE<br>0805 Teil 1):2014-08 | Reinforced Insulation Maximum Transient Isolation<br>voltage, 7071V <sub>PK</sub> ;<br>Maximum Repetitive Peak Isolation Voltage, 2121V <sub>PK</sub> ;<br>Maximum Surge Isolation Voltage, 10kV <sub>PK</sub> | File: 40056491 |

### 2.7 Safety-Limiting Values

Safety limiting intends to minimize potential damage to the isolation barrier upon failure of input or output circuitry.

| Symbol | Description                    | Test condition                                                                           | MIN | ТҮР | MAX  | UNIT |
|--------|--------------------------------|------------------------------------------------------------------------------------------|-----|-----|------|------|
|        |                                | R <sub>θJA</sub> =85°C/W, T <sub>J</sub> =150°C,<br>T <sub>A</sub> =25°C, VDD1=VDD2=5.5V | -   | -   | 294  | mA   |
| IS     | salety output supply current   | R <sub>0JA</sub> =85°C/W, T <sub>J</sub> =150°C,<br>T <sub>A</sub> =25°C, VDD1=VDD2=3.3V | -   | -   | 445  | mA   |
| Ps     | Safety suppy power             | R <sub>θJA</sub> =85°C/W, T <sub>J</sub> =150°C,<br>T <sub>A</sub> =25°C                 |     |     | 1470 | mW   |
| Ts     | Maximum Safety<br>ten perature |                                                                                          |     |     | 150  | °C   |

The maximum safety temperature, TS, has the same value as the maximum junction temperature, TJ, specified for the device. The IS and PS par meters represent the safety current and safety power respectively. The maximum limits of IS and PS should not be exceeded. These limits vary with the ambient temperature, TA. The junction-to-air thermal resistance, R $\theta$ JA, in the Thermal Information table is that of a device installed on a high-K test board for leaded surface-mount packages. Use these equations to calculate the value for each parameter: TJ = TA + R $\theta$ JA × P, where P is the power dissipated in the device. TJ (max) = TS = TA + R $\theta$ JA × P, where P is the power dissipated in the device. TJ (max) = TS = TA + R $\theta$ JA × P.



## **3** Specifications

### **3.1 Electrical Characteristics**

Minimum and maximum specifications of the Pai8300E apply from TA=-40°C to +125°C, VDD1=3.0V to 5.5V, VDD2=3.0V to 5.5V, INP=-250mV to +250mV, and INN=GND1=0V; typical specifications are at TA=25°C, VDD1=5V, and VDD2=3.3V (unless otherwise noted)

| Parameter         | X Y                                                          | Test condition                                                       | MIN        | ТҮР    | MAX   | UNIT              |
|-------------------|--------------------------------------------------------------|----------------------------------------------------------------------|------------|--------|-------|-------------------|
| ANALOG IN         | PUT                                                          |                                                                      |            |        |       | 0.                |
|                   | Common-mode<br>overvoltage detection level                   |                                                                      | VDD1-<br>2 |        | ×     | V                 |
| V <sub>CMov</sub> | Hysteresis of common-<br>mode overvoltage<br>detection level |                                                                      |            | 100    |       | mV                |
| V <sub>os</sub>   | Input offset voltage <sup>(1)</sup>                          | initial, at TA = 25°C,<br>V <sub>INP</sub> = V <sub>INN</sub> = GND1 | -0.2       | ±0 01  | 0.2   | mV                |
| TCV <sub>OS</sub> | Input offset drift <sup>(1)</sup>                            |                                                                      | -0.9       | ±0.1   | 0.9   | μV/°C             |
| CMRR              | Common-mode rejection                                        | $f_{IN} = 0 Hz,$<br>$V_{CM} min \le V_{CM} \le V_{CM} max$           |            | 85     |       | dB                |
|                   | ratio                                                        | $f_{IN} = 10 KHz$ ,<br>$V_{CM} min \le V_{CM} \le V_{CM} max$        |            | 85     |       | dB                |
| C <sub>IN</sub>   | Single-ended input<br>capacitance                            | INN = GND1, f <sub>IN</sub> = 27.5kHz                                |            | 25     |       | pF                |
| C <sub>IND</sub>  | Differential input<br>capacitance                            | f <sub>IN</sub> = 275kHz                                             |            | 20     |       | pF                |
| R <sub>IN</sub>   | Single-ended input<br>resistance                             | INN = GND1                                                           |            | 33     |       | kΩ                |
| R <sub>IND</sub>  | Differential input resistance                                | 4                                                                    |            | 39     |       | kΩ                |
| I <sub>IB</sub>   | Input bias current                                           | INP = INN =GND1,<br>$I_{IB} = (I_{IBP} + I_{IBN}) / 2$               | -13        | -10    | -7    | uA                |
| I <sub>IO</sub>   | Input offset current                                         |                                                                      |            | ±5     |       | nA                |
| ANALOG O          | JTPUT                                                        |                                                                      |            |        |       |                   |
|                   | Normal gain                                                  |                                                                      |            | 8.2    |       | V/V               |
| E <sub>G</sub>    | Gain error <sup>(1)</sup>                                    | Initial, at T <sub>A</sub> = 25°C                                    | -0.3%      | ±0.05% | 0.3%  |                   |
| TCE <sub>G</sub>  | Gain er or drift (1)                                         |                                                                      | -30        | ±5     | 30    | ppm/°C            |
|                   | Nonlinearity <sup>(1)</sup>                                  |                                                                      | -0.03%     | ±0.01% | 0.03% |                   |
|                   | No linearity drift                                           |                                                                      |            | ±1     |       | ppm/°C            |
| THD               | 1 otal harmonic distortion                                   | V <sub>IN</sub> = 0.5V,<br>f <sub>IN</sub> = 10kHz, BW = 100kHz      |            | -88    |       | dB                |
| $\bigcirc$        | Output noise                                                 | $V_{INP} = V_{INN} = GND1,$<br>BW = 100kHz                           |            | 280    |       | uV <sub>RMS</sub> |
| CND               |                                                              | V <sub>IN</sub> = 0.5V,<br>f <sub>IN</sub> = 1kHz, BW = 10kHz        |            | 86     |       | dB                |
| SINK              | signal-to-noise ratio                                        | V <sub>IN</sub> = 0.5V,<br>f <sub>IN</sub> = 10kHz, BW = 100kHz      |            | 77     |       | dB                |
|                   | Development i ii                                             | PSRR vs VDD1, at DC                                                  |            | -100   |       |                   |
| PSRR              | ratio <sup>(2)</sup>                                         | PSRR vs VDD1,<br>100mV and 10kHz ripple                              |            | -100   |       | dB                |



| Parameter            |                                                     | Test condition                                | MIN  | ТҮР  | MAX  | UNIT  |
|----------------------|-----------------------------------------------------|-----------------------------------------------|------|------|------|-------|
| ANALOG INPUT         |                                                     |                                               |      |      |      |       |
|                      |                                                     | PSRR vs VDD2, at DC                           |      | -110 |      |       |
|                      |                                                     | PSRR vs VDD2,<br>100mV and 10kHz ripple       |      | -100 |      |       |
| V <sub>CMout</sub>   | Common-mode output<br>voltage                       |                                               | 1.40 | 1.44 | 1.49 | V     |
| VFAILSAFE            | Failsafe differential output voltage                |                                               |      | -2.6 | -2.5 | V V   |
| BW                   | Output bandwidth                                    |                                               | 250  | 310  | X    | kHz   |
| R <sub>OUT</sub>     | Output resistance                                   | On OUTP or OUTN                               |      | 0.2  | 0    | Ω     |
|                      | Output short-circuit<br>current                     |                                               |      | ±13  |      | mA    |
| CMTI                 | Common-mode transient immunity                      | GND1 – GND2  = 1kV                            | 100  | 150  |      | kV/us |
| POWER SU             | PPLY                                                |                                               |      |      |      |       |
| VDD1 <sub>UVLO</sub> | VDD1 undervoltage<br>detection threshold<br>voltage | VDD1 Rising                                   | 2,3  | 2.5  | 2.7  | V     |
|                      | VDD1 undervoltage<br>hysteresis                     | Hysteresis                                    |      | 0.15 |      | V     |
| VDD2 <sub>UVLO</sub> | VDD2 undervoltage<br>detection threshold<br>voltage | VDD2 Rising                                   | 2.2  | 2.4  | 2.6  | V     |
|                      | VDD2 undervoltage<br>hysteresis                     | Hystel esis                                   |      | 0.35 |      | V     |
| IDD1                 | High-side supply current 3.0V ≤ VDD1 ≤ 5.5V         |                                               |      | 4    | 6    | mA    |
| IDD2                 | Low-side supply current                             | -side supply current $3.0V \le VDD2 \le 5.5V$ |      |      | 5    | mA    |

(1) The typical value includes one sigma statistical vertation.

(2) This parameter is output referred.



## **3.2 Switching Characteristics**

over operating ambient temperature range (unless otherwise noted)

| PARAI           | METER                                              | TEST CONDITION                                                             | MIN | TYP | MAX | UNIT |
|-----------------|----------------------------------------------------|----------------------------------------------------------------------------|-----|-----|-----|------|
| tr              | Rise time of OUTP, OUTN                            | See Fig2                                                                   |     | 1.0 |     | us   |
| t <sub>f</sub>  | Fall time of OUTP, OUTN                            | See Fig2                                                                   |     | 1.0 |     | us   |
|                 | INP, INN to OUTP, OUTN<br>signal delay (50% – 50%) | unfiltered output, see Fig2                                                |     | 1.2 | 1.5 | us   |
|                 | INP, INN to OUTP, OUTN signal delay (50% – 10%)    | unfiltered output, see Fig2                                                |     | 0.7 | 4   | us   |
|                 | INP, INN to OUTP, OUTN<br>signal delay (50% – 90%) | unfiltered output, see Fig2                                                |     | 1.7 | 2   | us   |
| t <sub>AS</sub> | Analog settling time                               | VDD1 step to 3.0 V with VDD2 ≥ 3.0V,<br>to OUTP, OUTN valid, 0.1% settling |     | 350 |     | us   |



Fire 2. Rise, Fall, and Delay Time Waveforms



### **3.3 Typical Characteristics**

at VDD1 = 5 V, VDD2 = 3.3 V,  $V_{INP}$  = -250 mV to 250 mV,  $V_{INN}$  = 0 V, and  $f_{IN}$  = 10 kHz (unless otherwise noted)







Figure 5. Input Offset Voltage vs Supply Voltage









Figure 4. Common-Mode Overvoltage Detection Level vs Temperature



Figure 6. Input Offset Voltage vs Temperature



Figure 8. Common-Mode Rejection Ratio vs Temperature







### at VDD1 = 5 V, VDD2 = 3.3 V, $V_{INP}$ = -250 mV to 250 mV, $V_{INN}$ = 0 V, and $f_{IN}$ = 10 kHz (unless otherwise noted)





### Pai8300E



Figure 26. VIN to VOUT Signal Delay vs Temperature

Voltage



## 4 Detailed Description 4.1 Overview

The Pai8300E is a fully-differential, precision, isolated amplifier. The input stage of the device consists of a fully differential amplifier that drives a second-order, delta-sigma ( $\Delta\Sigma$ ) modulator. The modulator generates data pulse. The drivers (called TX in the Functional Block Diagram) transfer the data pulse of the modulator across the isolation barrier. The received data pulse is synchronized and processed, as shown in the Functional Block Diagram by a low pass filter and out buffer on the low-side and presented as a differential output of the device.

Pai8300E adopts single channel transfer architecture and saves one clock channel, compared with current other amplifiers products, Pai8300E has the lowest power consumption. Pai8300E also uses Incelligent voltage divider technology (iDivider<sup>®</sup> technology) which is a new generation digital isolator technology invented by 2PaiSEMI to support a high level of magnetic field immunity.



# 4.3.1 Analog Input

The differential amplifier input stage of the Pai8300E feeds a second-order, switched-capacitor, feed-forward  $\Delta\Sigma$  modulato. The gain of the differential amplifier is set by internal precision resistors to a factor of 4 with a differential input impedance of 39k $\Omega$ . The modulator converts the analog signal into data pulse that is transferred across the isolation barrier, as described in patented iDivider<sup>®</sup> technology.

There are two restrictions on the analog input signals (VINP and VINN). First, if the input voltage exceeds the range GND1-6V to VDD1+0.5V, the input current must be limited to 10mA because the device input electrostatic discharge (ESD) diodes turn on. In addition, the linearity and noise performance of the device are ensured only when the analog input voltage remains within the specified linear full-scale range (FSR) and within the specified common-mode input voltage range.



### 4.3.2 Isolation Channel Signal Transmission

The Pai8300E uses the patented iDivider<sup>®</sup> technology to transmit the modulator output data pulse across the SiO<sub>2</sub> - based isolation barrier. The Pai8300E also uses special circuit techniques to maximize the CMTI performance and minimize the radiated emissions caused by the high-frequency carrier and IO buffer switching.

### 4.3.3 Failsafe Output

The Pai8300E offers a fail-safe output that simplifies diagnostics on a system level. The fail-safe cutput is active in two cases:

- When the high-side supply VDD1 of the Pai8300E is missing.
- When the common-mode input voltage, that is V<sub>CM</sub> = (V<sub>INP</sub> + V<sub>INN</sub>)/2, exceeds the minimum common-mode overvoltage detection level V<sub>CMov</sub> of VDD1–2V.

Figure 27 and Figure 28 show the fail-safe output of the Pai8300E as a negative differential output voltage value that does not occur under normal device operation. Use the V<sub>FAILSAFE</sub> voltage specified in the Electrical Characteristics table as a reference value for the fail-safe detection on a system level.



Figure 27. Typical Negative Clipping Output of Pai8300E

Figure 28. Typical Fail-Safe Output of Pai8300E

### 4.4 Device Functional Modes

The Pai8300E is operational when the power supplies VDD1 and VDD2 are applied, as specified in the Recommended Operating Conditions table in the Specifications section.



## 5 Application and Implementation 5.1 Application Information

The low input voltage range, very low nonlinearity, and temperature drift make the Pai8300E a high-performance solution for industrial applications where shunt-based current sensing with high common-mode voltage levels is required.

## 5.2 Typical Application

Isolated amplifiers are widely used in frequency inverters, which are critical parts of industrial motor drives, photovoltaic inverters, uninterruptible power supplies, and other industrial applications. The input structure of the Pai8300E is optimized for use with low-value shunt resistors in current sensing applications.

Figure 29 depicts a typical operation of the Pai8300E for current sensing in a frequency inverter application. Phase current measurement is accomplished through the shunt resistors, R<sub>SHUNT</sub> (In this case, a two-pin shunt). The differential input and the high common-mode transient immunity of the Pai2300E ensure reliable and accurate operation even in high-noise environments (such as the power stage of the motor drive). The high impedance input and wide input voltage range make the Pai8300E suitable for DC bus voltage sensing.



Figure 29. Using the Pai8300E for Current Sensing in Frequency Inverters

### **5.2.1 Design Requirements**

Table1 lists the parameters for this typical application.



### **Table1 Design Requirement**

| PARAMETER                                           | VALUE             |
|-----------------------------------------------------|-------------------|
| High-side supply voltage                            | 3.3V or 5V        |
| Low-side supply voltage                             | 3.3V or 5V        |
| Voltage drop across the shunt for a linear response | ± 250mV (maximum) |
| Signal delay (50% VIN to 90% OUTP, OUTN)            | 2µs (maximum)     |

### **5.2.2 Detailed Design Procedure**

The high-side power supply (VDD1) for the Pai8300E is derived from the power supply of the upper gate driver. Further details are provided in the Power Supply Recommendations section.

The floating ground reference (GND1) is derived from one of the ends of the shunt resistor that is connected to the negative input of the Pai8300E (INN). If a four-pin shunt is used, the input of the Pai8300E device are connected to the inner leads and GND1 is connected to one of the outer shunt leads.

Use Ohm's Law to calculate the voltage drop across the shunt resistor (VCHUNT) for the desired measured current:  $V_{SHUNT} = I \times R_{SHUNT}$ .

Consider the following two restrictions to choose the proper value or the shunt resistor R<sub>SHUNT</sub>:

• The voltage drop caused by the nominal current range pust not exceed the recommended differential input voltage range:  $V_{SHUNT} \leq \pm 250 mV$ 

• The voltage drop caused by the maximum allowed overcurrent must not exceed the input voltage that causes a clipping output:  $V_{SHUNT} \leq V_{Clipping}$ . For system using single-ended input ADC, Figure 30 shows an example of an amplifier-based signal conversion and filler chicuit as used for recommended example. Tailor the bandwidth of this filter stage to the bandwidth requirement of the system and use NPO-type capacitors for best performance.





### 5.2.3 Application Curves

In frequency inverter applications, the power switches must be protected in case of an overcurrent condition. To allow for fast powering-off of the system, a low delay caused by the isolated amplifier is required. Figure 31 shows the typical full-scale step response of the Pai8300E. Consider the delay of the required window comparator and the micro control unit (MCU) to calculate the overall response time of the system.



The high linearity and low temperature drift of offset and gain errors of the Pai8300E, as shown in Figure 32, allow design of motor drives with low torque ripple.



## 5.3 What to Do and What Not to Do

Do not leave the inputs of the Pai8300E unconnected (floating) when the device is powered up. If both device inputs are left floating, the input bias current drives these inputs to the output common mode of the analog frontend approximately 2V. If the high-side supply voltage VDD1 is below 4 V, the internal common-mode overvoltage detector turns on and makes output -2.5V as described in the Fail-Safe Output section, which may lead to an undesired reaction on the system level.

### **5.4 Power Supply Recommendations**

In a typical frequency inverter application, the high-side power supply (VDD1) for the device is directly derived from the floating power supply of the upper gate driver. For lowest system-level cost, a Zener diode can be used to limit the voltage to 5V or  $3.3V \pm 10\%$ . Alternatively, a low-cost low-dropout (LDO) regulator may be used to minimize noise



on the power supply. A low-ESR decoupling capacitor of 0.1  $\mu$ F to filter this power-supply path is recommended. Place this capacitor (C2 in Figure 33) as close as possible to the VDD1 pin of the Pai8300E for best performance. If better filtering is required, an additional 2.2  $\mu$ F capacitor may be used. The floating ground reference (GND1) is derived from the end of the shunt resistor, which is connected to the negative input (INN) of the device. If a four-pin shunt is used, the device inputs are connected to the inner leads, and GND1 is connected to one of the outer leads of the shunt. To decouple the low-side power supply on the controller side, use a 0.1  $\mu$ F capacitor placed as close to the VDD2 pin of the Pai8300E as possible, followed by an additional capacitor from 1  $\mu$ F to 10  $\mu$ F.



### 5.5 Layout

Figure34 shows a layout recommendation with the critical placement of the decoupling capacitors (as close as possible to the Pai8300E supply pins) and placement of the other components required by the device. For best performance, place the shunt resistor close to the INP and INN inputs of the Pai8300E and keep the layout of both connections symmetrical.



Figure 34. Recommended Layout of the Pai8300



## **6 Outline Dimensions**



The Fig36 illustrates the recommended land patter details for the Pai8300E in a wide-body SOIC-8 package.



Note: All feature sizes shown are at maximum material condition and a card fabrication tolerance of 0.05 mm is assumed.



## 8 Top Marking



| Line 1 | XXXXXXXX=Product name                     |
|--------|-------------------------------------------|
|        | YY = Work Year                            |
| Line 2 | WW = Work Week                            |
|        | ZZ=Manufacturing code from assemuly vouse |
| Line 3 | XXXXX, no special meaning                 |

# 9 Reel Information



Figure 38. Reel Information

Note: The Pin 1of the chip is in the quadrant Q1



## **10 Ordering Guide**

| Model Name <sup>1</sup> | Temperature Range | Withstand Voltage<br>Rating (kVRMS) | Package   | MSL Peak Temp 1     | Quantity<br>per Reel |
|-------------------------|-------------------|-------------------------------------|-----------|---------------------|----------------------|
| Pai8300E-W5R            | -40~125°C         | 5.0                                 | WB SOIC-8 | Level-3-260C-168 HR | 1000                 |

(1) The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

## **11 Important Notice and Disclaimer**

2Pai semi intends to provide customers with the latest, accurate, and in-depth documentation. However, no responsibility is assumed by 2Pai semi for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Characterization data, available modules, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only.2Pai semi reserves the right to make changes without further notice and limitation to product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information.2Pai semi shall have no liability for the consequences of use of the information supplied herein.

Trademarks and registered trademarks are the property of their respective owners. This document does not imply, or express copyright licenses granted hereunder to design of fabricate any integrated circuits.

Room 401/402/404A, 4th Floor, Building B, No. 112 Liangxiu Road, Pudong New Area, Shanghai, China 021-50850681

2Pai Semiconductor Co., Limited. All rights reserved. http://www.rpsemi.com/



### **12 Revision History**

| Ver                                                                                                                     | Date       | Page | Change Record                                                                                       |  |  |
|-------------------------------------------------------------------------------------------------------------------------|------------|------|-----------------------------------------------------------------------------------------------------|--|--|
| 0.1                                                                                                                     | 2022-06-09 | All  | Initial version.                                                                                    |  |  |
| 0.2                                                                                                                     | 2022-08-20 | All  | Add figures.                                                                                        |  |  |
| 0.3                                                                                                                     | 2022-09-19 | All  | Increase application items, package information.                                                    |  |  |
| 0.4                                                                                                                     | 2022-12-05 | All  | Update some format and modify figure sequence.                                                      |  |  |
| 0.5                                                                                                                     | 2023-07-11 | All  | Update Certifications, Input offset drift, gain error drift, CMRR, RIN, CIN, and some descriptions. |  |  |
| 0.5 2023-07-11 All Update Certifications, Input offset drift, gain error drift, CMRR, RIV, CIN, and Solve descriptions. |            |      |                                                                                                     |  |  |

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Isolation Amplifiers category:

Click to view products by 2Pai Semi manufacturer:

Other Similar products are found below :

SI8921AD-IS4R SI8921BD-IS4R SI8921AB-IS SI8921BB-IS SI8921BD-IS4 SI8922AD-IS4 AMC1350DWVR NSI1200-DSWVR CA-IS1200U NSi1200-DDBR AMC1400DWLR CA-IS1200G NSI1300D05-DSWVR Pai8300E-W5R CA-IS1300B25G-Q1 ISO122U/1K 5962-9314003HPC 2902005 AD202KN AD202KY ADUM3190ARQZ-RL7 ADUM4190ARIZ ADUM4190ARIZ-RL SI8920AC-IS LTV-7840S-TA1 SI8920BC-IPR SI8920BC-IS SI8920BC-ISR SI8920AC-IP SI8920BC-IP SI8931D-IS4 SI8921BD-IS4 SI8931B-IS SI8931D-IS4R SI8922BB-IS SI8922AB-IS SI8932B-IS AMC1100DWVR AMC1100DWV AMC1301QDWVRQ1 AMC1301QDWVQ1 CA-IS1300G25G CA-IS1306M25G CA-IS1311G CA-IS1300B25G NSI1300D25-DSWVR AMC1100DUBR AMC1200BDUB AMC1200BDUBR AMC1200BDWVR