## Data Sheet

## FEATURES

Single supply operation: $\mathbf{3}$ V to $\mathbf{3 0}$ V
Very low input bias current: 2 pA
Wide input voltage range
Rail-to-rail output swing
Low supply current per amplifier: $500 \mu \mathrm{~A}$
Wide bandwidth: $\mathbf{2 ~ M H z}$
Slew rate: $2 \mathrm{~V} / \mu \mathrm{s}$
No phase reversal

## APPLICATIONS

## Photo diode preamplifier Battery powered instrumentation Power supply control and protection <br> Medical instrumentation <br> Remote sensors <br> Low voltage strain gage amplifiers <br> DAC output amplifier

## GENERAL DESCRIPTION

The AD824 is a quad, FET input, single supply amplifier, featuring rail-to-rail outputs. The combination of FET inputs and rail-to-rail outputs makes the AD824 useful in a wide variety of low voltage applications where low input current is a primary consideration.
The AD824 is guaranteed to operate from a 3 V single supply up to $\pm 15 \mathrm{~V}$ dual supplies. AD824AR-3V parametric performance at 3 V is fully guaranteed.

Fabricated on Analog Devices, Inc., complementary bipolar process, the AD824 has a unique input stage that allows the input voltage to safely extend beyond the negative supply and to the positive supply without any phase inversion or latch-up. The output voltage swings to within 15 mV of the supplies. Capacitive loads to 350 pF can be handled without oscillation.

## PIN CONFIGURATION



Figure 1. 14-Lead SOIC (R Suffix)

The FET input combined with laser trimming provides an input that has extremely low bias currents with guaranteed offsets below 1 mV . This enables high accuracy designs even with high source impedances. Precision is combined with low noise, making the AD824 ideal for use in battery powered medical equipment.
Applications for the AD824 include portable medical equipment, photo diode preamplifiers, and high impedance transducer amplifiers.

The ability of the output to swing rail-to-rail enables designers to build multistage filters in single supply systems and maintain high signal-to-noise ratios.
The AD824 is specified over the extended industrial $\left(-40^{\circ} \mathrm{C}\right.$ to $+85^{\circ} \mathrm{C}$ ) temperature range and is available in narrow 14 -lead SOIC package.

Rev. E

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.

## TABLE OF CONTENTS

Features .....  1
Applications ..... 1
Pin Configuration .....  1
General Description ..... 1
Revision History ..... 2
Specifications ..... 3
Electrical Specifications ..... 3
Absolute Maximum Ratings ..... 6
Thermal Resistance .....  6
ESD Caution ..... 6
Typical Performance Characteristics ..... 7
Theory of Operation ..... 12
REVISION HISTORY
4/15—Rev. D to Rev. E
Change to Figure 1 Caption ..... 1
5/14—Rev. C to Rev. D
Updated Format

$\qquad$ ..... Universal
Removed 16-Lead SOIC Package (Throughout) .....  1
Deleted Wafer Test Limits Section ..... 5
Deleted AD824 SPICE Macro-model Section ..... 15
Changes to Ordering Guide ..... 16
2/03—Rev. B to Rev. C
Deleted N Package ..... Universal
Edits to General Description .....  1
Edits to Absolute Maximum Ratings ..... 5
Edits to Ordering Guide ..... 5
Edits to Figure 4 ..... 12
Edits to Figure 8 ..... 13
Updated Outline Dimensions ..... 16
1/02-Rev. A to Rev. B
Edits to Electrical Specifications ..... 2,3
Edits to Absolute Maximum Ratings ..... 5
Edits to Ordering Guide ..... 5
Deleted Dice Characteristics ..... 5
Input Characteristics ..... 12
Output Characteristics ..... 12
Applications Information ..... 13
Single Supply Voltage-to-Frequency Converter ..... 13
Single Supply Programmable Gain Instrumentation Amplifier ..... 13
3 V, Single Supply Stereo Headphone Driver ..... 14
Low Dropout Bipolar Bridge Driver ..... 14
A 3.3 V/5 V Precision Sample-and-Hold Amplifier ..... 15
Outline Dimensions ..... 16
Ordering Guide ..... 16

AD824

## SPECIFICATIONS

## ELECTRICAL SPECIFICATIONS

At $\mathrm{V}_{\mathrm{S}}=5.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=0 \mathrm{~V}$, Vout $=0.2 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$; unless otherwise noted.
Table 1.


At $\mathrm{V}_{\mathrm{S}}= \pm 15.0 \mathrm{~V}, \mathrm{~V}_{\text {out }}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$; unless otherwise noted.
Table 2.

| Parameter | Symbol | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT CHARACTERISTICS |  |  |  |  |  |  |
| Offset Voltage (AD824A) | Vos | $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ | 0.5 |  | 2.5 | mV |
|  |  |  |  | 0.6 | 4.0 | mV |
| Input Bias Current | $\mathrm{I}_{\mathrm{B}}$ | $\mathrm{V}_{\text {cm }}=0 \mathrm{~V}$ |  | 4 | 35 | pA |
|  |  | $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {MAX }}$ |  | 500 | 4000 | pA |
| Input Offset Current | $\mathrm{I}_{\mathrm{B}}$ | $\mathrm{V}_{\mathrm{Cm}}=-10 \mathrm{~V}$ |  | 25 |  | pA |
|  | los | Сım $=-10 \mathrm{~V}$ |  | 3 | 20 | pA |
|  |  | $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ |  | 500 |  | pA |
| Input Voltage Range | CMRR |  | -15 |  | +13 |  |
| Common-Mode Rejection Ratio |  | $\mathrm{V}_{\text {CM }}=-15 \mathrm{~V}$ to 13 V | 70 | 80 |  | dB |
|  |  | $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ | 66 |  |  | dB |
| Input Impedance <br> Large Signal Voltage Gain |  |  |  | $10^{13} \mid 3.3$ |  | $\Omega \\| \mathrm{pF}$ |
|  | Avo | $\mathrm{V}_{\mathrm{o}}=-10 \mathrm{~V}$ to +10 V ; |  |  |  |  |
|  |  | $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ | 12 | 50 |  | $\mathrm{V} / \mathrm{mV}$ |
|  |  | $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ | 50 | 200 |  | $\mathrm{V} / \mathrm{mV}$ |
|  |  | $\mathrm{R}_{\mathrm{L}}=100 \mathrm{k} \Omega$ | 300 | 2000 |  | $\mathrm{V} / \mathrm{mV}$ |
|  |  | $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }} \mathrm{R}_{\mathrm{L}}=100 \mathrm{k} \Omega$ | 200 | 1000 |  | $\mathrm{V} / \mathrm{mV}$ |
| Offset Voltage Drift | $\Delta \mathrm{V}_{\text {os }} / \Delta \mathrm{T}$ |  |  | 2 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| OUTPUT CHARACTERISTICS |  |  |  |  |  |  |
| Output Voltage High | V OH | $\mathrm{I}_{\text {SOURCE }}=20 \mu \mathrm{~A}$ | 14.975 | 14.988 |  | V |
|  |  | $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ | 14.970 | 14.985 |  | V |
|  |  | $\mathrm{I}_{\text {SOURCE }}=2.5 \mathrm{~mA}$ | 14.80 | 14.85 |  | V |
|  |  | $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ | 14.75 | 14.82 |  | V |
| Output Voltage Low | VoL | $\mathrm{I}_{\text {SIINK }}=20 \mu \mathrm{~A}$ |  | -14.985 | -14.975 | V |
|  |  | $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ |  | -14.98 | -14.97 | V |
|  |  | $\mathrm{l}_{\text {SINK }}=2.5 \mathrm{~mA}$ |  | -14.88 | -14.85 | V |
|  |  | $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ |  | -14.86 | -14.8 | V |
| Short Circuit Limit | Isc | Sink/source, $\mathrm{T}_{\text {Min }}$ to $T_{\text {MAX }}$ | $\pm 8$ | $\pm 20$ |  | mA |
| Open-Loop Impedance | Zout | $\mathrm{f}=1 \mathrm{MHz}, \mathrm{Alv}^{\text {c }}$ |  |  |  |  |
| POWER SUPPLY |  |  |  |  |  |  |
| Power Supply Rejection Ratio | PSRR | $\mathrm{V}_{\mathrm{S}}=2.7 \mathrm{~V}$ to 15 V | 70 | 80 |  | dB |
|  |  | $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ | 68 |  |  | dB |
| Supply Current/Amplifier | lsY | $\mathrm{V}_{\mathrm{o}}=0 \mathrm{~V}$ |  | 560 | 625 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ |  |  | 675 | $\mu \mathrm{A}$ |
| DYNAMIC PERFORMANCE |  |  |  |  |  |  |
| Slew Rate | SR | $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega, \mathrm{A}_{\mathrm{v}}=1$ |  | 2 |  | V/ $/ \mathrm{s}$ |
| Full-Power Bandwidth | BW ${ }_{\text {P }}$ | $1 \%$ distortion, $\mathrm{V}_{0}=20 \mathrm{~V}$ p-p |  | 33 |  | kHz |
| Settling Time | ts | V out $=0 \mathrm{~V}$ to 10 V , to $0.01 \%$ |  | 6 |  |  |
| Gain Bandwidth Product | GBP |  |  | 2 |  | MHz |
| Phase Margin | ¢о |  |  | 50 |  | Degrees |
| Channel Separation | CS | $\mathrm{f}=1 \mathrm{kHz}, \mathrm{RL}=2 \mathrm{k} \Omega$ |  | -123 |  |  |
| NOISE PERFORMANCE |  |  |  |  |  |  |
| Voltage Noise | $e_{n} p$ pp | 0.1 Hz to 10 Hz |  | 2 |  | $\mu \vee \mathrm{p}$-p |
| Voltage Noise Density | $\mathrm{e}_{\mathrm{n}}$ | $\mathrm{f}=1 \mathrm{kHz}$ |  | 16 |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
| Current Noise Density | $\mathrm{i}_{\mathrm{n}}$ | $\mathrm{f}=1 \mathrm{kHz}$ |  | 1.1 |  | $\mathrm{fA} / \sqrt{ } \mathrm{Hz}$ |
| Total Harmonic Distortion | THD | $\mathrm{f}=10 \mathrm{kHz}, \mathrm{V}_{\mathrm{o}}=3 \mathrm{Vrms}, \mathrm{RL}=10 \mathrm{k} \Omega$ |  | 0.005 |  |  |

At $\mathrm{V}_{\mathrm{S}}=3.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=0 \mathrm{~V}$, $\mathrm{V}_{\text {OUT }}=0.2 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$; unless otherwise noted.
Table 3.


## ABSOLUTE MAXIMUM RATINGS

Table 4.

| Parameter $^{1}$ | Rating |
| :--- | :--- |
| Supply Voltage | $\pm 18 \mathrm{~V}$ |
| Input Voltage | $-\mathrm{V}_{\mathrm{s}}-0.2 \mathrm{~V}$ to $+\mathrm{V}_{\mathrm{s}}$ |
| Differential Input Voltage | $\pm 30 \mathrm{~V}$ |
| Output Short Circuit Duration to GND | Indefinite |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Junction Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature Range (Soldering 60 sec ) | $300^{\circ} \mathrm{C}$ |

${ }^{1}$ Absolute maximum ratings apply to packaged parts unless otherwise noted.
Stresses at or above those listed under Absolute Maximum
Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

## THERMAL RESISTANCE

Table 5. Thermal Resistance

| Package Type | $\boldsymbol{\theta}_{\mathbf{J A}}{ }^{\mathbf{1}}$ | $\boldsymbol{\theta}_{\mathbf{\prime c}}$ | Unit |
| :--- | :--- | :--- | :--- |
| 14-Lead SOIC (R) | 120 | 36 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

${ }^{1} \theta_{\mathrm{JA}}$ is specified for the worst case conditions, that is, $\theta_{\mathrm{JA}}$ is specified for device soldered in circuit board for SOIC package.

ESD CAUTION

|  | ESD (electrostatic discharge) sensitive device. <br> Charged devices and circuit boards can discharge <br> without detection. Although this product features <br> patented or proprietary protection circuitry, damage <br> may occur on devices subjected to high energy ESD. <br> Therefore, proper ESD precautions should be taken to <br> avoid performance degradation or loss of functionality. |
| :--- | :--- |



Figure 2. Simplified Schematic of 1/4 AD824

## TYPICAL PERFORMANCE CHARACTERISTICS




Figure 3. Open-Loop Gain/Phase and Small Signal Response, V $V_{S}= \pm 15$ V, No Load



Figure 4. Open-Loop Gain/Phase and Small Signal Response, $V_{S}= \pm 15 \mathrm{~V}$, $C_{L}=100 \mathrm{pF}$



Figure 5. Open-Loop Gain/Phase and Small Signal Response, $V_{S}=5 \mathrm{~V}$, No Load



Figure 6. Open-Loop Gain/Phase and Small Signal Response, $V_{S}=5 \mathrm{~V}$, $C_{L}=220 \mathrm{pF}$



Figure 7. Open-Loop Gain/Phase and Small Signal Response, $V_{s}=3 V$, No Load



Figure 8. Open-Loop Gain/Phase and Small Signal Response, $V_{s}=3 \mathrm{~V}$, $C_{L}=220 \mathrm{pF}$


00875-009
Figure 9. Slew Rate, $R_{L}=10 \mathrm{k} \Omega$


연
高
$\stackrel{y}{\circ}$
Figure 10. Phase Reversal with Inputs Exceeding Supply by 1 V


Figure 11. Output Voltage to Supply Rail vs. Sink and Source Load Currents


Figure 12. Voltage Noise Density


Figure 13. Total Harmonic Distortion


Figure 14. Input Offset Distribution, $V_{s}=5 \mathrm{~V}, 0 \mathrm{~V}$


Figure 15. TC Vos Distribution, $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}, V_{S}=5 \mathrm{~V}, 0 \mathrm{~V}$


Figure 16. Input Offset Current vs. Temperature


Figure 17. Input Bias Current vs. Temperature


Figure 18. Common-Mode Rejection vs. Frequency


Figure 19. THD vs. Frequency, 3 V rms


Figure 20. Open-Loop Gain and Phase vs. Frequency


Figure 21. Input Voltage Noise Spectral Density vs. Frequency


Figure 22. Power Supply Rejection vs. Frequency


Figure 23. Large Signal Frequency Response


Figure 24. Crosstalk vs. Frequency


Figure 25. Output Impedance vs. Frequency, Gain $=+1$


Figure 26. Small Signal Response, Unity Gain Follower, $10 \mathrm{k} \Omega \| 100 \mathrm{pF}$ Load


Figure 27. Large Signal Response


Figure 28. Supply Current vs. Temperature


Figure 29. Output Saturation Voltage

## THEORY OF OPERATION

## INPUT CHARACTERISTICS

In the AD824, n -channel JFETs are used to provide a low offset, low noise, high impedance input stage. Minimum input common-mode voltage extends from 0.2 V below - Vs to 1 V less than +V . Driving the input voltage closer to the positive rail causes a loss of amplifier bandwidth.
The AD824 does not exhibit phase reversal for input voltages up to and including $+\mathrm{V}_{\mathrm{s}}$. Figure 30a shows the response of an AD824 voltage follower to a 0 V to $5 \mathrm{~V}\left(+\mathrm{V}_{\mathrm{s}}\right)$ square wave input. The input and output are superimposed. The output tracks the input up to $+\mathrm{V}_{s}$ without phase reversal. The reduced bandwidth above a 4 V input causes the rounding of the output waveform. For input voltages greater than $+V_{s}$, a resistor in series with the noninverting input prevents phase reversal at the expense of greater input voltage noise. This is illustrated in Figure 30b.

(b)


Figure 30. (a) Response with $R_{P}=0 ; V_{I N}$ from $0 V$ to $+V_{s}$;
(b) $V_{I N}=-200 \mathrm{~V}$ to $+V_{s}+200 \mathrm{mV}$; $V_{\text {OUT }}=0 \mathrm{~V}$ to $+V_{S} ; R_{P}=49.9 \mathrm{k} \Omega$

Because the input stage uses n-channel JFETs, input current during normal operation is positive; the current flows out from the input terminals. If the input voltage is driven more positive than $+\mathrm{V}_{\mathrm{s}}-0.4 \mathrm{~V}$, the input current reverses direction as internal device junctions become forward biased. This is illustrated in Figure 10.

Use a current-limiting resistor in series with the input of the AD824 if there is a possibility of the input voltage exceeding the
positive supply by more than 300 mV or if an input voltage will be applied to the AD 824 when $\pm \mathrm{V}_{s}=0 \mathrm{~V}$. The amplifier will be damaged if left in that condition for more than 10 seconds. A $1 \mathrm{k} \Omega$ resistor allows the amplifier to withstand up to 10 V of continuous overvoltage and increases the input voltage noise by a negligible amount.
Input voltages less than $-\mathrm{V}_{\mathrm{s}}$ are a completely different story. The amplifier can safely withstand input voltages 20 V below the $-\mathrm{V}_{\mathrm{s}}$ as long as the total voltage from the $+\mathrm{V}_{s}$ to the input terminal is less than 36 V . In addition, the input stage typically maintains picoamp level input currents across that input voltage range.

## OUTPUT CHARACTERISTICS

The unique bipolar rail-to-rail output stage of the AD824 swings within 15 mV of the positive and negative supply voltages. The approximate output saturation resistance of the AD824 is $100 \Omega$ for both sourcing and sinking. This can be used to estimate output saturation voltage when driving heavier current loads. For instance, the saturation voltage is 0.5 V from either supply with a 5 mA current load.
For load resistances over $20 \mathrm{k} \Omega$, the input error voltage of the AD824 is virtually unchanged until the output voltage is driven to 180 mV of either supply.
If the output of the AD824 is overdriven to saturate either of the output devices, the amplifier will recover within $2 \mu \mathrm{~s}$ of its input returning to the amplifier's linear operating region.
Direct capacitive loads will interact with the amplifier's effective output impedance to form an additional pole in the amplifier's feedback loop, which can cause excessive peaking on the pulse response or loss of stability. Worst case is when the amplifier is used as a unity gain follower. Figure 6 and Figure 8 show the pulse response of the AD824 as a unity gain follower driving 220 pF . Configurations with less loop gain, and as a result less loop bandwidth, will be much less sensitive to capacitance load effects. Noise gain is the inverse of the feedback attenuation factor provided by the feedback network in use.
Figure 31 shows a method for extending capacitance load drive capability for a unity gain follower. With these component values, the circuit drives $5,000 \mathrm{pF}$ with a $10 \%$ overshoot.


Figure 31. Extending Unity Gain Follower Capacitive Load Capability Beyond 350 pF

## APPLICATIONS INFORMATION

## SINGLE SUPPLY VOLTAGE-TO-FREQUENCY CONVERTER

The circuit shown in Figure 32 uses the AD824 to drive a low power timer, which produces a stable pulse of width, $\mathrm{t}_{1}$. The positive going output pulse is integrated by R1 and C 1 and used as one input to the AD824, which is connected as a differential integrator. The other input (nonloading) is the unknown voltage, $\mathrm{V}_{\text {IN }}$. The AD824 output drives the timer trigger input, closing the overall feedback loop.


NOTES
$\mathrm{f}_{\text {OUT }}=\mathrm{V}_{\text {IN }} /\left(\mathrm{V}_{\text {REF }} \times \mathrm{t}_{1}\right), \mathrm{t}_{1}=1.1 \times \mathrm{R} 3 \times \mathrm{C} 6=25 \mathrm{kHz} \mathrm{f}_{\mathrm{S}}$ AS SHOWN.

## * $=1 \%$ METAL FILM, $<50 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ TC <br> ** $=10 \%$, 20T FILM, $<100 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ TC <br> $\mathrm{t}_{1}=33 \mu \mathrm{~s}$ FOR $\mathrm{f}_{\mathrm{OUT}}=20 \mathrm{kHz} @ \mathrm{~V}_{\mathrm{IN}}=2.0 \mathrm{~V}$

Figure 32. Single Supply Voltage-to-Frequency Converter
Typical AD824 bias currents of 2 pA allow $\mathrm{M} \Omega$ range source impedances with negligible dc errors. Linearity errors of 0.01\% full scale can be achieved with this circuit. This performance is obtained with a 5 V single supply, which delivers less than 3 mA to the entire circuit.

## SINGLE SUPPLY PROGRAMMABLE GAIN INSTRUMENTATION AMPLIFIER

The AD824 can be configured as a single supply instrumentation amplifier that is able to operate from single supplies down to 5 V or dual supplies up to $\pm 15 \mathrm{~V}$. AD824 FET inputs bias currents of 2 pA minimize offset errors caused by high unbalanced source impedances.

An array of precision thin-film resistors sets the in amp gain to be either 10 or 100 . These resistors are laser-trimmed to ratio match to $0.01 \%$ and have a maximum differential TC of $5 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$.

Table 6. AD824 In Amp Performance

| Parameter | $\mathbf{V}=\mathbf{3} \mathbf{V}, \mathbf{0} \mathbf{V}$ | $\mathrm{V}_{\mathrm{s}}= \pm 5 \mathrm{~V}$ |
| :---: | :---: | :---: |
| CMRR | 74 dB | 80 dB |
| Common-Mode Voltage Range | -0.2 V to +2 V | -5.2 V to +4 V |
| 3 dB BW |  |  |
| $\mathrm{G}=10$ | 180 kHz | 180 kHz |
| $\mathrm{G}=100$ | 18 kHz | 18 kHz |
| $\mathrm{t}_{\text {settung }}$ |  |  |
| $2 \mathrm{~V} \text { Step }\left(\mathrm{V}_{\mathrm{s}}=0 \mathrm{~V}, 3 \mathrm{~V}\right)$ | $2 \mu s$ |  |
| $5 \mathrm{~V}\left(\mathrm{~V}_{\mathrm{s}}= \pm 5 \mathrm{~V}\right)$ |  | $5 \mu \mathrm{~s}$ |
| Noise @ f = 1 kHz |  |  |
| $\mathrm{G}=10$ | $270 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ | $270 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
| $\mathrm{G}=100$ | 2.2 VV/V Hz | $2.2 \mu \mathrm{~V} / \sqrt{ } \mathrm{Hz}$ |



Figure 33. Pulse Response of In Amp to a 500 mV p-p Input Signal; $V_{s}=5 \mathrm{~V}, 0 \mathrm{~V}$; Gain $=10$


Figure 34. A Single Supply Programmable Instrumentation Amplifier

## 3 V, SINGLE SUPPLY STEREO HEADPHONE DRIVER

The AD824 exhibits good current drive and THD + N performance, even at 3 V single supplies. At 1 kHz , total harmonic distortion plus noise (THD +N ) equals -62 dB ( $0.079 \%$ ) for a 300 mV p-p output signal. This is comparable to other single supply op amps that consume more power and cannot run on 3 V power supplies.

In Figure 35, each channel's input signal is coupled via a $1 \mu \mathrm{~F}$ Mylar capacitor. Resistor dividers set the dc voltage at the noninverting inputs so that the output voltage is midway between the power supplies ( 1.5 V ). The gain is 1.5 . Each half of the AD824 can then be used to drive a headphone channel. A 5 Hz high-pass filter is realized by the $500 \mu \mathrm{~F}$ capacitors and the headphones, which can be modeled as $32 \Omega$ load resistors to ground. This ensures that all signals in the audio frequency range $(20 \mathrm{~Hz}$ to 20 kHz$)$ are delivered to the headphones.


Figure 35. 3 Volt Single Supply Stereo Headphone Driver

## LOW DROPOUT BIPOLAR BRIDGE DRIVER

The AD824 can be used for driving a $350 \Omega$ Wheatstone bridge. Figure 36 shows one half of the AD824 being used to buffer the AD589-a 1.235 V low power reference. The output of 4.5 V can be used to drive an ADC front end. The other half of the AD824 is configured as a unity-gain inverter and generates the other bridge input of -4.5 V . Resistors R1 and R2 provide a constant current for bridge excitation. The AD620 low power instrumentation amplifier is used to condition the differential output voltage of the bridge. The gain of the AD620 is programmed using an external resistor $\mathrm{R}_{\mathrm{G}}$ and determined by:

$$
G=\frac{49.4 \mathrm{k} \Omega}{R_{G}}+1
$$



Figure 36. Low Dropout Bipolar Bridge Driver

## A 3.3 V/5 V PRECISION SAMPLE-AND-HOLD AMPLIFIER

In battery-powered applications, low supply voltage operational amplifiers are required for low power consumption. Also, low supply voltage applications limit the signal range in precision analog circuitry. Circuits like the sample-and-hold circuit shown in Figure 37 illustrate techniques for designing precision analog circuitry in low supply voltage applications. To maintain high signal-to-noise ratios (SNRs) in a low supply voltage application requires the use of rail-to-rail, input/output operational amplifiers. This design highlights the ability of the AD824 to operate rail-to-rail from a single $3 \mathrm{~V} / 5 \mathrm{~V}$ supply, with the advantages of high input impedance. The AD824, a quad JFET-input op amp, is well suited to sample-and-hold circuits due to its low input bias currents ( 3 pA , typical) and high input impedances ( $3 \times 10^{13} \Omega$, typical). The AD824 also exhibits very low supply currents so the total supply current in this circuit is less than 2.5 mA .


Figure 37. 3.3 V/5.5 V Precision Sample-and-Hold Circuit
In many single supply applications, the use of a false ground generator is required. In this circuit, R1 and R2 divide the supply voltage symmetrically, creating the false ground voltage at one-half the supply. Amplifier A1 then buffers this voltage creating a low impedance output drive. The sample-and-hold circuit is configured in an inverting topology centered around this false ground level.

A design consideration in sample-and-hold circuits is voltage droop at the output caused by op amp bias and switch leakage currents. By choosing an JFET op amp and a low leakage CMOS switch, this design minimizes droop rate error to better than $0.1 \mu \mathrm{~V} / \mu \mathrm{s}$ in this circuit. Higher values of CH will yield a lower droop rate. For best performance, CH and C 2 should be polystyrene, polypropylene or Teflon capacitors.

These types of capacitors exhibit low leakage and low dielectric absorption. Additionally, $1 \%$ metal film resistors were used throughout the design.
In the sample mode, SW1 and SW4 are closed, and the output is $\mathrm{V}_{\text {out }}=-\mathrm{V}_{\text {IN }}$. The purpose of SW4, which operates in parallel with SW1, is to reduce the pedestal, or hold step, error by injecting the same amount of charge into the noninverting input of A3 that SW1 injects into the inverting input of A3. This creates a common-mode voltage across the inputs of A3 and is then rejected by the CMR of A3; otherwise, the charge injection from SW1 creates a differential voltage step error that appears at Vout. The pedestal error for this circuit is less than 2 mV over the entire 0 V to $3.3 \mathrm{~V} / 5 \mathrm{~V}$ signal range. Another method of reducing pedestal error is to reduce the pulse amplitude applied to the control pins. To control the ADG513, only 2.4 V are required for the on state and 0.8 V for the off state. If possible, use an input control signal whose amplitude ranges from 0.8 V to 2.4 V instead of a full range 0 V to $3.3 \mathrm{~V} / 5 \mathrm{~V}$ for minimum pedestal error.
Other circuit features include an acquisition time of less than $3 \mu$ s to $1 \%$; reducing CH and C 2 will speed up the acquisition time further, but an increased pedestal error will result. Settling time is less than 300 ns to $1 \%$, and the sample-mode signal BW is 80 kHz .

The ADG513 was chosen for its ability to work with $3 \mathrm{~V} / 5 \mathrm{~V}$ supplies and for having normally open and normally closed precision CMOS switches on a dielectrically isolated process. SW2 is not required in this circuit; however, it was used in parallel with SW3 to provide a lower Ron analog switch.

## OUTLINE DIMENSIONS



| © |
| :--- |
| © |
| © |
| © |

Figure 38. 14-Lead Standard Small Outline Package [SOIC_N]
Narrow Body
(R-14)
Dimensions shown in millimeters and (inches)
ORDERING GUIDE

| Model $^{1}$ | Temperature Range | Package Description | Package Option |
| :--- | :--- | :--- | :--- |
| AD824AR-14 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 14-Lead Standard Small Outline Package [SOIC_N] | R-14 |
| AD824AR-14-3V | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 14-Lead Standard Small Outline Package [SOIC_N] | R-14 |
| AD824AR-14-3V-REEL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 14-Lead Standard Small Outline Package [SOIC_N] | R-14 |
| AD824AR-14-REEL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $14-$-Lead Standard Small Outline Package [SOIC_N] | R-14 |
| AD824AR-14-REEL7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $14-$ Lead Standard Small Outline Package [SOIC_N] | R-14 |
| AD824ARZ-14 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 14-Lead Standard Small Outline Package [SOIC_N] | R-14 |
| AD824ARZ-14-3V | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $14-$ Lead Standard Small Outline Package [SOIC_N] | R-14 |
| AD824ARZ-14-3V-RL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 14-Lead Standard Small Outline Package [SOIC_N] | R-14 |
| AD824ARZ-14-REEL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 14-Lead Standard Small Outline Package [SOIC_N] | R-14 |
| AD824ARZ-14-REEL7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 14-Lead Standard Small Outline Package [SOIC_N] | R-14 |

${ }^{1} Z=$ RoHS Compliant Part.

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Precision Amplifiers category:
Click to view products by Analog Devices manufacturer:
Other Similar products are found below :
OPA4187IRUMT OPA202IDGKT 514327X 561681F 647876R 5962-9080901MCA* MAX410CPA MAX44241AUK+T LT6230IS6\#TR OP227GN\#PBF LT6020IDD-1\#PBF LT6023IDD\#PBF LT6013AIDD\#PBF LT6237IMS8\#PBF LT1124CS8\#TR LT1215CS8\#TRPBF ADA4622-1ARZ-R7 NCS21871SQ3T2G NCS21871SN2T1G NCV21871SQ3T2G NCV21871SN2T1G AD8538WAUJZ-R7 NCS21912DMR2G MCP6V82-EMS MCP6V92-EMS TLC27L7CP TLE2022MD TLV2473CDR MCP6V34-E/ST MCP6V84-EST MCP6V94-EST LT1014DDWR 5962-89641012A 5962-8859301M2A 5962-89801012A 5962-9452101M2A LMC6064IN LT1013DDR TL034ACDR TLC2201AMDG4 TLC274MDRG4 TLE2021QDRG4Q1 TLE2024BMDWG4 AD8691WAUJZ-R7 AD8629TRZ-EP-R7 AD8604ARQZ TS507IYLT MAX4239ATT+T MAX4238AUT+T MAX4168EPD

