## DATA SHEET

## 74LVC574A

Octal D-type flip-flop with 5-volt tolerant inputs/outputs; positive edge-trigger (3-State)

## Octal D-type flip-flop with 5-volt tolerant inputs/outputs; positive edge-trigger (3-State)

## 74LVC574A

## FEATURES

- 5 -volt tolerant inputs/outputs, for interfacing with 5 -volt logic
- Supply voltage range of 2.7 V to 3.6 V
- Complies with JEDEC standard no. 8-1A
- Inputs accept voltages up to 5.5 V
- CMOS low power consumption
- Direct interface with TTL levels
- High impedance when $\mathrm{V}_{\mathrm{CC}}=0 \mathrm{~V}$
- 8-bit positive edge-triggered register
- Independent register and 3-State buffer operation
- Flow-through pin-out architecture


## DESCRIPTION

The 74LVC574A is a high-performance, low-power, low-voltage, Si-gate CMOS device, superior to most advanced CMOS compatible TTL families.

Inputs can be driven from either 3.3V or 5 V devices. In 3-State operation, outputs can handle 5 V . This feature allows the use of these devices as translators in a mixed $3.3 \mathrm{~V} / 5 \mathrm{~V}$ environment.

The 74LVC574A is an octal D-type flip-flop featuring separate D-type inputs for each flip-flop and 3-State outputs for bus-oriented applications. A clock (CP) and an output enable (OE) input are common to all flip-flops.

The eight flip-flops will store the state of their individual D-inputs that meet the setup and hold times requirements on the LOW-to-HIGH CP transition.

When OE is LOW, the contents of the eight flip-flops is available at the outputs. When $\overline{\mathrm{OE}}$ is HIGH , the outputs go to the high impedance OFF-state. Operation of the OE input does not affect the state of the flip-flops.

The ' 574 A ' is functionally identical to the ' 374 A ', but the ' 374 A ' has a different pin arrangement.

## QUICK REFERENCE DATA

GND $=0 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C} ; \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}} \leq 2.5 \mathrm{~ns}$

| SYMBOL | PARAMETER | CONDITIONS | TYPICAL | UNIT |
| :--- | :--- | :--- | :---: | :---: |
| $\mathrm{t}_{\text {PHL }} / \mathrm{t}_{\text {PLH }}$ | Propagation delay <br> CP to $\mathrm{Q}_{\mathrm{n}}$ | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ <br> $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}$ | 4.8 | ns |
| $\mathrm{f}_{\max }$ | maximum clock frequency |  | 150 | MHz |
| $\mathrm{C}_{\mathrm{l}}$ | Input capacitance | 5.0 | pF |  |
| $\mathrm{C}_{\text {PD }}$ | Power dissipation capacitance per <br> flip-flop | Notes 1 and 2 | 20 | pF |

NOTE:

1. $C_{P D}$ is used to determine the dynamic power dissipation ( $P_{D}$ in $\mu \mathrm{W}$ ):
$P_{D}=C_{P D} \times V_{C C}{ }^{2} \times f_{i}+\Sigma\left(C_{L} \times V_{C C}{ }^{2} \times f_{0}\right)$ where:
$\mathrm{f}_{\mathrm{i}}=$ input frequency in MHz ; $\mathrm{C}_{\mathrm{L}}=$ output load capacity in pF ;
$\mathrm{f}_{\mathrm{o}}=$ output frequency in $\mathrm{MHz} ; \mathrm{V}_{\mathrm{CC}}=$ supply voltage in V ;
$\Sigma\left(C_{L} \times V_{C C}{ }^{2} \times f_{o}\right)=$ sum of outputs.
2. The condition is $\mathrm{V}_{\mathrm{I}}=\mathrm{GND}$ to $\mathrm{V}_{\mathrm{CC}}$

## ORDERING INFORMATION

| PACKAGES | TEMPERATURE <br> RANGE | OUTSIDE <br> NORTH AMERICA | NORTH AMERICA | PKG. DWG. \# |
| :--- | :---: | :---: | :---: | :---: |
| 20-Pin Plastic Shrink Small Outline (SO) | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $74 \mathrm{LVC574A} \mathrm{D}$ | $74 \mathrm{LVC574A} \mathrm{D}$ | SOT163-1 |
| 20-Pin Plastic Shrink Small Outline (SSOP) Type II | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 74 LVC 574 A DB | 74 LVC 574 A DB | SOT339-1 |
| 20-Pin Plastic Thin Shrink Small Outline (TSSOP) Type I | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 74 LVC 574 A PW | 7 LVC 574 APW DH | SOT360-1 |

Octal D-type flip-flop with 5-volt tolerant inputs/outputs; positive edge-trigger (3-State)

PIN DESCRIPTION

| PIN NUMBER | SYMBOL | FUNCTION |
| :---: | :---: | :--- |
| 1 | $\overline{O E}$ | Output enable input (active-Low) |
| $2,3,4,5$, <br> $6,7,8,9$ | DO-D7 | Data inputs |
| $19,18,17,16$, <br> $15,14,13,12$ | Q0-Q7 | Data outputs |
| 10 | GND | Ground (OV) |
| 11 | CP | Clock input (LOW-to-HIGH, <br> edge-triggered) |
| 20 | $\mathrm{~V}_{\mathrm{CC}}$ | Positive supply voltage |

## PIN CONFIGURATION



LOGIC SYMBOL


LOGIC SYMBOL (IEEE/IEC)


FUNCTIONAL DIAGRAM


Octal D-type flip-flop with 5-volt tolerant inputs/outputs; positive edge-trigger (3-State)

## LOGIC DIAGRAM



FUNCTION TABLE

| OPERATING MODES | INPUTS |  |  | INTERNAL FLIP-FLOPS | OUTPUTS |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\overline{O E}$ | LE | $\mathbf{D}_{\mathbf{n}}$ |  | $\mathbf{Q}_{\mathbf{0}}$ to $\mathbf{Q}_{\mathbf{7}}$ |
| Load and read register | L | $\uparrow$ | l | L | L |
|  | L | $\uparrow$ | h | H | H |
| Load register and | H | $\uparrow$ | h | L | Z |
| disable outputs | H | $\uparrow$ | h | H | Z |

H = HIGH voltage level
h = HIGH voltage level one setup time prior to the LOW-to-HIGH CP transition
L = LOW voltage level
I = LOW voltage level one setup time prior to the LOW-to-HIGH CP transition
Z = High impedance OFF-state
$\uparrow=$ LOW-to-HIGH clock transition
RECOMMENDED OPERATING CONDITIONS

| SYMBOL | PARAMETER | CONDITIONS | LIMITS |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | MAX |  |
| $\mathrm{V}_{\mathrm{CC}}$ | DC supply voltage (for max. speed performance) |  | 2.7 | 3.6 | V |
|  | DC supply voltage (for low-voltage applications) |  | 1.2 | 3.6 |  |
| V | DC Input voltage range |  | 0 | 5.5 | V |
| $\mathrm{V}_{0}$ | DC output voltage range; output HIGH or LOW state |  | 0 | $\mathrm{V}_{\mathrm{CC}}$ | V |
|  | DC output voltage range; output 3-State |  | 0 | 5.5 |  |
| $\mathrm{T}_{\text {amb }}$ | Operating ambient temperature range in free-air |  | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ | Input rise and fall times | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=1.2 \text { to } 2.7 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=2.7 \text { to } 3.6 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \hline 20 \\ & 10 \\ & \hline \end{aligned}$ | ns/V |

## ABSOLUTE MAXIMUM RATINGS ${ }^{1}$

In accordance with the Absolute Maximum Rating System (IEC 134)
Voltages are referenced to GND (ground $=0 \mathrm{~V}$ )

| SYMBOL | PARAMETER | CONDITIONS | RATING | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | DC supply voltage |  | -0.5 to +6.5 | V |
| IIK | DC input diode current | $\mathrm{V}_{1}<0$ | -50 | mA |
| $\mathrm{V}_{1}$ | DC input voltage | Note 2 | -0.5 to +6.5 | V |
| lok | DC output diode current | $\mathrm{V}_{\mathrm{O}}>\mathrm{V}_{\mathrm{CC}}$ or $\mathrm{V}_{\mathrm{O}}<0$ | $\pm 50$ | mA |
| $\mathrm{V}_{0}$ | DC output voltage; output HIGH or LOW state | Note 2 | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5$ | V |
|  | DC output voltage; output 3-State | Note 2 | -0.5 to 6.5 |  |
| Io | DC output source or sink current | $\mathrm{V}_{\mathrm{O}}=0$ to $\mathrm{V}_{\mathrm{CC}}$ | $\pm 50$ | mA |
| $\mathrm{I}_{\mathrm{GND}}, \mathrm{I}_{\text {CC }}$ | DC V ${ }_{\text {CC }}$ or GND current |  | $\pm 100$ | mA |
| $\mathrm{T}_{\text {stg }}$ | Storage temperature range |  | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\text {TOT }}$ | Power dissipation per package <br> - plastic mini-pack (SO) <br> - plastic shrink mini-pack (SSOP and TSSOP) | above $+70^{\circ} \mathrm{C}$ derate linearly with $8 \mathrm{~mW} / \mathrm{K}$ <br> above $+60^{\circ} \mathrm{C}$ derate linearly with $5.5 \mathrm{~mW} / \mathrm{K}$ | $\begin{aligned} & 500 \\ & 500 \end{aligned}$ | mW |

## NOTES:

1. Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
2. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

## DC ELECTRICAL CHARACTERISTICS

Over recommended operating conditions voltages are referenced to GND (ground $=0 \mathrm{~V}$ )

| SYMBOL | PARAMETER | TEST CONDITIONS | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Temp $=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |  |  |
|  |  |  | MIN | TYP1 | MAX |  |
| $\mathrm{V}_{\mathrm{IH}}$ | HIGH level Input voltage | $\mathrm{V}_{\mathrm{CC}}=1.2 \mathrm{~V}$ | $\mathrm{V}_{\mathrm{CC}}$ |  |  | V |
|  |  | $\mathrm{V}_{\mathrm{CC}}=2.7$ to 3.6 V | 2.0 |  |  |  |
| $\mathrm{V}_{\text {IL }}$ | LOW level Input voltage | $\mathrm{V}_{\mathrm{CC}}=1.2 \mathrm{~V}$ |  |  | GND | V |
|  |  | $\mathrm{V}_{\mathrm{CC}}=2.7$ to 3.6 V |  |  | 0.8 |  |
| $\mathrm{V}_{\mathrm{OH}}$ | HIGH level output voltage | $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V} ; \mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}} ; \mathrm{I}_{\mathrm{O}}=-12 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{CC}}-0.5$ |  |  | V |
|  |  | $\mathrm{V}_{\text {CC }}=3.0 \mathrm{~V} ; \mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\text {IH }}$ or $\mathrm{V}_{\text {IL }} ; \mathrm{I}_{\mathrm{O}}=-100 \mu \mathrm{~A}$ | $V_{C C}-0.2$ | $\mathrm{V}_{\mathrm{CC}}$ |  |  |
|  |  | $\mathrm{V}_{\mathrm{CC}}=3.0 \mathrm{~V} ; \mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}} \mathrm{I} \mathrm{I}=-18 \mathrm{~mA}$ | $\mathrm{V}_{C C}-0.6$ |  |  |  |
|  |  | $\mathrm{V}_{\mathrm{CC}}=3.0 \mathrm{~V} ; \mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}} ; \mathrm{I}_{\mathrm{O}}=-24 \mathrm{~mA}$ | $\mathrm{V}_{\text {CC }}-0.8$ |  |  |  |
| $\mathrm{V}_{\text {OL }}$ | LOW level output voltage | $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V} ; \mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\text {IH }}$ or $\mathrm{V}_{\mathrm{IL}} ; \mathrm{I}_{\mathrm{O}}=12 \mathrm{~mA}$ |  |  | 0.40 | V |
|  |  | $\mathrm{V}_{\mathrm{CC}}=3.0 \mathrm{~V} ; \mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\text {IH }}$ or $\mathrm{V}_{\text {IL }} ; \mathrm{I}_{\mathrm{O}}=100 \mu \mathrm{~A}$ |  | GND | 0.20 |  |
|  |  | $\mathrm{V}_{\mathrm{CC}}=3.0 \mathrm{~V} ; \mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\text {IH }}$ or $\mathrm{V}_{\text {IL }}$ I $\mathrm{I}=24 \mathrm{~mA}$ |  |  | 0.55 |  |
| 1 | Input leakage current ${ }^{2}$ | $\mathrm{V}_{C C}=3.6 \mathrm{~V} ; \mathrm{V}_{1}=5.5 \mathrm{~V}$ or GND |  | $\pm 0.1$ | $\pm 5$ | $\mu \mathrm{A}$ |
| Ioz | 3-State output OFF-state current | $\mathrm{V}_{\mathrm{CC}}=3.6 \mathrm{~V} ; \mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\text {IH }}$ or $\mathrm{V}_{\text {IL }} ; \mathrm{V}_{\mathrm{O}}=5.5 \mathrm{~V}$ or GND |  | 0.1 | $\pm 10$ | $\mu \mathrm{A}$ |
| 1 off | Power off leakage supply | $\mathrm{V}_{\mathrm{CC}}=0.0 \mathrm{~V} ; \mathrm{V}_{1}$ or $\mathrm{V}_{\mathrm{O}}=5.5 \mathrm{~V}$ |  | 0.1 | $\pm 10$ | $\mu \mathrm{A}$ |
| ICC | Quiescent supply current | $\mathrm{V}_{\mathrm{CC}}=3.6 \mathrm{~V} ; \mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{CC}}$ or GND; $\mathrm{I}_{\mathrm{O}}=0$ |  | 0.1 | 10 | $\mu \mathrm{A}$ |
| $\Delta_{\text {l }}$ | Additional quiescent supply current per input pin | $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ to $3.6 \mathrm{~V} ; \mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{CC}}-0.6 \mathrm{~V} ; \mathrm{I}_{\mathrm{O}}=0$ |  | 5 | 500 | $\mu \mathrm{A}$ |

## NOTES:

1. All typical values are at $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$.
2. The specified overdrive current at the data input forces the data input to the opposite logic input state.

Octal D-type flip-flop with 5-volt tolerant inputs/outputs; positive edge-trigger (3-State)

## AC CHARACTERISTICS

$\mathrm{GND}=0 \mathrm{~V} ; \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}} \leq 2.5 \mathrm{~ns} ; \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} ; \mathrm{R}_{\mathrm{L}}=500 \Omega ; \mathrm{T}_{\mathrm{amb}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.

| SYMBOL | PARAMETER | WAVEFORM | LIMITS |  |  |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V} \pm 0.3 \mathrm{~V}$ |  |  | $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ |  | $\mathrm{V}_{\mathrm{CC}}=1.2 \mathrm{~V}$ |  |
|  |  |  | MIN | TYP ${ }^{1}$ | MAX | MIN | MAX | TYP |  |
| $\begin{aligned} & \hline \mathrm{t}_{\mathrm{PHL}} \\ & \mathrm{t}_{\mathrm{PLLH}} \end{aligned}$ | Propagation delay CP to $Q_{n}$ | 1, 4 | 1.5 | 4.8 | 7.0 | 1.5 | 8.0 | 21 | ns |
| $\begin{aligned} & \hline \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \end{aligned}$ | 3-State output enable time $\overline{O E}$ to $Q_{n}$ | 2, 4 | 1.5 | 4.0 | 7.5 | 1.5 | 8.5 | 17 | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLZ}} \end{aligned}$ | 3-State output disable time OE to $Q_{n}$ | 2, 4 | 1.5 | 3.5 | 6.0 | 1.5 | 6.5 | 11 | ns |
| tw | Clock pulse width HIGH or LOW | 1 | 3.4 | 1.7 | - | 3.4 | - | - | ns |
| tsu | Setup time $D_{n}$ to CP | 3 | 2.0 | 0.3 | - | 2.0 | - | - | ns |
| $t_{\text {h }}$ | Hold time $\mathrm{D}_{\mathrm{n}}$ to CP | 3 | 1.5 | -0.2 | - | 1.5 | - | - | ns |
| $f_{\text {max }}$ | Maximum clock pulse frequency | 1 | 100 |  | - | 80 | - | - | MHz |

## NOTE:

1. Unless otherwise stated, all typical values are at $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$.

## AC WAVEFORMS

$\mathrm{V}_{\mathrm{M}}=1.5 \mathrm{~V}$ at $\mathrm{V}_{\mathrm{CC}} \geq 2.7 \mathrm{~V} ; \mathrm{V}_{\mathrm{M}}=0.5 \mathrm{~V}_{\mathrm{CC}}$ at $\mathrm{V}_{\mathrm{CC}}<2.7 \mathrm{~V}$.
$\mathrm{V}_{\mathrm{OL}}$ and $\mathrm{V}_{\mathrm{OH}}$ are the typical output voltage drop that occur with the output load.
$\mathrm{V}_{\mathrm{X}}=\mathrm{V}_{\mathrm{OL}}+0.3 \mathrm{~V}$ at $\mathrm{V}_{\mathrm{CC}} \geq 2.7 \mathrm{~V} ; \mathrm{V}_{\mathrm{X}}=\mathrm{V}_{\mathrm{OL}}+0.1 \mathrm{~V}_{\mathrm{CC}}$ at $\mathrm{V}_{\mathrm{CC}}<2.7 \mathrm{~V}$
$\mathrm{V}_{\mathrm{Y}}=\mathrm{V}_{\mathrm{OH}}-0.3 \mathrm{~V}$ at $\mathrm{V}_{\mathrm{CC}} \geq 2.7 \mathrm{~V} ; \mathrm{V}_{\mathrm{Y}}=\mathrm{V}_{\mathrm{OH}}-0.1 \mathrm{~V}_{\mathrm{CC}}$ at $\mathrm{V}_{\mathrm{CC}}<2.7 \mathrm{~V}$


Waveform 1. Clock (CP) to output ( $Q_{n}$ ) propagation delays, the clock pulse width, output transition times and the maximum clock pulse frequency.


Waveform 2. Data setup and hold times for the $D_{n}$ input to the CP input.


Waveform 3. 3-State enable and disable times.
TEST CIRCUIT


Waveform 4. Load circuitry for switching times.

Octal D-type flip-flop with 5-volt tolerant inputs/outputs; positive edge-trigger (3-State)


detail X


DIMENSIONS (inch dimensions are derived from the original mm dimensions)

| UNIT | $\mathbf{A}$ <br> max. | $\mathbf{A}_{\mathbf{1}}$ | $\mathbf{A}_{\mathbf{2}}$ | $\mathbf{A}_{\mathbf{3}}$ | $\mathbf{b}_{\mathbf{p}}$ | $\mathbf{c}$ | $\mathbf{D}^{(1)}$ | $\mathbf{E}^{(1)}$ | $\mathbf{e}$ | $\mathbf{H}_{\mathbf{E}}$ | $\mathbf{L}$ | $\mathbf{L}_{\mathbf{p}}$ | $\mathbf{Q}$ | $\mathbf{v}$ | $\mathbf{w}$ | $\mathbf{y}$ | $\mathbf{Z}^{(1)}$ | $\theta$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| mm | 2.65 | 0.30 | 2.45 | 0.10 | 2.25 | 0.25 | 0.49 | 0.36 | 0.32 | 13.0 | 7.6 | 12.6 | 7.4 | 1.27 | 10.65 | 10.00 | 1.4 | 1.1 <br> 0.4 |
|  | 0.10 | 0.012 | 0.096 | 0.01 | 0.019 | 0.013 | 0.51 | 0.30 | 0.050 | 0.419 | 0.25 | 0.25 | 0.1 | 0.9 |  |  |  |  |

Note

1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.

| OUTLINE VERSION | REFERENCES |  |  | EUROPEAN PROJECTION | ISSUE DATE |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | IEC | JEDEC | EIAJ |  |  |
| SOT163-1 | 075E04 | MS-013AC |  | $\square$ - | $\begin{aligned} & -95-01-24 \\ & 97-05-22 \end{aligned}$ |

Octal D-type flip-flop with 5-volt tolerant inputs/outputs; positive edge-trigger (3-State)

detail $X$


DIMENSIONS (mm are the original dimensions)

| UNIT | $\begin{gathered} \mathrm{A} \\ \text { max. } \end{gathered}$ | $\mathrm{A}_{1}$ | $\mathrm{A}_{2}$ | $\mathrm{A}_{3}$ | $\mathrm{b}_{\mathrm{p}}$ | c | $D^{(1)}$ | $E^{(1)}$ | e | $\mathrm{H}_{\mathrm{E}}$ | L | $L_{p}$ | Q | v | w | y | $z^{(1)}$ | $\theta$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| mm | 2.0 | $\begin{aligned} & 0.21 \\ & 0.05 \end{aligned}$ | $\begin{aligned} & 1.80 \\ & 1.65 \end{aligned}$ | 0.25 | $\begin{aligned} & 0.38 \\ & 0.25 \end{aligned}$ | $\begin{aligned} & 0.20 \\ & 0.09 \end{aligned}$ | $7.4$ | $\begin{aligned} & 5.4 \\ & 5.2 \end{aligned}$ | 0.65 | $\begin{aligned} & 7.9 \\ & 7.6 \end{aligned}$ | 1.25 | $\begin{aligned} & 1.03 \\ & 0.63 \end{aligned}$ | $\begin{aligned} & 0.9 \\ & 0.7 \end{aligned}$ | 0.2 | 0.13 | 0.1 | $\begin{aligned} & 0.9 \\ & 0.5 \end{aligned}$ | $8^{\circ}$ $0^{\circ}$ |

Note

1. Plastic or metal protrusions of 0.20 mm maximum per side are not included.

| OUTLINE <br> VERSION | REFERENCES |  |  |  | EUROPEAN <br> PROJECTION | ISSUE DATE |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
|  | IEC | JEDEC | EIAJ |  |  |  |
| SOT339-1 |  | MO-150AE |  |  | $93-09-08$ |  |

Octal D-type flip-flop with 5-volt tolerant inputs/outputs; positive edge-trigger (3-State)





DIMENSIONS ( mm are the original dimensions)

| UNIT | $\mathbf{A}$ | $\mathbf{A}_{\mathbf{1}}$ | $\mathbf{A}_{\mathbf{2}}$ | $\mathbf{A}_{\mathbf{3}}$ | $\mathbf{b}_{\mathbf{p}}$ | $\mathbf{c}$ | $\mathbf{D}^{(1)}$ | $\mathbf{E}^{(2)}$ | $\mathbf{e}$ | $\mathbf{H}_{\mathbf{E}}$ | $\mathbf{L}$ | $\mathbf{L}_{\mathbf{p}}$ | $\mathbf{Q}$ | $\mathbf{v}$ | $\mathbf{w}$ | $\mathbf{y}$ | $\mathbf{Z}^{(1)}$ | $\boldsymbol{\theta}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| mm | 1.10 | 0.15 | 0.95 | 0.25 | 0.30 | 0.2 | 6.6 | 4.5 | 0.65 | 6.6 | 1.0 | 0.75 | 0.4 | 0.2 | 0.13 | 0.1 | 0.5 | $8^{\circ}$ |
|  | 0.80 | 0.25 | 0.19 | 0.1 | 6.4 | 4.3 | 0.6 | 6.2 | 1.0 | 0.50 | 0.3 |  | 0.2 | $0^{\circ}$ |  |  |  |  |

Notes

1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
2. Plastic interlead protrusions of 0.25 mm maximum per side are not included.

| OUTLINE <br> VERSION | REFERENCES |  |  |  | EUROPEAN | ISSUE DATE |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
|  | IEC | JEDEC | EIAJ |  |  |  |
| SOT360-1 |  | MO-153AC |  |  | $-93-06-16$ |  |

Data sheet status

| Data sheet <br> status | Product <br> status | Definition [1] |
| :--- | :--- | :--- |
| Objective <br> specification | Development | This data sheet contains the design target or goal specifications for product development. <br> Specification may change in any manner without notice. |
| Preliminary <br> specification | Qualification | This data sheet contains preliminary data, and supplementary data will be published at a later date. <br> Philips Semiconductors reserves the right to make chages at any time without notice in order to <br> improve design and supply the best possible product. |
| Product <br> specification | Production | This data sheet contains final specifications. Philips Semiconductors reserves the right to make <br> changes at any time without notice in order to improve design and supply the best possible product. |

[1] Please consult the most recently issued datasheet before initiating or completing a design.

## Definitions

Short-form specification - The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.
Limiting values definition - Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

Application information - Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

## Disclaimers

Life support - These products are not designed for use in life support appliances, devices or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

Right to make changes - Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

## Philips Semiconductors

811 East Arques Avenue
P.O. Box 3409

Sunnyvale, California 94088-3409
Telephone 800-234-7381


## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Buffers \& Line Drivers category:

## Click to view products by NXP manufacturer:

Other Similar products are found below :
5962-9217601MSA 634810D 875140G HEF4022BP HEF4043BP NL17SG125DFT2G NL17SZ126P5T5G NLU1GT126CMUTCG NLU3G16AMX1TCG NLV27WZ125USG MC74HCT365ADTR2G BCM6306KMLG 54FCT240CTDB Le87401NQC Le87402MQC 028192B 042140C 051117G 070519XB 065312DB 091056E 098456D NL17SG07DFT2G NL17SG17DFT2G NL17SG34DFT2G NL17SZ07P5T5G NL17SZ125P5T5G NLU1GT126AMUTCG NLV27WZ16DFT2G 5962-8982101PA 5962-9052201PA 74LVC07ADR2G MC74VHC1G125DFT1G NL17SH17P5T5G NL17SZ125CMUTCG NLV17SZ07DFT2G NLV37WZ17USG NLVHCT244ADTR2G NC7WZ17FHX 74HCT126T14-13 NL17SH125P5T5G NLV14049UBDTR2G NLV37WZ07USG 74VHC541FT(BE) RHFAC244K1 74LVC1G17FW4-7 74LVC1G126FZ4-7 BCM6302KMLG 74LVC1G07FZ4-7 74LVC1G125FW4-7

