#### **Features**

- EE Programmable 65,536 x 1-, 131,072 x 1-, 262,144 x 1-, 524,288 x 1-, 1,048,576 x 1- and 2,097,152 x 1-bit Serial Memories Designed to Store Configuration Programs for Altera FLEX® and APEX FPGAs (Device Selection Guide Included)
- Available as a 3.3V (±10%) and 5.0V (±5% Commercial, ±10% Industrial) Version
- In-System Programmable (ISP) via 2-wire Bus
- Simple Interface to SRAM FPGAs
- Compatible with Atmel AT6000, AT40K and AT94K Devices, Altera FLEX<sup>®</sup>, APEX<sup>™</sup>
   Devices, Lucent ORCA<sup>®</sup> FPGAs, Xilinx XC3000<sup>™</sup>, XC4000<sup>™</sup>, XC5200<sup>™</sup>, Spartan<sup>®</sup>, Virtex<sup>®</sup>
   FPGAs, Motorola MPA1000 FPGAs
- Cascadable Read-back to Support Additional Configurations or Higher-density Arrays
- Very Low-power CMOS EEPROM Process
- Programmable Reset Polarity
- Available 8-lead PDIP, 20-lead PLCC and 32-lead TQFP Packages (Pin Compatible Across Product Family)
- Emulation of Atmel's AT24CXXX Serial EEPROMs
- Low-power Standby Mode
- High-reliability
  - Endurance: 100,000 Write Cycles
  - Data Retention: 90 Years for Industrial Parts (at 85°C) and 190 Years for Commercial Parts (at 70°C)

# **Description**

The AT17A series FPGA configuration EEPROMs (Configurators) provide an easy-to-use, cost-effective configuration memory for Field Programmable Gate Arrays. The AT17A series device is packaged in the 8-lead PDIP<sup>(1)</sup>, 20-lead PLCC and 32-lead TQFP, see Table 1. The AT17A series configurator uses a simple serial-access procedure to configure one or more FPGA devices. The user can select the polarity of the reset function by programming four EEPROM bytes.These devices also support a write-protection mechanism within its programming mode.

Note:

 The 8-lead LAP, PDIP and SOIC packages for the AT17LV65A/128A/256A do not have an A label. However, the 8-lead packages are pin compatible with the 8-lead package of Altera's EEPROMs, refer to the AT17LV65/128/256/512/010/002/040 datasheet available on the Atmel web site for more information.

The AT17A series configurators can be programmed with industry-standard programmers, Atmel's ATDH2200E Programming Kit or Atmel's ATDH2225 ISP Cable.

Table 1. AT17A Series Packages

| Package         | AT17LV65A/<br>AT17LV128A/<br>AT17LV256A | AT17LV512A | AT17LV010A | AT17LV002A |
|-----------------|-----------------------------------------|------------|------------|------------|
| 8-lead<br>PDIP  | Yes                                     | Yes        | Yes        | -          |
| 20-lead<br>PLCC | Yes                                     | Yes        | Yes        | Yes        |
| 32-lead<br>TQFP | _                                       | -          | Yes        | Yes        |



# FPGA Configuration EEPROM Memory

AT17LV65A AT17LV128A AT17LV256A AT17LV512A AT17LV010A AT17LV002A

3.3V and 5V System Support





# **Pin Configuration**

#### 8-lead PDIP



#### 20-lead PLCC



#### 32-lead TQFP



Notes: 1. This pin is only available on AT17LV65A/128A/256A devices.

- 2. This pin is only available on AT17LV512A/010A/002A devices.
- 3. This pin is only available on AT17LV010A/002A devices.

2

# **Block Diagram**



Notes: 1. This pin is only available on AT17LV65A/128A/256A devices.

2. This pin is only available on AT17LV512A/010A/002A devices.



## **Device Description**

The control signals for the configuration EEPROM (nCS, RESET/OE and DCLK) interface directly with the FPGA device control signals. All FPGA devices can control the entire configuration process and retrieve data from the configuration EEPROM without requiring an external controller.

The configuration EEPROM's RESET/OE and nCS pins control the tri-state buffer on the DATA output pin and enable the address counter and the oscillator. When RESET/OE is driven Low, the configuration EEPROM resets its address counter and tri-states its DATA pin. The nCS pin also controls the output of the AT17A series configurator. If nCS is held High after the RESET/OE pulse, the counter is disabled and the DATA output pin is tri-stated. When nCS is driven subsequently Low, the counter and the DATA output pin are enabled. When RESET/OE is driven Low again, the address counter is reset and the DATA output pin is tri-stated, regardless of the state of the nCS.

When the configurator has driven out all of its data and nCASC is driven Low, the device tri-states the DATA pin to avoid contention with other configurators. Upon power-up, the address counter is automatically reset.

This is the default setting for the device. Since almost all FPGAs use RESET Low and OE High, this document will describe RESET/OE.

## **Pin Description**

|                 |     | AT17LV65A/<br>AT17LV128A/<br>AT17LV256A |           | AT17LV512A/<br>AT17LV010A |            | AT17L      | V002A      |
|-----------------|-----|-----------------------------------------|-----------|---------------------------|------------|------------|------------|
| Name            | I/O | 20<br>PLCC                              | 8<br>PDIP | 20<br>PLCC                | 32<br>TQFP | 20<br>PLCC | 32<br>TQFP |
| DATA            | I/O | 2                                       | 1         | 2                         | 31         | 2          | 31         |
| DCLK            | I   | 4                                       | 2         | 4                         | 2          | 4          | 2          |
| WP1             | 1   | _                                       | _         | 5                         | 4          | 5          | 4          |
| RESET/OE        | 1   | 8                                       | 3         | 8                         | 7          | 8          | 7          |
| nCS             | 1   | 9                                       | 4         | 9                         | 10         | 9          | 10         |
| GND             |     | 10                                      | 5         | 10                        | 12         | 10         | 12         |
| nCASC           | 0   | 10                                      |           | 40                        | 4.5        | 10         | 4.5        |
| A2              | 1   | 12                                      | 6         | 12                        | 15         | 12         | 15         |
| READY           | 0   | _                                       | _         | 15                        | 20         | 15         | 20         |
| SER_EN          | 1   | 18                                      | 7         | 18                        | 23         | 18         | 23         |
| V <sub>CC</sub> |     | 20                                      | 8         | 20                        | 27         | 20         | 27         |

DATA

Three-state DATA output for configuration. Open-collector bi-directional pin for programming.

**DCLK** 

Clock output or clock input. Rising edges on DCLK increment the internal address counter and present the next bit of data to the DATA pin. The counter is incremented only if the RESET/OE input is held High, the nCS input is held Low, and all configuration data has not been transferred to the target device (otherwise, as the master device, the DCLK pin drives Low).

WP1

WRITE PROTECT (1). This pin is used to protect portions of memory during programming, and it is disabled by default due to internal pull-down resistor. This input pin is not used during FPGA loading operations. This pin is only available on AT17LV512A/010A/002A devices.

RESET/OE

Output Enable (active High) and RESET (active Low) when SER\_EN is High. A Low logic level resets the address counter. A High logic level (with nCS Low) enables DATA and permits the address counter to count. In the mode, if this pin is Low (reset), the internal oscillator becomes inactive and DCLK drives Low. The logic polarity of this input is programmable and must be programmed active High (RESET active Low) by the user during programming for Altera applications.

WP

Write protect (WP) input (when nCS is Low) during programming only (SER\_EN Low). When WP is Low, the entire memory can be written. When WP is enabled (High), the lowest block of the memory cannot be written. This pin is only available on AT17LV65A/128A/256A devices.





nCS Chip Select input (active Low). A Low input (with OE High) allows DCLK to increment

the address counter and enables DATA to drive out. If the AT17A series is reset with nCS Low, the device initializes as the first (and master) device in a daisy-chain. If the AT17A series is reset with nCS High, the device initializes as a subsequent AT17A

series device in the chain.

**GND** Ground pin. A 0.2  $\mu$ F decoupling capacitor between  $V_{CC}$  and GND is recommended.

nCASC Cascade Select Output (active Low). This output goes Low when the address counter

has reached its maximum value. In a daisy-chain of AT17A series devices, the nCASC pin of one device is usually connected to the nCS input pin of the next device in the chain, which permits DCLK from the master configurator to clock data from a subse-

quent AT17A series device in the chain.

A2 Device selection input, A2. This is used to enable (or select) the device during program-

ming (i.e., when SER\_EN is Low). A2 has an internal pull-down resistor.

**READY** Open collector reset state indicator. Driven Low during power-on reset cycle, released

when power-up is complete. (recommended 4.7 k $\Omega$  pull-up on this pin if used).

**SER\_EN**Serial enable must be held High during FPGA loading operations. Bringing <u>SER\_EN</u>

Low enables the 2-wire Serial Programming Mode. For non-ISP applications,  $\overline{\text{SER\_EN}}$ 

should be tied to  $V_{CC}$ .

V<sub>CC</sub> 3.3V (±10%) and 5.0V (±5% Commercial, ±10% Industrial) power supply pin.

# FPGA Master Serial Mode Summary

The I/O and logic functions of any SRAM-based FPGA are established by a configuration program. The program is loaded either automatically upon power-up, or on command, depending on the state of the FPGA mode pins. In Master mode, the FPGA automatically loads the configuration program from an external memory. The AT17A Serial Configuration EEPROM has been designed for compatibility with the Master Serial mode.

This document discusses the Altera FLEX FPGA device interfaces

# Control of Configuration

Most connections between the FPGA device and the AT17A Serial EEPROM are simple and self-explanatory.

- The DATA output of the AT17A series configurator drives DIN of the FPGA devices.
- The master FPGA DCLK output or external clock source drives the DCLK input of the AT17A series configurator.
- The nCASC output of any AT17A series configurator drives the nCS input of the next configurator in a cascaded chain of EEPROMs.
- SER\_EN must be connected to V<sub>CC</sub> (except during ISP).

# Cascading Serial Configuration EEPROMs

For multiple FPGAs configured as a daisy-chain, or for FPGAs requiring larger configuration memories, cascaded configurators provide additional memory.

After the last bit from the first configurator is read, the next clock signal to the configurator asserts its nCASC output low and disables its DATA line driver. The second configurator recognizes the low level on its nCS input and enables its DATA output.

After configuration is complete, the address counters of all cascaded configurators are reset if the RESET/OE on each configurator is driven to a Low level.

If the address counters are not to be reset upon completion, then the RESET/OE input can be tied to a High level.

# AT17A Series Reset Polarity

The AT17A series configurator allows the user to program the polarity of the RESET/OE pin as either RESET/OE or RESET/OE. This feature is supported by industry-standard programmer algorithms.

# **Programming Mode**

The programming mode is entered by bringing  $\overline{SER\_EN}$  Low. In this mode the chip can be programmed by the 2-wire serial bus. The programming is done at  $V_{CC}$  supply only. Programming super voltages are generated inside the chip.

# **Standby Mode**

The AT17LV65A/128A/256A enters a low-power standby mode whenever nCS is asserted High. In this mode, the configurator consumes less than 50  $\mu$ A of current at 3.3V (100  $\mu$ A for the AT17LV512A/010A/002A). The output remains in a high-impedance state regardless of the state of the RESET/ $\overline{\text{OE}}$  input.





# **Absolute Maximum Ratings\***

| Operating Temperature40°C to +85°C                                  |
|---------------------------------------------------------------------|
| Storage Temperature65 °C to +150 °C                                 |
| Voltage on Any Pin with Respect to Ground0.1V to $V_{\rm CC}$ +0.5V |
| Supply Voltage (V <sub>CC</sub> )0.5V to +7.0V                      |
| Maximum Soldering Temp. (10 sec. @ 1/16 in.)260°C                   |
| ESD (R <sub>ZAP</sub> = 1.5K, C <sub>ZAP</sub> = 100 pF)2000V       |

\*NOTICE:

Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those listed under operating conditions is not implied. Exposure to Absolute Maximum Rating conditions for extended periods of time may affect device reliability.

# **Operating Conditions**

|                 |             |                                               | 3.  | 3V  | 5    |      |       |
|-----------------|-------------|-----------------------------------------------|-----|-----|------|------|-------|
| Symbol          | Description |                                               | Min | Max | Min  | Max  | Units |
| W               | Commercial  | Supply voltage relative to GND -0°C to +70°C  | 3.0 | 3.6 | 4.75 | 5.25 | V     |
| V <sub>CC</sub> | Industrial  | Supply voltage relative to GND -40°C to +85°C | 3.0 | 3.6 | 4.5  | 5.5  | V     |

# **DC Characteristics**

 $V_{CC} = 3.3V \pm 10\%$ 

|                  |                                                       |              | AT17L | AT17LV65A/<br>AT17LV128A/<br>AT17LV256A |     | AT17LV512A/<br>AT17LV010A |     | AT17LV002A      |       |
|------------------|-------------------------------------------------------|--------------|-------|-----------------------------------------|-----|---------------------------|-----|-----------------|-------|
| Symbol           | Description                                           |              | Min   | Max                                     | Min | Max                       | Min | Max             | Units |
| V <sub>IH</sub>  | High-level Input Voltage                              |              | 2.0   | V <sub>CC</sub>                         | 2.0 | V <sub>CC</sub>           | 2.0 | V <sub>CC</sub> | V     |
| $V_{IL}$         | Low-level Input Voltage                               |              | 0     | 0.8                                     | 0   | 0.8                       | 0   | 0.8             | V     |
| V <sub>OH</sub>  | High-level Output Voltage (I <sub>OH</sub> = -2.5 mA) | 0            | 2.4   |                                         | 2.4 |                           | 2.4 |                 | V     |
| V <sub>OL</sub>  | Low-level Output Voltage (I <sub>OL</sub> = +3 mA)    | Commercial   |       | 0.4                                     |     | 0.4                       |     | 0.4             | V     |
| V <sub>OH</sub>  | High-level Output Voltage (I <sub>OH</sub> = -2 mA)   | La di catala | 2.4   |                                         | 2.4 |                           | 2.4 |                 | V     |
| V <sub>OL</sub>  | Low-level Output Voltage (I <sub>OL</sub> = +3 mA)    | Industrial   |       | 0.4                                     |     | 0.4                       |     | 0.4             | V     |
| I <sub>CCA</sub> | Supply Current, Active Mode                           |              |       | 5                                       |     | 5                         |     | 5               | mA    |
| Ι <sub>L</sub>   | Input or Output Leakage Current ( $V_{IN} = V_{CC}$   | or GND)      | -10   | 10                                      | -10 | 10                        | -10 | 10              | μA    |
|                  | Constitution of Characters Manda                      | Commercial   |       | 50                                      |     | 100                       |     | 150             | μA    |
| I <sub>CCS</sub> | Supply Current, Standby Mode                          | Industrial   |       | 100                                     |     | 100                       |     | 150             | μA    |

# **DC Characteristics**

 $V_{CC}$  = 5V ± 5% Commercial;  $V_{CC}$  = 5V ± 10% Industrial

|                   |                                                       |                  | AT17LV65A/<br>AT17LV128A/<br>AT17LV256A |                 | AT17LV512A/<br>AT17LV010A |                 | AT17LV002A |                 |       |
|-------------------|-------------------------------------------------------|------------------|-----------------------------------------|-----------------|---------------------------|-----------------|------------|-----------------|-------|
| Symbol            | Description                                           |                  | Min                                     | Max             | Min                       | Max             | Min        | Max             | Units |
| V <sub>IH</sub>   | High-level Input Voltage                              |                  | 2.0                                     | V <sub>CC</sub> | 2.0                       | V <sub>CC</sub> | 2.0        | V <sub>CC</sub> | V     |
| V <sub>IL</sub>   | Low-level Input Voltage                               |                  | 0                                       | 0.8             | 0                         | 0.8             | 0          | 0.8             | V     |
| V <sub>OH</sub>   | High-level Output Voltage (I <sub>OH</sub> = -2.5 mA) | 0                | 3.7                                     |                 | 3.86                      |                 | 3.86       |                 | V     |
| V <sub>OL</sub>   | Low-level Output Voltage (I <sub>OL</sub> = +3 mA)    | Commercial       |                                         | 0.32            |                           | 0.32            |            | 0.32            | V     |
| V <sub>OH</sub>   | High-level Output Voltage (I <sub>OH</sub> = -2 mA)   | Landa and Andrea | 3.6                                     |                 | 3.76                      |                 | 3.76       |                 | V     |
| V <sub>OL</sub>   | Low-level Output Voltage (I <sub>OL</sub> = +3 mA)    | Industrial       |                                         | 0.37            |                           | 0.37            |            | 0.37            | V     |
| I <sub>CCA</sub>  | Supply Current, Active Mode                           |                  |                                         | 10              |                           | 10              |            | 10              | mA    |
| IL                | Input or Output Leakage Current ( $V_{IN} = V_{CC}$   | or GND)          | -10                                     | 10              | -10                       | 10              | -10        | 10              | μΑ    |
|                   | Committee Comment Changelles Manda                    | Commercial       |                                         | 75              |                           | 200             |            | 350             | μΑ    |
| I <sub>CCS1</sub> | Supply Current, Standby Mode                          | Industrial       |                                         | 150             |                           | 200             |            | 350             | μΑ    |





# **AC Characteristics**



# **AC Characteristics when Cascading**



# **AC Characteristics**

 $V_{CC} = 3.3V \pm 10\%$ 

|                                 |                                                      | ΓA   | AT17LV65A/128A |            |     | AT         | 17LV512 | A/010A/0   | 02A |       |
|---------------------------------|------------------------------------------------------|------|----------------|------------|-----|------------|---------|------------|-----|-------|
|                                 |                                                      | Comr | nercial        | Industrial |     | Commercial |         | Industrial |     |       |
| Symbol                          | Description                                          | Min  | Max            | Min        | Max | Min        | Max     | Min        | Max | Units |
| T <sub>OE</sub> <sup>(1)</sup>  | OE to Data Delay                                     |      | 50             |            | 55  |            | 50      |            | 55  | ns    |
| T <sub>CE</sub> <sup>(1)</sup>  | CE to Data Delay                                     |      | 60             |            | 60  |            | 55      |            | 60  | ns    |
| T <sub>CAC</sub> <sup>(1)</sup> | CLK to Data Delay                                    |      | 75             |            | 80  |            | 55      |            | 60  | ns    |
| T <sub>OH</sub>                 | Data Hold from CE, OE, or CLK                        | 0    |                | 0          |     | 0          |         | 0          |     | ns    |
| T <sub>DF</sub> <sup>(2)</sup>  | CE or OE to Data Float Delay                         |      | 55             |            | 55  |            | 50      |            | 50  | ns    |
| T <sub>LC</sub>                 | CLK Low Time                                         | 25   |                | 25         |     | 25         |         | 25         |     | ns    |
| T <sub>HC</sub>                 | CLK High Time                                        | 25   |                | 25         |     | 25         |         | 25         |     | ns    |
| T <sub>SCE</sub>                | CE Setup Time to CLK (to guarantee proper counting)  | 35   |                | 60         |     | 30         |         | 35         |     | ns    |
| T <sub>HCE</sub>                | CE Hold Time from CLK (to guarantee proper counting) | 0    |                | 0          |     | 0          |         | 0          |     | ns    |
| T <sub>HOE</sub>                | OE High Time (guarantees counter is reset)           | 25   |                | 25         |     | 25         |         | 25         |     | ns    |
| F <sub>MAX</sub>                | Maximum Input Clock Frequency                        | 10   |                | 10         |     | 15         |         | 10         |     | MHz   |

- Notes: 1. AC test lead = 50 pF.
  - 2. Float delays are measured with 5 pF AC loads. Transition is measured ± 200 mV from steady-state active levels.

# **AC Characteristics when Cascading**

 $V_{CC} = 3.3V \pm 10\%$ 

|                                 |                               | ГА   | AT17LV65A/128A/256A |            |     |            | AT17LV512A/010A/002A |            |     |       |
|---------------------------------|-------------------------------|------|---------------------|------------|-----|------------|----------------------|------------|-----|-------|
|                                 |                               | Comn | nercial             | Industrial |     | Commercial |                      | Industrial |     |       |
| Symbol                          | Description                   | Min  | Max                 | Min        | Max | Min        | Max                  | Min        | Max | Units |
| T <sub>CDF</sub> <sup>(2)</sup> | CLK to Data Float Delay       |      | 60                  |            | 60  |            | 50                   |            | 50  | ns    |
| T <sub>OCK</sub> <sup>(1)</sup> | CLK to CEO Delay              |      | 55                  |            | 60  |            | 50                   |            | 55  | ns    |
| T <sub>OCE</sub> <sup>(1)</sup> | CE to CEO Delay               |      | 55                  |            | 60  |            | 35                   |            | 40  | ns    |
| T <sub>OOE</sub> <sup>(1)</sup> | RESET/OE to CEO Delay         |      | 40                  |            | 45  |            | 35                   |            | 35  | ns    |
| F <sub>MAX</sub>                | Maximum Input Clock Frequency | 8    |                     | 8          |     | 12.5       |                      | 10         |     | MHz   |

- Notes: 1. AC test lead = 50 pF.
  - 2. Float delays are measured with 5 pF AC loads. Transition is measured ± 200 mV from steady-state active levels.



### **AC Characteristics**

 $V_{CC}$  = 5V ± 5% Commercial;  $V_{CC}$  = 5V ± 10% Industrial

|                                 |                                                      | AT   | 17LV65A | /128 <b>A</b> /25 | 6A  | AT.        | 17LV512 | A/010A/0   | 02A |       |
|---------------------------------|------------------------------------------------------|------|---------|-------------------|-----|------------|---------|------------|-----|-------|
|                                 |                                                      | Comn | nercial | Industrial        |     | Commercial |         | Industrial |     |       |
| Symbol                          | Description                                          | Min  | Max     | Min               | Max | Min        | Max     | Min        | Max | Units |
| T <sub>OE</sub> <sup>(1)</sup>  | OE to Data Delay                                     |      | 30      |                   | 35  |            | 30      |            | 35  | ns    |
| T <sub>CE</sub> <sup>(1)</sup>  | CE to Data Delay                                     |      | 45      |                   | 45  |            | 45      |            | 45  | ns    |
| T <sub>CAC</sub> <sup>(1)</sup> | CLK to Data Delay                                    |      | 50      |                   | 55  |            | 50      |            | 50  | ns    |
| T <sub>OH</sub>                 | Data Hold from $\overline{\text{CE}}$ , OE, or CLK   | 0    |         | 0                 |     | 0          |         | 0          |     | ns    |
| T <sub>DF</sub> <sup>(2)</sup>  | CE or OE to Data Float Delay                         |      | 50      |                   | 50  |            | 50      |            | 50  | ns    |
| T <sub>LC</sub>                 | CLK Low Time                                         | 20   |         | 20                |     | 20         |         | 20         |     | ns    |
| T <sub>HC</sub>                 | CLK High Time                                        | 20   |         | 20                |     | 20         |         | 20         |     | ns    |
| T <sub>SCE</sub>                | CE Setup Time to CLK (to guarantee proper counting)  | 35   |         | 40                |     | 20         |         | 25         |     | ns    |
| T <sub>HCE</sub>                | CE Hold Time from CLK (to guarantee proper counting) | 0    |         | 0                 |     | 0          |         | 0          |     | ns    |
| T <sub>HOE</sub>                | OE High Time (guarantees counter is reset)           | 20   |         | 20                |     | 20         |         | 20         |     | ns    |
| F <sub>MAX</sub>                | Maximum Input Clock Frequency                        | 12.5 |         | 12.5              |     | 15         |         | 15         |     | MHz   |

Notes: 1. AC test lead = 50 pF.

2. Float delays are measured with 5 pF AC loads. Transition is measured  $\pm$  200 mV from steady-state active levels.

# **AC Characteristics when Cascading**

 $V_{CC}$  = 5V ± 5% Commercial;  $V_{CC}$  = 5V ± 10% Industrial

|                                 |                               | АТ   | 17LV65A | /128A/25 | /128A/256A A |      | AT17LV512A/010A/002A |      |        |       |
|---------------------------------|-------------------------------|------|---------|----------|--------------|------|----------------------|------|--------|-------|
|                                 |                               | Comn | nercial | Indu     | strial       | Comm | nercial              | Indu | strial |       |
| Symbol                          | Description                   | Min  | Max     | Min      | Max          | Min  | Max                  | Min  | Max    | Units |
| T <sub>CDF</sub> <sup>(2)</sup> | CLK to Data Float Delay       |      | 50      |          | 50           |      | 50                   |      | 50     | ns    |
| T <sub>OCK</sub> <sup>(1)</sup> | CLK to CEO Delay              |      | 35      |          | 40           |      | 35                   |      | 40     | ns    |
| T <sub>OCE</sub> <sup>(1)</sup> | CE to CEO Delay               |      | 35      |          | 35           |      | 35                   |      | 35     | ns    |
| T <sub>OOE</sub> <sup>(1)</sup> | RESET/OE to CEO Delay         |      | 30      |          | 35           |      | 30                   |      | 30     | ns    |
| F <sub>MAX</sub>                | Maximum Input Clock Frequency | 10   |         | 10       |              | 12.5 |                      | 12.5 |        | MHz   |

Notes: 1. AC test lead = 50 pF.

2. Float delays are measured with 5 pF AC loads. Transition is measured ± 200 mV from steady-state active levels.

# Thermal Resistance Coefficients<sup>(1)</sup>

| Packag | е Туре                             |                                       | AT17LV65A/<br>AT17LV128A/<br>AT17LV256A | AT17LV512A/<br>AT17LV010A | AT17LV002A |
|--------|------------------------------------|---------------------------------------|-----------------------------------------|---------------------------|------------|
| 8P3    | Plactic Duel Isline Backege (PDID) | θ <sub>JC</sub> [°C/W]                |                                         | 37                        |            |
| 623    | Plastic Dual Inline Package (PDIP) | θ <sub>JA</sub> [°C/W] <sup>(2)</sup> |                                         | 107                       |            |
| 00.1   | Disatis Landad Chin Camian (DLCC)  | θ <sub>JC</sub> [°C/W]                | 35                                      | 35                        | 35         |
| 20J    | Plastic Leaded Chip Carrier (PLCC) | θ <sub>JA</sub> [°C/W] <sup>(2)</sup> | 90                                      | 90                        | 90         |
| 204    | Thin Plastic Quad Flat Package     | θ <sub>JC</sub> [°C/W]                |                                         |                           |            |
| 32A    | (TQFP)                             | θ <sub>JA</sub> [°C/W] <sup>(2)</sup> |                                         |                           |            |
| 441    | Disatis Landad Chia Causias (DLCC) | θ <sub>JC</sub> [°C/W]                | _                                       | _                         | 15         |
| 44J    | Plastic Leaded Chip Carrier (PLCC) | θ <sub>JA</sub> [°C/W] <sup>(2)</sup> | _                                       | 1                         | 50         |

- Notes: 1. For more information refer to the "Thermal Characteristics of Atmel's Packages", available on the Atmel web site.
  - 2. Airflow = 0 ft/min.





Figure 1. Ordering Code<sup>(1)</sup>



Note: 1. The 8-lead LAP and SOIC packages for the AT17LV65A/128A/256A do not have an A label. However, the 8-lead packages are pin compatible with the 8-lead package of Altera's EEPROMs, refer to the AT17LV65/128/256/512/010/002/040 datasheet available on the Atmel web site for more information.

|     | Package Type                                                    |
|-----|-----------------------------------------------------------------|
| 8P3 | 8-lead, 0.300" Wide, Plastic Dual Inline Package (PDIP)         |
| 20J | 20-lead, Plastic J-leaded Chip Carrier (PLCC)                   |
| 32A | 32-lead, Thin (1.0 mm) Plastic Quad Flat Package Carrier (TQFP) |

# Ordering Information<sup>(1)</sup>

| Memory Size                | Ordering Code                      | Package    | Operation Range |
|----------------------------|------------------------------------|------------|-----------------|
| 64-Kbit <sup>(2)(7)</sup>  | AT17LV65A-10JC                     | 20J        | Commercial      |
|                            |                                    |            | (0°C to 70°C)   |
|                            | AT17LV65A-10JI                     | 20J        | Industrial      |
|                            |                                    |            | (-40°C to 85°C) |
| 128-Kbit <sup>(7)</sup>    | AT17LV128A-10JC                    | 20J        | Commercial      |
|                            |                                    |            | (0°C to 70°C)   |
|                            | AT17LV128A-10JI                    | 20J        | Industrial      |
|                            |                                    |            | (-40°C to 85°C) |
| 256-Kbit <sup>(3)(7)</sup> | AT17LV256A-10JC                    | 20J        | Commercial      |
|                            |                                    |            | (0°C to 70°C)   |
|                            | AT17LV256A-10JI                    | 20J        | Industrial      |
|                            |                                    |            | (-40°C to 85°C) |
| 512-Kbit <sup>(4)(7)</sup> | AT17LV512A-10PC                    | 8P3        | Commercial      |
|                            | AT17LV512A-10JC                    | 20J        | (0°C to 70°C)   |
|                            | AT17LV512A-10PI                    | 8P3        | Industrial      |
|                            | AT17LV512A-10JI                    | 20J        | (-40°C to 85°C) |
| 1-Mbit <sup>(5)(7)</sup>   | AT17LV010A-10PC                    | 8P3        | Commercial      |
|                            | AT17LV010A-10JC                    | 20J        | (0°C to 70°C)   |
|                            | AT17LV010A-10QC                    | 32A        |                 |
|                            | AT17LV010A-10PI                    | 8P3        | Industrial      |
|                            | AT17LV010A-10JI<br>AT17LV010A-10QI | 20J<br>32A | (-40°C to 85°C) |
| 2-Mbit <sup>(6)(7)</sup>   | AT17LV002A-10JC                    | 20J        | Commercial      |
| Z-IVIDIL' '' '             | AT17LV002A-103C<br>AT17LV002A-10QC | 20J<br>32A | (0°C to 70°C)   |
| _                          |                                    |            | ,               |
|                            | AT17LV002A-10JI<br>AT17LV002A-10QI | 20J<br>32A | Industrial      |
|                            | ATT/LV002A-T0QT                    | 32A        | (-40°C to 85°C) |

- Notes: 1. Currently, there are two types of low-density configurators. The new version will be identified by a "B" after the datacode. The "B" version is fully backward-compatible with the original devices so existing customers will not be affected. The new parts no longer require a MUX for ISP. See programming specification for more details.
  - 2. Use 64-Kbit density parts to replace Altera EPC1064.
  - 3. Use 256-Kbit density parts to replace Altera EPC1213.
  - 4. Use 512-Kbit density parts to replace Altera EPC1441.
  - 5. Use 1-Mbit density parts to replace Altera EPC1
  - 6. Use 2-Mbit density parts to replace Altera EPC2. Atmel AT17LV002A devices do not support JTAG programming; Atmel AT17LV002A devices use a 2-wire serial interface for in-system programming.
  - 7. For operating voltage of  $5V \pm 10\%$ , please refer to the  $5V \pm 10\%$  AC and DC Characteristics.





# **Packaging Information**

#### **8P3 - PDIP**





**End View** 



Top View

#### **COMMON DIMENSIONS**

(Unit of Measure = inches)

| SYMBOL | MIN       | NOM   | MAX   | NOTE |
|--------|-----------|-------|-------|------|
| Α      |           |       | 0.210 | 2    |
| A2     | 0.115     | 0.130 | 0.195 |      |
| b      | 0.014     | 0.018 | 0.022 | 5    |
| b2     | 0.045     | 0.060 | 0.070 | 6    |
| b3     | 0.030     | 0.039 | 0.045 | 6    |
| С      | 0.008     | 0.010 | 0.014 |      |
| D      | 0.355     | 0.365 | 0.400 | 3    |
| D1     | 0.005     |       |       | 3    |
| E      | 0.300     | 0.310 | 0.325 | 4    |
| E1     | 0.240     | 0.250 | 0.280 | 3    |
| е      | 0.100 BSC |       |       |      |
| eA     | 0.300 BSC |       | 4     |      |
| L      | 0.115     | 0.130 | 0.150 | 2    |

Notes

- 1. This drawing is for general information only; refer to JEDEC Drawing MS-001, Variation BA for additional information.
- 2. Dimensions A and L are measured with the package seated in JEDEC seating plane Gauge GS-3.
- 3. D, D1 and E1 dimensions do not include mold Flash or protrusions. Mold Flash or protrusions shall not exceed 0.010 inch.
- 4. E and eA measured with the leads constrained to be perpendicular to datum.
- 5. Pointed or rounded lead tips are preferred to ease insertion.
- 6. b2 and b3 maximum dimensions do not include Dambar protrusions. Dambar protrusions shall not exceed 0.010 (0.25 mm).

01/09/02

|                                            | TITLE                                                                      | DRAWING NO. | REV. |
|--------------------------------------------|----------------------------------------------------------------------------|-------------|------|
| 2325 Orchard Parkway<br>San Jose, CA 95131 | <b>8P3</b> , 8-lead, 0.300" Wide Body, Plastic Dual In-line Package (PDIP) | 8P3         | В    |

### **20J - PLCC**





#### **COMMON DIMENSIONS**

(Unit of Measure = mm)

| SYMBOL | MIN       | NOM | MAX    | NOTE   |
|--------|-----------|-----|--------|--------|
| Α      | 4.191     | _   | 4.572  |        |
| A1     | 2.286     | _   | 3.048  |        |
| A2     | 0.508     | _   | _      |        |
| D      | 9.779     | _   | 10.033 |        |
| D1     | 8.890     | _   | 9.042  | Note 2 |
| Е      | 9.779     | _   | 10.033 |        |
| E1     | 8.890     | _   | 9.042  | Note 2 |
| D2/E2  | 7.366     | _   | 8.382  |        |
| В      | 0.660     | _   | 0.813  |        |
| B1     | 0.330     | _   | 0.533  |        |
| е      | 1.270 TYP |     |        |        |

Notes:

- 1. This package conforms to JEDEC reference MS-018, Variation AA.
- Dimensions D1 and E1 do not include mold protrusion.
   Allowable protrusion is .010"(0.254 mm) per side. Dimension D1 and E1 include mold mismatch and are measured at the extreme material condition at the upper or lower parting line.
- 3. Lead coplanarity is 0.004" (0.102 mm) maximum.

10/04/01

| TITLE                                              |
|----------------------------------------------------|
| 20J, 20-lead, Plastic J-leaded Chip Carrier (PLCC) |

DRAWING NO. REV.





#### **32A - TQFP**



#### **COMMON DIMENSIONS**

(Unit of Measure = mm)

| SYMBOL | MIN  | NOM      | MAX  | NOTE   |
|--------|------|----------|------|--------|
| Α      | _    | _        | 1.20 |        |
| A1     | 0.05 | _        | 0.15 |        |
| A2     | 0.95 | 1.00     | 1.05 |        |
| D      | 8.75 | 9.00     | 9.25 |        |
| D1     | 6.90 | 7.00     | 7.10 | Note 2 |
| E      | 8.75 | 9.00     | 9.25 |        |
| E1     | 6.90 | 7.00     | 7.10 | Note 2 |
| В      | 0.30 | -        | 0.45 |        |
| С      | 0.09 | -        | 0.20 |        |
| L      | 0.45 | _        | 0.75 |        |
| е      |      | 0.80 TYP |      |        |

10/5/2001

Notes:

- 1. This package conforms to JEDEC reference MS-026, Variation ABA.
- 2. Dimensions D1 and E1 do not include mold protrusion. Allowable protrusion is 0.25 mm per side. Dimensions D1 and E1 are maximum plastic body size dimensions including mold mismatch.
- 3. Lead coplanarity is 0.10 mm maximum.

| 4mer   | 2 |
|--------|---|
| AIIIEL | 5 |

2325 Orchard Parkway San Jose, CA 95131 **TITLE 32A**, 32-lead, 7 x 7 mm Body Size, 1.0 mm Body Thickness, 0.8 mm Lead Pitch, Thin Profile Plastic Quad Flat Package (TQFP)

| DRAWING NO. | REV. |
|-------------|------|
| 32A         | В    |



#### **Atmel Headquarters**

Corporate Headquarters 2325 Orchard Parkway San Jose, CA 95131 TEL 1(408) 441-0311 FAX 1(408) 487-2600

#### Europe

Atmel Sarl Route des Arsenaux 41 Case Postale 80 CH-1705 Fribourg Switzerland TEL (41) 26-426-5555 FAX (41) 26-426-5500

#### Asia

Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimhatsui East Kowloon Hong Kong TEL (852) 2721-9778 FAX (852) 2722-1369

#### Japan

9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan TEL (81) 3-3523-3551 FAX (81) 3-3523-7581

#### **Atmel Operations**

#### Memory

2325 Orchard Parkway San Jose, CA 95131 TEL 1(408) 441-0311 FAX 1(408) 436-4314

#### Microcontrollers

2325 Orchard Parkway San Jose, CA 95131 TEL 1(408) 441-0311 FAX 1(408) 436-4314

La Chantrerie BP 70602 44306 Nantes Cedex 3, France TEL (33) 2-40-18-18-18 FAX (33) 2-40-18-19-60

#### ASIC/ASSP/Smart Cards

Zone Industrielle 13106 Rousset Cedex, France TEL (33) 4-42-53-60-00 FAX (33) 4-42-53-60-01

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906 TEL 1(719) 576-3300 FAX 1(719) 540-1759

Scottish Enterprise Technology Park Maxwell Building East Kilbride G75 0QR, Scotland TEL (44) 1355-803-000 FAX (44) 1355-242-743

#### RF/Automotive

Theresienstrasse 2 Postfach 3535 74025 Heilbronn, Germany TEL (49) 71-31-67-0 FAX (49) 71-31-67-2340

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906 TEL 1(719) 576-3300 FAX 1(719) 540-1759

Biometrics/Imaging/Hi-Rel MPU/ High Speed Converters/RF Datacom Avenue de Rochepleine BP 123 38521 Saint-Egreve Cedex, France TEL (33) 4-76-58-30-00 FAX (33) 4-76-58-34-80

Atmel Programmable SLI Hotline (408) 436-4119

Atmel Programmable SLI e-mail configurator@atmel.com

FAQ Available on web site e-mail literature@atmel.com

Web Site http://www.atmel.com

#### © Atmel Corporation 2002.

Atmel Corporation makes no warranty for the use of its products, other than those expressly contained in the Company's standard warranty which is detailed in Atmel's Terms and Conditions located on the Company's web site. The Company assumes no responsibility for any errors which may appear in this document, reserves the right to change devices or specifications detailed herein at any time without notice, and does not make any commitment to update the information contained herein. No licenses to patents or other intellectual property of Atmel are granted by the Company in connection with the sale of Atmel products, expressly or by implication. Atmel's products are not authorized for use as critical components in life support devices or systems.

Atmel® is the registered trademark of Atmel.

FLEX<sup>™</sup> is the trademark of Altera Corporation; ORCA<sup>™</sup> is the trademark of Lucent Technologies, Inc.; SPARTAN<sup>®</sup> and Virtex<sup>®</sup> are the registered trademarks of Xilinx, Inc.; XC3000<sup>™</sup>, XC4000<sup>™</sup> and XC5200<sup>™</sup> are the trademarks of Xilinx, Inc.; APEX<sup>™</sup> is the trademark of MIPS Technologies; Other terms and product names may be the trademarks of others.



# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for EEPROM category:

Click to view products by Microchip manufacturer:

Other Similar products are found below:

M29F040-70K6 718278CB 718620G AT28C256-15PU-ND 444358RB 444362FB BR93C46-WMN7TP 442652G 701986CB

TC58NVG0S3HBAI4 5962-8751413XA TC58BVG0S3HBAI4 TH58NYG3S0HBAI6 CAT25320YIGT-KK CAT25320DWF LE24C162-RE 5962-8751417YA 5962-8751409YA CAT25M01LI-G DS28E11P+ BR9016AF-WE2 LE2464DXATBG CAS93C66VP2I-GT3

DS28E25+T DS28EL15Q+T M95320-DFDW6TP DS28E05GB+T AT25320B-SSPDGV-T HE24C64WLCSPD BL24SA128B-CSRC

24FC16T-I/OT 24FC08T-I/OT M24128-BFMN6TP S-24CS04AFM-TFH-U M24C04-FMC5TG M24C16-DRMN3TPK M24C64-DFMN6TP 34AA02-EMS M95080-RMC6TG M95128-DFCS6TP/K M95128-DFDW6TP M95256-DFMN6TP M95320-RDW6TP M95640-RDW6TP

AT17LV010-10CU AT24C01C-SSHM-B AT24C01D-MAHM-T AT24C04D-MAHM-T AT24C04D-SSHM-T AT24C08C-SSHM-B