# High Voltage Step-Up/Step-Down DC/DC Converter 

## feATURES

- Automatic Step-Up and Step-Down Conversion
- Uses a Single Inductor
- Wide 4V to 60V Input Voltage Range
- $V_{\text {OUT }}$ from 3.3V to 20 V
- Dual Internal 500mA Switches
- 100 $\mu \mathrm{A}$ No-Load Quiescent Current
- Low Current Shutdown
- $\pm 1 \%$ Output Voltage Accuracy
- 200kHz Operating Frequency
- Boosted Supply Pin to Saturate High Side Switch
- Frequency Foldback Protection
- Current Limit Foldback Protection
- Current Limit Unaffected by Duty Cycle
- 16-lead Thermally Enhanced TSSOP Package


## APPLICATIONS

- 12V Automotive Systems
- Wall Adapter Powered Systems
- Battery Power Voltage Buffering
$\overline{\mathbf{Q Y}}$, LTC and LT are registered trademarks of Linear Technology Corporation. Burst Mode is a registered trademark of Linear Technology Corporation.
U.S. patent number: 5731694


## DESCRIPTIOn

The LT ${ }^{\circledR} 3433$ is a 200 kHz fixed-frequency current mode switching regulator that provides both step-up and stepdown regulation using a single inductor. The IC operates over a 4 V to 60 V input voltage range making it suitable for use in various wide input voltage range applications such as automotive electronics that must withstand both load dump and cold crank conditions.
Internal control circuitry monitors system conditions and converts from single switch buck operation to dual switch bridged operation when required, seamlessly changing between step-down and step-up voltage conversion.

Optional Burst Mode ${ }^{\circledR}$ operation reduces no-load quiescent current to $100 \mu \mathrm{~A}$ and maintains high efficiencies with light loads.

Current limit foldback and frequency foldback help prevent inductor current runaway during start-up. Programmable soft-starthelps prevent output overshoot at start-up.
The LT3433 is available in a 16 -lead thermally enhanced TSSOP package.

## TYPICAL APPLICATION

4V to 60V to 5V DC/DC Converter with Burst Mode Operation


Maximum Output Current vs $\mathrm{V}_{\mathrm{IN}}$


Efficiency


## ABSOLUTE MAXIMUM RATINGS

(Note 1)
Input Supply ( $\mathrm{V}_{\text {IN }}$ ) $\qquad$ -0.3 V to 60 V
Boosted Supply ( $\mathrm{V}_{\text {BST }}$ ) .............. -0.3 V to $\mathrm{V}_{\text {SW_H }}+30 \mathrm{~V}$
$\left(V_{\text {BST }}(\mathrm{MAX})=80 \mathrm{~V}\right)$
Internal Supply (VBIAS) $\qquad$ -0.3 V to 30 V
SW_H Switch Voltage -2 V to 60 V
SW_L Switch Voltage $\qquad$ -0.3 V to 30 V
Feedback Voltage (VFB) ).. -0.3 V to 5 V
Burst Enable Pin (VBURSt_EN) -0.3 V to 30 V
Shutdown Pin (V $\overline{\text { SHDN }}$ ) $\qquad$ -0.3 V to 60 V Operating Junction Temperature Range (Note 5)

> LT3433E (Note 6)
$\qquad$ $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ LT3433I $\qquad$ $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$

## Storage Temperature Range

$\qquad$ $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ Lead Temperature (Soldering, 10 sec ) $\qquad$ $300^{\circ} \mathrm{C}$

PACKRGG/ORDER INFORMATION


Consult LTC Marketing for parts specified with wider operating temperature ranges.

## ELECTRICAL CHARACTERISTICS

The $\bullet$ denotes specifications that apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. $V_{I N}=13.8 \mathrm{~V}, \mathrm{~V}_{\text {FB }}=1.25 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=5 \mathrm{~V}, \mathrm{~V}_{\text {BURST_EN }}=0 \mathrm{~V}, \mathrm{~V}_{\text {BST }}-\mathrm{V}_{\text {IN }}=5 \mathrm{~V}$, unless otherwise noted.

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {IN }}$ | Operating Voltage Range |  | $\bullet$ | 4 |  | 60 | V |
| $\mathrm{V}_{\text {IN(UVLO }}$ | Undervoltage Lockout | Enable Threshold | $\bullet$ |  | 3.4 | 3.95 | V |
|  | Undervoltage Lockout Hysteresis |  |  | 160 |  |  | mV |
| V OUT | Operating Voltage Range |  | $\bullet$ | 3.3 |  | 20 | V |
| V ${ }_{\text {BST }}$ | Operating Voltage Range | $\begin{aligned} & V_{\text {BST }}<V_{\text {SW_H }}+20 \mathrm{~V} \\ & V_{\text {BST }}-V_{\text {SW_H }} \end{aligned}$ | $\begin{array}{\|l\|} \hline \bullet \\ \hline \end{array}$ | 3.3 |  | $\begin{aligned} & 75 \\ & 20 \\ & \hline \end{aligned}$ | V |
| IVIN | Normal Operation Burst Mode Operation Shutdown | (Notes 2, 3) <br> $\mathrm{V}_{\mathrm{Vc}}<0.6 \mathrm{~V}$ <br> $\mathrm{V} \overline{\mathrm{SHDN}}<0.4 \mathrm{~V}$ | $\begin{array}{\|l\|} \hline \bullet \\ \bullet \\ \hline \end{array}$ |  | $\begin{gathered} 580 \\ 100 \\ 10 \\ \hline \end{gathered}$ | $\begin{gathered} \hline 940 \\ 190 \\ 25 \\ \hline \end{gathered}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
| $\overline{V_{\text {BIAS }}}$ | Internal Supply Output Voltage |  | $\bullet$ |  | 2.6 | 2.9 | V |
|  | Operating Voltage Range |  | $\bullet$ |  |  | 20 | V |
| IVBIAS | Normal Operation <br> Burst Mode Operation <br> Shutdown <br> Short-Circuit Current Limit | $\begin{aligned} & V_{\mathrm{VC}}<0.6 \mathrm{~V} \\ & V_{\overline{\mathrm{SHDN}}}<0.4 \mathrm{~V} \end{aligned}$ | $\bullet$ |  | $\begin{aligned} & \hline 660 \\ & 0.1 \\ & 0.1 \\ & 4.5 \end{aligned}$ | 990 | $\mu A$ $\mu A$ $\mu A$ $m A$ |
| $\mathrm{R}_{\text {SWH(ON) }}$ | Boost Supply Switch On-Resistance | $\mathrm{I}_{\text {SW }}=500 \mathrm{~mA}$ | $\bullet$ |  | 0.8 | 1.2 | $\Omega$ |
| $\mathrm{R}_{\text {SWL (ON) }}$ | Output Supply Switch On-Resistance | $\mathrm{I}_{\text {SW }}=500 \mathrm{~mA}$ | $\bullet$ |  | 0.6 | 1 | $\Omega$ |
| $\mathrm{V}_{\text {SHDN }}$ | Shutdown Pin Thresholds | Disable Enable | $\bullet$ | 0.4 |  | 1 | V |
| $\mathrm{l}_{\mathrm{VBST}} / \mathrm{I}_{\text {SW }}$ | Boost Supply Switch Drive Current | High Side Switch On, ISw $=500 \mathrm{~mA}$ | $\bullet$ |  | 30 | 50 | $\mathrm{mA} / \mathrm{A}$ |
| $\underline{l_{\text {VOut }} /{ }_{\text {SW }}}$ | Output Supply Switch Drive Current | Low Side Switch On, $\mathrm{I}_{\text {SW }}=500 \mathrm{~mA}$ | $\bullet$ |  | 30 | 50 | $\mathrm{mA} / \mathrm{A}$ |
| ILIM | Switch Current Limit |  | $\bullet$ | 0.5 | 0.7 | 0.9 | A |
|  | Foldback Current Limit | $V_{F B}=0 \mathrm{~V}$ |  |  | 0.35 |  | A |
| ISS | Soft-Start Output Current |  | $\bullet$ | 3 | 5 | 9 | $\mu \mathrm{A}$ |

## ELECTRICAL CHARACTERISTICS

The $\bullet$ denotes specifications that apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
$\mathrm{V}_{I N}=13.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{FB}}=1.25 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=5 \mathrm{~V}, \mathrm{~V}_{\text {BURST_EN }}=0 \mathrm{~V}, \mathrm{~V}_{\text {BST }}-\mathrm{V}_{I N}=5 \mathrm{~V}$, unless otherwise noted.

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {FB }}$ | Feedback Reference Voltage |  | $\bullet$ | $\begin{aligned} & 1.224 \\ & 1.215 \end{aligned}$ | 1.231 | $\begin{aligned} & 1.238 \\ & 1.245 \end{aligned}$ | V |
| $\Delta V_{\text {FB }}$ | Feedback Reference Line Regulation | $5.5 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq 60 \mathrm{~V}$ | $\bullet$ |  | 0.002 | 0.01 | \%/V |
| $\mathrm{IFB}^{\text {F }}$ | $V_{\text {FB }}$ Pin Input Bias Current |  | $\bullet$ |  | 35 | 100 | nA |
| $\mathrm{gm}_{\mathrm{m}}$ | Error Amplifier Transconductance |  | $\bullet$ | 200 | 270 | 330 | umhos |
| $A_{V}$ | Error Amplifier Voltage Gain |  |  |  | 66 |  | dB |
| ${ }_{\text {ISW }} / V_{\text {VC }}$ | Control Voltage to Switch Transconductance |  |  |  | 0.6 |  | A/V |
| $\mathrm{f}_{0}$ | Operating Frequency | $V_{F B}>1 \mathrm{~V}$ | $\bullet$ | $\begin{aligned} & 185 \\ & 170 \end{aligned}$ | 200 | $\begin{aligned} & 215 \\ & 230 \end{aligned}$ | $\begin{aligned} & \mathrm{kHz} \\ & \mathrm{kHz} \end{aligned}$ |
|  | Foldback Frequency | $\mathrm{V}_{\mathrm{FB}}=0 \mathrm{~V}$ |  |  | 50 |  | kHz |
| V ${ }_{\text {BURST_EN }}$ | Burst Enable Threshold |  |  |  | 0.8 |  | V |
| IBURST_EN | Input Bias Current | $V_{\text {BURST_EN }} \geq 2 \mathrm{~V}$ |  |  | 35 |  | $\mu \mathrm{A}$ |
| $\mathrm{t}_{\text {ON(MIN) }}$ | Minimum Switch On Time | $\mathrm{R}_{\mathrm{L}}=35 \Omega$ (Note 4) | $\bullet$ |  | 250 | 450 | ns |
| $\mathrm{t}_{\text {OFF(MIN) }}$ | Minimum Switch Off Time | $\mathrm{R}_{\mathrm{L}}=35 \Omega$ (Note 4) | $\bullet$ |  | 500 | 800 | ns |

Note 1: Absolute Maximum Ratings are those values beyond which the life of a device may be impaired.
Note 2: Supply current specification does not include switch drive currents. Actual supply currents will be higher.
Note 3: "Normal Operation" supply current specification does not include $\mathrm{I}_{\text {BIAS }}$ currents. Powering the $\mathrm{V}_{\text {BIAS }}$ pin externally reduces $\mathrm{I}_{\mathrm{CC}}$ supply current.
Note 4: Minimum times are tested using the high side switch with a $35 \Omega$ load to ground.

Note 5: This IC includes overtemperature protection that is intended to protect the device during momentary overload conditions. Junction temperature will exceed $125^{\circ} \mathrm{C}$ when overtemperature protection is active. Continuous operation above the specified maximum operating junction temperature may impair device reliability.
Note 6: The LT3433E is guaranteed to meet performance specifications from $0^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ junction temperature. Specifications over the $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ operating junction temperature range are assured by design, characterization and correlation with statistical process controls. The LT3433I is guaranteed over the full $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ operating junction temperature range.

## TYPICAL PGRFORMANCG CHARACTERISTICS

## Maximum Output Current vs $V_{\text {IN }}$ <br>  <br>  <br> 

## TYPICAL PGRFORmANCG CHARACTERISTICS




Maximum Boost Supply Switch Drive Current vs Boost Supply Voltage

Maximum Output Supply Switch Drive Current vs Output Supply Voltage


## TYPICAL PGRFORmANCE CHARACTERISTICS



## PIn functions

SGND (Pins 1, 8, 9, 16): Low Noise Ground Reference.
$V_{\text {BST }}$ (Pin 2): Boosted Switch Supply. This "boosted" supply rail is referenced to the SW_H pin. Supply voltage is maintained by a bootstrap capacitor tied from the $\mathrm{V}_{\text {BST }}$ pin to the SW_H pin. A $1 \mu \mathrm{~F}$ capacitor is generally adequate for most applications.
The charge on the bootstrap capacitor is refreshed through a diode, typically connected from the converter output ( $V_{\text {OUT }}$ ), during the switch-off period. Minimum off-time operation assures that the boost capacitor is refreshed each switch cycle. The LT3433 supports operational $V_{\text {BST }}$ supply voltages up to 75 V (absolute maximum) as referenced to ground.
SW_H (Pin 3): Boosted Switch Output. This is the current return for the boosted switch and corresponds to the emitter of the switch transistor. The boosted switch shorts the SW_H pin to the $\mathrm{V}_{\text {IN }}$ supply when enabled. The drive circuitry for this switch is boosted above the $\mathrm{V}_{\text {IN }}$ supply through the $\mathrm{V}_{\text {BST }}$ pin, allowing saturation of the switch for maximum efficiency. The "ON" resistance of the boosted switch is $0.8 \Omega$.
$\mathrm{V}_{\mathrm{IN}}$ (Pin 4): Input Power Supply. This pin supplies power to the boosted switch and corresponds to the collector of
the switch transistor. This pin also supplies power to most of the IC's internal circuitry if the $\mathrm{V}_{\text {BIAS }}$ pin is not driven externally. This supply will be subject to high switching transient currents so this pin requires a high quality bypass capacitor that meets whatever application-specific input ripple current requirements exist.
BURST_EN (Pin 5): Burst Mode Enable/Disable. When this pin is below 0.3 V , Burst Mode operation is enabled. Pin input bias current < $1 \mu \mathrm{~A}$ when Burst Mode operation is enabled. If Burst Mode operation is not desired, pulling this pin above 2 V will disable the burst function. When Burst Mode operation is disabled, typical pin input current $=35 \mu$ A. BURST_EN should not be pulled above 20V. This pin is typically shorted to SGND for Burst Mode function, or connected to either $V_{\text {BIAS }}$ or $\mathrm{V}_{\text {OUT }}$ to disable Burst Mode operation.
$\mathrm{V}_{\mathrm{C}}$ (Pin 6): Error Amplifier Output. The voltage on the $\mathrm{V}_{\mathrm{C}}$ pin corresponds to the maximum switch current per oscillator cycle. The error amplifier is typically configured as an integrator circuit by connecting an RC network from this pin to ground. This circuit typically creates the dominant pole for the converter regulationfeedback loop. Specific integrator characteristics can be configured to optimize transient response. See Applications Information.

## PIn functions

$\mathrm{V}_{\mathrm{FB}}$ (Pin 7): Error Amplifier Inverting Input. The noninverting input of the error amplifier is connected to an internal 1.231 V reference. The $\mathrm{V}_{\mathrm{FB}}$ pin is connected to a resistor divider from the converter output. Values for the resistor connected from $V_{\text {OUT }}$ to $\mathrm{V}_{\mathrm{FB}}\left(\mathrm{R}_{\mathrm{FB} 1}\right)$ and the resistor connected from $V_{F B}$ to ground ( $R_{F B 2}$ ) can be calculated to program converter output voltage ( $\mathrm{V}_{\text {OUT }}$ ) via the following relation:

$$
V_{\text {OUT }}=1.231 \cdot\left(R_{F B 1}+R_{F B 2}\right) / R_{F B 2}
$$

The $V_{F B}$ pin input bias current is $35 n A$, so use of extremely high value feedback resistors could cause a converter output that is slightly higher than expected. Bias current error at the output can be estimated as:

$$
\Delta \mathrm{V}_{\text {OUT }(B I A S)}=35 n A \cdot R_{F B 1}
$$

The voltage on $\mathrm{V}_{\mathrm{FB}}$ also controls the LT3433 oscillator frequency through a "frequency-foldback" function. When the $\mathrm{V}_{\text {FB }}$ pin voltage is below 0.8 V , the oscillator runs slower than the 200 kHz typical operating frequency. The oscillator frequency slows with reduced voltage on the pin, down to 50 kHz when $\mathrm{V}_{\mathrm{FB}}=0 \mathrm{~V}$.
The $\mathrm{V}_{\text {FB }}$ pin voltage also controls switch current limit through a "current-limitfoldback" function. $A t V_{F B}=0 V$, the maximum switch current is reduced to half of the normal value. The current limit value increases linearly until $V_{F B}$ reaches 0.6 V when the normal maximum switch current level is restored. The frequency and current-limit foldback functions add robustness to short-circuit protection and help prevent inductor current runaway during start-up.
SS (Pin 10): Soft Start. Connect a capacitor (CSS) from this pin to ground. The output voltage of the LT3433 error amplifier corresponds to the peak current sense amplifier output detected before resetting the switch output(s). The soft-start circuit forces the error amplifier output to a zero peak current for start-up. A $5 \mu \mathrm{~A}$ current is forced from the SS pin onto an external capacitor. As the SS pin voltage ramps up, so does the LT3433 internally sensed peak current limit. This forces the converter output current to ramp from zero until normal output regulation is achieved. This function reduces output overshoot on converter start-up.

The time from $\mathrm{V}_{S S}=0 \mathrm{~V}$ to maximum available current can be calculated given a capacitor $\mathrm{C}_{S S}$ as:

$$
\mathrm{t}_{\mathrm{SS}}=\left(2.7 \cdot 10^{5}\right) \mathrm{C}_{\mathrm{SS}} \text { or } 0.27 \mathrm{~s} / \mu \mathrm{F}
$$

SHDN (Pin 11): Shutdown. If the SHDN pin is externally pulled below 0.5 V , low current shutdown mode is initiated. During shutdown mode, all internal functions are disabled, and $\mathrm{I}_{\mathrm{CC}}$ is reduced to $10 \mu \mathrm{~A}$. This pin is intended to receive a digital input, however, there is a small amount of input hysteresis built into the SHDN circuit to help assure glitchfree mode switching. If shutdown is not desired, connect the SHDN pin to $\mathrm{V}_{\text {IN }}$.

V $_{\text {BIAS }}$ (Pin 12): Internal Local Supply. Much of the LT3433 circuitry is powered from this supply, which is internally regulated to 2.5 V through an on-board linear regulator. Current drive for this regulator is sourced from the $\mathrm{V}_{\text {IN }}$ pin. The $V_{\text {BIAS }}$ supply is short-circuit protected to 5 mA .

The $V_{\text {BIAS }}$ supply only sources current, so forcing this pin abovethe regulated voltage allows the use of external power for much ofthe LT3433 circuitry. When using external drive, this pin should be driven above 3 V to assure the internal supply is completely disabled. This pin is typically diodeconnected to the converter output to maximize conversion efficiency. This pin must be bypassed with at least a $0.1 \mu \mathrm{~F}$ ceramic capacitor to SGND.
$V_{\text {OUT }}$ (Pin 13): Converter Output Pin. This pin voltage is compared with the voltage on $V_{\text {IN }}$ internally to control operation in single or 2-switch mode. When the ratios of the two voltages are such thata $>75 \%$ duty cycle is required for regulation, the low side switch is enabled. Drive bias for the low side switch is also derived directly from this pin.
PWRGND (Pin 14): High Current Ground Reference. This is the current return for the low side switch and corresponds to the emitter of the low side switch transistor.

SW_L(Pin 15): Ground Referenced Switch Output. This pin is the collector of the low side switch transistor. The low side switch shortsthe SW_L pinto PWRGND when enabled. The series impedance of the ground-referenced switch is $0.6 \Omega$.

Exposed Pad (Pin 17): Exposed Pad must be soldered to PCB ground for optimal thermal performance.

## BLOCK DIAGRAM



## APPLICATIONS InFORMATION

## Overview

The LT3433 is a high input voltage range, step-up/stepdown DC/DC converter IC using a 200kHz constant frequency, current mode architecture. Dual internal switches allow the full input voltage to be imposed across the switched inductor, such that both step-up and step-down modes of operation can be realized using the same single inductor topology.

The LT3433 has provisions for high efficiency, low load operation for battery-powered applications. Burst Mode operation reduces average quiescent current to $100 \mu \mathrm{~A}$ in no load conditions. Alow current shutdown mode can also be activated, reducing total quiescent current to $10 \mu \mathrm{~A}$.

Much of the LT3433's internal circuitry is biased from an internal Iow voltage linear regulator. The output of this regulator is brought out to the $\mathrm{V}_{\text {BIAS }}$ pin, allowing bypassing of the internal regulator. The associated internal circuitry can be powered directly from the output of the converter, increasing overall converter efficiency. Using externally derived power also eliminates the IC's power dissipation associated with the internal $\mathrm{V}_{\text {IN }}$ to $\mathrm{V}_{\text {BIAS }}$ regulator.

## Theory of Operation (See Block Diagram)

The LT3433 senses converter output voltage via the $\mathrm{V}_{\mathrm{FB}}$ pin. The difference between the voltage on this pin and an internal 1.231 V reference is amplified to generate an error voltage on the $V_{C}$ pin which is, in turn, used as a threshold for the current sense comparator.

During normal operation, the LT3433 internal oscillator runs at 200 kHz . At the beginning of each oscillator cycle, the switch drive is enabled. The switch drive stays enabled until the sensed switch current exceeds the $\mathrm{V}_{\mathrm{C}}$-derived threshold for the current sense comparator and, in turn, disables the switch driver. If the current comparator threshold is not obtained for the entire oscillator cycle, the switch driver is disabled at the end of the cycle for 250 ns . This minimum off-time mode of operation assures regeneration of the $\mathrm{V}_{\mathrm{BST}}$ bootstrapped supply.
If the converter input and output voltages are close together, proper operation in normal buck configuration would require high duty cycles. The LT3433 senses this
condition as requiring a duty cycle greater than $75 \%$. If such a condition exists, a second switch is enabled during the switch on time, which acts to pull the output side of the inductor to ground. This "bridged" operation allows voltage conversion to continue when $V_{\text {OUT }}$ approaches or exceeds $\mathrm{V}_{\mathrm{IN}}$.

## Shutdown

The LT3433 incorporates a low current shutdown mode where all IC functions are disabled and the $\mathrm{V}_{\text {IN }}$ current is reduced to $10 \mu \mathrm{~A}$. Pulling the SHDN pin down to 0.4 V or less activates shutdown mode.

## Burst Mode Operation

The LT3433 employs low current Burst Mode functionality to maximize efficiency during no load and low load conditions. Burst Mode function is disabled by shorting the BURST_EN pin to either VBIAS or Vout. Burst Mode function is enabled by shorting BURST_EN to SGND.

In certain wide current range applications, the IC could enter burst operation during normal load conditions. If the additional output ripple and noise generated by Burst Mode operation is not desired for normal operation, BURST_EN can be biased using an external supply that is disabled during a no-load condition. This enables Burst Mode operation only when it is required. The BURST_EN pin typically draws $35 \mu \mathrm{~A}$ when Burst Mode operation is disabled ( $\mathrm{V}_{\text {BURST_EN }} \geq 2 \mathrm{~V}$ ) and will draw no more than $75 \mu \mathrm{~A}$ with $\mathrm{V}_{\text {BURST_EN }}=2 \mathrm{~V}$.
When the required switch current, sensed via the $V_{C}$ pin voltage, is below 30\% of maximum, the Burst Mode function is employed. When the voltage on $\mathrm{V}_{\mathrm{C}}$ drops below the 30\% load level, that level of sense current is latched into the IC. If the output load requires less than this latched current level, the converter will overdrive the output slightly during each switch cycle. This overdrive condition forces the voltage on the $V_{C}$ pin to continue to drop. When the voltage on $V_{C}$ drops below the $15 \%$ load level, switching is disabled, and the LT3433 shuts down most of its internal circuitry, reducing quiescent current to $100 \mu \mathrm{~A}$. When the voltage on the $V_{C}$ pin climbs back to $20 \%$ load level, the IC returns to normal operation and switching resumes.

## APPLICATIONS INFORMATION

## Antislope Compensation

Most current mode switching controllers use slope compensation to prevent current mode instability. The LT3433 is no exception. A slope compensation circuit imposes an artificial ramp on the sensed current to increase the rising slope as duty cycle increases. Unfortunately, this additional ramp corrupts the sensed current value, reducing the achievable current limit value by the same amount as the added ramp represents. As such, current limit is typically reduced as duty cycles increase.
The LT3433 contains circuitry to eliminate the current limit reduction associated with slope-compensation, or antislope compensation. As the slope compensation ramp is added to the sensed current, a similar ramp is added to the current limit threshold reference. The end result is that current limit is not compromised so the LT3433 can provide full power regardless of required duty cycle.

## Mode Switching

The LT3433 switches between buck and buck/boost modes of operation automatically. While in buck mode, if the converter input voltage becomes close enough to the output voltage to require a duty cycle greater than $75 \%$, the LT3433 enables a second switch which pulls the output side of the inductor to ground during the switch-on time. This "bridged" switching configuration allows voltage conversion to continue when $\mathrm{V}_{\text {IN }}$ approaches or is less than $V_{\text {OUT }}$.
When the converter input voltage falls to where the duty cycle required for continuous buck operation is greater than $75 \%$, the LT3433 enables its ground-referred switch, changing the converter operation to a dual-switch bridged configuration. Because the voltage available across the switched inductor is greater while bridged, operational duty cycle will decrease. Voltage drops associated with external diodes and loss terms are estimated internally so that required operating duty cycle can be calculated regardless of specific operating voltages.
In the simplest terms, a buck DC/DC converter switches the $\mathrm{V}_{\text {IN }}$ side of the inductor, while a boost converter
switches the $\mathrm{V}_{\text {OUT }}$ side of the inductor. The LT3433 bridged topology merges the elements of buck and boost topologies, providing switches on both sides of the inductor. Operating both switches simultaneously achieves both step-up and step-down functionality.


Step-Up ( $\mathrm{V}_{\text {IN }}<\mathrm{V}_{\text {OUT }}$ )


Step-Up/Step-Down ( $\mathrm{V}_{\text {IN }}>\mathrm{V}_{\text {OUt }}$ or $\mathrm{V}_{\text {IN }}<\mathrm{V}_{\text {OUT }}$ )


Maximum duty cycle capability ( $\mathrm{DC}_{\mathrm{MAX}}$ ) gates the dropout capabilities of a buck converter. As $\mathrm{V}_{\text {IN }}-\mathrm{V}_{\text {OUT }}$ is reduced, the required duty cycle increases until $\mathrm{DC}_{\text {max }}$ is reached, beyond which the converter loses regulation. With a second switch bridging the switched inductor between $\mathrm{V}_{\text {IN }}$ and ground, the entire input voltage is imposed across the inductor during the switch-on time, which subsequently reduces the duty cycle required to maintain regulation. Using this topology, regulation is maintained as $\mathrm{V}_{\mathrm{IN}}$ approaches or drops below $\mathrm{V}_{\text {OUT }}$.

## Inductor Selection

The primary criterion for inductor value selection in LT3433 applications is the ripple current created in that inductor. Design considerations for ripple current are converter output capabilities in bridged mode, output voltage ripple and the ability of the internal slope compensation waveform to prevent current mode instability.

## APPLICATIONS INFORMATION

The requirement for avoiding current mode instability is that the rising slope of sensed inductor ripple current (S1) is greater than the falling slope (S2). At duty cycles greater than $50 \%$ this is not true. To avoid the instability condition, a false signal is added to the sensed current with a slope $\left(S_{X}\right)$ that is sufficient to prevent current mode instability, or S1 + Sx $\geq$ S2. This leads to the following relations:

$$
S_{X} \geq S 2(2 D C-1) / D C
$$

If the forward voltages of a converter's catch and pass diodes are defined as $V_{F 1}$ and $V_{F 2}$, then:

$$
S 2=\left(V_{0 U T}+V_{F 1}+V_{F 2}\right) / L
$$

Solving for $L$ yields a relation for the minimum inductance that will satisfy slope compensation requirements:

$$
L_{M I N}=\left(V_{O U T}+V_{F 1}+V_{F 2}\right)(2 D C-1) /\left(D C \cdot S_{X}\right)
$$

The LT3433 maximizes available dynamic range using a slope compensation generator that generates a continuously increasing slope as duty cycle increases. The slope compensation waveform is calibrated at $80 \%$ duty cycle to generate an equivalent slope of at least $0.05 \mathrm{~A} / \mu \mathrm{s}$. The equation for minimum inductance then reduces to:

$$
L_{\text {MIN }}=\left(V_{\text {OUT }}+V_{F 1}+V_{F 2}\right)(15 e-6)
$$

For example, with $\mathrm{V}_{\text {OUT }}=5 \mathrm{~V}$ and using $\mathrm{V}_{\mathrm{F} 1}+\mathrm{V}_{\mathrm{F} 2}=1.1 \mathrm{~V}$ (cold):

$$
\mathrm{L}_{\mathrm{MIN}}=(5+1.1)(15 \mathrm{e}-6)=91.5 \mu \mathrm{H}
$$

Slope Compensation Requirements Typical Minimum Inductor Values vs $\mathrm{V}_{\text {OUt }}$


## Converter Capabilities

The output current capability of an LT3433 converter is affected by a myriad of variables. The current in the switches is limited by the LT3433. Switch current is measured coming from the $\mathrm{V}_{\text {IN }}$ supply, and does not directly translate to a limitation in load current. This is especially true during bridged mode operation when the converter output current is discontinuous.

During bridged mode operation, the converter output current is discontinuous, or only flowing to the output while the switches are off (not to be confused with discontinuous switcher operation). As a result, the maximum output current capability of the converter is reduced from that during buck mode operation by a factor of roughly 1 - DC, not including additional losses. Most converter losses are also a function of DC , so operational duty cycle must be accurately determined to predict converter load capabilities.


Application variables:
$\mathrm{V}_{\text {IN }}=$ Converter input supply voltage
$V_{\text {OUT }}=$ Converter programmed output voltage
$\mathrm{V}_{\text {BST }}=$ Boosted supply voltage $\left(\mathrm{V}_{\mathrm{BST}}-\mathrm{V}_{\text {SWH }}\right)$
DC = Operational duty cycle
$\mathrm{f}_{0}=$ Switching frequency
$I_{\text {MAX }}=$ Peak switch current limit
$\Delta l_{\mathrm{L}}=$ Inductor ripple current
$I_{\text {SW }}=$ Average switch current or peak switch current less half the ripple current $\left(l_{M A X}-\left.\Delta\right|_{L} / 2\right)$
$R_{\text {SWH }}=$ Boosted switch "on" resistance
$R_{\text {SWL }}=$ Grounded switch "on" resistance
L = Inductor value

## APPLLCATIONS INFORMATION

```
RL}=\mathrm{ Inductor series resistance
\DeltaBST}=\mathrm{ Boosted switch drive currents I}\mp@subsup{|}{VBST}{}/\mp@subsup{|}{SW}{}(\mathrm{ in A/A)
\DeltaOUT = Grounded switch drive currents IVOUT/ISW
(in A/A)
VF1 = Switch node catch diode forward voltage
VF2 = Pass diode forward voltage
I
I IN = V IN switched current
I BIAS = V BIAS quiescent input current
R
```

Operational duty cycle is a function of voltage imposed across the switched inductance and switch on/off times. Using the relation for change in current in an inductor:

$$
\delta I=V \cdot \delta t / L
$$

and putting the application variables into the above relation yields:

$$
\begin{aligned}
& \delta I_{O N(B R I D G E D)}=\left(D C / f_{0} \bullet L\right)\left[V_{I N}-I_{S W} \bullet\left(R_{S W H}+R_{S W L}\right.\right. \\
& \left.\left.+R_{L}\right)\right] \\
& \delta I_{O N(B U C K)}=\left(D C / f_{0} \bullet L\right)\left[V_{I N}-V_{O U T}-V_{F 2}-I_{S W}\right. \\
& \left.\bullet\left(R_{S W H}+R_{L}+R_{E S R}\right)\right] \\
& \delta I_{\text {OFF }}=\left[(1-D C) / f_{0} \bullet L\right]\left[V_{O U T}+V_{F 1}+V_{F 2}-I_{S W}\right. \\
& \left.\bullet\left(R_{L}+R_{E S R}\right)\right]
\end{aligned}
$$

Current conservation in an inductor dictates $\delta l_{O N}=\delta l_{0 F F}$, so plugging in the above relations and solving for DC yields:

$$
\begin{aligned}
& D C_{(B R I D G E D)}=\left[V_{O U T}+V_{F 1}+V_{F 2}-I_{S W} \bullet\left(R_{L}+R_{E S R}\right)\right] / \\
& {\left[V_{I N}-I_{S W} \bullet\left(R_{S W H}+R_{S W L}+2 R_{L}+R_{E S R}\right)+V_{\text {OUT }}+\right.} \\
& \left.V_{F 1}+V_{F 2}\right] \\
& D C_{(B U C K)}=\left[V_{O U T}+V_{F 1}+V_{F 2}-I_{S W} \bullet\left(R_{L}+R_{E S R}\right)\right] / \\
& {\left[V_{\text {IN }}-I_{S W} \bullet\left(R_{S W H}+2 R_{L}+2 R_{E S R}\right)+V_{F 1}\right]}
\end{aligned}
$$

In order to solve the above equations, inductor ripple current ( $\Delta \mathrm{I}$ ) must be determined so Isw can be calculated. $\Delta$ follows the relation:

$$
\Delta I=\left(V_{O U T}+V_{F 1}+V_{F 2}-I_{S W} \cdot R_{L}\right)(1-D C) /\left(L \cdot f_{0}\right)
$$

As $\Delta l$ is a function of $D C$ and vice-versa, the solution is iterative. Seed $\Delta \mathrm{I}$ and solve for DC. Using the resulting value for $D C$, solve for $\Delta l$. Use the resulting $\Delta l$ as the new seed value and repeat. The calculated value for DC can be used once the resulting $\Delta$ l is close ( $<1 \%$ ) to the seed value.

Once DC is determined, maximum output current can be determined using current conservation on the converter output:

$$
\begin{array}{ll}
\text { Bridged Operation: } & I_{\text {OUT(MAX }}=I_{S W} \bullet[1-\mathrm{DC} \bullet \\
& \left.\left(1+\Delta_{\mathrm{BST}}+\Delta_{\mathrm{OUT}}\right)\right]-I_{\mathrm{BIAS}} \\
\text { Buck Operation: } & I_{\text {OUT(MAX }}=I_{\mathrm{SW}} \bullet\left(1-\mathrm{DC} \cdot \Delta_{\mathrm{BST}}\right) \\
& -I_{\mathrm{BIAS}}
\end{array}
$$

$P_{\text {IN }}=P_{\text {OUT }}+P_{\text {LOSS }}$, where $P_{\text {LOSS }}=P_{\text {SWON }}+P_{\text {SWOFF }}+P_{\text {IC }}$, corresponding to the power loss in the converter. $\mathrm{P}_{\text {IC }}$ is the quiescent power dissipated by the LT3433. Pswon is the loss associated with the power path during the switch on interval, and $\mathrm{P}_{\text {Swoff }}$ is the PowerPath ${ }^{\text {TM }}$ Ioss associated with the switch off interval.

PLoss equals the sum of the power loss terms:

$$
\begin{aligned}
& P_{\mathrm{VIN}}=\left.\mathrm{V}_{\text {IN }} \bullet\right|_{\text {VIN }} \\
& P_{\text {BIAS }}=\left.V_{\text {OUT }} \cdot\right|_{\text {BIAS }} \\
& P_{S W O N(B R I D G E D)}=D C \bullet\left[I_{S W}{ }^{2} \bullet\left(R_{S W H}+R_{S W L}+R_{L}\right)\right. \\
& \left.+I_{S W} \bullet V_{\text {OUT }} \bullet\left(\Delta_{B S T}+\Delta_{\text {OUT }}\right)+R_{\text {CESR }} \bullet I_{\text {OUT }}{ }^{2}\right] \\
& P_{S W O N(B U C K)}=D C \bullet\left[I_{S W}{ }^{2} \cdot\left(R_{S W H}+R_{L}\right)+I_{S W} \bullet\right. \\
& V_{O U T} \bullet \Delta_{B S T}+R_{C E S R} \bullet\left(I_{S W} \bullet\left(1-\Delta_{B S T}\right)-I_{B I A S}-\right. \\
& \left.I_{\text {OUT }}\right)^{2} \text { ] }
\end{aligned}
$$

$P_{\text {SWOFF }}=(1-D C) \cdot\left[I_{S W} \bullet\left(V_{F 1}+V_{F 2}\right)+I_{S W}{ }^{2} \cdot R_{L}+\right.$ $\left.R_{\text {CESR }} \bullet\left(I_{S W}-I_{\text {BIAS }}-I_{\text {OUT }}\right)^{2}\right]$
Efficiency ( E ) is described as $\mathrm{P}_{0 U T} / \mathrm{P}_{\mathrm{IN}}$, so :
Efficiency $=\left\{1+\left(\text { PVIN }+ \text { PBIAS }+P_{\text {SWON }}+P_{\text {SWOFF }}\right) / P_{\text {OUT }}\right\}^{-1}$
Empirical determination of converter capabilities is accomplished by monitoring inductor currents with a current probe under various input voltages and load currents. Decreasing input voltage or increasing load current results in an inductor current increase. When peak inductor currents reach the switch current limit value, maximum output current is achieved. Limiting the inductor currents to the LT3433 specified W/C current limit of 0.5 V (cold) will allow margin for operating limit variations. These limitations should be evaluated at the operating temperature extremes required by the application to assure robust performance.

## APPLICATIONS INFORMATION

## Design Example

4V-60V to 5V DC/DC converter (the application on the front page of this data sheet), load capability for $\mathrm{T}_{\mathrm{A}}=85^{\circ} \mathrm{C}$.

Application Specific
Constants:

$$
\begin{array}{ll}
V_{\text {IN }}=4 \mathrm{~V} & I_{\text {MAX }}=0.55 \mathrm{~A} \\
\mathrm{~V}_{\text {OUT }}=5 \mathrm{~V} & \mathrm{R}_{\text {SWH }}=1.2 \Omega \\
\mathrm{~L}=100 \mu \mathrm{H} & \mathrm{R}_{\text {SWL }}=1 \Omega \\
\mathrm{R}_{\mathrm{L}}=0.28 \Omega & \mathrm{f}_{0}=190 \mathrm{kHz} \\
\mathrm{~V}_{\mathrm{F} 1}=0.45 \mathrm{~V} & \Delta_{\text {BST }}=0.05 \\
\mathrm{~V}_{\text {F2 }}=0.4 \mathrm{~V} & \Delta_{\text {OUT }}=0.05 \\
\mathrm{R}_{\text {CESR }}=0.01 \Omega & I_{\text {VIN }}=600 \mu \mathrm{~A} \\
& I_{\text {BIAS }}=800 \mu \mathrm{~A}
\end{array}
$$

LT3433 W/C Constants:

The LT3433 operates in bridged mode with $\mathrm{V}_{\text {IN }}=4 \mathrm{~V}$, so the relations used are:

$$
D C=\left[V_{O U T}+V_{F 1}+V_{F 2}-I_{S W} \bullet\left(R_{L}+R_{E S R}\right)\right] /\left[V_{I N}-\right.
$$

$$
I_{S W} \bullet\left(R_{S W H}+R_{S W L}+2 R_{L}+R_{E S R}\right)+V_{O U T}+V_{F 1}+
$$ $V_{F 2}$ ]

$$
\begin{aligned}
& \Delta I=\left(V_{O U T}+V_{F 1}+V_{F 2}-I_{S W} \bullet R_{L}\right) \bullet(1-D C) /\left(L \bullet f_{0}\right) \\
& I_{O U T(M A X)}=I_{S W} \bullet\left[1-D C \bullet\left(1+\Delta_{B S T}+\Delta_{O U T}\right)\right]-I_{\text {BIAS }}
\end{aligned}
$$

Iteration procedure for $D C$ :
(1) Set initial seed value for $\Delta l$ (this example will set $\Delta l=0$ ).
(2) Using seed value for $\Delta I$, determine $I_{S W}\left(I_{S W}=0.55-\right.$ $0=0.55$ ).
(3) Use calculated $I_{S W}$ and above design constants to solve the $D C$ relation ( $D C=0.683$ ).
(4) Use calculated DC to solve the $\Delta I$ relation (yields $\Delta I=$ 0.0949).
(5) If calculated $\Delta l$ is equal to the seed value, stop. Otherwise, use calculated $\Delta \mathrm{l}$ as new seed value and repeat (2) through (4).

|  |  | CALCULATED VALUES |  |  |
| :---: | :---: | :---: | :---: | :---: |
| ITERATION \# | SEED $\Delta \boldsymbol{I}$ | $\mathbf{I}_{\text {SW }}$ | DC | $\Delta \mathbf{I}$ |
| 1 | 0 | 0.55 | 0.683 | 0.095 |
| 2 | 0.095 | 0.503 | 0.674 | 0.098 |
| 3 | 0.098 | 0.501 | 0.674 | 0.098 |

After iteration, $D C=0.674$ and $\Delta I=0.098$.
Use iteration result for DC and above design constants to solve the $I_{\text {OUT(MAX) }}$ relation:

$$
\begin{aligned}
& I_{\text {OUT(MAX }}=0.501 \cdot[1-0.674 \bullet(1+0.05+0.05)]- \\
& 800 \mu A \\
& I_{\text {OUT(MAX) }}=129 \mathrm{~mA}
\end{aligned}
$$

## Increased Output Voltages

The LT3433 can be used in converter applications with output voltages from 3.3 V through 20 V , but as converter output voltages increase, output current and duty cycle limitations prevent operation with $\mathrm{V}_{\text {IN }}$ at the extreme low end of the LT3433 operational range. When a converter operates as a buck/boost, the output current becomes discontinuous, which reduces output current capability by roughly a factor of 1 -DC, where DC = duty cycle. As such, the output current requirement dictates a minimum input voltage where output regulation can be maintained.

Typical Minimum Input Voltage as a Function of Output Voltage and Required Load Current


## APPLICATIONS INFORMATION

## Input Voltage Transient Suppression

Not only does a LT3433 converter operate across a large range of DC input voltages, it also maintains tight output regulation during significant input voltage transients. The LT3433 automatic transitioning between buck and buck/ boost modes of operation provides seamless output regulation over these input voltage transients. In an automotive environment, input voltage transients are commonplace, such as those experienced during a cold crank condition. During the initiation of cold crank, the battery rail can be pulled down to 4V in as little as 1 ms . In 4V-60V to 5V DC/ DC converter application (shown on the first page of this data sheet) a cold crank transient condition, simulated with a 1 ms 13.8 V to 4 V input transition, yields regulation maintained to $1 \%$ with a 125 mA load.

4V-50V to 5V Converter Input Transient Response 1ms 13.8V to 4V Input Transition


## TYPICAL APPLICATIONS

4V-60V to 5V Converter with Switched Burst Enable and Shutdown


## TYPICAL APPLICATIONS

## 8V-60V to 12V Converter





PACKAGE DESCRIPTION

## FE Package

16-Lead Plastic TSSOP (4.4mm)
(Reference LTC DWG \# 05-08-1663)

## Exposed Pad Variation BB



## TYPICAL APPLICATION

## Burst Only Low Noise 5V Maintenance Supply



## RELATED PARTS

| PART NUMBER | DESCRIPTION | COMMENTS |
| :---: | :---: | :---: |
| LT1076/LT1076HV | 1.6A (Iout), 100kHz High Efficiency Step-Down DC/DC Converters | $\mathrm{V}_{\text {IN: }}: 7.3 \mathrm{~V}$ to $45 \mathrm{~V} / 64 \mathrm{~V}, \mathrm{~V}_{\text {OUt (MIN) }}=2.21 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=8.5 \mathrm{~mA}$, $\mathrm{I}_{\mathrm{SD}}<10 \mu \mathrm{~A}, \mathrm{DD5} / \mathrm{DD7}$, TO220-5/T0220-7 |
| LT1676 | 60V, 440 mA (I $\mathrm{I}_{\text {out }}$ ), 100kHz High Efficiency Step-Down DC/DC Converter | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}: 7.4 \mathrm{~V} \text { to } 60 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN) }}=1.24 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=3.2 \mathrm{~mA} \text {, } \\ & \mathrm{I}_{\mathrm{SD}}<2.5 \mu \mathrm{~A}, \mathrm{SO}-8 \end{aligned}$ |
| LT1765 | 25V, 2.75A (Iout), 1.25MHz High Efficiency Step-Down DC/DC Converter | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}:}: 3 \mathrm{~V} \text { to } 25 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN })}=1.20 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=1 \mathrm{~mA}, \\ & \mathrm{I}_{\mathrm{SD}}<15 \mu \mathrm{~A}, \mathrm{SO}-8 \text {, TSSOP16E } \end{aligned}$ |
| LT1766/LT1956 | 60V, 1.2A (IOuT), 200kHz/500kHz High Efficiency Step-Down DC/DC Converters | $\mathrm{V}_{\text {IN }}: 5.5 \mathrm{~V}$ to $60 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN) }}=1.20 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=2.5 \mathrm{~mA}$, $\mathrm{I}_{\mathrm{SD}}<25 \mu \mathrm{~A}$, TSSOP16/TSSOP16E |
| LT1767 | 25V, 1.2A (Iout), 1.25MHz High Efficiency Step-Down DC/DC Converter | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}:}: 3 \mathrm{~V} \text { to } 25 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN })}=1.20 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=1 \mathrm{~mA}, \\ & \mathrm{I}_{\mathrm{SD}}<6 \mu \mathrm{~A}, \mathrm{MS} / / \mathrm{MS} 8 \mathrm{E} \end{aligned}$ |
| LT1776 | 40V, 550mA (lout), 200kHz High Efficiency Step-Down DC/DC Converter | $\begin{aligned} & \mathrm{V}_{\text {IN: }}: 7.4 \mathrm{~V} \text { to } 40 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN })}=1.24 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=3.2 \mathrm{~mA} \text {, } \\ & \mathrm{I}_{\mathrm{SD}}<30 \mu \mathrm{~A}, \mathrm{~N} 8, \mathrm{SO}-8 \end{aligned}$ |
| LT1976 | 60V, 1.2A (Iout), 200kHz High Efficiency Micropower ( $\mathrm{I}_{\mathrm{Q}}<100 \mu \mathrm{~A}$ ) Step-Down DC/DC Converter | $\mathrm{V}_{\text {IN }}: 3.3 \mathrm{~V}$ to $60 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN) }}=1.20 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=100 \mu \mathrm{~A}$, $\mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}$, TSSOP16E |
| LT3010 | 80V, 50mA Low Noise Linear Regulator | $\begin{aligned} & \mathrm{V}_{\text {IN: }} 1.5 \mathrm{~V} \text { to } 80 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN })}=1.28 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=30 \mu \mathrm{~A}, \\ & \mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}, \mathrm{MS} \text {, } \end{aligned}$ |
| LTC3412/LTC3414 | 2.5A (Iout), 4MHz Synchronous Step-Down DC/DC Converters | $\begin{aligned} & \mathrm{V}_{\text {IN: }} 2.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN })}=0.8 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=60 \mu \mathrm{~A}, \\ & \mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}, \mathrm{TSSOP} 16 \mathrm{E} \end{aligned}$ |
| LTC3414 | 4A (Iout), 4MHz Synchronous Step-Down DC/DC Converter | $\begin{aligned} & \mathrm{V}_{\text {IN: }}: 2.3 \mathrm{~V} \text { to } 5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN })}=0.8 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=64 \mu \mathrm{~A}, \\ & \mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}, \mathrm{TSSOP} 20 \mathrm{E} \end{aligned}$ |
| LTC3727/LTC3727-1 | 36V, 500kHz High Efficiency Step-Down DC/DC Controllers | $\begin{aligned} & V_{\text {IIN }}: 4 \mathrm{~V} \text { to } 36 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN })}=0.8 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=670 \mu \mathrm{~A}, \\ & \mathrm{I}_{S D}<20 \mu \mathrm{~A}, \mathrm{QFN32,} \mathrm{SSOP28} \end{aligned}$ |
| LT3430/LT3431 | 60V, 2.75 A (Iout), 200kHz/500kHz High Efficiency Step-Down DC/DC Converters | $\mathrm{V}_{\text {IN: }}: 5.5 \mathrm{~V}$ to $60 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN) }}=1.20 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=2.5 \mathrm{~mA}$, $\mathrm{I}_{\mathrm{SD}}<30 \mu \mathrm{~A}$, TSSOP16E |
| LTC3440/LTC3441 | $600 \mathrm{~mA} / 1.2 \mathrm{~A}$ (Iout), 2MHz/1MHz Synchronous Buck-Boost DC/DC Converter with 95\% Efficiency | $\begin{aligned} & \mathrm{V}_{\text {IN: }}: 2.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN })}=2.5 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=25 \mu \mathrm{~A}, \\ & \mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}, \mathrm{MS} 10 \end{aligned}$ |

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Switching Voltage Regulators category:
Click to view products by Analog Devices manufacturer:
Other Similar products are found below :
TLF30682QVS01XUMA1 TPSM84209RKHR FAN53526UC106X FAN53526UC128X MP1587EN-LF FAN48610BUC33X FAN48617UC50X FAN53526UC89X MIC45116-1YMP-T1 NCV891234MW50R2G EN2342QI AST1S31PUR 16017 A6986FTR NCP81103MNTXG NCP81203PMNTXG MAX17242ETPA+ MAX16935RATEB/V+ MP2313GJ-Z NCP81208MNTXG MP8759GD-Z FAN53526UC100X FAN53526UC84X PCA9412AUKZ MP2314SGJ-Z AS1340A-BTDM-10 MP3421GG-P NCP81109GMNTXG MP6003DN-LF-Z MAX16935BAUES/V+ LT8315IFE\#PBF SCY1751FCCT1G NCP81109JMNTXG MAX16956AUBA/V+ AP3409ADNTR-G1 FAN48623UC36FX MPQ2454GH MPQ2454GH-AEC1 MP21148GQD-P AS3701B-BWLM-68 MPQ2143DJ-P MP9942AGJ-P MP8759GD-P MP5610GQG-P MP28200GG-P MP2451DJ-LF-Z MP2326GD-P MP2314SGJ-P MP2158AGQH-P MP2148GQD-18-P

