# 74LV164

# 8-bit serial-in/parallel-out shift register Rev. 4 — 9 December 2015

**Product data sheet** 

#### **General description** 1.

The 74LV164 is a low-voltage, Si-gate CMOS device and is pin and function compatible with the 74HC164 and 74HCT164.

The 74LV164 is an 8-bit edge-triggered shift register with serial data entry and an output from each of the eight stages. Data is entered serially through one of two inputs (DSA or DSB) and either input can be used as an active HIGH enable for data entry through the other input. Both inputs must be connected together or an unused input must be tied HIGH.

Data shifts one place to the right on each LOW-to-HIGH transition of the clock input (CP) and enters into Q0, which is the logical AND-function of the two data inputs (DSA and DSB) that existed one set-up time prior to the rising clock edge.

A LOW on the master reset input (MR) overrides all other inputs and clears the register asynchronously, forcing all outputs LOW.

#### **Features and benefits** 2.

- Wide operating voltage: 1.0 V to 5.5 V
- Optimized for low-voltage applications: 1.0 V to 3.6 V
- Accepts TTL input levels between V<sub>CC</sub> = 2.7 V and V<sub>CC</sub> = 3.6 V
- Typical V<sub>OLP</sub> (output ground bounce): < 0.8 V at V<sub>CC</sub> = 3.3 V and T<sub>amb</sub> = 25 °C
- Typical  $V_{OHV}$  (output  $V_{OH}$  undershoot): > 2 V at  $V_{CC}$  = 3.3 V and  $T_{amb}$  = 25 °C
- Gated serial data inputs
- Asynchronous master reset
- ESD protection:
  - ♦ HBM JESD22-A114F exceeds 2000 V
  - MM JESD22-A115-A exceeds 200 V
- Specified from −40 °C to +80 °C and from −40 °C to +125 °C.



### 8-bit serial-in/parallel-out shift register

### 3. Ordering information

Table 1. Ordering information

| Type number | Package           |          |                                                                                                                                      |          |
|-------------|-------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------|----------|
|             | Temperature range | Name     | Description                                                                                                                          | Version  |
| 74LV164D    | –40 °C to +125 °C | SO14     | plastic small outline package; 14 leads;<br>body width 3.9 mm                                                                        | SOT108-1 |
| 74LV164DB   | –40 °C to +125 °C | SSOP14   | plastic shrink small outline package; 14 leads; body width 5.3 mm                                                                    | SOT337-1 |
| 74LV164PW   | -40 °C to +125 °C | TSSOP14  | plastic thin shrink small outline package; 14 leads; body width 4.4 mm                                                               | SOT402-1 |
| 74LV164BQ   | -40 °C to +125 °C | DHVQFN14 | plastic dual in-line compatible thermal enhanced very thin quad flat package; no leads; 14 terminals; body $2.5\times3\times0.85$ mm | SOT762-1 |

# 4. Functional diagram





### 8-bit serial-in/parallel-out shift register

### 5. Pinning information

### 5.1 Pinning



### 5.2 Pin description

Table 2. Pin description

| Symbol          | Pin | Description                              |
|-----------------|-----|------------------------------------------|
| DSA             | 1   | data input SA                            |
| DSB             | 2   | data input SB                            |
| Q0              | 3   | output 0                                 |
| Q1              | 4   | output 1                                 |
| Q2              | 5   | output 2                                 |
| Q3              | 6   | output 3                                 |
| GND             | 7   | ground (0 V)                             |
| CP              | 8   | clock input (edge triggered LOW-to-HIGH) |
| MR              | 9   | master reset input (active LOW)          |
| Q4              | 10  | output 4                                 |
| Q5              | 11  | output 5                                 |
| Q6              | 12  | output 6                                 |
| Q7              | 13  | output 7                                 |
| V <sub>CC</sub> | 14  | supply voltage                           |

8-bit serial-in/parallel-out shift register

### 6. Functional description

#### 6.1 Function table

Table 3. Function table [1]

| Operating mode | Input |          |     |     |    | Output   |  |  |
|----------------|-------|----------|-----|-----|----|----------|--|--|
|                | MR    | СР       | DSA | DSB | Q0 | Q1 to Q7 |  |  |
| Reset (clear)  | L     | Х        | X   | X   | L  | L to L   |  |  |
| Shift          | Н     | <b>↑</b> | I   | I   | L  | q0 to q6 |  |  |
|                | Н     | <b>↑</b> | I   | h   | L  | q0 to q6 |  |  |
|                | Н     | <b>↑</b> | h   | Į   | L  | q0 to q6 |  |  |
|                | Н     | <b>↑</b> | h   | h   | Н  | q0 to q6 |  |  |

<sup>[1]</sup> H = HIGH voltage level;

### 7. Limiting values

Table 4. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V).

| Symbol           | Parameter               | Conditions                                                           |            | Min  | Max  | Unit |
|------------------|-------------------------|----------------------------------------------------------------------|------------|------|------|------|
| V <sub>CC</sub>  | supply voltage          |                                                                      |            | -0.5 | +7.0 | V    |
| I <sub>IK</sub>  | input clamping current  | $V_{I} < -0.5 \text{ V or } V_{I} > V_{CC} + 0.5 \text{ V}$          | <u>[1]</u> | -    | ±20  | mA   |
| I <sub>OK</sub>  | output clamping current | $V_{O} < -0.5 \text{ V or } V_{O} > V_{CC} + 0.5 \text{ V}$          | <u>[1]</u> | -    | ±50  | mA   |
| Io               | output current          | $V_{O} = -0.5 \text{ V to } (V_{CC} + 0.5 \text{ V})$                |            | -    | ±25  | mA   |
| I <sub>CC</sub>  | supply current          |                                                                      |            | -    | 50   | mA   |
| I <sub>GND</sub> | ground current          |                                                                      |            | -50  | -    | mA   |
| T <sub>stg</sub> | storage temperature     |                                                                      |            | -65  | +150 | °C   |
| P <sub>tot</sub> | total power dissipation | $T_{amb} = -40  ^{\circ}\text{C} \text{ to } +125  ^{\circ}\text{C}$ |            |      |      |      |
|                  |                         | SO14 package                                                         | [2]        | -    | 500  | mW   |
|                  |                         | (T)SSOP14 package                                                    | [3]        | -    | 500  | mW   |
|                  |                         | DHVQFN14 package                                                     | [4]        | -    | 500  | mW   |

<sup>[1]</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

L = LOW voltage level;

<sup>↑ =</sup> LOW-to-HIGH clock transition;

h = HIGH voltage level one set-up time prior to the LOW-to-HIGH CP transition;

I = LOW voltage level one set-up time prior to the LOW-to-HIGH CP transition;

q = lower case letter indicates the state of referenced input one set-up time prior to the LOW-to-HIGH CP transition.

<sup>[2]</sup>  $P_{tot}$  derates linearly with 8 mW/K above 70 °C.

<sup>[3]</sup> Ptot derates linearly with 5.5 mW/K above 60 °C.

<sup>[4]</sup>  $P_{tot}$  derates linearly with 4.5 mW/K above 60 °C.

8-bit serial-in/parallel-out shift register

### 8. Recommended operating conditions

Table 5. Recommended operating conditions

Voltages are referenced to GND (ground = 0 V).

| Symbol           | Parameter                           | Conditions                                 | Min | Тур | Max             | Unit |
|------------------|-------------------------------------|--------------------------------------------|-----|-----|-----------------|------|
| V <sub>CC</sub>  | supply voltage                      | [1]                                        | 1.0 | 3.3 | 5.5             | V    |
| VI               | input voltage                       |                                            | 0   | -   | V <sub>CC</sub> | V    |
| Vo               | output voltage                      |                                            | 0   | -   | V <sub>CC</sub> | V    |
| T <sub>amb</sub> | ambient temperature                 |                                            | -40 | +25 | +125            | °C   |
| Δt/ΔV            | input transition rise and fall rate | V <sub>CC</sub> = 1.0 V to 2.0 V           | -   | -   | 500             | ns/V |
|                  |                                     | $V_{CC} = 2.0 \text{ V to } 2.7 \text{ V}$ | -   | -   | 200             | ns/V |
|                  |                                     | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | -   | -   | 100             | ns/V |
|                  |                                     | $V_{CC} = 3.6 \text{ V to } 5.5 \text{ V}$ | -   | -   | 50              | ns/V |

<sup>[1]</sup> The static characteristics are guaranteed from  $V_{CC}$  = 1.2 V to  $V_{CC}$  = 5.5 V, but LV devices are guaranteed to function down to  $V_{CC}$  = 1.0 V (with input levels GND or  $V_{CC}$ ).

### 9. Static characteristics

Table 6. Static characteristics

Voltages are referenced to GND (ground = 0 V).

| Symbol          | Parameter                 | Conditions                                     | -40                | °C to +8 | 85 °C              | -40 °C to          | +125 °C            | Unit |   |
|-----------------|---------------------------|------------------------------------------------|--------------------|----------|--------------------|--------------------|--------------------|------|---|
|                 |                           |                                                | Min                | Typ[1]   | Max                | Min                | Max                |      |   |
| V <sub>IH</sub> | HIGH-level input voltage  | V <sub>CC</sub> = 1.2 V                        | 0.9                | -        | -                  | 0.9                | -                  | V    |   |
|                 |                           | V <sub>CC</sub> = 2.0 V                        | 1.4                | -        | -                  | 1.4                | -                  | V    |   |
|                 |                           | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$     | 2.0                | -        | -                  | 2.0                | -                  | V    |   |
|                 |                           | V <sub>CC</sub> = 4.5 V to 5.5 V               | 0.7V <sub>CC</sub> | -        | -                  | 0.7V <sub>CC</sub> | -                  | V    |   |
| V <sub>IL</sub> | LOW-level input voltage   | V <sub>CC</sub> = 1.2 V                        | -                  | -        | 0.3                | -                  | 0.3                | V    |   |
|                 |                           | V <sub>CC</sub> = 2.0 V                        |                    | -        | -                  | 0.6                | -                  | 0.6  | V |
|                 |                           | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$     | -                  | -        | 0.8                | -                  | 0.8                | V    |   |
|                 |                           | V <sub>CC</sub> = 4.5 V to 5.5 V               | -                  | -        | 0.3V <sub>CC</sub> | -                  | 0.3V <sub>CC</sub> | V    |   |
| V <sub>OH</sub> | HIGH-level output voltage | $V_I = V_{IH}$ or $V_{IL}$                     |                    |          |                    |                    |                    |      |   |
|                 |                           | $I_O = -100 \mu A; V_{CC} = 1.2 V$             | -                  | 1.2      | -                  | -                  | -                  | V    |   |
|                 |                           | $I_O = -100 \mu A; V_{CC} = 2.0 V$             | 1.8                | 2.0      | -                  | 1.8                | -                  | V    |   |
|                 |                           | $I_O = -100 \mu A; V_{CC} = 2.7 V$             | 2.5                | 2.7      | -                  | 2.5                | -                  | V    |   |
|                 |                           | $I_O = -100 \mu A; V_{CC} = 3.0 V$             | 2.8                | 3.0      | -                  | 2.8                | -                  | V    |   |
|                 |                           | $I_O = -100 \mu A; V_{CC} = 4.5 V$             | 4.3                | 4.5      | -                  | 4.3                | -                  | V    |   |
|                 |                           | $I_O = -6 \text{ mA}; V_{CC} = 3.0 \text{ V}$  | 2.4                | 2.82     | -                  | 2.2                | -                  | V    |   |
|                 |                           | $I_O = -12 \text{ mA}; V_{CC} = 4.5 \text{ V}$ | 3.6                | 4.2      | -                  | 3.5                | -                  | V    |   |

### 8-bit serial-in/parallel-out shift register

**Table 6. Static characteristics** ...continued Voltages are referenced to GND (ground = 0 V).

| Symbol          | Parameter                 | Conditions                                                                             | -40 | °C to +8 | 85 °C | -40 °C to | +125 °C | Unit |
|-----------------|---------------------------|----------------------------------------------------------------------------------------|-----|----------|-------|-----------|---------|------|
|                 |                           |                                                                                        | Min | Typ[1]   | Max   | Min       | Max     |      |
| V <sub>OL</sub> | LOW-level output voltage  | $V_I = V_{IH}$ or $V_{IL}$                                                             |     |          |       |           |         |      |
|                 |                           | $I_O = 100 \mu A; V_{CC} = 1.2 V$                                                      | -   | 0        | -     | -         | -       | V    |
|                 |                           | $I_O = 100 \mu A; V_{CC} = 2.0 \text{ V}$                                              | -   | 0        | 0.2   | -         | 0.2     | V    |
|                 |                           | $I_O = 100 \mu A; V_{CC} = 2.7 V$                                                      | -   | 0        | 0.2   | -         | 0.2     | V    |
|                 |                           | $I_O = 100 \mu A; V_{CC} = 3.0 \text{ V}$                                              | -   | 0        | 0.2   | -         | 0.2     | V    |
|                 |                           | $I_O = 100 \mu A; V_{CC} = 4.5 V$                                                      | -   | 0        | 0.2   | -         | 0.2     | V    |
|                 |                           | $I_O = 6 \text{ mA}; V_{CC} = 3.0 \text{ V}$                                           | -   | 0.25     | 0.40  | -         | 0.50    | V    |
|                 |                           | $I_O = 12 \text{ mA}; V_{CC} = 4.5 \text{ V}$                                          | -   | 0.35     | 0.55  | -         | 0.65    | V    |
| I <sub>I</sub>  | input leakage current     | $V_I = V_{CC}$ or GND; $V_{CC} = 5.5 \text{ V}$                                        | -   | -        | 1.0   | -         | 1.0     | μΑ   |
| I <sub>CC</sub> | supply current            | $V_I = V_{CC}$ or GND; $I_O = 0$ A;<br>$V_{CC} = 5.5 \text{ V}$                        | -   | -        | 20.0  | -         | 160     | μΑ   |
| $\Delta I_{CC}$ | additional supply current | per input; $V_I = V_{CC} - 0.6 \text{ V}$ ; $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | -   | -        | 500   | -         | 850     | μА   |
| Cı              | input capacitance         |                                                                                        | -   | 3.5      | -     | -         | -       | pF   |

<sup>[1]</sup> Typical values are measured at  $T_{amb}$  = 25 °C.

# 10. Dynamic characteristics

**Table 7. Dynamic characteristics** GND = 0 V; For test circuit see <u>Figure 9</u>.

| Symbol           | Parameter         | Conditions                                    |     | -40 | °C to +85 | S°C | –40 °C t | o +125 °C | Unit |
|------------------|-------------------|-----------------------------------------------|-----|-----|-----------|-----|----------|-----------|------|
|                  |                   |                                               |     | Min | Typ[1]    | Max | Min      | Max       |      |
| t <sub>pd</sub>  | propagation delay | CP to Qn; see Figure 6                        | [2] |     |           |     |          |           |      |
|                  |                   | V <sub>CC</sub> = 1.2 V                       |     | -   | 75        | -   | -        | -         | ns   |
|                  |                   | V <sub>CC</sub> = 2.0 V                       |     | -   | 26        | 39  | -        | 49        | ns   |
|                  |                   | V <sub>CC</sub> = 2.7 V                       |     | -   | 19        | 29  | -        | 36        | ns   |
|                  |                   | $V_{CC} = 3.3 \text{ V}; C_L = 15 \text{ pF}$ |     | -   | 12        | -   | -        | -         | ns   |
|                  |                   | V <sub>CC</sub> = 3.0 V to 3.6 V              | [3] | -   | 14        | 23  | -        | 29        | ns   |
|                  |                   | V <sub>CC</sub> = 4.5 V to 5.5 V              | [3] | -   | 12        | 19  | -        | 24        | ns   |
| t <sub>PHL</sub> | HIGH to LOW       | MR to Qn; see Figure 7                        |     |     |           |     |          |           |      |
|                  | propagation delay | V <sub>CC</sub> = 1.2 V                       |     | -   | 75        | -   | -        | -         | ns   |
|                  |                   | V <sub>CC</sub> = 2.0 V                       |     | -   | 26        | 39  | -        | 49        | ns   |
|                  |                   | V <sub>CC</sub> = 2.7 V                       |     | -   | 19        | 29  | -        | 36        | ns   |
|                  |                   | $V_{CC} = 3.3 \text{ V}; C_L = 15 \text{ pF}$ |     | -   | 12        | -   | -        | -         | ns   |
|                  |                   | V <sub>CC</sub> = 3.0 V to 3.6 V              | [3] | -   | 14        | 23  | -        | 29        | ns   |
|                  |                   | V <sub>CC</sub> = 4.5 V to 5.5 V              | [3] | -   | 12        | 19  | -        | 24        | ns   |

### 8-bit serial-in/parallel-out shift register

**Table 7. Dynamic characteristics** ...continued GND = 0 V; For test circuit see <u>Figure 9</u>.

| Symbol                         | Parameter          | Conditions                                    |            | -40 | °C to +85 | 5 °C | –40 °C 1 | o +125 °C | Unit |
|--------------------------------|--------------------|-----------------------------------------------|------------|-----|-----------|------|----------|-----------|------|
|                                |                    |                                               |            | Min | Typ[1]    | Max  | Min      | Max       |      |
| t <sub>W</sub>                 | pulse width        | CP; see Figure 6                              |            |     |           |      |          |           |      |
|                                |                    | V <sub>CC</sub> = 2.0 V                       |            | 34  | 9         | -    | 41       | -         | ns   |
|                                |                    | V <sub>CC</sub> = 2.7 V                       |            | 25  | 6         | -    | 30       | -         | ns   |
|                                |                    | V <sub>CC</sub> = 3.0 V to 3.6 V              | <u>[3]</u> | 20  | 5         | -    | 24       | -         | ns   |
|                                |                    | V <sub>CC</sub> = 4.5 V to 5.5 V              | <u>[3]</u> | 13  | 4         | -    | 16       | -         | ns   |
|                                |                    | MR; Figure 7                                  |            |     |           |      |          |           |      |
|                                |                    | V <sub>CC</sub> = 2.0 V                       |            | 34  | 10        | -    | 41       | -         | ns   |
|                                |                    | V <sub>CC</sub> = 2.7 V                       |            | 25  | 8         | -    | 30       | -         | ns   |
|                                |                    | V <sub>CC</sub> = 3.0 V to 3.6 V              | <u>[3]</u> | 20  | 6         | -    | 24       | -         | ns   |
|                                |                    | V <sub>CC</sub> = 4.5 V to 5.5 V              | <u>[3]</u> | 13  | 5         | -    | 16       | -         | ns   |
| t <sub>rec</sub> recovery time | recovery time      | MR to CP; see Figure 7                        |            |     |           |      |          |           |      |
|                                |                    | V <sub>CC</sub> = 1.2 V                       |            | -   | 30        | -    | -        | -         | ns   |
|                                |                    | V <sub>CC</sub> = 2.0 V                       |            | 19  | 10        | -    | 24       | -         | ns   |
|                                |                    | V <sub>CC</sub> = 2.7 V                       |            | 14  | 8         | -    | 18       | -         | ns   |
|                                |                    | V <sub>CC</sub> = 3.0 V to 3.6 V              | <u>[3]</u> | 11  | 6         | -    | 14       | -         | ns   |
|                                |                    | V <sub>CC</sub> = 4.5 V to 5.5 V              | <u>[3]</u> | 8   | 5         | -    | 10       | -         | ns   |
| t <sub>su</sub>                | set-up time        | Dn to CP; see Figure 8                        |            |     |           |      |          |           |      |
|                                |                    | V <sub>CC</sub> = 1.2 V                       |            | -   | 15        | -    | -        | -         | ns   |
|                                |                    | V <sub>CC</sub> = 2.0 V                       |            | 22  | 5         | -    | 26       | -         | ns   |
|                                |                    | V <sub>CC</sub> = 2.7 V                       |            | 16  | 4         | -    | 19       | -         | ns   |
|                                |                    | V <sub>CC</sub> = 3.0 V to 3.6 V              | <u>[3]</u> | 13  | 3         | -    | 15       | -         | ns   |
|                                |                    | V <sub>CC</sub> = 4.5 V to 5.5 V              | <u>[3]</u> | 9   | 2         | -    | 10       | -         | ns   |
| t <sub>h</sub>                 | hold time Dn to CP | see Figure 8                                  |            |     |           |      |          |           |      |
|                                |                    | V <sub>CC</sub> = 1.2 V                       |            | -   | -10       | -    | -        | -         | ns   |
|                                |                    | V <sub>CC</sub> = 2.0 V                       |            | 5   | -3        | -    | 5        | -         | ns   |
|                                |                    | V <sub>CC</sub> = 2.7 V                       |            | 5   | -2        | -    | 5        | -         | ns   |
|                                |                    | V <sub>CC</sub> = 3.0 V to 3.6 V              | <u>[3]</u> | 5   | -2        | -    | 5        | -         | ns   |
|                                |                    | V <sub>CC</sub> = 4.5 V to 5.5 V              | <u>[3]</u> | 5   | -1        | -    | 5        | -         | ns   |
| f <sub>max</sub>               | maximum            | see Figure 6                                  |            |     |           |      |          |           |      |
|                                | frequency          | V <sub>CC</sub> = 2.0 V                       |            | 14  | 40        | -    | 12       | -         | MHz  |
|                                |                    | V <sub>CC</sub> = 2.7 V                       |            | 19  | 58        | -    | 16       | -         | MHz  |
|                                |                    | $V_{CC} = 3.3 \text{ V}; C_L = 15 \text{ pF}$ |            | -   | 78        | -    | -        | -         | MHz  |
|                                |                    | V <sub>CC</sub> = 3.0 V to 3.6 V              | [3]        | 24  | 70        | -    | 20       | -         | MHz  |
|                                |                    | V <sub>CC</sub> = 4.5 V to 5.5 V              | [3]        | 36  | 100       | -    | 30       | -         | MHz  |

### 8-bit serial-in/parallel-out shift register

 Table 7.
 Dynamic characteristics ...continued

GND = 0 V; For test circuit see Figure 9.

| Symbol          | Parameter                     | Conditions                                                                                |           | –40 °C to +85 °C |        | -40 °C to +125 °C |     | Unit |    |
|-----------------|-------------------------------|-------------------------------------------------------------------------------------------|-----------|------------------|--------|-------------------|-----|------|----|
|                 |                               |                                                                                           |           | Min              | Typ[1] | Max               | Min | Max  |    |
| C <sub>PD</sub> | power dissipation capacitance | $V_{CC} = 3.3 \text{ V}; C_L = 50 \text{ pF}; f_i = 1$ MHz; $V_I = \text{GND to } V_{CC}$ | <u>4]</u> | -                | 40     | -                 | -   | -    | pF |

- [1] All typical values are measured at  $T_{amb}$  = 25 °C.
- [2]  $t_{pd}$  is the same as  $t_{PLH}$  and  $t_{PHL}$ .
- [3] Typical values are measured at nominal supply voltage ( $V_{CC}$  = 3.3 V and  $V_{CC}$  = 5.0 V).
- [4]  $C_{PD}$  is used to determine the dynamic power dissipation ( $P_D$  in  $\mu W$ ).

 $P_D = C_{PD} \times V_{CC}^2 \times f_i \times N + \Sigma (C_L \times V_{CC}^2 \times f_o)$  where:

 $f_i$  = input frequency in MHz,  $f_o$  = output frequency in MHz

 $C_L$  = output load capacitance in pF

V<sub>CC</sub> = supply voltage in V

N = number of inputs switching

 $\Sigma(C_L \times V_{CC}^2 \times f_o)$  = sum of the outputs.

### 11. Waveforms



Measurement points are given in Table 8.

V<sub>OL</sub> and V<sub>OH</sub> are typical output voltage levels that occur with the output load.

Fig 6. Propagation delay clock (CP) to output (Qn), clock pulse width and maximum clock frequency

### 8-bit serial-in/parallel-out shift register



Fig 7. Pulse width master reset (MR), propagation delay master reset (MR) to output (Qn) and the master reset (MR) to clock (CP) recovery time



### 8-bit serial-in/parallel-out shift register

Table 8. Measurement points

| Supply voltage  | Input                 | Output                |
|-----------------|-----------------------|-----------------------|
| V <sub>CC</sub> | V <sub>M</sub>        | V <sub>M</sub>        |
| 1.2 V           | 0.5 × V <sub>CC</sub> | 0.5 × V <sub>CC</sub> |
| 2.0 V           | $0.5 \times V_{CC}$   | $0.5 \times V_{CC}$   |
| 2.7 V           | 1.5 V                 | 1.5 V                 |
| 3.0 V to 3.6 V  | 1.5 V                 | 1.5 V                 |
| 4.5 V to 5.5 V  | 0.5 × V <sub>CC</sub> | $0.5 \times V_{CC}$   |



Test data is given in Table 9.

Definitions for test circuit:

 $R_L$  = Load resistance.

 $C_L$  = Load capacitance including jig and probe capacitance.

 $R_T$  = Termination resistance should be equal to output impedance  $Z_0$  of the pulse generator.

Fig 9. Test circuit for measuring switching times

Table 9. Test data

| Supply voltage  | Input           |                                 | Load           |                | Test                                |
|-----------------|-----------------|---------------------------------|----------------|----------------|-------------------------------------|
| V <sub>CC</sub> | VI              | t <sub>r</sub> , t <sub>f</sub> | C <sub>L</sub> | R <sub>L</sub> |                                     |
| 1.2 V           | V <sub>CC</sub> | ≤ 2.5 ns                        | 50 pF          | 1 kΩ           | t <sub>PHL</sub> , t <sub>PLH</sub> |
| 2.0 V           | V <sub>CC</sub> | ≤ 2.5 ns                        | 50 pF          | 1 kΩ           | t <sub>PHL</sub> , t <sub>PLH</sub> |
| 2.7 V           | 2.7 V           | ≤ 2.5 ns                        | 50 pF          | 1 kΩ           | t <sub>PHL</sub> , t <sub>PLH</sub> |
| 3.0 V to 3.6 V  | 2.7 V           | ≤ 2.5 ns                        | 50 pF, 15 pF   | 1 kΩ           | t <sub>PHL</sub> , t <sub>PLH</sub> |
| 4.5 V to 5.5 V  | V <sub>CC</sub> | ≤ 2.5 ns                        | 50 pF          | 1 kΩ           | t <sub>PHL</sub> , t <sub>PLH</sub> |

### 8-bit serial-in/parallel-out shift register

### 12. Package outline

### SO14: plastic small outline package; 14 leads; body width 3.9 mm

SOT108-1



# Note

1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included.

| OUTLINE  |        | REFER  | ENCES | EUROPEAN   | ISSUE DATE                      |
|----------|--------|--------|-------|------------|---------------------------------|
| VERSION  | IEC    | JEDEC  | JEITA | PROJECTION | ISSUE DATE                      |
| SOT108-1 | 076E06 | MS-012 |       |            | <del>99-12-27</del><br>03-02-19 |

Fig 10. Package outline SOT108-1 (SO14)

.V164 All information provided in this document is subject to legal disclaimers.

© Nexperia B.V. 2017. All rights reserved

74LV164 **Nexperia** 

8-bit serial-in/parallel-out shift register

SSOP14: plastic shrink small outline package; 14 leads; body width 5.3 mm

SOT337-1



| UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | <b>A</b> <sub>3</sub> | b <sub>p</sub> | U            | D <sup>(1)</sup> | E <sup>(1)</sup> | е    | HE         | L    | Lp           | Q          | >   | w    | у   | Z <sup>(1)</sup> | θ        |
|------|-----------|----------------|----------------|-----------------------|----------------|--------------|------------------|------------------|------|------------|------|--------------|------------|-----|------|-----|------------------|----------|
| mm   | 2         | 0.21<br>0.05   | 1.80<br>1.65   | 0.25                  | 0.38<br>0.25   | 0.20<br>0.09 | 6.4<br>6.0       | 5.4<br>5.2       | 0.65 | 7.9<br>7.6 | 1.25 | 1.03<br>0.63 | 0.9<br>0.7 | 0.2 | 0.13 | 0.1 | 1.4<br>0.9       | 8°<br>0° |

#### Note

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |     | REFER  | RENCES | EUROPEAN   | ISSUE DATE                      |  |
|----------|-----|--------|--------|------------|---------------------------------|--|
| VERSION  | IEC | JEDEC  | JEITA  | PROJECTION | ISSUE DATE                      |  |
| SOT337-1 |     | MO-150 |        |            | <del>99-12-27</del><br>03-02-19 |  |

Fig 11. Package outline SOT337-1 (SSOP14)

All information provided in this document is subject to legal disclaimers.

8-bit serial-in/parallel-out shift register

TSSOP14: plastic thin shrink small outline package; 14 leads; body width 4.4 mm

SOT402-1



| UNI | A max. | A <sub>1</sub> | A <sub>2</sub> | <b>A</b> <sub>3</sub> | bp           | С          | D <sup>(1)</sup> | E (2)      | е    | HE         | L | Lp           | Q          | v   | w    | у   | Z <sup>(1)</sup> | θ        |
|-----|--------|----------------|----------------|-----------------------|--------------|------------|------------------|------------|------|------------|---|--------------|------------|-----|------|-----|------------------|----------|
| mm  | 1.1    | 0.15<br>0.05   | 0.95<br>0.80   | 0.25                  | 0.30<br>0.19 | 0.2<br>0.1 | 5.1<br>4.9       | 4.5<br>4.3 | 0.65 | 6.6<br>6.2 | 1 | 0.75<br>0.50 | 0.4<br>0.3 | 0.2 | 0.13 | 0.1 | 0.72<br>0.38     | 8°<br>0° |

#### Notes

- 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
- 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |         | REFER       | EUROPEAN          | ISSUE DATE              |                         |                                    |  |
|----------|---------|-------------|-------------------|-------------------------|-------------------------|------------------------------------|--|
| VERSION  | IEC     | JEDEC       | JEITA             |                         | PROJECTION              | ISSUE DATE                         |  |
| SOT402-1 |         | MO-153      |                   |                         |                         | <del>-99-12-27</del><br>03-02-18   |  |
|          | VERSION | VERSION IEC | VERSION IEC JEDEC | VERSION IEC JEDEC JEITA | VERSION IEC JEDEC JEITA | VERSION IEC JEDEC JEITA PROJECTION |  |

Fig 12. Package outline SOT402-1 (TSSOP14)

4LV164

All information provided in this document is subject to legal disclaimers.

© Nexperia B.V. 2017. All rights reserve

8-bit serial-in/parallel-out shift register

DHVQFN14: plastic dual in-line compatible thermal enhanced very thin quad flat package; no leads; 14 terminals; body  $2.5 \times 3 \times 0.85$  mm

SOT762-1



Fig 13. Package outline SOT762-1 (DHVQFN14)

.V164 All information provided in this document is subject to legal disclaimers.

© Nexperia B.V. 2017. All rights reserved

8-bit serial-in/parallel-out shift register

### 13. Abbreviations

### Table 10. Abbreviations

| Acronym | Description                             |
|---------|-----------------------------------------|
| CMOS    | Complementary Metal Oxide Semiconductor |
| DUT     | Device Under Test                       |
| ESD     | ElectroStatic Discharge                 |
| НВМ     | Human Body Model                        |
| MM      | Machine Model                           |
| TTL     | Transistor-Transistor Logic             |

# 14. Revision history

### Table 11. Revision history

| Document ID    | Release date                                                                                                                                 | Data sheet status         | Change notice | Supersedes  |  |  |  |
|----------------|----------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|---------------|-------------|--|--|--|
| 74LV164 v.4    | 20151209                                                                                                                                     | Product data sheet        | -             | 74LV164 v.3 |  |  |  |
| Modifications: | Type number                                                                                                                                  | 74LV164N (SOT27-1) remove | d.            |             |  |  |  |
| 74LV164 v.3    | 20050204                                                                                                                                     | Product data sheet        | -             | 74LV164 v.2 |  |  |  |
| Modifications: | The format of this data sheet has been redesigned to comply with the current presentation and information standard of Philips Semiconductors |                           |               |             |  |  |  |
|                | Added: type n                                                                                                                                | umber 74LV164BQ (DHVQFN   | l14 package). |             |  |  |  |
| 74LV164 v.2    | 19980507                                                                                                                                     | Product specification     | -             | 74LV164 v.1 |  |  |  |
| 74LV164 v.1    | 19970328                                                                                                                                     | Product specification     |               | -           |  |  |  |

#### 8-bit serial-in/parallel-out shift register

### 15. Legal information

#### 15.1 Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions"
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nexperia.com.

#### 15.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. Nexperia does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local Nexperia sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between Nexperia and its customer, unless Nexperia and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the Nexperia product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 15.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, Nexperia does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. Nexperia takes no responsibility for the content in this document if provided by an information source outside of Nexperia.

In no event shall Nexperia be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, Nexperia's aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of Nexperia.

Right to make changes — Nexperia reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — Nexperia products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of a Nexperia product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Nexperia and its suppliers accept no liability for inclusion and/or use of Nexperia products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. Nexperia makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using Nexperia products, and Nexperia accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the Nexperia product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

Nexperia does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using Nexperia products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). Nexperia does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — Nexperia products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nexperia.com/profile/terms">http://www.nexperia.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Nexperia hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of Nexperia products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

74LV164

All information provided in this document is subject to legal disclaimers.

© Nexperia B.V. 2017. All rights reserved

### 8-bit serial-in/parallel-out shift register

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products — Unless this data sheet expressly states that this specific Nexperia product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. Nexperia accepts no liability for inclusion and/or use of

non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without Nexperia's warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond

Nexperia's specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies Nexperia for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond Nexperia's standard warranty and Nexperia's product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### 15.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

### 16. Contact information

For more information, please visit: http://www.nexperia.com

For sales office addresses, please send an email to: salesaddresses@nexperia.com

### 8-bit serial-in/parallel-out shift register

### 17. Contents

| 1    | General description                |
|------|------------------------------------|
| 2    | Features and benefits              |
| 3    | Ordering information 2             |
| 4    | Functional diagram 2               |
| 5    | Pinning information 3              |
| 5.1  | Pinning                            |
| 5.2  | Pin description                    |
| 6    | Functional description 4           |
| 6.1  | Function table 4                   |
| 7    | Limiting values 4                  |
| 8    | Recommended operating conditions 5 |
| 9    | Static characteristics 5           |
| 10   | Dynamic characteristics 6          |
| 11   | Waveforms                          |
| 12   | Package outline                    |
| 13   | Abbreviations                      |
| 14   | Revision history                   |
| 15   | Legal information                  |
| 15.1 | Data sheet status                  |
| 15.2 | Definitions                        |
| 15.3 | Disclaimers                        |
| 15.4 | Trademarks17                       |
| 16   | Contact information 17             |
| 17   | Contents 18                        |

### **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Counter Shift Registers category:

Click to view products by NXP manufacturer:

Other Similar products are found below:

5962-8956101EA MC10E446FNG 74HC195N 74HC4516N 74HCT182N HEF4021BD HEF4534BP MC144111P NLV74HC165ADTR2G
5962-9172201M2A MC74HC597ADG MC100EP142MNG MC100EP016AMNG 5962-9172201MFA MC74HC164BDR2G
TC74HC165AP(F) 74AHC164T14-13 MC74LV594ADR2G NLV14094BDTR2G NLV74HC595ADTG MC74HC165AMNTWG
TPIC6C595PWG4 74VHC164MTCX CD74HC195M96 CD4073BM96 CD4053BM96 MM74HC595MTCX 74HCT164T14-13
74HCT164S14-13 74HC4094D-Q100J NLV14014BFELG NLV74HC165ADR2G NLV74HC589ADTR2G NPIC6C595D-Q100,11
NPIC6C595PW,118 NPIC6C596ADJ NPIC6C596APW-Q100J NPIC6C596D-Q100,11 BU4094BCF-E2 BU4094BCFV-E2 74HC164D14
74HC164T14-13 TPIC6C596PWRG4 STPIC6D595MTR STP08CP05MTR CD74HC123E 74HC164D.653 74HC165D.653
74HCT165D.652 74HCT164D.652