## 74LVC163

# Presettable synchronous 4-bit binary counter; synchronous reset

Rev. 6 — 20 November 2012

Product data sheet

### 1. General description

The 74LVC163 is a synchronous presettable binary counter which features an internal look-ahead carry and can be used for high-speed counting. Synchronous operation is provided by having all flip-flops clocked simultaneously on the positive-going edge of the clock (pin CP). The outputs (pins Q0 to Q3) of the counters may be preset to a HIGH-level or LOW-level. A LOW-level at the parallel enable input (pin PE) disables the counting action and causes the data at the data inputs (pins D0 to D3) to be loaded into the counter on the positive-going edge of the clock (provided that the set-up and hold time requirements for PE are met). Preset takes place regardless of the levels at count enable inputs (pin CEP and CET). A LOW-level at the master reset input (pin MR) sets all four outputs of the flip-flops (pins Q0 to Q3) to LOW-level after the next positive-going transition on the clock input (pin CP) (provided that the set-up and hold time requirements for PE are met). This action occurs regardless of the levels at input pins PE, CET and CEP. This synchronous reset feature enables the designer to modify the maximum count with only one external NAND gate.

The look-ahead carry simplifies serial cascading of the counters. Both count enable inputs (pin CEP and CET) must be HIGH in count. The CET input is fed forward to enable the terminal count output (pin TC). The TC output thus enabled will produce a HIGH output pulse of a duration approximately equal to a HIGH-level output of Q0. This pulse can be used to enable the next cascaded stage.

The maximum clock frequency for the cascaded counters is determined by  $t_{\text{PHL}}$  (propagation delay CP to TC) and  $t_{\text{su}}$  (set-up time CEP to CP) according to the formula:

$$f_{max} = \frac{1}{t_{PHL(max)} + t_{su}}$$

#### 2. Features and benefits

- Wide supply voltage range from 1.2 V to 3.6 V
- Inputs accept voltages up to 5.5 V
- CMOS low power consumption
- Direct interface with TTL levels
- Synchronous reset
- Synchronous counting and loading
- Two count enable inputs for n-bit cascading
- Positive edge-triggered clock
- Complies with JEDEC standard:
  - ◆ JESD8-7A (1.65 V to 1.95 V)
  - ◆ JESD8-5A (2.3 V to 2.7 V)



#### Presettable synchronous 4-bit binary counter; synchronous reset

- ◆ JESD8-C/JESD36 (2.7 V to 3.6 V)
- ESD protection:
  - ♦ HBM JESD22-A114F exceeds 2000 V
  - ◆ MM JESD22-A115-B exceeds 200 V
  - ◆ CDM JESD22-C101E exceeds 1000 V
- Specified from -40 °C to +85 °C and -40 °C to 125 °C

### 3. Ordering information

Table 1. Ordering information

| Type number | Package           |          |                                                                                                                                        |          |  |  |  |  |
|-------------|-------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------|----------|--|--|--|--|
|             | Temperature range | Name     | Description                                                                                                                            | Version  |  |  |  |  |
| 74LVC163D   | –40 °C to +125 °C | SO16     | plastic small outline package; 16 leads;<br>body width 3.9 mm                                                                          | SOT109-1 |  |  |  |  |
| 74LVC163DB  | –40 °C to +125 °C | SSOP16   | plastic shrink small outline package; 16 leads; body width 5.3 mm                                                                      | SOT338-1 |  |  |  |  |
| 74LVC163PW  | –40 °C to +125 °C | TSSOP16  | plastic thin shrink small outline package; 16 leads; body width 4.4 mm                                                                 | SOT403-1 |  |  |  |  |
| 74LVC163BQ  | –40 °C to +125 °C | DHVQFN16 | plastic dual in-line compatible thermal enhanced very thin quad flat package; no leads; 16 terminals; body $2.5\times3.5\times0.85$ mm | SOT763-1 |  |  |  |  |

### 4. Functional diagram



#### Presettable synchronous 4-bit binary counter; synchronous reset





74LVC163



Fig 6. Logic diagram

#### Presettable synchronous 4-bit binary counter; synchronous reset

### 5. Pinning information

#### 5.1 Pinning



### 5.2 Pin description

Table 2. Pin description

| Symbol          | Pin            | Description                               |
|-----------------|----------------|-------------------------------------------|
| MR              | 1              | synchronous master reset (active LOW)     |
| СР              | 2              | clock input (LOW-to-HIGH, edge-triggered) |
| D[0:3]          | 3, 4, 5, 6     | data input                                |
| CEP             | 7              | count enable input                        |
| GND             | 8              | ground (0)                                |
| PE              | 9              | parallel enable input (active LOW)        |
| CET             | 10             | count enable carry input                  |
| Q[0:3]          | 14, 13, 12, 11 | flip-flop output                          |
| TC              | 15             | terminal count output                     |
| V <sub>CC</sub> | 16             | supply voltage                            |

#### Presettable synchronous 4-bit binary counter; synchronous reset

### 6. Functional description

Table 3. Functional table[1]

| Operating     | Input |          | Output | Output |    |    |                |    |
|---------------|-------|----------|--------|--------|----|----|----------------|----|
| modes         | MR    | СР       | CEP    | CET    | PE | Dn | Qn             | TC |
| Reset (clear) | I     | <b>↑</b> | Χ      | Χ      | Χ  | Χ  | L              | L  |
| Parallel load | h     | <b>↑</b> | Χ      | Χ      | I  | I  | L              | L  |
|               | h     | <b>↑</b> | Χ      | Χ      | I  | h  | Н              | *  |
| Count         | h     | <b>↑</b> | h      | h      | h  | Χ  | count          | *  |
| Hold          | h     | Χ        | I      | Χ      | h  | Χ  | q <sub>n</sub> | *  |
| (do nothing)  | h     | Χ        | Χ      | I      | h  | Χ  | q <sub>n</sub> | L  |

<sup>[1] \* =</sup> the TC output is HIGH when CET is HIGH and the counter is at terminal count (HHHH)

### 7. Limiting values

Table 4. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V).

| Symbol           | Parameter               | Conditions                     | Min             | Max            | Unit |
|------------------|-------------------------|--------------------------------|-----------------|----------------|------|
| $V_{CC}$         | supply voltage          |                                | -0.5            | +6.5           | V    |
| I <sub>IK</sub>  | input clamping current  | V <sub>I</sub> < 0 V           | -50             | -              | mA   |
| $V_{I}$          | input voltage           |                                | <u>[1]</u> –0.5 | +6.5           | V    |
| I <sub>OK</sub>  | output clamping current | $V_O > V_{CC}$ or $V_O < 0$ V  | -               | ±50            | mA   |
| V <sub>O</sub>   | output voltage          |                                | <u>[2]</u> –0.5 | $V_{CC} + 0.5$ | V    |
| Io               | output current          | $V_O = 0 V \text{ to } V_{CC}$ | -               | ±50            | mA   |
| I <sub>CC</sub>  | supply current          |                                | -               | 100            | mA   |
| $I_{GND}$        | ground current          |                                | -100            | -              | mA   |
| $T_{stg}$        | storage temperature     |                                | -65             | +150           | °C   |
| P <sub>tot</sub> | total power dissipation | $T_{amb}$ = -40 °C to +125 °C  | <u>[3]</u> -    | 500            | mW   |

<sup>[1]</sup> The minimum input voltage ratings may be exceeded if the input current ratings are observed.

H = HIGH voltage level

h = HIGH voltage level one set-up time prior to the LOW-to-HIGH clock transition

L = LOW voltage level

I = LOW voltage level one set-up time prior to the LOW-to-HIGH clock transition

q = lower case letters indicate the state of the referenced output one set-up time prior to the LOW-to-HIGH clock transition

X = don't care

<sup>↑ =</sup> LOW-to-HIGH clock transition

<sup>[2]</sup> The output voltage ratings may be exceeded if the output current ratings are observed.

<sup>[3]</sup> For SO16 packages: above 70 °C the value of P<sub>tot</sub> derates linearly with 8 mW/K.
For (T)SSOP16 packages: above 60 °C the value of P<sub>tot</sub> derates linearly with 5.5 mW/K.
For DHVQFN16 packages: above 60 °C the value of P<sub>tot</sub> derates linearly with 4.5 mW/K.

### Presettable synchronous 4-bit binary counter; synchronous reset

### 8. Recommended operating conditions

Table 5. Recommended operating conditions

| Symbol           | Parameter                           | Conditions                                 | Min  | Тур | Max      | Unit |
|------------------|-------------------------------------|--------------------------------------------|------|-----|----------|------|
| $V_{CC}$         | supply voltage                      |                                            | 1.65 | -   | 3.6      | V    |
|                  |                                     | functional                                 | 1.2  | -   | -        | V    |
| VI               | input voltage                       |                                            | 0    | -   | 5.5      | V    |
| Vo               | output voltage                      |                                            | 0    | -   | $V_{CC}$ | V    |
| T <sub>amb</sub> | ambient temperature                 | in free air                                | -40  | -   | +125     | °C   |
| Δt/ΔV            | input transition rise and fall rate | $V_{CC}$ = 1.65 V to 2.7 V                 | 0    | -   | 20       | ns/V |
|                  |                                     | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 0    | -   | 10       | ns/V |

### 9. Static characteristics

Table 6. Static characteristics

At recommended operating conditions. Voltages are referenced to GND (ground = 0 V).

| Symbol            | Parameter                                                          | Conditions                                                        | -40                  | °C to +8 | 35 °C                | -40 °C to            | +125 °C              | Unit |
|-------------------|--------------------------------------------------------------------|-------------------------------------------------------------------|----------------------|----------|----------------------|----------------------|----------------------|------|
|                   |                                                                    |                                                                   | Min                  | Typ[1]   | Max                  | Min                  | Max                  |      |
| V <sub>IH</sub>   | HIGH-level                                                         | V <sub>CC</sub> = 1.2 V                                           | 1.08                 | -        | -                    | 1.08                 | -                    | ٧    |
|                   | input voltage                                                      | V <sub>CC</sub> = 1.65 V to 1.95 V                                | $0.65 \times V_{CC}$ | -        | -                    | $0.65 \times V_{CC}$ | -                    | ٧    |
|                   |                                                                    | V <sub>CC</sub> = 2.3 V to 2.7 V                                  | 1.7                  | -        | -                    | 1.7                  | -                    | ٧    |
|                   | V <sub>CC</sub> = 2.7 V to 3.6 V                                   | 2.0                                                               | -                    | -        | 2.0                  | -                    | ٧                    |      |
| $V_{IL}$          | LOW-level input voltage                                            | V <sub>CC</sub> = 1.2 V                                           | -                    | -        | 0.12                 | -                    | 0.12                 | V    |
|                   |                                                                    | V <sub>CC</sub> = 1.65 V to 1.95 V                                | -                    | -        | $0.35 \times V_{CC}$ | -                    | $0.35 \times V_{CC}$ | V    |
|                   |                                                                    | V <sub>CC</sub> = 2.3 V to 2.7 V                                  | -                    | -        | 0.7                  | -                    | 0.7                  | V    |
|                   | V <sub>CC</sub> = 2.7 V to 3.6 V                                   | -                                                                 | -                    | 0.8      | -                    | 0.8                  | V                    |      |
| V <sub>OH</sub>   | HIGH-level                                                         | $V_I = V_{IH}$ or $V_{IL}$                                        |                      |          |                      |                      |                      |      |
| output<br>voltage | $I_O = -100 \mu A;$<br>$V_{CC} = 1.65 \text{ V to } 3.6 \text{ V}$ | V <sub>CC</sub> - 0.2                                             | -                    | -        | $V_{CC}-0.3$         | -                    | V                    |      |
|                   |                                                                    | $I_O = -4 \text{ mA}; V_{CC} = 1.65 \text{ V}$                    | 1.2                  | -        | -                    | 1.05                 | -                    | V    |
|                   |                                                                    | $I_{O} = -8 \text{ mA}; V_{CC} = 2.3 \text{ V}$                   | 1.8                  | -        | -                    | 1.65                 | -                    | V    |
|                   |                                                                    | $I_{O} = -12 \text{ mA}; V_{CC} = 2.7 \text{ V}$                  | 2.2                  | -        | -                    | 2.05                 | -                    | V    |
|                   |                                                                    | $I_{O} = -18 \text{ mA}; V_{CC} = 3.0 \text{ V}$                  | 2.4                  | -        | -                    | 2.25                 | -                    | ٧    |
|                   |                                                                    | $I_{O} = -24 \text{ mA}; V_{CC} = 3.0 \text{ V}$                  | 2.2                  | -        | -                    | 2.0                  | -                    | V    |
| $V_{OL}$          | LOW-level                                                          | $V_I = V_{IH}$ or $V_{IL}$                                        |                      |          |                      |                      |                      |      |
|                   | output<br>voltage                                                  | $I_O = 100 \mu A;$<br>$V_{CC} = 1.65 \text{ V to } 3.6 \text{ V}$ | -                    | -        | 0.2                  | -                    | 0.3                  | V    |
|                   |                                                                    | $I_O = 4 \text{ mA}$ ; $V_{CC} = 1.65 \text{ V}$                  | -                    | -        | 0.45                 | -                    | 0.65                 | V    |
|                   |                                                                    | $I_O = 8 \text{ mA}; V_{CC} = 2.3 \text{ V}$                      | -                    | -        | 0.6                  | -                    | 0.8                  | V    |
|                   |                                                                    | $I_O = 12 \text{ mA}; V_{CC} = 2.7 \text{ V}$                     | -                    | -        | 0.4                  | -                    | 0.6                  | V    |
|                   |                                                                    | $I_O = 24 \text{ mA}; V_{CC} = 3.0 \text{ V}$                     | -                    | -        | 0.55                 | -                    | 0.8                  | V    |
| l <sub>l</sub>    | input leakage<br>current                                           | $V_{CC}$ = 3.6 V; $V_I$ = 5.5 V or GND                            | -                    | ±0.1     | ±5                   | -                    | ±20                  | μА   |

#### Presettable synchronous 4-bit binary counter; synchronous reset

 Table 6.
 Static characteristics ...continued

At recommended operating conditions. Voltages are referenced to GND (ground = 0 V).

| Symbol Parameter 0 |                                 | Conditions                                                                                                             | -40 | –40 °C to +85 °C |     |     | +125 °C | Unit |
|--------------------|---------------------------------|------------------------------------------------------------------------------------------------------------------------|-----|------------------|-----|-----|---------|------|
|                    |                                 |                                                                                                                        | Min | Typ[1]           | Max | Min | Max     |      |
| I <sub>CC</sub>    | supply<br>current               | $V_{CC} = 3.6 \text{ V}; V_I = V_{CC} \text{ or GND};$<br>$I_O = 0 \text{ A}$                                          | -   | 0.1              | 10  | -   | 40      | μΑ   |
| $\Delta I_{CC}$    | additional<br>supply<br>current | per input pin;<br>$V_{CC} = 2.7 \text{ V to } 3.6 \text{ V};$<br>$V_{I} = V_{CC} - 0.6 \text{ V}; I_{O} = 0 \text{ A}$ | -   | 5                | 500 | -   | 5000    | μΑ   |
| C <sub>I</sub>     | input<br>capacitance            | $V_{CC} = 0 \text{ V to } 3.6 \text{ V};$ $V_{I} = \text{GND to } V_{CC}$                                              | -   | 5.0              | -   | -   | -       | pF   |

<sup>[1]</sup> All typical values are measured at  $V_{CC}$  = 3.3 V (unless stated otherwise) and  $T_{amb}$  = 25 °C.

### 10. Dynamic characteristics

Table 7. Dynamic characteristics

Voltages are referenced to GND (ground = 0 V). For test circuit see Figure 14.

| Symbol          | Parameter         | Conditions                                   |     | -40 | °C to +8 | 5 °C | -40 °C to +125 °C |      | Unit |
|-----------------|-------------------|----------------------------------------------|-----|-----|----------|------|-------------------|------|------|
|                 |                   |                                              |     | Min | Typ[1]   | Max  | Min               | Max  |      |
| t <sub>pd</sub> | propagation delay | CP to Qn; see Figure 9                       | [2] |     | •        |      |                   | •    |      |
|                 |                   | V <sub>CC</sub> = 1.2 V                      |     | -   | 18       | -    | -                 | -    | ns   |
|                 |                   | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ |     | 1.5 | 7.4      | 14.5 | 1.5               | 16.7 | ns   |
|                 |                   | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$   |     | 2.6 | 4.2      | 8.1  | 2.6               | 9.4  | ns   |
|                 |                   | $V_{CC} = 2.7 \text{ V}$                     |     | 1.5 | 4.0      | 7.3  | 1.5               | 9.5  | ns   |
|                 |                   | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$   |     | 1.5 | 3.8      | 7.3  | 1.5               | 9.5  | ns   |
|                 |                   | CP to TC; see Figure 9                       | [2] |     |          |      |                   |      |      |
|                 |                   | $V_{CC} = 1.2 \text{ V}$                     |     | -   | 23       | -    | -                 | -    | ns   |
|                 |                   | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ |     | 1.9 | 8.5      | 15.7 | 1.9               | 18.1 | ns   |
|                 |                   | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$   |     | 3.0 | 4.8      | 8.8  | 3.0               | 10.2 | ns   |
|                 |                   | $V_{CC} = 2.7 \text{ V}$                     |     | 1.5 | 4.6      | 8.1  | 1.5               | 10.5 | ns   |
|                 |                   | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$   |     | 1.5 | 4.3      | 7.9  | 1.5               | 10.0 | ns   |
|                 |                   | CET to TC; see Figure 10                     | [2] |     |          |      |                   |      |      |
|                 |                   | $V_{CC} = 1.2 \text{ V}$                     |     | -   | 16       | -    | -                 | -    | ns   |
|                 |                   | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ |     | 1.5 | 6.3      | 12.7 | 1.5               | 14.6 | ns   |
|                 |                   | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$   |     | 2.3 | 3.6      | 7.1  | 2.3               | 8.2  | ns   |
|                 |                   | $V_{CC} = 2.7 \text{ V}$                     |     | 1.5 | 3.9      | 6.9  | 1.5               | 9.0  | ns   |
|                 |                   | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$   |     | 1.5 | 3.3      | 6.4  | 1.5               | 8.0  | ns   |
| $t_{W}$         | pulse width       | clock HIGH or LOW; see Figure 9              |     |     |          |      |                   |      |      |
|                 |                   | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ |     | 6.0 | -        | -    | 6.0               | -    | ns   |
|                 |                   | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$   |     | 5.0 | -        | -    | 5.0               | -    | ns   |
|                 |                   | $V_{CC} = 2.7 \text{ V}$                     |     | 5.0 | -        | -    | 5.0               | -    | ns   |
|                 |                   | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$   |     | 4.0 | 1.2      | -    | 4.0               | -    | ns   |

#### Presettable synchronous 4-bit binary counter; synchronous reset

 Table 7.
 Dynamic characteristics ...continued

Voltages are referenced to GND (ground = 0 V). For test circuit see Figure 14.

| Symbol             | Parameter         | Conditions                                   |            | -40 | °C to +8 | 5 °C | -40 °C to +125 °C |     | Unit |
|--------------------|-------------------|----------------------------------------------|------------|-----|----------|------|-------------------|-----|------|
|                    |                   |                                              |            | Min | Typ[1]   | Max  | Min               | Max |      |
| t <sub>su</sub>    | set-up time       | Dn to CP; see Figure 12                      | '          |     | 1        |      |                   |     |      |
|                    |                   | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ |            | 5.0 | -        | -    | 5.0               | -   | ns   |
|                    |                   | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$   |            | 4.0 | -        | -    | 4.0               | -   | ns   |
|                    |                   | $V_{CC} = 2.7 \text{ V}$                     |            | 3.0 | -        | -    | 3.0               | -   | ns   |
|                    |                   | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$   |            | 2.5 | 1.0      | -    | 2.5               | -   | ns   |
|                    |                   | MR, PE to CP; see Figure 12                  |            |     |          |      |                   |     |      |
|                    |                   | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ |            | 4.5 | -        | -    | 4.5               | -   | ns   |
|                    |                   | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$   |            | 4.0 | -        | -    | 4.0               | -   | ns   |
|                    |                   | $V_{CC} = 2.7 \text{ V}$                     |            | 3.5 | -        | -    | 3.5               | -   | ns   |
|                    |                   | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$   |            | 3.0 | 1.2      | -    | 3.0               | -   | ns   |
|                    |                   | CEP, CET to CP; see Figure 13                |            |     |          |      |                   |     |      |
|                    |                   | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ |            | 8.5 | -        | -    | 8.5               | -   | ns   |
|                    |                   | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$   |            | 6.5 | -        | -    | 6.5               | -   | ns   |
|                    |                   | $V_{CC} = 2.7 \text{ V}$                     |            | 5.5 | -        | -    | 5.5               | -   | ns   |
|                    |                   | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$   |            | 5.0 | 2.1      | -    | 5.0               | -   | ns   |
| t <sub>h</sub>     | hold time         | Dn, PE, CEP, CET to CP; see Figure 12 and 13 |            |     |          |      |                   |     |      |
|                    |                   | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ |            | 2.0 | -        | -    | 2.0               | -   | ns   |
|                    |                   | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$   |            | 2.0 | -        | -    | 2.0               | -   | ns   |
|                    |                   | $V_{CC} = 2.7 \text{ V}$                     |            | 0.0 | -        | -    | 0.0               | -   | ns   |
|                    |                   | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$   |            | 0.5 | 0.0      | -    | 0.5               | -   | ns   |
| f <sub>max</sub>   | maximum           | see Figure 9                                 |            |     |          |      |                   |     |      |
|                    | frequency         | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ |            | 100 | -        | -    | 80                | -   | ns   |
|                    |                   | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$   |            | 125 | -        | -    | 100               | -   | ns   |
|                    |                   | $V_{CC} = 2.7 \text{ V}$                     |            | 150 | -        | -    | 120               | -   | MHz  |
|                    |                   | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$   |            | 150 | 200      | -    | 120               | -   | MHz  |
| t <sub>sk(o)</sub> | output skew time  | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$   | [3]        | -   | -        | 1.0  | -                 | 1.5 | ns   |
| C <sub>PD</sub>    | power dissipation | per input; $V_I = GND$ to $V_{CC}$           | <u>[4]</u> |     |          |      |                   |     |      |
|                    | capacitance       | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ |            | -   | 9.8      | -    | -                 | -   | pF   |
|                    |                   | $V_{CC}$ = 2.3 V to 2.7 V                    |            | -   | 13.4     | -    | -                 | -   | pF   |
|                    |                   | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$   |            | -   | 16.6     | -    | -                 | -   | pF   |

<sup>[1]</sup> Typical values are measured at  $T_{amb}$  = 25 °C and  $V_{CC}$  = 1.2 V, 1.8 V, 2.5 V, 2.7 V and 3.3 V respectively.

 $f_i$  = input frequency in MHz;  $f_o$  = output frequency in MHz

 $C_L$  = output load capacitance in pF

V<sub>CC</sub> = supply voltage in V

N = number of inputs switching

$$\sum (C_L \times V_{CC}^2 \times f_o) = \text{sum of outputs}$$

74LVC163

<sup>[2]</sup>  $t_{pd}$  is the same as  $t_{PLH}$  and  $t_{PHL}$ .

<sup>[3]</sup> Skew between any two outputs of the same package switching in the same direction. This parameter is guaranteed by design.

<sup>[4]</sup>  $C_{PD}$  is used to determine the dynamic power dissipation ( $P_D$  in  $\mu W$ ).

 $P_D = C_{PD} \times V_{CC}^2 \times f_i \times N + \sum (C_L \times V_{CC}^2 \times f_o)$  where:

#### Presettable synchronous 4-bit binary counter; synchronous reset

### 11. AC waveforms



Fig 9. Clock (CP) to outputs (Qn, TC) propagation delays, the clock pulse width, and the maximum frequency



Fig 10. Input (CET) to output (TC) propagation delays



The shaded areas indicate when the input is permitted to change for predictable output performance.

Fig 11. Master reset (MR) pulse width, the master reset to output (Qn, TC) propagation delays and the master reset to clock (CP) removal times

#### Presettable synchronous 4-bit binary counter; synchronous reset



The shaded areas indicate when the input is permitted to change for predictable output performance.

Fig 12. Set-up and hold times for the input (Dn) and parallel enable input (PE)



The shaded areas indicate when the input is permitted to change for predictable output performance.

Fig 13. CEP and CET set-up and hold times

Table 8. Measurement points

| Supply voltage   | Input           | Input               |                     |
|------------------|-----------------|---------------------|---------------------|
| V <sub>CC</sub>  | V <sub>I</sub>  | V <sub>M</sub>      | V <sub>M</sub>      |
| 1.2 V            | V <sub>CC</sub> | $0.5 \times V_{CC}$ | $0.5 \times V_{CC}$ |
| 1.65 V to 1.95 V | $V_{CC}$        | $0.5 \times V_{CC}$ | $0.5 \times V_{CC}$ |
| 2.3 V to 2.7 V   | V <sub>CC</sub> | $0.5 \times V_{CC}$ | $0.5 \times V_{CC}$ |
| 2.7 V            | 2.7 V           | 1.5 V               | 1.5 V               |
| 3.0 V to 3.6 V   | 2.7 V           | 1.5 V               | 1.5 V               |

#### Presettable synchronous 4-bit binary counter; synchronous reset





Test data is given in Table 9.

Definitions for test circuit:

 $R_L$  = Load resistance.

 $C_L$  = Load capacitance including jig and probe capacitance.

 $R_T$  = Termination resistance should be equal to output impedance  $Z_o$  of the pulse generator.

Fig 14. Load circuitry for switching times

Table 9. Test data

| Supply voltage   | Input           |                                 | Load  | Load           |  |  |
|------------------|-----------------|---------------------------------|-------|----------------|--|--|
|                  | VI              | t <sub>r</sub> , t <sub>f</sub> | CL    | R <sub>L</sub> |  |  |
| 1.2 V            | V <sub>CC</sub> | ≤ 2 ns                          | 30 pF | 1 kΩ           |  |  |
| 1.65 V to 1.95 V | V <sub>CC</sub> | ≤ 2 ns                          | 30 pF | 1 kΩ           |  |  |
| 2.3 V to 2.7 V   | V <sub>CC</sub> | ≤ 2 ns                          | 30 pF | 500 Ω          |  |  |
| 2.7 V            | 2.7 V           | ≤ 2.5 ns                        | 50 pF | 500 Ω          |  |  |
| 3.0 V to 3.6 V   | 2.7 V           | ≤ 2.5 ns                        | 50 pF | 500 Ω          |  |  |

74LVC163 **Nexperia** 

#### Presettable synchronous 4-bit binary counter; synchronous reset

### 12. Package outline

#### SO16: plastic small outline package; 16 leads; body width 3.9 mm

SOT109-1



1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included.

0.014 0.0075

|        | REFERENCES |       |  | EUROPEAN   | ISSUE DATE                      |
|--------|------------|-------|--|------------|---------------------------------|
| IEC    | JEDEC      | JEITA |  | PROJECTION | ISSUE DATE                      |
| 076E07 | MS-012     |       |  |            | <del>99-12-27</del><br>03-02-19 |
|        |            |       |  |            | IEC JEDEC JEHA                  |

0.228

0.016

0.020

0.15

Fig 15. Package outline SOT109-1 (SO16)

0.004

0.049

All information provided in this document is subject to legal disclaimers.

74LVC163 **Nexperia** 

#### Presettable synchronous 4-bit binary counter; synchronous reset

SSOP16: plastic shrink small outline package; 16 leads; body width 5.3 mm

SOT338-1



| UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | b <sub>p</sub> | С            | D <sup>(1)</sup> | E <sup>(1)</sup> | e    | HE         | L    | Lp           | Q          | v   | w    | у   | Z <sup>(1)</sup> | θ        |
|------|-----------|----------------|----------------|----------------|----------------|--------------|------------------|------------------|------|------------|------|--------------|------------|-----|------|-----|------------------|----------|
| mm   | 2         | 0.21<br>0.05   | 1.80<br>1.65   | 0.25           | 0.38<br>0.25   | 0.20<br>0.09 | 6.4<br>6.0       | 5.4<br>5.2       | 0.65 | 7.9<br>7.6 | 1.25 | 1.03<br>0.63 | 0.9<br>0.7 | 0.2 | 0.13 | 0.1 | 1.00<br>0.55     | 8°<br>0° |

#### Note

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |         | REFER       | EUROPEAN          | ISSUE DATE              |                         |                                    |  |
|----------|---------|-------------|-------------------|-------------------------|-------------------------|------------------------------------|--|
| VERSION  | IEC     | JEDEC       | JEITA             |                         | PROJECTION              | ISSUE DATE                         |  |
| SOT338-1 |         | MO-150      |                   |                         |                         | <del>99-12-27</del><br>03-02-19    |  |
|          | VERSION | VERSION IEC | VERSION IEC JEDEC | VERSION IEC JEDEC JEITA | VERSION IEC JEDEC JEITA | VERSION IEC JEDEC JEITA PROJECTION |  |

Fig 16. Package outline SOT338-1 (SSOP16)

74LVC163

#### Presettable synchronous 4-bit binary counter; synchronous reset

TSSOP16: plastic thin shrink small outline package; 16 leads; body width 4.4 mm

SOT403-1



| UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp           | С          | D <sup>(1)</sup> | E (2)      | е    | HE         | L | Lp           | Q          | v   | w    | у   | Z <sup>(1)</sup> | θ        |
|------|-----------|----------------|----------------|----------------|--------------|------------|------------------|------------|------|------------|---|--------------|------------|-----|------|-----|------------------|----------|
| mm   | 1.1       | 0.15<br>0.05   | 0.95<br>0.80   | 0.25           | 0.30<br>0.19 | 0.2<br>0.1 | 5.1<br>4.9       | 4.5<br>4.3 | 0.65 | 6.6<br>6.2 | 1 | 0.75<br>0.50 | 0.4<br>0.3 | 0.2 | 0.13 | 0.1 | 0.40<br>0.06     | 8°<br>0° |

#### Notes

- 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
- 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |     | REFER  | EUROPEAN | ISSUE DATE |            |                                 |
|----------|-----|--------|----------|------------|------------|---------------------------------|
| VERSION  | IEC | JEDEC  | JEITA    |            | PROJECTION | ISSUE DATE                      |
| SOT403-1 |     | MO-153 |          |            |            | <del>99-12-27</del><br>03-02-18 |
|          |     |        |          |            |            |                                 |

Fig 17. Package outline SOT403-1 (TSSOP16)

74LVC163

All information provided in this document is subject to legal disclaimers.

© Nexperia B.V. 2017. All rights reserve

#### Presettable synchronous 4-bit binary counter; synchronous reset

DHVQFN16: plastic dual in-line compatible thermal enhanced very thin quad flat package; no leads; 16 terminals; body 2.5 x 3.5 x 0.85 mm SOT763-1



Fig 18. Package outline SOT763-1 (DHVQFN16)

74LVC163 All information provided in this document is subject to legal disclaimers.

© Nexperia B.V. 2017. All rights reserved

### Presettable synchronous 4-bit binary counter; synchronous reset

### 13. Abbreviations

#### Table 10. Abbreviations

| Acronym | Description                 |
|---------|-----------------------------|
| CDM     | Charged Device Model        |
| DUT     | Device Under Test           |
| ESD     | ElectroStatic Discharge     |
| HBM     | Human Body Model            |
| MM      | Machine Model               |
| TTL     | Transistor-Transistor Logic |

### 14. Revision history

#### Table 11. Revision history

| Document ID    | Release date                                                | Data sheet status                                  | Change notice          | Supersedes              |
|----------------|-------------------------------------------------------------|----------------------------------------------------|------------------------|-------------------------|
| 74LVC163 v.6   | 20121120                                                    | Product data sheet                                 | -                      | 74LVC163 v.5            |
| Modifications: |                                                             | of this data sheet has been of NXP Semiconductors. | redesigned to comply w | vith the new identity   |
|                | <ul> <li>Legal texts</li> </ul>                             | have been adapted to the n                         | ew company name whe    | re appropriate.         |
|                | <ul> <li><u>Table 4</u>, <u>Table 4</u>, ranges.</li> </ul> | ole 5, Table 6, Table 7, Table                     | 8 and Table 9: values  | added for lower voltage |
| 74LVC163 v.5   | 20040505                                                    | Product specification                              | -                      | 74LVC163 v.4            |
| 74LVC163 v.4   | 20030602                                                    | Product specification                              | -                      | 74LVC163 v.3            |
| 74LVC163 v.3   | 20030509                                                    | Product specification                              | -                      | 74LVC163 v.2            |
| 74LVC163 v.2   | 19980520                                                    | Product specification                              | -                      | 74LVC163 v.1            |
| 74LVC163 v.1   | 19960823                                                    | Product specification                              | -                      | -                       |

#### Presettable synchronous 4-bit binary counter; synchronous reset

### 15. Legal information

#### 15.1 Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions"
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nexperia.com.

#### 15.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. Nexperia does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local Nexperia sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between Nexperia and its customer, unless Nexperia and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the Nexperia product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 15.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, Nexperia does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. Nexperia takes no responsibility for the content in this document if provided by an information source outside of Nexperia.

In no event shall Nexperia be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, Nexperia's aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of Nexperia.

Right to make changes — Nexperia reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — Nexperia products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of a Nexperia product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Nexperia and its suppliers accept no liability for inclusion and/or use of Nexperia products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. Nexperia makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using Nexperia products, and Nexperia accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the Nexperia product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

Nexperia does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using Nexperia products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). Nexperia does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — Nexperia products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nexperia.com/profile/terms">http://www.nexperia.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Nexperia hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of Nexperia products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

74LVC163

#### Presettable synchronous 4-bit binary counter; synchronous reset

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products — Unless this data sheet expressly states that this specific Nexperia product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. Nexperia accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without Nexperia's warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond

Nexperia's specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies Nexperia for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond Nexperia's standard warranty and Nexperia's product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### 15.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

#### 16. Contact information

For more information, please visit: http://www.nexperia.com

For sales office addresses, please send an email to: salesaddresses@nexperia.com

### Presettable synchronous 4-bit binary counter; synchronous reset

### 17. Contents

| 1    | General description                |
|------|------------------------------------|
| 2    | Features and benefits              |
| 3    | Ordering information               |
| 4    | Functional diagram 2               |
| 5    | Pinning information 5              |
| 5.1  | Pinning                            |
| 5.2  | Pin description                    |
| 6    | Functional description 6           |
| 7    | Limiting values 6                  |
| 8    | Recommended operating conditions 7 |
| 9    | Static characteristics 7           |
| 10   | Dynamic characteristics            |
| 11   | AC waveforms                       |
| 12   | Package outline                    |
| 13   | Abbreviations                      |
| 14   | Revision history                   |
| 15   | Legal information                  |
| 15.1 | Data sheet status                  |
| 15.2 | Definitions                        |
| 15.3 | Disclaimers                        |
| 15.4 | Trademarks19                       |
| 16   | Contact information 19             |
| 17   | Contents 20                        |

<sup>©</sup> Nexperia B.V. 2017. All rights reserved

### **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Counter ICs category:

Click to view products by NXP manufacturer:

Other Similar products are found below:

HEF4516BT 069748E 569054R 634844F 74HC40102N 74HCT4024N NLV14040BDR2G TC74HC4040AF(EL,F) TC74VHC4040F(E,K,F 74VHC163FT XD4059 CD4015BF3A 74HC193PW,118 74VHC163FT(BJ) SN54HC4024J 74HC4017D.652 74HC4020D.652 74HC4040D.652 74HC4040D.653 74HC4060D.653 74HCT393D.652 74HCT4040D.653 74HC191D.652 74HC4060D.652 74HCT4040D.652 HEF4040BT.652 HEF4060BT.653 HEF4521BT.652 HEF4518BT.652 HEF4520BT.652 HEF4017BT.652 74VHC4020FT(BJ) 74HCT4040PW,118 74HCT193PW,118 74HC393BQ-Q100X SN74AS161NSR 74HC390DB,112 74HC4060D-Q100,118 74HC160D,652 74HC390DB,118 TC74HC7292AP(F) SN74ALS169BDR HEF4060BT-Q100J 74HC4017BQ-Q100X 74HC163PW.112 74HC390PW.112 74HC390PW.112 74HC393DB.118 74HC4024D.652