



## **FEATURES**

- Fast access time : 55ns
- Low power consumption: Operating current : 30mA (TYP.) Standby current : 4µA (TYP.) LL-version
- Single 2.7V ~ 5.5V power supply
- All inputs and outputs TTL compatible
- Fully static operation
- Tri-state output
- Data byte control : LB# (DQ0 ~ DQ7) UB# (DQ8 ~ DQ15)
- Data retention voltage :1.5V(MIN.)
- Lead free and green package available
- Package : 44-pin 400 mil TSOP-II 48-ball 6mm x 8mm TFBGA

## **PRODUCT FAMILY**

## **GENERAL DESCRIPTION**

The AS6C4016 is a 4,194,304-bit low power CMOS static random access memory organized as 262,144 words by 16 bits. It is fabricated using very high performance, high reliability CMOS technology. Its standby current is stable within the range of operating temperature.

The AS6C4016 is well designed for low power application, and particularly well suited for battery back-up nonvolatile memory application.

The AS6C4016 operates from a single power supply of 2.7V  $\sim$  5.5V and all inputs and outputs are fully TTL compatible

| Product     | Operating         | Vcc Range  | Speed | Power Dissipation  |                     |  |
|-------------|-------------------|------------|-------|--------------------|---------------------|--|
| Family      | Temperature       | veertange  | Speed | Standby(IsB1,TYP.) | Operating(Icc,TYP.) |  |
| AS6C4016(I) | <b>-40 ~ 85</b> ℃ | 2.7 ~ 5.5V | 55ns  | 4µA(LL)            | 30mA                |  |

## FUNCTIONAL BLOCK DIAGRAM



## **PIN DESCRIPTION**

| SYMBOL     | DESCRIPTION         |
|------------|---------------------|
| A0 - A17   | Address Inputs      |
| DQ0 – DQ15 | Data Inputs/Outputs |
| CE#        | Chip Enable Input   |
| WE#        | Write Enable Input  |
| OE#        | Output Enable Input |
| LB#        | Lower Byte Control  |
| UB#        | Upper Byte Control  |
| Vcc        | Power Supply        |
| Vss        | Ground              |

### **MARCH 2008**

## **PIN CONFIGURATION**



## **ABSOLUTE MAXIMUN RATINGS\***

| PARAMETER                                | SYMBOL  | RATING             | UNIT |
|------------------------------------------|---------|--------------------|------|
| Voltage on Vcc relative to Vss           | Vt1     | -0.5 to 6.5        | V    |
| Voltage on any other pin relative to Vss | Vt2     | -0.5 to Vcc+0.5    | V    |
| Operating Temperature                    | TA      | -40 to 85(I grade) | °C   |
| Storage Temperature                      | Tstg    | -65 to 150         | °C   |
| Power Dissipation                        | PD      | 1                  | W    |
| DC Output Current                        | Ιουτ    | 50                 | mA   |
| Soldering Temperature (under 10 sec)     | TSOLDER | 260                | °C   |

\*Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to the absolute maximum rating conditions for extended period may affect device reliability.



## TRUTH TABLE

| MODE           | CE#         | CE# OE# WE# LB# UB |             | UB#         | I/O OPE     | RATION                                           | SUPPLY CURRENT                                   |          |
|----------------|-------------|--------------------|-------------|-------------|-------------|--------------------------------------------------|--------------------------------------------------|----------|
|                | 0           | 02#                | DQ0-DQ7     |             | DQ8-DQ15    |                                                  |                                                  |          |
| Standby        | H<br>X      | X<br>X             | X<br>X      | X<br>H      | X<br>H      | High – Z<br>High – Z                             | High – Z<br>High – Z                             | Isb1     |
| Output Disable | L           | H                  | H<br>H      | L<br>X      | X<br>L      | High – Z<br>High – Z                             | High – Z<br>High – Z                             | lcc,lcc1 |
| Read           | L<br>L<br>L | L<br>L<br>L        | H<br>H<br>H | L<br>H<br>L | H<br>L<br>L | D <sub>OUT</sub><br>High – Z<br>D <sub>OUT</sub> | High – Z<br>D <sub>OUT</sub><br>D <sub>OUT</sub> | lcc,lcc1 |
| Write          | L<br>L<br>L | X<br>X<br>X        | L<br>L<br>L | L<br>H<br>L | H<br>L<br>L | D <sub>IN</sub><br>High – Z<br>D <sub>IN</sub>   | High – Z<br>D <sub>IN</sub><br>D <sub>IN</sub>   | lcc,lcc1 |

Note: H = VIH, L = VIL, X = Don't care.

## **DC ELECTRICAL CHARACTERISTICS**

| PARAMETER                       | SYMBOL            | TEST CONDITION                                                                                                                                             |      | MIN.  | <b>TYP.</b> <sup>*3</sup> | MAX.             | UNIT |
|---------------------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|---------------------------|------------------|------|
| Supply Voltage                  | Vcc               |                                                                                                                                                            |      | 2.7   | 3.0                       | 5.5              | V    |
| Input High Voltage              | VIH <sup>*1</sup> |                                                                                                                                                            |      | 2.4   | -                         | Vcc+0.3          | V    |
| Input Low Voltage               | VIL <sup>*1</sup> |                                                                                                                                                            |      | - 0.2 | -                         | 0.6              | V    |
| Input Leakage Current           | ILI               | $V_CC \geqq V_IN \geqq V_SS$                                                                                                                               |      | - 1   | -                         | 1                | μA   |
| Output Leakage<br>Current       | Ilo               | Vcc ≧ Vou⊤ ≧ Vss<br>Output Disabled                                                                                                                        |      | - 1   | -                         | 1                | μA   |
| Output High Voltage             | Vон               | Iон = -1mA                                                                                                                                                 | 2.4  | -     | -                         | V                |      |
| Output Low Voltage              | Vol               | I <sub>OL</sub> = 2mA                                                                                                                                      | -    | -     | 0.4                       | V                |      |
| Average Operating               | ICC               | Cycle time = Min.<br>CE# = VIL,<br>II/o = 0mA<br>Other pins at VIL or VIH                                                                                  | - 55 | -     | 30                        | 60               | mA   |
| Power supply Current            | Icc1              | Cycle time = $1\mu$ s<br>CE# $\leq$ 0.2V, $I_{VO}$ = 0mA<br>Other pins at 0.2V or Vcc-0.2V                                                                 |      | -     | 4                         | 10               | mA   |
| Standby Power<br>Supply Current |                   | $\begin{array}{l} \mbox{CE\#} \geqq \mbox{V}_{CC}\mbox{-}0.2\mbox{V} \\ \mbox{Others at } 0.2\mbox{V or } \mbox{V}_{CC}\mbox{-}0.2\mbox{V} \\ \end{array}$ | LLI  | -     | 4                         | 50 <sup>*4</sup> | μA   |

Notes:

1.  $V_{IH}(max) = V_{CC} + 3.0V$  for pulse width less than 10ns.  $V_{IL}(min) = V_{SS} - 3.0V$  for pulse width less than 10ns.

2. Over/Undershoot specifications are characterized, not 100% tested.

3. Typical values are included for reference only and are not guaranteed or tested.

Typical values are measured at Vcc = Vcc(TYP.) and TA =  $25^{\circ}$ C

4.  $25\mu A$  for special request

## CAPACITANCE (TA = 25°C, f = 1.0MHz)

| PARAMETER                | SYMBOL | MIN. | MAX | UNIT |
|--------------------------|--------|------|-----|------|
| Input Capacitance        | Cin    | -    | 6   | pF   |
| Input/Output Capacitance | Cı/o   | -    | 8   | pF   |

Note : These parameters are guaranteed by device characterization, but not production tested.



## AC TEST CONDITIONS

| Input Pulse Levels                       | 0.2V to Vcc - 0.2V                            |
|------------------------------------------|-----------------------------------------------|
| Input Rise and Fall Times                | 3ns                                           |
| Input and Output Timing Reference Levels | 1.5V                                          |
| Output Load                              | $C_L = 30pF + 1TTL, I_{OH}/I_{OL} = -1mA/2mA$ |

## **AC ELECTRICAL CHARACTERISTICS**

#### (1) READ CYCLE

| PARAMETER                          | SYM.         | AS6C40 | UNIT |    |
|------------------------------------|--------------|--------|------|----|
|                                    |              | MIN.   | MAX. |    |
| Read Cycle Time                    | trc          | 55     | -    | ns |
| Address Access Time                | taa          | -      | 55   | ns |
| Chip Enable Access Time            | <b>t</b> ACE | -      | 55   | ns |
| Output Enable Access Time          | toe          | -      | 30   | ns |
| Chip Enable to Output in Low-Z     | tc∟z*        | 10     | -    | ns |
| Output Enable to Output in Low-Z   | tolz*        | 5      | -    | ns |
| Chip Disable to Output in High-Z   | tснz*        | -      | 20   | ns |
| Output Disable to Output in High-Z | tонz*        | -      | 20   | ns |
| Output Hold from Address Change    | tон          | 10     | -    | ns |
| LB#, UB# Access Time               | tва          | -      | 55   | ns |
| LB#, UB# to High-Z Output          | tвнz*        | -      | 25   | ns |
| LB#, UB# to Low-Z Output           | tblz*        | 10     | -    | ns |

### (2) WRITE CYCLE

| PARAMETER                        | SYM.  | AS6C4016-55 |      | UNIT |
|----------------------------------|-------|-------------|------|------|
|                                  |       | MIN.        | MAX. |      |
| Write Cycle Time                 | twc   | 55          | -    | ns   |
| Address Valid to End of Write    | taw   | 50          | -    | ns   |
| Chip Enable to End of Write      | tcw   | 50          | -    | ns   |
| Address Set-up Time              | tas   | 0           | -    | ns   |
| Write Pulse Width                | twp   | 45          | -    | ns   |
| Write Recovery Time              | twr   | 0           | -    | ns   |
| Data to Write Time Overlap       | tow   | 25          | -    | ns   |
| Data Hold from End of Write Time | tон   | 0           | -    | ns   |
| Output Active from End of Write  | tow*  | 5           | -    | ns   |
| Write to Output in High-Z        | twнz* | -           | 20   | ns   |
| LB#, UB# Valid to End of Write   | tвw   | 45          | -    | ns   |

\*These parameters are guaranteed by device characterization, but not production tested.



### **TIMING WAVEFORMS**

READ CYCLE 1 (Address Controlled) (1,2)



READ CYCLE 2 (CE# and OE# Controlled) (1,3,4,5)



Notes :

1.WE#is high for read cycle.

2.Device is continuously selected OE# = low, CE# = low, LB# or UB# = low.

3.Address must be valid prior to or coincident with CE# = low, LB# or UB# = low transition; otherwise tAA is the limiting parameter.

 $4.t_{CLZ}$ , t\_BLZ, t\_CHZ, t\_BHZ and t\_OHZ are specified with CL = 5pF. Transition is measured  $\pm 500 \text{mV}$  from steady state.

5.At any given temperature and voltage condition, tCHZ is less than tCLZ, tBHZ is less than tBLZ, tOHZ is less than tOLZ.

AS6C4016



WRITE CYCLE 1 (WE# Controlled) (1,2,3,5,6)



WRITE CYCLE 2 (CE# Controlled) (1,2,5,6)



#### WRITE CYCLE 3 (LB#,UB# Controlled) (1,2,5,6)



Notes :

1.WE#,CE#, LB#, UB# must be high during all address transitions.

2.A write occurs during the overlap of a low CE#, low WE#, LB# or UB# = low.

3.During a WE# controlled write cycle with OE# low, twp must be greater than twHz + tow to allow the drivers to turn off and data to be placed on the bus.

4. During this period, I/O pins are in the output state, and input signals must not be applied. 5.If the CE#, LB#, UB# low transition occurs simultaneously with or after WE# low transition, the outputs remain in a high impedance state.

6.tow and twHz are specified with CL = 5pF. Transition is measured ±500mV from steady state.

**MARCH 2008** 



## **DATA RETENTION CHARACTERISTICS**

| PARAMETER                              | SYMBOL | TEST CONDITION                                                                                                                                                                              |     | MIN.             | TYP. | MAX. | UNIT |
|----------------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------------|------|------|------|
| Vcc for Data Retention                 | Vdr    | CE#≧Vcc - 0.2V                                                                                                                                                                              |     | 1.5              | -    | 5.5  | V    |
| Data Retention Current                 | IDR    | $ \begin{array}{c} V_{CC} = 1.5 \text{V}, \text{ CE\#} \geqq V_{CC} \text{-} 0.2 \text{V} \\ \text{Others at } 0.2 \text{V or } V_{CC} \text{-} 0.2 \text{V} \end{array} \right  \text{L} $ | LLI | -                | 2    | 30   | μA   |
| Chip Disable to Data<br>Retention Time |        | See Data Retention<br>Waveforms (below)                                                                                                                                                     |     | 0                | -    | -    | ns   |
| Recovery Time                          | tR     |                                                                                                                                                                                             |     | t <sub>RC∗</sub> | -    | -    | ns   |

t<sub>RC\*</sub> = Read Cycle Time

## DATA RETENTION WAVEFORM

Low Vcc Data Retention Waveform (1) (CE# controlled)



#### Low Vcc Data Retention Waveform (2) (LB#, UB# controlled)





## PACKAGE OUTLINE DIMENSION

## 44-pin 400mil TSOP- II Package Outline Dimension







AS6C4016

| SYMBOLS | DIMENSI | ONS IN MILL | METERS | DIMI | ENSIONS IN I | MILS |
|---------|---------|-------------|--------|------|--------------|------|
| STWBOLS | MIN.    | NOM.        | MAX.   | MIN. | NOM.         | MAX. |
| A       | -       | -           | 1.20   | -    | -            | 47.2 |
| A1      | 0.05    | 0.10        | 0.15   | 2.0  | 3.9          | 5.9  |
| A2      | 0.95    | 1.00        | 1.05   | 37.4 | 39.4         | 41.3 |
| b       | 0.30    | -           | 0.45   | 11.8 | -            | 17.7 |
| С       | 0.12    | -           | 0.21   | 4.7  | -            | 8.3  |
| D       | 18.212  | 18.415      | 18.618 | 717  | 725          | 733  |
| E       | 11.506  | 11.760      | 12.014 | 453  | 463          | 473  |
| E1      | 9.957   | 10.160      | 10.363 | 392  | 400          | 408  |
| е       | -       | 0.800       | -      | -    | 31.5         | -    |
| L       | 0.40    | 0.50        | 0.60   | 15.7 | 19.7         | 23.6 |
| ZD      | -       | 0.805       | -      | -    | 31.7         | -    |
| У       | -       | -           | 0.076  | -    | -            | 3    |
| θ       | 0°      | 3°          | 6°     | 0°   | 3°           | 6°   |



#### 48-ball 6mm × 8mm TFBGA Package Outline Dimension







SIDE VIEW

SOLDER BALL

Ф

Øb(48x PLACES)



DIMENSION



Т

|              | ~~~  | 0         | (mm)    |           | 2         | (inch)  |       |
|--------------|------|-----------|---------|-----------|-----------|---------|-------|
|              | SYM. | MIN.      | NOM.    | MAX.      | MIN.      | NOM.    | MAX.  |
|              | Α    |           | —       | 1.40      | _         | —       | 0.055 |
|              | A1   | 0.20      | 0.25    | 0.30      | 0.008     | 0.010   | 0.012 |
|              | A2   |           | —       | 1.05      |           | —       | 0.041 |
|              | b    | 0.30      | 0.35    | 0.40      | 0.012     | 0.014   | 0.016 |
|              | D    | 7.95      | 8.00    | 8.05      | 0.313     | 0.315   | 0.317 |
| BALL         | D1   | 5         | .25 BSC | >         | 0.207 BSC |         |       |
|              | Ε    | 5.95      | 6.00    | 6.05      | 0.234     | 0.236   | 0.238 |
|              | E1   | 3         | .75 BSC | ~         | 0.        | 148 BS  | SC    |
| (48x PLACES) | SE   | 0.375 TYP |         | 0.015 TYP |           |         |       |
| 0.15() C A B | SD   | 0.375 TYP |         | 0.015 TYP |           |         |       |
| 0.08@ C      | e    | 0         | .75 BSC | 2         | 0         | .030 BS | SC    |

DIMENSION



ſ

1. CONTROLLING DIMENSION : MILLIMETER.

2. REFERENCE DOCUMENT : JEDEC MO-207.

| DE. | ΓAIL | В |
|-----|------|---|
|     |      |   |

Ο

С

C

MARCH/2008, V 1.0

Alliance Memory Inc.

| 256K X 16 BIT SUPER LOW POWER CMOS SRAM |
|-----------------------------------------|

| Alliance       | Organization | VCC<br>Range | Package       | Operating Temp            | Speed<br>ns |
|----------------|--------------|--------------|---------------|---------------------------|-------------|
| AS6C4016-55ZIN | 256K x 16    | 2.7 - 5.5V   | 44pin TSOP II | Industrial ~ -40 C - 85 C | 55          |
| AS6C4016-55BIN | 256K x 16    | 2.7 - 5.5V   | 48ball TFBGA  | Industrial ~ -40 C - 85 C | 55          |

## Part Numbering System

| AS6C                      | 4016                                | -55            | X                                               | X                                                      | N                                       |
|---------------------------|-------------------------------------|----------------|-------------------------------------------------|--------------------------------------------------------|-----------------------------------------|
| low power<br>S RAM prefix | Device Number<br>40 = 4M<br>16 =x16 | Access<br>Time | Package Option<br>44pin TSOP II<br>48ball TFBGA | Temperature Range<br>I = Industrial<br>(-40 to + 85 C) | N = Lead Free<br>RoHS<br>compliant part |





Alliance Memory, Inc 511 Taylor Way, San Carlos, CA 94070, USA Phone: 650-610-6800 Fax: 650-620-9211

www.alliancememory.com

Copyright © Alliance Memory All Rights Reserved

AS6C4016

© Copyright 2008 Alliance Memory, Inc. All rights reserved. Our three-point logo, our name and Intelliwatt are trademarks or registered trademarks of Alliance. All other brand and product names may be the trademarks of their respective companies. Alliance reserves the right to make changes to thisdocument and its products at any time without notice. Alliance assumes no responsibility for any errors that may appear in this document. The datacontained herein represents Alliance's best data and/or estimates at the time of issuance. Alliance reserves the right to change or correct this data at anytime, without notice. If the product described herein is under development, significant changes to these specifications are possible. The information inthis product data sheet is intended to be general descriptive information for potential customers and users, and is not intended to operate as, or provide, any guarantee or warrantee to any user or customer. Alliance does not assume any responsibility or liability arising out of the application or use of anyproduct described herein, and disclaims any express or implied warranties related to the sale and/or use of Alliance products including liability orwarranties related to fitness for a particular purpose, merchantability, or infringement of any intellectual property rights, except as express agreed to inAlliance's Terms and Conditions of Sale (which are available from Alliance does not convey a license under any patent rights, copyrights; mask works rights,trademarks, or any other intellectual property rights of Alliance or third parties. Alliance does not authorize its products for use as critical components inlife-supporting systems where a malfunction or failure may reasonably be expected to result in significant injury to the user, and the inclusion ofAlliance products in such life-supporting systems implies that the manufacturer assumes all risk of such use and agrees to indemnify Alliance against allclaims arising from such use.

Alliance Memory Inc.

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for SRAM category:

Click to view products by Alliance Memory manufacturer:

Other Similar products are found below :

5962-8855206XA CY6116A-35DMB CY7C128A-45DMB CY7C1461KV33-133AXI CY7C199-45LMB GS8161Z36DD-200I GS88237CB-200I R1QDA7236ABB-20IB0 RMLV0408EGSB-4S2#AA0 IS64WV3216BLL-15CTLA3 IS66WVE4M16ECLL-70BLI PCF8570P K6T4008C1B-GB70 CY7C1353S-100AXC AS6C8016-55BIN AS7C164A-15PCN 515712X IS62WV51216EBLL-45BLI IS63WV1288DBLL-10HLI IS66WVE2M16ECLL-70BLI 47L16-E/SN IS66WVE4M16EALL-70BLI IS62WV6416DBLL-45BLI IS61WV102416DBLL-10TLI CY7C1381KV33-100AXC CY7C1381KV33-100BZXI CY7C1373KV33-100AXC CY7C1381KVE33-133AXI CY7C4042KV13-933FCXC 8602501XA 5962-3829425MUA 5962-8855206YA 5962-8866201XA 5962-8866201YA 5962-8866204TA 5962-8866206MA 5962-8866207NA 5962-8866208UA 5962-8872502XA 5962-8959836MZA 5962-8959841MZA 5962-9062007MXA 5962-9161705MXA N08L63W2AB7I 7130LA100PDG M38510/28902BVA 5962-8971203XA 5962-8971202ZA 5962-8872501LA 5962-8866207UA