LTC3901 Synchronous Driver for Push-Pull and Full-Bridge Converters

## feATURES

- N-Channel Synchronous MOSFET Driver
- Programmable Timeout
- Reverse Inductor Current Sense
- Gate Drive Transformer Synchronization Sequence Monitor
- Wide $V_{\text {cc }}$ Supply Range: 4.5 V to 11 V
- 15ns Rise/Fall Times at $V_{C C}=5 V, C_{L}=4700 \mathrm{pF}$
- Undervoltage Lockout
- Small 16-Lead SSOP Package


## APPLICATIONS

- 48V Input Isolated DC/DC Converters
- Isolated Telecom Power Supplies
- Distributed Power Step-Down Converters
- Industrial Control System Power Supplies
- Automotive and Heavy Equipment


## DESCRIPTIOn

The LTC ${ }^{\circledR} 3901$ is a secondary side synchronous rectifier driver designed to be used in isolated push-pull and fullbridge converter power supplies. The chip drives two external N-channel MOSFETs and accepts a transformergenerated bipolar input to maintain sychronization with the primary side controller.

The LTC3901 provides a full range of protection features for the external MOSFETs. A programmable timeout function is included that disables both drivers when the synchronization signal is missing or incorrect. Additionally, the chip senses the output inductor current through the drain-source resistance of the two MOSFETs, turning off the MOSFETs ifthe inductor current reverses. The LTC3901 also shuts off the drivers if the supply is low or if the synchronization sequence is incorrect.
$\mathbf{\Omega} \mathbf{\top}$, LTC and LT are registered trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners.

## TYPICAL APPLICATION



Figure 1. Simplified Isolated Push-Pull Converter

## ABSOLUTE MAXIMUM RATINGS

(Note 1)
Supply Voltage
$V_{C C}, V_{\text {CC }}$.
Input Voltage
CSE- ${ }^{-}$CSF- ${ }^{-}$, TIMER $\qquad$ -0.3 V to $\left(\mathrm{V}_{C C}+0.3 \mathrm{~V}\right)$
SYNC $\qquad$ Input Current

CSE ${ }^{+}$, CSF $^{+}$
+. $\qquad$
$\qquad$

$$
\text { Operating Temperature Range (Note 2) } \ldots-40^{\circ} \mathrm{C} \text { to } 85^{\circ} \mathrm{C}
$$

$$
\text { Storage Temperature Range .................. }-65^{\circ} \mathrm{C} \text { to } 150^{\circ} \mathrm{C}
$$

$$
\text { Lead Temperature (Soldering, } 10 \mathrm{sec} \text { ).................. } 300^{\circ} \mathrm{C}
$$

PACKAGE/ORDER INFORMATION


Consult LTC Marketing for parts specified with wider operating temperature ranges.

## ELECTRICAL CHARACTERISTICS The • denotes specifications which apply over the full operating

temperature range. $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise specified. (Note 3)

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {CC }}$ | Supply Voltage Range |  | $\bullet$ | 4.5 | 5 | 11 | V |
| VUVLO | VCC Undervoltage Lockout Threshold VCC Undervoltage Lockout Hysteresis | Rising Edge Rising Edge to Falling Edge | $\bullet$ |  | $\begin{aligned} & 4.1 \\ & 0.5 \end{aligned}$ | 4.5 | V |
| IVCC | $V_{C C}$ Supply Current | $\begin{aligned} & V_{\text {SYNC }}=0 \mathrm{~V} \\ & \mathrm{f}_{\text {SYNC }}=100 \mathrm{kHz}, \mathrm{C}_{\mathrm{ME}}=\mathrm{C}_{\mathrm{MF}}=4700 \mathrm{pF} \text { (Note 4) } \end{aligned}$ | $\bullet$ |  | $\begin{gathered} 0.5 \\ 7 \end{gathered}$ | $\begin{gathered} 1 \\ 15 \end{gathered}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \\ & \hline \end{aligned}$ |

## Timer

| $\mathrm{V}_{\text {TMR }}$ | Timer Threshold Voltage |  | $\bullet$ | -10\% | $\mathrm{V}_{\mathrm{CC}} / 5$ | 10\% | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }_{\text {ITMR }}$ | Timer Input Current | $\mathrm{V}_{\text {TMR }}=0 \mathrm{~V}$ | $\bullet$ |  | -6 | -10 | $\mu \mathrm{A}$ |
| $\mathrm{t}_{\text {TMRDIS }}$ | Timer Discharge Time | $\mathrm{C}_{\text {TMR }}=1000 \mathrm{pF}, \mathrm{R}_{\text {TMR }}=4.7 \mathrm{k}$ | $\bullet$ |  | 40 | 120 | ns |
| $V_{\text {tmrmax }}$ | Timer Pin Clamp Voltage | $\mathrm{C}_{\text {TMR }}=1000 \mathrm{pF}, \mathrm{R}_{\text {TMR }}=4.7 \mathrm{k}$ |  |  | 2.5 |  | V |

## Current Sense (Note 5)

| $\mathrm{ICS}^{+}$ | CS ${ }^{+}$Input Current | $\mathrm{V}_{\mathrm{CS}^{+}}=0 \mathrm{~V}$ | $\bullet$ |  |  | $\pm 1$ | $\mu \mathrm{A}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{ICS}^{-}$ | CS' Input Current | $\mathrm{V}_{\text {CS }}=0 \mathrm{~V}$ | $\bullet$ |  |  | $\pm 1$ | $\mu \mathrm{A}$ |
| $V_{\text {CSMAX }}$ | CS+ Pin Clamp Voltage | $\mathrm{I}_{\mathrm{IN}}=5 \mathrm{~mA}$, Driver Off |  |  | 11 |  | V |
| $\mathrm{V}_{\text {CS }}$ | Current Sense Threshold Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{CS}^{-}}=0 \mathrm{~V} \\ & \text { (Note 6) } \end{aligned}$ | $\bullet$ | $\begin{gathered} 7.5 \\ 3 \end{gathered}$ | 10.5 | $\begin{gathered} 13.5 \\ 18 \end{gathered}$ | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{mV} \end{aligned}$ |

SYNC Input


## ELECTRICAL CHARACTERISTICS The • denotes specifications which apply over the full operating

temperature range. $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise specified. (Note 3)

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Switching Characteristics (Note 8) |  |  |  |  |  |  |  |
| $\mathrm{t}_{\text {d }}$ | SYNC Input to Driver Output Delay | $\mathrm{C}_{\text {ME }}=\mathrm{C}_{\text {MF }}=4700 \mathrm{pF}, \mathrm{V}_{\text {SYNC }}= \pm 5 \mathrm{~V}$ | $\bullet$ |  | 60 | 120 | ns |
| $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ | Driver Rise/Fall Time | $\mathrm{C}_{\text {ME }}=\mathrm{C}_{\text {MF }}=4700 \mathrm{pF}, \mathrm{V}_{\text {SYNC }}= \pm 5 \mathrm{~V}$ |  |  | 15 |  | ns |

Note 1: Absolute Maximum Ratings are those values beyond which the life of a device may be impaired.
Note 2: The LTC3901E is guaranteed to meet performance specifications from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$. Specifications over the $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ operating temperature range are assured by design; characterization and correlation with statistical process controls.
Note 3: All currents into device pins are positive; all currents out of device pins are negative. All voltages are referenced to ground unless otherwise specified.
Note 4: Supply current in normal operation is dominated by the current needed to charge and discharge the external MOSFET gates. This current
will vary with supply voltage, switching frequency and the external MOSFETs used.
Note 5: Both CSE $^{+}$, CSE $^{-}$and CSF $^{+}$, CSF $^{-}$current sense comparators have the same performance specifications.
Note 6: The current sense comparator threshold has a $0.33 \% /{ }^{\circ} \mathrm{C}$ temperature coefficient (TC) to match the TC of the external MOSFET $R_{\text {DSON }}$.
Note 7: Guaranteed by design, not subject to test.
Note 8: Rise and fall times are measured using $10 \%$ and $90 \%$ levels. Delay times are measured from $\pm 1.4 \mathrm{~V}$ at SYNC input to $20 \% / 80 \%$ levels at the driver output.

## TYPICAL PGRFORMAOCG CHARACTERISTICS



## TYPICAL PERFORMANCE CHARACTERISTICS



## TYPICAL PERFORMAOCE CHARACTERISTICS


$V_{c c}$ Supply Current vs
Temperature

## Vcc Supply Current vs Load Capacitance



## PIn functions

PVCC (Pin 1): Driver Supply Input. This pin powers the ME and MF drivers. Bypass this pin to PGND using a $4.7 \mu \mathrm{~F}$ Iow ESR capacitor in close proximity to the LTC3901. This pin should be connected to the same supply voltage as the $V_{\text {CC }}$ pin.
ME (Pin 2, 3): Driver Output for ME. This pin drives the gate of the external N -channel MOSFET, ME.

PGND (Pin 4,13): Power Ground. Both drivers return to this pin. Connect PGND to a high current ground node in close proximity to the sources of ME and MF.
CSE ${ }^{+}$, CSE ${ }^{-}$(Pin 6, 5): ME Current Sense Differential Input. Connect CSE ${ }^{+}$through a series resistor to the drain of ME and CSE ${ }^{-}$through a series resistor to the source of ME. The LTC3901 monitors the CSE inputs 250ns after ME goes high. If the inductor current reverses and flows into ME causing CSE ${ }^{+}$to rise above CSE-by more than 10.5 mV , the LTC3901 pulls ME Iow. See the Current Sense section for more details on choosing the resistance values for $\mathrm{R}_{\text {CSE }}$ to $\mathrm{R}_{\text {CSE } 3}$.
TIMER (Pin 7): Timer Input. Connect this pin to an external R-C network to program the timeout period. The LTC3901 resets the timer at every positive and negative transition of the SYNC input. If the SYNC signal is missing or incorrect, the LTC3901 pulls both ME and MF low once the TIMER pin goes above the timeout threshold. See the Timer section for more details on programming the timeout period.

GND (Pin 8,10): Signal Ground. All internal low power circuitry returns to this pin. To minimize differential ground currents, connect GND to PGND right at the LTC3901.

SYNC (Pin 9): Driver Synchronization Input. OV at this pin forces both ME and MF high after an initial negative pulse. A subsequent positive pulse at SYNC input forces ME to pull low, whereas a negative pulse forces MF to pull low. The SYNC signal should alternate between positive and negative pulses. Ifthe SYNC signal is incorrect, the LTC3901 pulls both MF and ME Iow.
CSF', CSF ${ }^{-}$(Pin 11, 12): MF Current Sense Differential Input. Connect CSF+ through a series resistor to the drain of MF and CSF ${ }^{-}$through a series resistor to the source of MF. The LTC3901 monitors the CSF inputs 250 ns after MF goes high. If the inductor current reverses and flows into MF causing CSF ${ }^{+}$to rise above CSF $^{-}$by more than 10.5 mV , the LTC3901 pulls MF Iow. See the Current Sense section for more details on choosing the resistance values for $\mathrm{R}_{\mathrm{CSF} 1}$ to $\mathrm{R}_{\mathrm{CSF} 3}$.
MF (Pin 14, 15): Driver Output for MF. This pin drives the gate of the external N-channel MOSFET, MF.
$\mathbf{V}_{\text {CC }}$ (Pin 16): Power Supply Input. All internal circuits except the drivers are powered from this pin. Bypass this pin to GND using a $1 \mu \mathrm{~F}$ capacitor in close proximity to the LTC3901.

## BLOCK DIAGRAM



## APPLICATIONS INFORMATION

## Overview

Push-pull and full bridge converters use power transformers to provide input-to-output isolation and voltage stepup/down. Diodes are used as a simple solution for secondary side rectification. Unfortunately, as output currents increase, the loss associated with diode forward voltage drop results in low overall efficiency. The LTC3901 overcomes this problem by providing control and drive for two external N-channel synchronous MOSFETs. Synchronization to the primary side controller is maintained through a small signal transformer.
Figure 1 shows a simplified push-pull converter application. T 1 is the power transformer; MA and MB are the primary side power transistors driven by the LTC3723 controller's DRVA and DRVB outputs. The gate drive transformer T2 is driven by the LTC3723's SDRA and SDRB outputs and provides the synchronization signal to the LTC3901 on the secondary side. When both SDRA and SDRB are high, there is no voltage across the transformer's primary and the LTC3901 SYNC input is approximately OV. According to the polarity of the transformer: if SDRA goes Iow while SDRB is high, SYNC is positive; if SDRB goes Iow while SDRA is high, SYNC is negative. ME and MF are
the secondary side synchronous switches driven by the LTC3901's ME and MF output. Inductor L1 and capacitor Cout form the output filter, providing DC output voltage to the load. The feedback path from $\mathrm{V}_{\text {OUT }}$ through the optocoupler driver and optocoupler back to the primary side controller is also shown in Figure 1.
Each full cycle of the push-pull converter consists of four distinct periods. Figure 2 shows the push-pull converter waveforms.


Figure 2. Push-Pull Converter Switching Waveforms

## APPLICATIONS INFORMATION

In the first period, SDRA goes low (followed by DRVA going high) and T2 generates a positive voltage at the LTC3901's SYNC input. The LTC3901's ME output then pulls low. Current flows to the load through MOSFET MF, T1's secondary and L1.
In the second period, SDRA goes high and T2 provides approximately OV at the LTC3901 SYNC input. This causes the LTC3901's ME output to go high and both MOSFET ME and MF to conduct. This is the free-wheeling period with T1 secondary winding shorted.
In the third period, SDRB goes low (followed by DRVB going high) and T2 generates a negative voltage at the LTC3901's SYNC input. The LTC3901's MF output then pulls low. Current flows to the load through MOSFET ME, T1's secondary and L1.
The last period is also a free-wheeling period like the second period. Both SDRA and SDRB are high and the LTC3901 forces both MOSFETs ME and MF to conduct.

## External MOSFET Protection

A programmable timer and two differential input current sense comparators are included in the LTC3901 for protection of the external MOSFETs during power down and Burst Mode ${ }^{\circledR}$ operation. The chip also shuts off the MOSFETs if $\mathrm{V}_{\mathrm{CC}}<4.1 \mathrm{~V}$ or if the synchronization sequence is incorrect.
When the primary controller is powering down, the LTC3901 continues to operate by drawing power from the $V_{C C}$ bypass cap, CVcc. The primary controller synchronous output stops switching and the LTC3901 SYNC input goes to OV . Both ME and MF remain on and the decreasing inductor current continues to flow into the load. Once the inductor current decreases to zero, it reverses direction, discharging the output capacitor $\mathrm{C}_{\text {OUT }}$ to GND through both MOSFETs. At the same time, the $\mathrm{C}_{\mathrm{Vcc}}$ voltage continues to drop. When the voltage drops below 4.1 V , the LTC3901 shuts down and pulls both ME and MF low. This causes the inductor current to stop suddenly and the drain voltage of both MOSFETs to fly high, due to the buildup of inductor energy. In the absence of a protection timer, if the inductor energy is high due to a long period of current reversal, the drain voltage can go above the MOSFET's voltage rating and cause damage to the MOSFET.

MOSFETs are also kept on for long periods when the primary controller enters Burst Mode operation. Both ME and MF stop switching until the primary controller exits Burst Mode operation. This would also cause the inductor current to reverse and the drains to fly high.
In both of these situations, the timer and/or current sense comparator shuts off the drivers before or immediately after the inductor current reverses direction. This prevents the buildup of inductor energy.

## Timer

The timer circuit (Figure 3) operates by using an external R-C charging network to program the timeout period. On every transition at the SYNC input, the chip generates a 200 ns pulse to reset the timer capacitor. If the SYNC signal is missing or incorrect (allowing the timer capacitor voltage to go high) it shuts off both drivers once the voltage reaches the timeout threshold. Figure 4 shows the timer waveforms.


Figure 3. Timer Circuit


Figure 4. Timer Waveforms

## APPLICATIONS InFORMATION

The timeout period is determined predominantly by the external $R_{T M R}$ and $C_{T M R}$ values and is independent of the $V_{C C}$ voltage. This independence is achieved by making the timeout threshold a ratio of $\mathrm{V}_{\mathrm{CC}}$. The ratio is 0.2 x , set internally by R1 and R2 (see Figure 3). The Timeout period should be programmed to around 1 period of the primary switching frequency using the following formula:

$$
\text { TIMEOUT }=0.2 \bullet \mathrm{R}_{\text {TMR }} \bullet \mathrm{C}_{\text {TMR }}+0.27 \mathrm{E}-06
$$

To reduce error in the timeout setting due to the discharge time, select CTMR between 100pF and 1000pF. Start with a $\mathrm{C}_{\text {TMR }}$ around 470 pF and then calculate the required $R_{\text {TMR }}$. $\mathrm{C}_{\text {TMR }}$ should be placed as close as possible to the LTC3901 with minimum PCB trace between $\mathrm{C}_{\text {TMR }}$, the TIMER pin and GND. This is to reduce any ringing caused by the PCB trace inductance when $\mathrm{C}_{\text {TMR }}$ discharges. This ringing may introduce error to the timeout setting.
The timer input also includes a current sinking clamp circuit ( $Z_{T M R}$ in Figure 3) that clamps this pin to about $0.5 \cdot \mathrm{~V}_{\text {CC }}$ if there is missing SYNC/timer reset pulse. This clamp circuit prevents the timer capacitor from getting fully charged up to the rail, which would result in a longer discharge time. The current sinking capability of the circuit is around 1 mA .
The timeout function can be disabled by connecting the timer pin to GND.

## Synchronization Sequence

A typical push-pull converter cycle always turns off ME and MF alternately. The SYNC input should alternate between a positive and negative pulse. The LTC3901 includes a sequential logic to monitor the SYNC input pulses. If after one positive pulse the SYNC comparator receives another positive pulse, the LTC3901 sequential logic shuts off both drivers until a negative pulse appears. The same applies to double negative pulses; the driver will turn on only after receiving a positive pulse. This is to protect the external components in situations where only one polarity of the SYNC pulse is present and the corresponding driver remains on. Figure 5 shows the SYNC double pulse operation.
The LTC3901 has two separate SYNC comparators (S ${ }^{+}$and $S^{-}$in the Block Diagram) to detect the positive and negative pulses. The threshold voltages of both comparators are designed to be of the same magnitude but opposite in
polarity. In some situations, for example during power-up or power-down, the SYNC pulse magnitude may be low (slightly higher or lower than the threshold of the comparators). This can cause only one of the SYNC comparators to trip. This also appears as a double pulse to the sequential logic and both drivers will be shut off.

## Current Sense

The differential input current sense comparators, ISE and ISF (Figure 6), are used for sensing the voltage across the drain-to-source terminal of the MOSFET through the CSX ${ }^{+}$ and CSX- pins. There are two sets of comparator inputs, one for each MOSFET (ME and MF). If the inductor current reverses into the MOSFET causing CSX ${ }^{+}$to rise above CSX- by more than 10.5 mV , the LTC3901 turns off the respective MOSFET. This comparator is used to prevent inductor reverse current buildup during power-down or Burst Mode operation, which may cause damage to the MOSFETs. The 10.5 mV input threshold has a positive temperature coefficient, which closely matches the TC of the external MOSFET R $\mathrm{RS}_{(\mathrm{ON})}$. The current sense comparator is only active 250 ns after the respective driver


Figure 5. SYNC Double Pulse Operation


Figure 6. Current Sense Circuit

## APPLICATIONS InFORMATION

output goes high; this is to avoid any ringing immediately after the MOSFETs are switched on.
Under no/light load conditions, if the inductor average current is less than half of its peak-to-peak ripple current, the inductor current will reverse into MOSFETs during a portion of the free-wheeling period, forcing CSX ${ }^{+}$to rise above CSX‥ The current sense comparator input threshold is set at 10.5 mV to prevent tripping under this normal no load condition. If at no load, the product of the inductor negative peak current and MOSFET $R_{D S(O N)}$ is higher than 10.5 mV ; this may trip the comparator and force the LTC3901 to operate in discontinuous mode. Figure 7 shows the LTC3901 operating in discontinuous mode; the driver's output goes low before the next SYNC transition edge when the inductor current goes negative. In pushpull topology, both MOSFETs conduct the same amount of current during the free-wheeling period; this will trip both comparators at the same time. Discontinuous mode is sometimes undesirable because if the load current sud-


Figure 7a. Discontinuous Mode Operation at No Load


Figure 7b. Continuous Mode Operation with Adjusted Current Sense Threshold
denly increases when the MOSFETs are off, it creates a large output voltage drop. To overcome this, add a resistor divider, $\mathrm{R}_{\mathrm{CSX} 1}$ and $\mathrm{R}_{\mathrm{CSX} 2}$ at the $\mathrm{CSX}^{+}$pin to increase the 10.5 mV threshold so that the LTC3901 operates in continuous mode at no load.
The LTC3901 CSX ${ }^{+}$pin has an internal current sinking clamp circuit ( $Z_{\text {CSX }}$ ) that clamps the pin to around 11V. The clamp circuit, together with the external series resistor $\mathrm{R}_{\mathrm{CSX}}{ }^{1}$, protects the $\mathrm{CSX}^{+}$pins from the high MOSFET drain voltage in the power delivery cycle. During the power delivery cycle, one of the MOSFETs (ME or MF) is off. The drain voltage of the MOSFET that is off is determined by the primary input voltage and the transformer turn ratio. This voltage can be high and may damage the internal circuit if CSX ${ }^{+}$is connected directly to the drain of its MOSFET. The current sinking capability of the clamp circuit is 5 mA minimum.
The value of the resistors $\mathrm{R}_{\text {CSX }}, \mathrm{R}_{\text {CSX2 }}$ and $\mathrm{R}_{\text {CSX3 }}$ should be calculated using the following formulas to meet both the clamp and threshold voltage requirements:

$$
\begin{aligned}
& k=\left\{\left.48 \bullet\right|_{\text {RIPPLE }} \bullet R_{\text {DS(ON) }}\right\}-1 \\
& R_{\text {CSX } 2}=\left\{200 \bullet V_{\operatorname{IN}(\operatorname{MAX})} \bullet N_{S} / N_{P}-2200 \bullet(1+k)\right\} / k \\
& R_{C S X 1}=k \cdot R_{\text {CSX } 2} \\
& R_{\text {CSX } 3}=\left\{R_{\text {CSX1 }} \cdot R_{\text {CSX } 2}\right\} /\left\{R_{\text {CSX1 }}+R_{\text {CSX2 }}\right\} \\
& \text { If } k=0 \text { or less than zero, } R_{\text {CSX } 2} \text { is not needed and } R_{\text {CSX }} \\
& =\mathrm{R}_{\mathrm{CSX} 3}=\left\{\mathrm{V}_{\text {IN(MAX }} \bullet\left(\mathrm{N}_{\mathrm{S}} / \mathrm{N}_{\mathrm{P}}\right)-11 \mathrm{~V}\right\} / 5 \mathrm{~mA}
\end{aligned}
$$

where:
$I_{\text {RIPPLE }}=$ Inductor peak-to-peak ripple current
$R_{\text {DS(ON) }}=$ On-resistance of MOSFET at $I_{\text {RIPPLE }} / 2$
$\mathrm{V}_{\text {IN(MAX) }}=$ Primary side main supply maximum input voltage

$$
N_{S} / N_{P}=\text { Power transformer T1, turn ratio }
$$

If the LTC3901 still operates in discontinuous mode with the calculated resistance value, increase the value of $\mathrm{R}_{\text {CSX1 }}$ to raise the threshold. The resistors $\mathrm{R}_{\text {CSX1 }}$ and $\mathrm{R}_{\mathrm{CSX} 2}$ and the CSX ${ }^{+}$pins input capacitance plus the PCB trace capacitance forms an R-C delay; this slows down the response time of the comparators. The resistors and CSX ${ }^{+}$ input leakage currents also create an input offset error.
To minimize this delay and error, do not use resistance value higher than required and make the PCB trace from

## APPLICATIONS INFORMATION

the resistors to the LTC3901 CSX ${ }^{+} /$CSX $^{-}$pins as short as possible . Add a series resistor, $\mathrm{R}_{\mathrm{CSX} 3}$, with value equal to parallel sum of $R_{C S X 1}$ and $R_{C S X 2}$ to the $\operatorname{CSX}^{-}$pin and connect the other end of $\mathrm{R}_{\mathrm{CSX} 3}$ directly to the source of the MOSFET.

## SYNC Input

Figure 8 shows the external circuit for the LTC3901 SYNC input. The gate drive transformer (T2) should be selected based on the primary switching frequency and SDRA/ SDRB output voltage.
The values of the $\mathrm{C}_{S G}$ and $\mathrm{R}_{\text {SYNC }}$ should then be adjusted to obtain a optimum SYNC pulse shape and amplitude. The amplitude of the SYNC pulse should be much higher than the LTC3901 SYNC threshold of $\pm 1.4 \mathrm{~V}$. Amplitudes greater than $\pm 5 \mathrm{~V}$ will help to speed up the SYNC comparator and reduce the propagation delay from SYNC to the drivers. When SDRA and SDRB lines go low, the resulting undershoot or overshoot must not exceed the minimum SYNC threshold of $\pm 1 \mathrm{~V}$.


Figure 8. SYNC Input Circuit

## $\mathrm{V}_{\text {CC }} / \mathrm{PV}_{\text {CC }}$ Regulator

The $V_{C C} / P V_{C C}$ supply for the LTC3901 can be generated by peak rectifying the transformer secondary winding as shown in Figure 9. The Zener diode $D_{Z}$ sets the output voltage $\left(V_{Z}-0.7 \mathrm{~V}\right)$. Resistor $R_{B}$ (on the order of a few hundred ohms), in series with the base of $Q_{\text {REG }}$, may be required to surpress high frequency oscillations depending on $Q_{\text {REG }}$ 's selection. A power MOSFET can also be used by increasing the zener diode value to offset the drop of the gate-to-source voltage. The $\mathrm{V}_{\text {CC }}$ input is separated from the $P V_{\text {CC }}$ input through a $100 \Omega$ resistor. This lowers the driver switching feedthrough. Connect a $1 \mu \mathrm{~F}$ bypass capacitor for the $\mathrm{V}_{\text {CC }}$ supply. PV ${ }_{\text {CC }}$ supply current varies linearly with the supply voltage, driver load and clock frequency. A $4.7 \mu \mathrm{~F}$ bypass capacitor for the PV CC supply is sufficient for most applications. Alternatively, the LTC3901 can be powered directly by $\mathrm{V}_{\text {OUT }}$ if the voltage is


Figure 9. $\mathrm{V}_{\mathrm{CC}} / \mathrm{PV}_{\text {CC }}$ Regulator
higher than 4.5 V . This reduces the number of external components needed.
The LTC3901 has an UVLO detector that pulls the drivers' output low if $\mathrm{V}_{C C}<4.1 \mathrm{~V}$. The output remains off from $V_{C C}=1 \mathrm{~V}$ to 4.1 V . The UVLO detector has 0.5 V of hysteresis to prevent chattering.
In a typical push-pull converter, the secondary side circuits have no power until the primary side controller starts operating. Since power for the LTC3901 is derived from the power transformer T1, the LTC3901 will initially remain off. During this period ( $\mathrm{V}_{\mathrm{CC}}<4.1 \mathrm{~V}$ ), the synchronous MOSFETs ME and MF will remain off and the MOSFETs' body diodes will conduct. The MOSFETs may experience very high power dissipation due to a high voltage drop in the body diodes. To prevent MOSFET damage, a $\mathrm{V}_{\mathrm{CC}}$ voltage greater than 4.1 V should be provided quickly. The $V_{\text {CC }}$ supply circuit in Figure 9 will provide power for the LTC3901 within the first few switching pulses of the primary controller, preventing overheating of the MOSFETs.

## Full-Bridge Converter Application

The LTC3901 can be used in full-bridge converter applications. Figure 10 shows a simplified full-bridge converter circuit. The LTC3901 circuit and operation is the same as in the push-pull application (refer to Figure 1). On the primary side there are four power MOSFETs, MA to MD, driven by the respective outputs of the primary controller. Transformer T3 and T4 step up the gate drives for MA and MC.
Each full cycle of the full-bridge converter includes four distinct periods which are similar to those found in the push-pull application. Figure 11 shows the full-bridge converter switching waveforms. The shaded areas correspond to power delivery periods.

## APPLICATIONS InFORMATION



Figure 10. Simplified Isolated Full-Bridge Converter


Figure 11. Full-Bridge Converter Switching Waveforms

In the first period, MB turns off, E goes low (followed by MA turning on), and the LTC3901 forces ME to turn off. The primary side delivers power to the load through MOSFET MF, T1 and L1.

In the second period, MA remains on, MD turns off, and MC turns on. E goes high and the LTC3901 forces both ME and MF to conduct. This is the free-wheeling period with the T1 secondary output shorted.
In the third period, MA turns off, F goes low (followed by MB turning on), and the LTC3901 forces MF to turn off. The primary side delivers power to the load through MOSFET ME, T1 and L2.
Like the second period, the last period is a free-wheeling period. MB remains on, MC turns off, MD turns on, Fgoes high, and the LTC3901 forces both ME and MF to conduct. The timeout and current sense operations are the same as in the push-pull application.

## APPLICATIONS INFORMATION

MOSFET Selection

The required MOSFET $R_{D S(O N)}$ should be determined based on allowable power dissipation and maximum required output current.
The MOSFETs body diodes conduct during the power-up phase, when the LTC3901 $\mathrm{V}_{\text {CC }}$ supply is ramping up. The ME and MF signals stay low and the inductor current flows through the body diodes. The body diodes must be able to handle the load current during start-up until $V_{C C}$ reaches 4.1V.

The LTC3901 drivers dissipate power while the MOSFETs are switching. The power dissipation increases with switching frequency, $\mathrm{PV}_{\mathrm{Cc}}$, and size of the MOSFETs. To calculate the driver dissipation, the total gate charge $Q_{G}$ is used. This parameter is found on the MOSFET manufacturers' data sheets.
The power dissipated in each LTC3901 MOSFET driver is:

$$
P_{\text {DRIVER }}=Q_{G} \bullet P V_{C C} \bullet f_{S W}
$$

where $f_{S W}$ is the switching frequency of the converter.

## PC Board Layout Checklist

When laying out the printed circuit board, the following checklist should be used to ensure proper operation of the LTC3901:

1. Connect the $1 \mu \mathrm{~F} \mathrm{C}_{\mathrm{VCC}}$ bypass capacitor as close as possible to the $\mathrm{V}_{\mathrm{CC}}$ and GND pins. Connect the $4.7 \mu \mathrm{~F}$ CpVcc bypass capacitor as close as possible to the PV ${ }_{C C}$ and PGND pins.
2. Connect the two MOSFET drain terminals directly to the transformer. The two MOSFET sources should be as close together as possible.
3. Keep the timer, SYNC and $V_{C C}$ regulator circuit away from the high current path of ME, MF and T1.
4. Place the timer capacitor, $\mathrm{C}_{\text {TMR }}$ as close as possible to the LTC3901.
5. Keep the PCB trace from the resistors $\mathrm{R}_{\mathrm{CSX} 1}, \mathrm{R}_{\mathrm{CSX} 2}$ and $\mathrm{R}_{\text {CSX3 }}$ to the LTC3901 CSX ${ }^{+} /$CSX $^{-}$pins as short as possible. Connect the other ends of the resistors directly to the drain and source of the MOSFET.
6. Make the connection between GND and PGND right at the LTC3901 pins.

## TYPICAL APPLICATIONS



13

## TYPICAL APPLICATIONS



## TYPICAL APPLICATIONS

GN Package
16-Lead Plastic SSOP (Narrow . 150 Inch)
(Reference LTC DWG \# 05-08-1641)


## RELATED PARTS

| PART NUMBER | DESCRIPTION | COMMENTS |
| :--- | :--- | :--- |
| LTC1693 | High Speed Single/Dual N-Channel MOSFET Drivers | CMOS Compatible Input, V CC Range: 4.5V to 13.2V |
| LTC1698 | Isolated Secondary Synchronous Rectifier Controller | Use with the LT1681, Optocoupler Driver, Pulse <br> Transformer Synchronization |
| LT1952 | Synchronous DC/DC Forward Controller | Programmable Volt-Second Clamp and Slope Compensation |
| LTC3722 | Synchronous Dual Mode Phase Modulated Full-Bridge Controller | 50W to 2kW Power Supply Design, Adaptive Direct Sense ZVS |
| LTC3723 | Synchronous Push-Pull Controller | Adjustable Push-Pull Dead Time, High Efficiency |
| LTC3900 | Synchronous Rectifier Driver for Forward Converters | Similar Function to the LTC3901 but for Forward Converter |
| LTC4441 | 6A MOSFET Driver | Adjustable Gate Drive Voltage, Programmable Blanking |
| LT4430 | Optocoupler Driver | SOT-23, Prevents Overshoot |

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for LED Lighting Drivers category:
Click to view products by Analog Devices manufacturer:
Other Similar products are found below :
LV5235V-MPB-H MB39C602PNF-G-JNEFE1 FAN5702UMP30X MIC2871YMK-T5 MP1518DJ-LF-P MP1528DK-LF-Z MP3202DG-LF-P MP3304BDD-LF-P MP3306EG-LF-P MP3398AGY MP4033GK AL1676-10BS7-13 AL1676-20AS7-13 MX877RTR NCL30085BDR2G ICL8201 IS31BL3506B-TTLS2-TR PAM2808BLBR PAM2841GR A8519KLPTR-T FAN5702UMP20X AL3157F-7 AL8807BQMP-13 AP3031KTR-AG1 LV52204MTTBG TLD1120EL TLD1125EL MP2488DN-LF MP24893DQ-LF-P MP24894GJ-P MP24895GJ-P MP3308DL-LF-Z MP3393EF-LF MP3394SGF MP3802DQ-LF-P MP4008GS MP4031GS MP4032-1GS MP4034GS MP46885DN-LF SLG7NT4082V SLG7NT4082VTR PCA9955BTWQ900J TLD5095EL LED6001TR LDS8845-002-T2 LED7707TR STP4CMPQTR BD1604MVV-E2 MAX16832CASAT

