

#### **FEATURES AND BENEFITS**

- High-current 3-phase gate drive for N-channel MOSFETs
- 5.5 to 50 V supply voltage range
- Regulated logic supply voltage output option
- Low-current Sleep mode option
- Motor phase short-to-supply and short-to-ground detection
- Cross-conduction protection
- Undervoltage, overtemperature monitors

#### **APPLICATIONS**

- Lawn and garden equipment
- Battery-operated power tools
- Industrial grinders
- Continuous positive airway pressure (CPAP) machines
- · Vacuum cleaners

#### PACKAGE:



Not to scale

#### DESCRIPTION

The A4919 is a three-phase controller for use with N-channel external power MOSFETs.

Aunique charge pump regulator provides full (>10 V) gate drive at power supply voltages down to 7 V and allows the A4919 to operate with reduced gate drive at power supply voltages down to 5.5 V. A bootstrap capacitor is used to provide the above power supply voltage required for N-channel MOSFETs.

One logic-level input is provided for each of the six power MOSFETs in the 3-phase bridge, allowing motors to be driven with any commutation scheme defined by an external controller. The power MOSFETs are protected from cross-conduction by integrated crossover control.

Motor phase short-to-supply and short-to-ground detection is provided by independent drain-source voltage monitors on each MOSFET. Short faults, supply undervoltage, and chip overtemperature conditions are indicated by a single opendrain fault output.

Product variants incorporating a low dropout (LDO) regulator to source either 5.0 V or 3.3 V to external circuitry are available. The A4919 is supplied in a 28-pin TSSOP power package with exposed thermal pad (package type LP) and a 28-terminal 5 mm  $\times$  5 mm  $\times$  0.90 mm QFN package with exposed thermal pad. Both packages are lead (Pb) free, with 100% matte-tin leadframe plating (suffix T).

#### **Typical Application Diagram**



#### **SELECTION GUIDE**

| Part Number    | Sleep Mode | Regulator | Packing                       | Package                                                                        |
|----------------|------------|-----------|-------------------------------|--------------------------------------------------------------------------------|
| A4919GLPTR-T   | Yes        | _         |                               |                                                                                |
| A4919GLPTR-3-T | _          | 3.3 V     | ////// NIACAS NAT 13-IN TABLE | 9.7 mm × 4.4 mm, 1.2 mm nominal height 28-pin TSSOP with exposed thermal pad   |
| A4919GLPTR-5-T | _          | 5 V       |                               | 20 pm 10001 with expected the mar pad                                          |
| A4919GETTR-T   | Yes        | _         |                               |                                                                                |
| A4919GETTR-3-T | _          | 3.3 V     | 1500 pieces per 7-in. reel    | 5 mm × 5 mm, 0.9 mm nominal height<br>28-terminal QFN with exposed thermal pad |
| A4919GETTR-5-T | _          | 5 V       |                               | 25 torrillar Qr 14 with exposed thermal pad                                    |



#### ABSOLUTE MAXIMUM RATINGS with respect to GND

| Characteristic                             | Symbol               | Notes                                                                                                                            | Rating                               | Unit |
|--------------------------------------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|------|
| Load Supply Voltage                        | V <sub>BB</sub>      |                                                                                                                                  | -0.3 to 50                           | V    |
| Logic Monitor or Supply                    | $V_{DDM}, V_3, V_5$  | $V_{\rm DDM}$ if no internal LDO regulator, $V_3$ or $V_5$ if LDO regulator present                                              | -0.3 to 7                            | V    |
| Terminal VREG                              |                      |                                                                                                                                  | -0.3 to 16                           | V    |
| Terminals CP1, CP2                         |                      |                                                                                                                                  | -0.3 to 16                           | V    |
| Logic Inputs AHI, ALO, BHI, BLO, CHI, CLO  |                      |                                                                                                                                  | -0.3 to 6.5                          | V    |
| Terminal VBRG                              |                      |                                                                                                                                  | -5 to 55                             | V    |
| Terminal LSS                               |                      |                                                                                                                                  | -4 to 6.5                            | V    |
| Terminals SA, SB, SC                       |                      |                                                                                                                                  | -5 to 55                             | V    |
| Terminals GHA, GHB, GHC                    |                      |                                                                                                                                  | S <sub>x</sub> to S <sub>x</sub> +15 | V    |
| Terminals GLA, GLB, GLC                    |                      |                                                                                                                                  | -5 to 16                             | V    |
| Terminals CA, CB, CC                       |                      |                                                                                                                                  | -0.3 to S <sub>x</sub> + 15          | V    |
| Terminal FAULT                             |                      |                                                                                                                                  | -0.3 to 6.5                          | V    |
| Terminal VDSTH                             |                      |                                                                                                                                  | -0.3 to 6.5                          | V    |
| Ambient Operating Temperature Range        | T <sub>A</sub>       | Limited by power dissipation                                                                                                     | -40 to 105                           | °C   |
| Maximum Continuous Junction<br>Temperature | T <sub>J</sub> (max) |                                                                                                                                  | 165                                  | °C   |
| Transient Junction Temperature             | T <sub>t</sub> J     | Overtemperature event not exceeding 10 seconds, lifetime duration not exceeding 10 hours, determined by design characterisation. | 175                                  | °C   |
| Storage Temperature Range                  | T <sub>stg</sub>     |                                                                                                                                  | -55 to 150                           | °C   |

#### THERMAL CHARACTERISTICS: May require derating at maximum conditions; see application information

| Characteristic Symbo                             |                 | Test Conditions*                                                     | Value | Unit |
|--------------------------------------------------|-----------------|----------------------------------------------------------------------|-------|------|
|                                                  |                 | LP package, on 4-layer PCB based on JEDEC standard                   | 28    | °C/W |
| Package Thermal Resistance (Junction to Ambient) | $R_{	heta JA}$  | LP package, on 2-layer PCB with 3.8 in <sup>2</sup> copper each side | 32    | °C/W |
| (canonell te / unblent)                          |                 | ET package, on 4-layer PCB based on JEDEC standard                   | 32    | °C/W |
| Package Thermal Resistance                       | D               | LP package                                                           | 2     | °C/W |
| (Junction to Pad)                                | $R_{\theta JP}$ | ET package                                                           | 2     | °C/W |

<sup>\*</sup>Additional thermal information available on the Allegro website.



# Three-Phase MOSFET Driver with Integrated Regulator

#### **Table of Contents**

| Specifications                            | 2      |
|-------------------------------------------|--------|
| Absolute Maximum Ratings                  | 2<br>2 |
| Thermal Characteristics                   |        |
| Pinout Diagram and Terminal Lists         | 4      |
| Functional Block Diagram                  | 6      |
| Electrical Characteristics                | 7      |
| Functional Description                    | 10     |
| Input and Output Terminal Functions       | 10     |
| Power Supplies                            | 11     |
| CP1, CP2, VREG                            | 11     |
| Sleep Mode                                | 11     |
| Gate Drives                               | 11     |
| High-Side Gate Drives (GHA, GHB, GHC)     | 11     |
| Bootstrap Charge Management               | 11     |
| Low-side Gate Drive (GLA, GLB, GLC)       | 12     |
| Drain Source Voltage Monitor              | 12     |
| Logic Control Inputs                      | 13     |
| Diagnostics                               | 13     |
| Fault States                              | 13     |
| Low Dropout (LDO) Regulator               | 15     |
| Applications Information                  | 16     |
| Power Bridge Management Using PWM Control | 16     |
| Bootstrap Capacitor Selection             | 16     |
| Bootstrap Charging                        | 17     |
| VREG Capacitor Selection                  | 17     |
| LDO Regulator Capacitor Selection         | 17     |
| Supply Decoupling                         | 17     |
| Input/Output Structures                   | 18     |
| Layout Recommendations                    | 19     |
| Package Outline Drawings                  | 20     |
|                                           |        |



#### PINOUT DIAGRAMS AND TERMINAL LIST TABLES

#### **LP Pinout Diagrams**







A4919GLPx-3 variant

A4919GLPx-5 variant

A4919GLPx (No LDO) variant

#### **Terminal List Table**

| Name | Number | Function                     |  |  |
|------|--------|------------------------------|--|--|
| LSS  | 1      | Low-Side Source              |  |  |
| GLC  | 2      | Low-Side Gate Drive Phase C  |  |  |
| GHC  | 3      | High-Side Gate Drive Phase C |  |  |
| SC   | 4      | Motor Connection Phase C     |  |  |
| CC   | 5      | Bootstrap Capacitor Phase C  |  |  |
| GLB  | 6      | Low-Side Gate Drive Phase B  |  |  |
| GHB  | 7      | High-Side Gate Drive Phase B |  |  |
| SB   | 8      | Motor Connection Phase B     |  |  |
| СВ   | 9      | Bootstrap Capacitor Phase B  |  |  |
| GLA  | 10     | Low-Side Gate Drive Phase A  |  |  |
| GHA  | 11     | High-Side Gate Drive Phase A |  |  |
| SA   | 12     | Motor Connection Phase A     |  |  |
| CA   | 13     | Bootstrap Capacitor Phase A  |  |  |
| VREG | 14     | Gate Drive Supply Output     |  |  |
| CP2  | 15     | Pump Capacitor               |  |  |

| Name             | Number | Function                                                                                                             |  |
|------------------|--------|----------------------------------------------------------------------------------------------------------------------|--|
| CP1              | 16     | Pump Capacitor                                                                                                       |  |
| VBB              | 17     | Main Power Supply                                                                                                    |  |
| VBRG             | 18     | High-Side Bridge Voltage Sense                                                                                       |  |
| GND              | 19     | Ground                                                                                                               |  |
| V3<br>V5<br>VDDM | 20     | Voltage Supply (Output) – A4919GLPx-3<br>Voltage Supply (Output) – A4919GLPx-5<br>Monitor Input – A4919GLPx (No LDO) |  |
| VDSTH            | 21     | VDS Monitor Threshold Voltage                                                                                        |  |
| FAULT            | 22     | Programmable Diagnostic Output                                                                                       |  |
| AHI              | 23     | Phase A High-Side Control Input                                                                                      |  |
| ALO              | 24     | Phase A Low-Side Control Input                                                                                       |  |
| BHI              | 25     | Phase B High-Side Control Input                                                                                      |  |
| BLO              | 26     | Phase B Low-Side Control Input                                                                                       |  |
| CHI              | 27     | Phase C High-Side Control Input                                                                                      |  |
| CLO              | 28     | Phase C Low-Side Control Input                                                                                       |  |
| Pad              | _      | Exposed Thermal Pad On Underside                                                                                     |  |



4

#### **ET Pinout Diagrams**







A4919GETx-3 variant

A4919GETx-5 variant

A4919GETx (No LDO) variant

#### **Terminal List Table**

| Name             | Number | Function                                                                                                             |  |
|------------------|--------|----------------------------------------------------------------------------------------------------------------------|--|
| VBRG             | 1      | High-Side Bridge Voltage Sense                                                                                       |  |
| GND              | 2      | Ground                                                                                                               |  |
| V3<br>V5<br>VDDM | 3      | Voltage Supply (Output) – A4919GETx-3<br>Voltage Supply (Output) – A4919GETx-5<br>Monitor Input – A4919GETx (No LDO) |  |
| VDSTH            | 4      | VDS Monitor Threshold Voltage                                                                                        |  |
| FAULT            | 5      | Programmable Diagnostic Output                                                                                       |  |
| AHI              | 6      | Phase A High-Side Control Input                                                                                      |  |
| ALO              | 7      | Phase A Low-Side Control Input                                                                                       |  |
| BHI              | 8      | Phase B High-Side Control Input                                                                                      |  |
| BLO              | 9      | Phase B Low-Side Control Input                                                                                       |  |
| CHI              | 10     | Phase C High-Side Control Input                                                                                      |  |
| CLO              | 11     | Phase C Low-Side Control Input                                                                                       |  |
| LSS              | 12     | Low-Side Source                                                                                                      |  |
| GLC              | 13     | Low-Side Gate Drive Phase C                                                                                          |  |
| GHC              | 14     | High-Side Gate Drive Phase C                                                                                         |  |

| Name | Number | Function                         |  |  |
|------|--------|----------------------------------|--|--|
| sc   | 15     | Motor Connection Phase C         |  |  |
| CC   | 16     | Bootstrap Capacitor Phase C      |  |  |
| GLB  | 17     | Low-Side Gate Drive Phase B      |  |  |
| GHB  | 18     | High-Side Gate Drive Phase B     |  |  |
| SB   | 19     | Motor Connection Phase B         |  |  |
| СВ   | 20     | Bootstrap Capacitor Phase B      |  |  |
| GLA  | 21     | Low-Side Gate Drive Phase A      |  |  |
| GHA  | 22     | High-Side Gate Drive Phase A     |  |  |
| SA   | 23     | Motor Connection Phase A         |  |  |
| CA   | 24     | Bootstrap Capacitor Phase A      |  |  |
| VREG | 25     | Gate Drive Supply Output         |  |  |
| CP2  | 26     | Pump Capacitor                   |  |  |
| CP1  | 27     | Pump Capacitor                   |  |  |
| VBB  | 28     | Main Power Supply                |  |  |
| Pad  | _      | Exposed Thermal Pad On Underside |  |  |





**Functional Block Diagram** 



ELECTRICAL CHARACTERISTICS [1]: Valid at T<sub>J</sub> = 25°C, V<sub>BB</sub> = 7 to 50 V, unless otherwise specified

| Characteristic Symbo                                      |                       | Test Conditions                                                                                | Min.                       | Тур. | Max.                   | Unit |
|-----------------------------------------------------------|-----------------------|------------------------------------------------------------------------------------------------|----------------------------|------|------------------------|------|
| SUPPLY AND REFERENCE                                      |                       |                                                                                                |                            |      |                        |      |
| V <sub>BB</sub> Functional Operating Range <sup>[2]</sup> | $V_{BB}$              | Correct function, parameters not guaranteed                                                    | 5.5                        | _    | 50                     | V    |
|                                                           | I <sub>BBQ</sub>      | Operational mode, outputs low, V <sub>BB</sub> = 12 V                                          | _                          | 10   | 14                     | mA   |
| VBB Quiescent Current [3]                                 | I <sub>BBS</sub>      | Sleep mode, V <sub>BB</sub> = 12 V<br>(A4919x, No LDO, variant)                                | _                          | _    | 15                     | μΑ   |
|                                                           |                       | V <sub>BB</sub> > 9 V, I <sub>REG</sub> = 0 to 15 mA                                           | 12.5                       | 13   | 13.75                  | V    |
|                                                           |                       | $7.5 \text{ V} < \text{V}_{BB} \le 9 \text{ V}, \text{ I}_{REG} = 0 \text{ to } 10 \text{ mA}$ | 12                         | 13   | 13.75                  | V    |
| VREG Output Voltage                                       | V <sub>REG</sub>      | 6 V < V <sub>BB</sub> ≤ 7.5 V, I <sub>REG</sub> = 0 to 9 mA                                    | 2×V <sub>BB</sub><br>- 3.0 | _    | _                      | V    |
|                                                           |                       | 5.5 V < V <sub>BB</sub> ≤ 6 V, I <sub>REG</sub> < 8 mA                                         | 8.5                        | 9.5  | _                      | V    |
| Destatore Diede Franced Willens                           |                       | I <sub>D</sub> = 10 mA                                                                         | 0.4                        | 0.7  | 1.0                    | V    |
| Bootstrap Diode Forward Voltage                           | V <sub>fBOOT</sub>    | I <sub>D</sub> = 100 mA                                                                        | 1.5                        | 2.2  | 3.1                    | V    |
| Bootstrap Diode Resistance                                | r <sub>D</sub>        | r <sub>D(100mA)</sub> = (V <sub>fBOOT(150mA)</sub> - V <sub>fBOOT(50mA)</sub> ) / 100 (mA)     | 6                          | 13   | 28                     | Ω    |
| Bootstrap Diode Current Limit                             | I <sub>DBOOT</sub>    |                                                                                                | 250                        | 500  | 750                    | mA   |
| GATE OUTPUT DRIVE                                         | '                     |                                                                                                | · ·                        |      |                        |      |
| Turn-On Time                                              | t <sub>r</sub>        | t <sub>r</sub> C <sub>LOAD</sub> = 1 nF, 20% to 80%                                            |                            | 35   | _ [                    | ns   |
| Turn-Off Time                                             | t <sub>f</sub>        | C <sub>LOAD</sub> = 1 nF, 80% to 20%                                                           | _                          | 20   | _                      | ns   |
| Dull Ha On Basistanas                                     | R <sub>DS(on)UP</sub> | T <sub>J</sub> = 25°C, I <sub>GHx</sub> = –150 mA                                              | 5                          | 8    | 13                     | Ω    |
| Pull-Up On Resistance                                     |                       | T <sub>J</sub> = 105°C, I <sub>GHx</sub> = –150 mA                                             | _                          | 13   | -                      | Ω    |
| Dull Davis On Basistanas                                  | R <sub>DS(on)DN</sub> | T <sub>J</sub> = 25°C, I <sub>GLx</sub> = 150 mA                                               | 1.5                        | 2.4  | 4.6                    | Ω    |
| Pull-Down On Resistance                                   |                       | T <sub>J</sub> = 105°C, I <sub>GLx</sub> = 150 mA                                              | _                          | 3    | -                      | Ω    |
| GHx Output Voltage – High                                 | V <sub>GHH</sub>      | Bootstrap capacitor fully charged                                                              | V <sub>Cx</sub> - 0.2      | _    | -                      | V    |
| GHx Output Voltage – Low                                  | $V_{GHL}$             |                                                                                                | _                          | _    | V <sub>SX</sub> + 0.3  | V    |
| GLx Output Voltage – High                                 | $V_{GLH}$             |                                                                                                | V <sub>REG</sub> - 0.2     | _    | _                      | V    |
| GLx Output Voltage – Low                                  | $V_{GLL}$             |                                                                                                | _                          | _    | V <sub>LSS</sub> + 0.3 | V    |
| GHx Passive Pull-Down Resistance                          | R <sub>GHPD</sub>     | $V_{GHx} - V_{Sx} < 0.3 V$                                                                     | -                          | 400  | -                      | kΩ   |
| GLx Passive Pull-Down Resistance                          | R <sub>GLPD</sub>     | V <sub>GLx</sub> - V <sub>LSS</sub> < 0.3 V                                                    | _                          | 400  | -                      | kΩ   |
| Turn-Off Propagation Delay [4]                            | t <sub>P(off)</sub>   | Input change to unloaded gate output change                                                    | 60                         | 90   | 180                    | ns   |
| Turn-On Propagation Delay [4]                             | t <sub>P(on)</sub>    | Input change to unloaded gate output change                                                    | 60                         | 90   | 180                    | ns   |
| Propagation Delay Matching – Phase to Phase               | $\Delta t_{PP}$       | Same phase change                                                                              | _                          | 10   | -                      | ns   |
| Propagation Delay Matching – On to Off                    | Δt <sub>OO</sub>      | Single phase                                                                                   | _                          | 30   | -                      | ns   |

Continued on the next page...



**ELECTRICAL CHARACTERISTICS** [1] (continued): Valid at  $T_J = 25^{\circ}C$ ,  $V_{BB} = 7$  to 50 V, unless otherwise specified

| Characteristic                                           | Symbol               | Test Conditions                                                                           | Min.                | Тур.     | Max.                | Unit              |
|----------------------------------------------------------|----------------------|-------------------------------------------------------------------------------------------|---------------------|----------|---------------------|-------------------|
| LOGIC INPUTS AND OUTPUTS                                 |                      |                                                                                           |                     |          |                     |                   |
| Input Low Voltage                                        | V <sub>IL</sub>      |                                                                                           | _                   | _        | 0.8                 | V                 |
| Input High Voltage                                       | V <sub>IH</sub>      |                                                                                           | 2.0                 | _        | _                   | V                 |
| Input Hysteresis                                         | V <sub>lhys</sub>    |                                                                                           | 100                 | 300      | _                   | mV                |
| Input Pull-Down Resistor (xHI, xLO)                      | R <sub>PD</sub>      |                                                                                           | _                   | 50       | _                   | kΩ                |
| Input Pulse Filter Time (xHI, xLO)                       | t <sub>PIN</sub>     |                                                                                           | _                   | 35       | _                   | ns                |
| VDS Disable Voltage                                      | V <sub>DSD</sub>     |                                                                                           | _                   | _        | 100                 | mV                |
| Fault Disable Voltage                                    | V <sub>FLTD</sub>    |                                                                                           | _                   | -        | 0.5                 | V                 |
| Output Low Voltage (FAULT)                               | V <sub>OL</sub>      | I <sub>OL</sub> = 1 mA, no fault indicated                                                | _                   | 0.2      | 0.4                 | V                 |
| Output Leakage (FAULT) [5]                               | Io                   | 0 V < V <sub>O</sub> < 5.5 V, fault indicated                                             | -1                  | -        | 1                   | μA                |
| PROTECTION                                               |                      |                                                                                           |                     |          |                     |                   |
| VREG Undervoltage Lockout                                | $V_{REGON}$          | VREG rising                                                                               | 7.5                 | 8        | 8.5                 | V                 |
| VNEG Ondervoltage Lockout                                | V <sub>REGOFF</sub>  | VREG falling                                                                              | 6.75                | 7.25     | 7.75                | V                 |
| Bootstrap Undervoltage Threshold                         | V <sub>BOOTUV</sub>  | VBOOT falling, VCx – VSx                                                                  | 62                  | -        | 75                  | %V <sub>REG</sub> |
| Bootstrap Undervoltage Hysteresis                        | $V_{BOOTHys}$        |                                                                                           | _                   | 9        | _                   | %V <sub>REG</sub> |
| VDDM / V3 / V5 Undervoltage<br>Threshold <sup>[6]</sup>  | V <sub>DDUV</sub>    | Voltage falling                                                                           | 2.45                | 2.7      | 2.85                | V                 |
| VDDM / V3 / V5 Undervoltage<br>Hysteresis <sup>[6]</sup> | V <sub>DDUVHys</sub> |                                                                                           | 40                  | 100      | 160                 | mV                |
| VDS Threshold – Internal                                 | V <sub>DSTHI</sub>   | V <sub>DSTH</sub> > 2.7 V                                                                 | 1.0                 | 1.2      | 1.4                 | V                 |
| VDS Threshold Range                                      | V <sub>DSTH</sub>    |                                                                                           | 0.2                 | _        | 2                   | V                 |
| VDS Threshold Input Leakage                              | V <sub>DSTHL</sub>   | 0 V < V <sub>DSTH</sub> < 5.5 V                                                           | - 3                 | _        | 3                   | μA                |
| VBRG Input Voltage                                       | $V_{BRG}$            |                                                                                           | V <sub>BB</sub> – 1 | $V_{BB}$ | V <sub>BB</sub> + 1 | V                 |
| VBRG Input Current                                       | I <sub>VBRG</sub>    | V <sub>DSTH</sub> = 2 V, V <sub>BB</sub> = 12 V, 0 V < V <sub>BRG</sub> < V <sub>BB</sub> | _                   | -        | 250                 | μA                |
| Short-to-Ground Threshold Offset                         |                      | V <sub>DSTH</sub> ≥ 1 V                                                                   | _                   | ±100     | _                   | mV                |
| Short-to-Ground Threshold Oliset                         | V <sub>STGO</sub>    | V <sub>DSTH</sub> < 1 V                                                                   | -150                | ±50      | +150                | mV                |
| Short-to-Power Supply Threshold                          | \ \/                 | V <sub>DSTH</sub> ≥ 1 V                                                                   | _                   | ±100     | _                   | mV                |
| Offset                                                   | V <sub>STPO</sub>    | V <sub>DSTH</sub> < 1 V                                                                   | -150                | ±50      | +150                | mV                |
| VDS Fault Blank Time                                     | t <sub>BL</sub>      |                                                                                           | 1.5                 | 2.3      | 4.5                 | μs                |
| Overtemperature Warning                                  | $T_{JF}$             | Temperature increasing                                                                    | 170                 | _        | 180                 | °C                |
| Overtemperature Hysteresis                               | T <sub>JHyst</sub>   | Recovery = $T_{JF} - T_{JHyst}$                                                           | _                   | 15       | _                   | °C                |
| VARIANT WITHOUT LDO REGULA                               | TOR ONLY             | (A4919x)                                                                                  |                     |          |                     |                   |
| Input Low Voltage For Sleep Mode                         | V <sub>ILS</sub>     | xHI, xLO                                                                                  | _                   | _        | 0.5                 | V                 |
| Sleep Mode Activation Timeout (xHI, xLO) [3]             | t <sub>SLT</sub>     | From all xHI, xLO < V <sub>IL</sub>                                                       | 7.5                 | 10       | 12.5                | ms                |
| Wake-up from Sleep Delay [3]                             | t <sub>WK</sub>      | Any xHI, xLO > V <sub>IH</sub> , C <sub>REG</sub> < 1 μF                                  | _                   | _        | 1                   | ms                |
| Gate Drive Disable Threshold                             | $V_{GDD}$            |                                                                                           | _                   | 1.5      | _                   | V                 |
| VDDM Pull-Down Resistor                                  | R <sub>VDDM</sub>    |                                                                                           | _                   | 60       | _                   | kΩ                |

Continued on the next page...



ELECTRICAL CHARACTERISTICS [1] (continued): Valid at T<sub>J</sub> = 25°C, V<sub>BB</sub> = 7 to 50 V, unless otherwise specified

| Characteristic                 | Symbol                                      | Test Conditions                                | Min. | Тур. | Max. | Unit |  |
|--------------------------------|---------------------------------------------|------------------------------------------------|------|------|------|------|--|
| 5 V LDO REGULATOR VARIANT O    | V LDO REGULATOR VARIANT ONLY (A4919x-5) [7] |                                                |      |      |      |      |  |
| \/F Quite ut \/= t====         | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \       | I <sub>V5</sub> < 70 mA, V <sub>BB</sub> > 6 V | 4.85 | _    | 5.25 | V    |  |
| V5 Output Voltage              | V <sub>5</sub>                              | 5 mA < I <sub>V5</sub> < 25 mA                 | 4.9  | 5.0  | 5.2  | V    |  |
| V5 Output Overcurrent Limit    | I <sub>LDOOC(V5)</sub>                      |                                                | 130  | _    | 260  | mA   |  |
| V5 Shutdown Voltage Threshold  | V <sub>LDOSD(V5)</sub>                      | Voltage falling                                | 450  | _    | 850  | mV   |  |
| V5 Shutdown Voltage Hysteresis | V <sub>LDOHys(V5)</sub>                     |                                                | 80   | _    | 200  | mV   |  |
| V5 Pilot Current [8]           | I <sub>LDOP(V5)</sub>                       | LDO regulator shut down                        | _    | 2    | _    | mA   |  |
| V5 Shutdown Lockout Period     | t <sub>LDOL(V5)</sub>                       | From V <sub>5</sub> < V <sub>LDOSD(V5)</sub>   | _    | 2    | ı    | ms   |  |
| 3 V LDO REGULATOR VARIANT O    | NLY (A4919x                                 | <b>-3)</b> [7]                                 |      |      |      |      |  |
| V2 Output Valtage              | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \       | I <sub>V3</sub> < 70 mA, V <sub>BB</sub> > 6 V | 3.15 | -    | 3.53 | V    |  |
| V3 Output Voltage              | V <sub>3</sub>                              | 5 mA < I <sub>V3</sub> < 25 mA                 | 3.2  | 3.3  | 3.5  | V    |  |
| V3 Output Overcurrent Limit    | I <sub>LDOOC(V3)</sub>                      |                                                | 130  | -    | 260  | mA   |  |
| V3 Shutdown Voltage Threshold  | V <sub>LDOSD(V3)</sub>                      | Voltage falling                                | 450  | -    | 850  | mV   |  |
| V3 Shutdown Voltage Hysteresis | V <sub>LDOHys(V3)</sub>                     |                                                | 80   | -    | 200  | mV   |  |
| V3 Pilot Current [8]           | I <sub>LDOP(V3)</sub>                       | LDO regulator shut down                        | _    | 2    | _    | mA   |  |
| V3 Shutdown Lockout Period     | t <sub>LDOL(V3)</sub>                       | From V <sub>3</sub> < V <sub>LDOSD(V3)</sub>   | _    | 2    | _    | ms   |  |

<sup>[1]</sup> Specifications presented apply to all product variants except where variant-specific limitations are explicitly defined.



Figure 1: Gate Drive Timing



9

<sup>[2]</sup> Function is correct but parameters are not guaranteed below the general limits (7 V).

<sup>[3]</sup> Sleep mode entered after logic low (less than V<sub>IL</sub>) simultaneously detected on all xLO and xHI inputs for a period of t<sub>SLT</sub>. Operating mode resumed within t<sub>WK</sub> of logic high (greater than V<sub>IL</sub>) being detected on any of the xLO or xHI pins.

<sup>[4]</sup> See Figure 1 for gate drive output timing.

<sup>[5]</sup> For input and output current specifications, negative current is defined as coming out of (sourced by) the specified device terminal.

<sup>[6]</sup> On product variants with LDO regulator (A4919x-3 and A4919x-5), an undervoltage trip sets all gate drive outputs low and an unlatched fault state on the FAULT pin. On product variants without LDO regulator (A4919x), an undervoltage trip has no effect on device operation but sets an unlatched fault state on the FAULT pin.

<sup>[7]</sup> A capacitance of at least 1 μF with an ESR of no more than 250 mΩ should be fitted between the LDO V3 / V5 output and GND to ensure stability.

<sup>[8]</sup> Pilot current is disabled while the overtemperature warning is active.

#### **FUNCTIONAL DESCRIPTION**

The A4919 provides six high-current gate drives capable of driving a wide range of N-channel power MOSFETs. The gate drives are configured as three high-side drives and three low-side. The six gate drives are controlled by individual TTL-threshold logic inputs which may be driven from 3.3 V or 5 V logic outputs.

The A4919 provides all necessary circuitry to ensure that the gate-source turn-on voltages of both high-side and low-side external MOSFETs are driven above 10 V at supply voltages down to 7 V. For extreme low-power supply voltage conditions, correct functional operation is maintained down to 5.5 V but with a reduced gate drive.

The control inputs to the A4919 provide a simple solution for many motor drive applications controlled by an external microcontroller or DSP. Phase commutation and PWM control must be managed by the external system controller.

Specific device functions are described more fully in the following sections.

#### **Input and Output Terminal Functions**

**VBB.** Power supply for all device functions including internal logic and charge pump. Also used to power the LDO regulator where present.

System power should be connected to VBB through a reverse voltage protection circuit. The VBB pin should be decoupled to ground with ceramic capacitors mounted physically close to the device pins.

**VDDM.** Unique to parts without an LDO regulator. It does not provide power to support external circuitry and must be connected to the system logic supply voltage or similar.

If the voltage applied on VDDM drops below the  $V_{DDUV}$  undervoltage threshold (2.7 V typ), an unlatched fault condition is set on the FAULT pin. If it rises above  $V_{DDUV} + V_{DDUVHys}$  the fault condition is cleared. Additionally, if the voltage on VDDM drops below the  $V_{GDD}$  gate drive disable threshold (1.5 V typ), the charge pump is turned off and all gate drive outputs are disabled. If it rises above  $V_{GDD}$ , the charge pump restarts and all gate drives are enabled. A pull-down resistance (60 k $\Omega$  typical) is connected from VDDM to ground within the device.

**V3.** Unique to A4919x-3 variant (has a 3.3 V LDO regulator). Sources 3.3 V to power external circuitry but does not power any on-chip functions. Must be loaded with appropriate capacitance as detailed in the Electrical Characteristics table.

**V5.** Unique to A4919x-5 variant (has a 5 V LDO regulator). Sources 5 V to power external circuitry but does not power any on-chip functions. Must be loaded with appropriate capacitance as detailed in the Electrical Characteristics table.

*CP1*, *CP2*. Pump capacitor connection for charge pump. Connect a minimum 220 nF capacitor, typically 470 nF, between CP1 and CP2.

**VREG.** Regulated voltage, nominally 13 V, used to supply the low-side gate drivers and to charge the bootstrap capacitors. A sufficiently large storage capacitor must be connected to this terminal to provide the transient charging current.

**GND.** Analog reference, digital, and power ground. Connect to supply ground (see Layout Recommendations section).

**CA, CB, CC.** High-side connections for the bootstrap capacitors and positive supply for high-side gate drivers.

*GHA*, *GHB*, *GHC*. High-side, gate-drive outputs for external N-channel MOSFETs.

**SA**, **SB**, **SC**. Motor phase connections. Used to sense the voltages switched across the load. Also connected to the negative side of the bootstrap capacitors and constitute the negative supply connections for the floating high-side drivers.

**GLA, GLB, GLC.** Low-side gate-drive outputs for external N-channel MOSFETs.

**LSS.** Low-side return path for discharge of the capacitance on the MOSFET gates, connected to the common sources of the low-side external MOSFETs through a low-impedance PCB trace.

**VBRG.** Sense input to the top of the external MOSFET bridge. Allows accurate measurement of the voltage at the drains of the high side MOSFETs.

**AHI, BHI, CHI.** Input to control the high-side gate drives. A logic high on the pin commands the relevant high-side gate drive to be activated.



# Three-Phase MOSFET Driver with Integrated Regulator

**ALO, BLO, CLO.** Input to control the low-side gate drives. A logic high on the pin commands the relevant low-side gate drive to be activated.

**FAULT.** Open-drain active-high fault output. If a fault is present, the open-drain pull-down is off and the FAULT output may be pulled high by an external pull-up resistor connected to any voltage up to a maximum of 5.5 V.

**VDSTH.** Drain source fault threshold programming pin. The VDS fault threshold may be set by applying an externally generated analog voltage. VDS fault reporting is disabled if VDSTH is driven to less than V<sub>DSD</sub> (for example, shorted to ground). The VDS fault threshold is set to an internally hardwired value, V<sub>DSTHI</sub>, if VDSTH is driven to a voltage above its specified analog input range (for example, pulled-up to the system logic supply voltage).

#### **Power Supplies**

A single supply voltage applied to the VBB pin powers all device functions including on-chip logic, analog circuitry, output drivers and the LDO regulator (where present). The supply should be connected to VBB through a reverse voltage protection circuit and decoupled by way of a ceramic capacitor mounted close to the VBB and GND terminals. All variants of the A4919 will operate within specified performance limits with  $V_{BB}$  between 7 and 50 V, and will function correctly with  $V_{BB}$  as low as 5.5 V.

#### CP1, CP2, VREG

The gate drivers are powered by an internal regulator which limits the supply to the drivers and therefore the maximum gate voltage. For VBB supply greater than approximately 16 V, the regulator is a simple buck regulator. Below 16 V, the regulated supply is maintained by a charge pump boost converter which requires a pump capacitor, typically 470 nF, connected between the CP1 and CP2 terminals. The regulated voltage, nominally 13 V, is available on the VREG terminal. A sufficiently large storage capacitor (see the Applications Information section) must be connected to this terminal to provide the transient charging current to the low-side drivers and the bootstrap capacitors.

#### Sleep Mode

A low-power Sleep mode is available on the A4919x (no LDO regulator) variant. It is activated after logic low states compatible

with the Input Logic Low Voltage For Sleep ( $V_{ILS}$ ) are detected simultaneously on all xLO and xHI inputs for a period equal to the Sleep Mode Activation Timeout ( $t_{SLT}$ ). In Sleep mode, all outputs are switched to a high-impedance state.

Operating mode is activated within a period equal to the Wake-up from Sleep Delay ( $t_{WK}$ ) from when a logic high is detected on any of the xLO or xHI pins. In operating mode, logic low control states applied on the xHI, xLO inputs need only comply with the Input Low Voltage ( $V_{IL}$ ) and not the lower Input Logic Low Voltage For Sleep ( $V_{ILS}$ ). It is recommended that all xLO inputs are simultaneously driven to logic high (GLx turned on) when waking from Sleep mode, in order to recharge the bootstrap capacitors and enable subsequent high-side turn on.

Sleep mode is not available on A4919x-3 and A4919x-5 (LDO regulator) variants. If all logic inputs are taken low, power consumption remains unchanged and all functions remain operational.

#### **Gate Drives**

The A4919 is designed to drive external, low on-resistance, power N-channel MOSFETs. It will supply the large transient currents necessary to quickly charge and discharge the external MOSFET gate capacitances in order to reduce dissipation in the external MOSFET during switching. Charge current for the low-side drives is provided directly by the capacitor on the VREG terminal. Charge current for the high-side drives is delivered via the bootstrap capacitors connected, one per phase, across the Cx-Sx terminal pairs. Charge and discharge rate can be controlled by incorporating an external resistor in series with each MOSFET gate drive (GHx, GLx).

#### High-Side Gate Drives (GHA, GHB, GHC)

These are the high-side gate drive outputs for external N-channel MOSFETs. An external resistor between the GHx gate drive output and the MOSFET gate terminal (mounted as close to the latter as possible) may be used to control the slew rate at the gate, thereby controlling the di/dt and dv/dt at the Sx terminals. Setting GHx high turns-on the upper half of the driver, sourcing current to the gate of the high-side MOSFET in the external motor-driving bridge, turning it on. Setting GHx low turns-on the lower half of the driver, sinking current from the external MOSFET gate circuit to the respective Sx terminal, turning it off.



#### **Bootstrap Charge Management**

Bootstrap capacitors are charged to approximately  $V_{REG}$  when the associated Sx terminal is driven low. When the Sx terminal subsequently goes high, the capacitor provides the necessary voltage for high-side N-channel power MOSFET turn-on. At system startup, it is necessary to turn on each low-side drive (GLx) prior to attempting to turn on the complementary high-side (GHx), in order to charge the bootstrap capacitors.

#### Low-side Gate Drive (GLA, GLB, GLC)

The low-side, gate-drive outputs on GLA, GLB, and GLC are referenced to the LSS terminal. These outputs are designed to drive external N-channel power MOSFETs. An external resistor between the GLx gate drive output and the MOSFET gate terminal (mounted as close to the latter as possible) may be used to control the slew rate at the gate, thereby providing some control of the di/dt and dv/dt at the Sx terminals. Setting GLx high turns-on the upper half of the driver, sourcing current to the gate of the low-side MOSFET in the external motor-driving bridge, turning it on. Setting GLx low turns-on the lower half of the driver, sinking current from the external MOSFET gate circuit to the to the LSS terminal, turning it off.

#### **Drain Source Voltage Monitor**

The VDS fault threshold is set by applying a control voltage on the VDSTH pin, as detailed in Figure 2. If a voltage between 0.2 and 2.0 V is applied, the threshold follows this level, subject to the Short to Ground Threshold ( $V_{\rm STGO}$ ) and Short to Power Supply Threshold ( $V_{\rm STPO}$ ) offsets detailed in the Electrical Characteristics table.

If a voltage between 2.0 and 2.3 V is applied, the threshold approximates the applied level, but accuracy is not specified.

If the VDSTH pin is driven below the VDS Disable Voltage ( $V_{DSD}$ ), 0.1 V (such as when shorted to ground), VDS fault reporting is disabled.

If the VDSTH pin is taken above 2.7 V (such as when pulled up to the system logic supply voltage) the threshold is set to the VDS Threshold Internal voltage ( $V_{DSTH}$ ), detailed in the Electrical Characteristics table (typically 1.2 V).

The VDSTH pin presents a high impedance at all voltages across its permissible input range (per the VDS Threshold Input Leakage limits, V<sub>DSTHL</sub>, detailed in the Electrical Characteristics



<sup>(1)</sup> VDSTH pin typically tied to system logic supply voltage (for example, V3 or V5)

Figure 2: V<sub>DSTH</sub> Pin Voltage versus V<sub>DS</sub> Monitor Function

<sup>&</sup>lt;sup>[2]</sup> Behaviour indeterminate due to threshold detection uncertainty

<sup>[3]</sup> Threshold range confirmed by design

table), allowing a wide range of programming circuits to be used including simple resistive dividers.

The VDSTH input has an internal passive first-order filter with a time constant of approximately 0.01 ms. Additional filter capacitance may be added externally if required.

#### **Logic Control Inputs**

A set of discrete digital inputs (xHI and xLO) provides direct control of the six gate drive outputs (GHx and GLx). TTL input threshold levels ensure these can be driven from 3.3 V or 5 V logic systems. Setting a logic input high causes the corresponding gate drive output to go high, thereby commanding the associated external MOSFET to turn on. Conversely, setting a logic input low causes the corresponding gate drive to go low, commanding the MOSFET to turn off.

Internal lock-out logic, detailed in Table 1, ensures that the high-side output drive and low-side output drive cannot be active simultaneously.

**Table 1: Phase Control Truth Table** 

| Inj | Input |     | Output |    |                  |
|-----|-------|-----|--------|----|------------------|
| xHI | xLO   | GHx | GLx    | Sx | Comment          |
| 0   | 0     | L   | L      | Z  | Phase disabled   |
| 0   | 1     | L   | Н      | LO | Low-side active  |
| 1   | 0     | Н   | L      | HI | High-side active |
| 1   | 1     | L   | L      | Z  | Phase disabled   |

HI = high-side MOSFET active

LO = low-side MOSFET active

Z = high impedance, both MOSFETs off

**Diagnostics** 

Several diagnostic features are integrated into the A4919 to indicate fault conditions. In addition to system-wide faults such as undervoltage and overtemperature, the A4919 integrates individual monitors for each bootstrap capacitor voltage and each external MOSFET drain-source voltage.

The presence of a fault condition is indicated on the FAULT pin. This is an open drain output that should be pulled to any voltage, up to 5.5 V, by an external resistor, typically 10 to 47 k $\Omega$ . The definition of the individual fault states and the effects on the gate drive outputs (GHx and GLx) are shown in Table 2 and described below.

#### **Fault States**

It is recommended that any external control circuitry remaining active in the event of a fault state being flagged be configured to take appropriate action to prevent damage to the A4919 and associated motor drive components.

**Overtemperature.** If the junction temperature exceeds the overtemperature warning threshold  $(T_{JF})$ , the A4919 enters the overtemperature warning state and FAULT goes high. When the junction temperature drops below the recovery level ( $T_{JF} - T_{JF \, hys}$ ), the overtemperature warning state is cleared and the FAULT output returned to logic low.

While an overtemperature warning state is being asserted, no onchip circuitry or functions are disabled, with the exception of the LDO regulator on the A4919x-3 and A4919x-5 variants, which is shut down immediately and remains off until the overtemperature warning state is cleared.

**Table 2: Fault Definitions** 

| FAULT Pin<br>State | Fault Description                                                                                                         | Outputs Disabled                                                                                                                                                  | Fault<br>Latched |
|--------------------|---------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| Low                | No fault                                                                                                                  | No                                                                                                                                                                | _                |
| High               | Overtemperature                                                                                                           | No                                                                                                                                                                | No               |
| High               | VDDM undervoltage<br>(A4919x variant, without LDO)<br>V3 or V5 undervoltage<br>(A4919x-3 and A4919x-5 variants, with LDO) | All gate drives enabled for $V_{DDM} > V_{GDD}$ . All gate drives low (external MOSFETs off) for $V_{DDM} \le V_{GDD}$ All gate drives low (external MOSFETs off) | No               |
| High               | VREG undervoltage                                                                                                         | All gate drives low (external MOSFETs off)                                                                                                                        | No               |
| High               | VDS overvoltage                                                                                                           | No                                                                                                                                                                | No               |
| High               | Bootstrap undervoltage                                                                                                    | High-side drive of the output phase that is generating the fault condition is set low (external MOSFET off). Other outputs unaffected.                            | Yes              |



# Three-Phase MOSFET Driver with Integrated Regulator

**VREG Undervoltage.** The charge pump generates  $V_{REG}$  to provide low-side gate driver and bootstrap charge current. It is necessary to ensure that this voltage is high enough prior to enabling any of the gate drive outputs. If the voltage at the VREG pin drops below the VREG Undervoltage Lockout Threshold (falling),  $V_{REGOFF}$ , the A4919 enters the VREG undervoltage fault state, FAULT is set high, and all gate drive outputs (GHx and GLx) are disabled. The VREG undervoltage fault state is cleared and FAULT goes low when VREG rises above the VREG Undervoltage Lockout Threshold (rising),  $V_{REGON}$ .

During power-up, the VREG undervoltage monitor circuit is active and the A4919 remains in the VREG undervoltage fault state until VREG is greater than the rising VREG Undervoltage Lockout Threshold ( $V_{REGON}$ , rising).

**VDDM / V3 / V5 Undervoltage.** The voltage on the VDDM / V3 / V5 pin is monitored on all part variants. If it drops below the VDDM / V3 / V5 undervoltage threshold,  $V_{DDUV}$ , the A4919 enters the VDDM/V3/V5 undervoltage state and FAULT is set high. On part variants with LDO regulator functionality, all gate drive outputs (GHx, GLx) are disabled. On the part variant without LDO functionality, all gate drive outputs remain active unless the applied voltage also drops below the gate drive disable threshold,  $V_{GDD}$ . The VDDM/V3/V5 undervoltage fault state is cleared and FAULT goes low when the voltage on VDDM / V3 / V5 pin rises above  $V_{DDUV}^{+}V_{DDUVhys}$ .

During power-up, the VDDM/V3/V5 undervoltage monitor circuit is active and all variants of the A4919 remain in the VDDM/V3/V5 undervoltage fault state until the voltage on the VDDM/V3/V5 pin is greater than the VDDM/V3/V5 undervoltage threshold plus hysteresis,  $V_{DDUV}^{+}V_{DDUVhys}^{-}$ .

**VDS Overvoltage.** When a gate drive output is commanded to turn on (GHx or GLx high), the drain-source voltage of the corresponding external MOSFET is monitored between VBRG and Sx, or between Sx and LSS, as appropriate. If the measured voltage exceeds the threshold value programmed on the VDSTH pin, the FAULT output is set high but none of the gate drive outputs is disabled.

Propagation of any fault states to the FAULT output is disabled for the VDS Fault Blank Time ( $t_{\rm BL}$ ) commencing at every external MOSFET turn-on event to avoid reporting spurious faults in response to switching transients. If a fault is reported on the FAULT pin it will be cleared as soon as the measured drain-source voltage drops below the programmed VDSTH level.

**Bootstrap Capacitor Undervoltage.** Each bootstrap capacitor is monitored to ensure sufficient high-side gate drive voltage is available to initiate and maintain external MOSFET turn-on.

High-side gate drive outputs turn on only if the relevant bootstrap capacitor voltage is higher than the bootstrap turn-on voltage threshold,  $V_{BOOTHV} + V_{BOOTHys}$ . If the bootstrap voltage is below this threshold when turn-on is commanded (on the xHI pin), the corresponding gate drive, GHx, is not switched on and FAULT is set high. The output remains off and FAULT remains high until either the affected gate drive is commanded to turn off, or the FAULT pin is pulled low by external means (see the FAULT Disable description, below).

After a high-side gate drive has been successfully turned on, the appropriate bootstrap capacitor voltage must remain above the Bootstrap Undervoltage Threshold,  $V_{\rm BOOTUV}$ . If the bootstrap capacitor voltage drops below  $V_{\rm BOOTUV}$ , the high-side driver in question is switched off and FAULT goes high. The driver will remain off and FAULT will remain high until either the affected high-side gate drive turn-on command is removed from xHI or the FAULT pin is pulled low by external means (see the FAULT Disable description below).

If a bootstrap capacitor fault condition is detected, only the driver in question is disabled. All other gate drives continue to respond to control inputs on xHI and xLO.

**FAULT Disable.** If the FAULT pin is held low (below the Fault Disable Voltage,  $V_{FLTD}$ ) by external means, the bootstrap undervoltage monitor feature is disabled. In this condition, if the bootstrap capacitor voltage fails to reach  $V_{BOOTUV} + V_{BOOTHys}$  for turn-on, or if it drops below  $V_{BOOTUV}$  after turn-on, the driver in question is not forced into the off state. A fault state is not flagged because the FAULT pin is held low.

While the FAULT pin is held low (to disable the bootstrap undervoltage monitor), any other fault conditions that might arise are undetectable outside the A4919. However, internal fault actions are unaffected and gate drive outputs are still disabled in response to other faults in accordance with Table 2.

#### Low Dropout (LDO) Regulator

The A4919x-3 and A4919x-5 variants have a linear regulator that provides a low-voltage DC supply to power external circuitry. It is derived from  $V_{BB}$  and incorporates a number of protection features.



### Three-Phase MOSFET Driver with Integrated Regulator

An overcurrent circuit limits the output of the regulator in the event of an excessively high load demand being made (load current  $> I_{\rm LDOOC}$ ).

If the output voltage falls below the regulator undervoltage threshold ( $V_{DDUV}$ ), a fault state is flagged on the FAULT output to provide an external warning, but device operation remains otherwise unchanged.

If the output voltage falls below the regulator shutdown threshold ( $V_{LDOSD}$ , which is lower than the regulator undervoltage threshold) for a period exceeding the Shutdown Lockout Period ( $t_{LDOL}$ ), the regulator is turned off but all other device functions remain active. In this state a small pilot current ( $I_{LDOP}$ ), is driven through the regulator output to detect load resistance. If the resultant voltage rises above the regulator shutdown threshold plus hysteresis ( $V_{LDOSD} + V_{LDOHys}$ ), the regulator immediately attempts to restart.

At device power-up, full output current is delivered for a period equal to the Shutdown Lockout Period regardless of output voltage to facilitate reliable regulator startup.

If the device internal temperature rises high enough to generate an Overtemperature Warning (T >  $T_{\rm JF}$ ), the regulator is immediately shut down and the FAULT flag is set. All device functions other than the regulator remain active. When the Overtemperature Warning is cleared (T <  $T_{\rm JF}$  –  $T_{\rm JHyst}$ ), the pilot current is turned on and the regulator attempts to restart.

If an undervoltage shutdown (< V<sub>LDOSD</sub>) and an Overtemperature Warning (T> T<sub>JF</sub>) occur simultaneously, both must be cleared to allow the regulator to restart.

Internal device circuitry is not powered from the LDO regulator and remains fully operational regardless of whether the LDO regulator is running normally or is shut down.

As detailed in the Electrical Characteristics table, a minimum capacitance must be connected between the LDO regulator output and ground to ensure stability. Running the device with significantly less than the stated minimum capacitance may result in oscillation and voltage excursions exceeding the specified V3 or V5 output voltage range. In some applications the use of redundant output capacitors may be advisable to avoid such a condition in the event of a single-point, capacitor-high-impedance failure.



#### APPLICATIONS INFORMATION

#### **Power Bridge Management Using PWM** Control

The A4919 provides individual high-side and low-side controls for each phase through the six digital control inputs. The only restriction imposed by the A4919 is to prevent both the highside and low-side gate drives of the same phase from being on at the same time, in order to avoid cross-conduction. This design approach allows almost all 3-phase BLDC bridge control schemes to be implemented. This includes fast and slow decay. synchronous rectification and diode rectification, and edgealigned and center-aligned PWM.

Figure 3A shows an example of the path of the bridge and load current. In this example, the high-side MOSFETs are switched off during the current decay time (PWM off-time) and load current recirculates through the low-side MOSFETs. This is commonly referred to as high-side chopping or high-side PWM. During the PWM off-time, the complementary MOSFETs are turned on to short the body diode and provide synchronous rectification. Figure 3A only shows one combination of phase states, but the same principal applies to any of the possible phase states. The same principal also applies when the low-side MOSFETs are turned off during the PWM off-time and the load current recirculates through the high-side MOSFETs as in Figure 3B. In this control scheme, the microcontroller has full control over the current decay method, load current recirculation paths, braking, and coasting.

The A4919 provides exceptional propagation delay matching from logic input to gate drive output for high performance motor control applications. These advanced applications usually require high-resolution PWM control on each phase. This must be provided by an external controller, which must also provide the necessary dead time to avoid shoot through in the power bridge.

#### **Bootstrap Capacitor Selection**

C<sub>BOOT</sub> must be correctly selected to ensure proper operation of the device. If it is too large, time will be wasted charging the capacitor, resulting in a limit on the maximum duty cycle and PWM frequency. If it is too small, there can be a large voltage drop at the time the charge is transferred from CBOOT to the MOSFET gate.

To keep the voltage drop due to charge sharing small, the charge

on the bootstrap capacitor, QBOOT, should be much larger than Q<sub>GATE</sub>, the charge required by the gate:

$$Q_{\text{BOOT}} >> Q_{\text{GATE}}$$
 (1)

 $Q_{\rm BOOT}>>Q_{\rm GATE}$  A factor of 20 is a reasonable value.  $C_{\rm BOOT}$  can then be calculated as:

$$Q_{\mathrm{BOOT}} = C_{\mathrm{BOOT}} \times V_{\mathrm{BOOT}} = Q_{\mathrm{GATE}} \times 20$$
, or (2)  
 $C_{\mathrm{BOOT}} = (Q_{\mathrm{GATE}} \times 20) / V_{\mathrm{BOOT}}$ 

where V<sub>BOOT</sub> is the voltage across the bootstrap capacitor.



(A) High-side PWM with slow decay and synchronous rectification



(B) Low-side PWM with slow decay and synchronous rectification

Figure 3: Power Bridge Control



16

The voltage drop,  $\Delta V$ , across the bootstrap capacitor as the MOS-FET is being turned on can be approximated by:

$$\Delta V = Q_{\text{GATE}} / C_{\text{BOOT}} \tag{3}$$

so for a factor of 20,  $\Delta V$  will be 5% of  $V_{BOOT}$ .

The maximum voltage across the bootstrap capacitor under normal operating conditions is  $V_{REG}$  (max). However, in some circumstances the voltage may transiently reach 18 V, which is the clamp voltage of the Zener diode between the Cx terminal and the Sx terminal. In most applications, with a good ceramic capacitor the working voltage can be limited to 16 V.

#### **Bootstrap Charging**

It is good practice to ensure the high-side bootstrap capacitor is completely charged before a high-side PWM cycle is requested. The time required to charge the capacitor,  $t_{CHARGE}$ , in  $\mu s$ , is approximated by:

$$t_{\text{CHARGE}} = (C_{\text{BOOT}} \times \Delta V) / 500 \tag{4}$$

Where  $C_{BOOT}$  is the value of the bootstrap capacitor in nF and  $\Delta V$  is the required voltage of the bootstrap capacitor.

At power-up and when the drivers have been disabled for a long time, the bootstrap capacitor can become completely discharged. In this case,  $\Delta V$  can be considered to be the full high-side drive voltage, 12 V. Otherwise,  $\Delta V$  is the amount of voltage dropped during the charge transfer, which should be 400 mV or less. The capacitor is charged whenever the Sx terminal is pulled low and current flows from VREG through the internal bootstrap diode circuit to  $C_{\rm BOOT}$ .

#### **VREG Capacitor Selection**

The internal reference,  $V_{REG}$ , supplies current for the low-side gate-drive circuits and the charging current for the bootstrap capacitors. When a low-side MOSFET is turned on, the gate-drive circuit will provide the high, transient current to the gate that is necessary to turn the MOSFET on quickly. This current,

which can be several hundred milliamperes, cannot be provided directly by the limited output of the VREG regulator but instead must be supplied by an external capacitor connected to VREG.

The turn-on current for the high-side MOSFET is similar in value, but is mainly supplied by the bootstrap capacitor. However, the bootstrap capacitor must then be recharged from the VREG regulator output.

Unfortunately, the bootstrap recharge can occur a very short time after the low-side turn-on occurs. This means that the value of the capacitor connected between VREG and GND should be high enough to minimize the transient voltage drop on VREG for the combination of a low-side MOSFET turn-on and a bootstrap capacitor recharge. For block commutation motor control, where the number of MOSFETs switching at any one time is limited, a value of  $20 \times C_{BOOT}$  is a reasonable value. For sinusoidal or vector motor control (SVM), where several MOSFETs may be switching at the same time, a value of  $40 \times C_{BOOT}$  is recommended. The maximum working voltage will never exceed  $V_{REG}$  so the capacitor can be rated as low as the terminal. This capacitor should be placed as close as possible to the VREG terminal.

#### **LDO Regulator Capacitor Selection**

A capacitor of at least 1  $\mu$ F, ESR < 250 m $\Omega$  should be connected between the V3 / V5 pin and GND on A4919x-3 and A4919x-5 variants to ensure LDO stability.

### **Supply Decoupling**

The switching action associated with device operation will result in current spikes on VBB at each transition. Consequently, VBB should be decoupled to GND with a ceramic capacitor, typically 220 nF, mounted as close to the A4919 pins as possible.





Figure 4: Input / Output Structures

#### LAYOUT RECOMMENDATIONS



Figure 5: Supply Routing Suggestions

Careful consideration must be given to PCB layout when designing high frequency, fast-switching, high-current circuits:

- The A4919 ground, GND, and the high-current return of the external MOSFETs should return separately to the negative side of the motor supply filtering (DC-link) capacitor. This will minimize the effect of bridge switching noise on the A4919.
- The exposed thermal pad should be connected to GND.
- Minimize stray inductance by using short, wide copper PCB traces at the drain and source terminals of all power MOSFETs. This includes motor lead connections, the input power bus, and the common source of the low-side power MOSFETs. This will minimize voltages induced by fast switching of large load currents.
- Consider the use of small (100 nF) ceramic decoupling capacitors across the source and drain of the power MOSFETs to limit fast transient voltage spikes caused by circuit trace inductance.
- Keep the gate discharge return connections Sx and LSS as short as possible. Any inductance on these traces will cause negative transitions on the corresponding A4919 terminals, which may exceed the absolute maximum ratings. If this is likely, consider the use of clamping diodes to limit the negative excursion on these terminals with respect to GND.
- The threshold programming network associated with the VDSTH input, including suitable supply decoupling, should be

- located as close to the device pins as possible. All connections should take the form of short, dedicated traces. If VDSTH is directly strapped to a logic supply or GND, this should similarly be by way of a short, dedicated trace.
- Check the peak voltage excursion of the transients on the LSS terminal with reference to the GND terminal using a close-grounded (tip and barrel) probe. If the voltage at LSS exceeds the absolute maximum in the datasheet, add additional clamping and/or capacitance between the LSS terminal and the GND terminal as shown.
- Gate charge drive paths and gate discharge return paths may carry a large transient current pulse. Therefore the traces from GHx, GLx, Sx (x = A, B or C) and LSS should be a short as possible to minimize trace inductance.
- Provide an independent connection from LSS to the common point of the power bridge. It is not recommended to connect LSS directly to the GND terminal as this may inject noise into sensitive functions such as the various voltage monitors.
- A low cost diode can be placed in the connection to VBB to provide reverse power supply protection. In reverse power supply conditions it is possible to use the body diodes of the power MOSFETs to clamp the reverse voltage to approximately 4 V. In this case the additional diode in the VBB connection will prevent damage to the A4919 and the VBRG terminal will survive the reverse voltage.



#### PACKAGE OUTLINE DRAWINGS

#### For Reference Only – Not for Tooling Use

(Reference MO-153 AET)

Dimensions in millimeters – NOT TO SCALE

Dimensions exclusive of mold flash, gate burrs, and dambar protrusions

Exact case and lead configuration at supplier discretion within limits shown

9.70 ±0.10 5.08 NOM 0° 0.20 3 NOM 4.40±0.10 6.40±0.20 1.00 REF 0.60 ±0.15 Branded Face 0.25 BSC 28X 1.20 MAX 0.10 C SEATING PLANE SEATING, GAUGE PLANE PLANE 0.30 0.15 0.65 BSC 0.19 0.00 1.65 3.00 6.10 A Terminal #1 mark area A Exposed thermal pad (bottom surface) ⚠ Reference land pattern layout (reference IPC7351 SOP65P640X120-29CM); All pads a minimum of 0.20 mm from all adjacent pads; adjust as necessary 5.00 to meet application process requirements and PCB layout tolerances; when mounting on a multilayer PCB, thermal vias at the exposed thermal pad land can improve thermal dissipation (reference EIA/JEDEC Standard JESD51-5) PCB Layout Reference View

Figure 6: Package LP, 28-Pin TSSOP with Exposed Thermal Pad



For Reference Only – Not for Tooling Use
(Reference JEDEC MO-220VHHD-1)
NOT TO SCALE All dimensions nominal unless otherwise stated – Dimensions in millimeters Exact case and lead configuration at supplier discretion within limits shown



Figure 7: Package ET, 28-Terminal QFN with Exposed Thermal Pad



# Three-Phase MOSFET Driver with Integrated Regulator

#### **Revision History**

| Revision    | Description of Revision                                                                                   | Pages               | Responsible | Revision Date     |
|-------------|-----------------------------------------------------------------------------------------------------------|---------------------|-------------|-------------------|
| -           | Initial Release                                                                                           | All                 | A. Wood     | April 14, 2014    |
| 1 (was 0.1) | Added V <sub>GDD</sub> spec and new Input Low Voltage for Sleep Mode; ammended VDDM description           | 7, 9, 10,<br>12, 13 | A. Wood     | November 11, 2014 |
| 2           | Updated Electrical Characteristics test conditions in table headers                                       | 6-8                 | A. Wood     | January 4, 2017   |
| 3           | Editorial update                                                                                          | All                 | R. Couture  | October 24, 2017  |
| 4           | Updated V <sub>DSTHI</sub> min/max values; corrected typos in Sleep Mode section; added ET package option | 1, 2, 8,<br>11, 21  | S. Ehara    | January 16, 2018  |

Copyright ©2018, Allegro MicroSystems, LLC

Allegro MicroSystems, LLC reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

Allegro's products are not to be used in any devices or systems, including but not limited to life support devices or systems, in which a failure of Allegro's product can reasonably be expected to cause bodily harm.

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, LLC assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

For the latest version of this document, visit our website:

www.allegromicro.com



### **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for allegro manufacturer:

Other Similar products are found below:

A1101ELHLT-T APEK4954ELP-01-T-DK APEK4491EES-01-T-DK APEK4490EES-01-T-DK ASEK758KCB-150U-T-DK ASEK759LCB-050B-T-DK APEK3901SEJ-01-T-DK APEK3931KJP-01-T-DK APEK4403GEU-01-T-DK ACS714ELCTR-30A-T APS12235LUAABU A3981KLPTR-T A5985GETTR-T APEK4952ELY-01-T-DK APEK4931MET-01-T-DK APEK4447SLJ-01-T-DK ASEK710KLA-6BB-T-DK ASEK758LCB-050B-T-DK ASEK770KCB-150U-T-DK APEK4985SLP-01-T-DK ASEK711KLC-25AB-T-DK ASEK713ELC-20A-T-DK ASEK716KLA-12CB-T-DK A1212LLHLT-T A3213ELHLT-T A3916GESTR-T-1 ACS758KCB-150B-PFF-T APEK4953ELJ-01-T-DK APEK4942GES-01-T-DK APEK3906SES-01-T-DK ASEK712ELC-30A-T-DK ASEK758ECB-200B-T-DK ASEK758LCB-100B-T-DK ASEK716KLA-25CB-T-DK ASEK759KCB-150B-T-DK ASEK770ECB-200U-T-DK A3930KJPTR-T APEK4979GLP-01-T-DK ASEK716KLA-6BB-T-DK ASEK758LCB-050U-T-DK A3959SLBTR-T ACS715ELCTR-30A-T APEK8651KLP-01-MH-DK APEK8650KLY-01-MH-DK APEK4915MLP ASEK710KLA-25CB-T-DK ASEK770ECB-200B-T-DK ASEK770KCB-150B-T-DK APEK4402KLP-01-T-DK A1157LUA-T