

#### **OVERVIEW**

The SM5841A/B are digital filters for digital audio, fabricated in Molybdenum-gate CMOS.

The SM5841A/B feature selectable digital deemphasis digital attenuation and soft mute functions. The serial data format uses 16-bit input words and 16-, 18- or 20-bit output words. They can operate from a standard 5 V supply or a low-voltage 3.2 V supply.

The SM5841A/B are available in 22-pin SOPs and 18-pin plastic DIPs.

#### **FEATURES**

- Filter configuration
  - 2-channel, 4-times or 8-times oversampling (interpolation) filter
  - 3-stage interpolation (69-tap + 13-tap + 9-tap)
  - IIR deemphasis filter for accurate gain and phase response
  - · Digital attenuator
  - · Overflow limiter
  - · Crystal oscillator
- Filter characteristics (fs = sampling frequency)
  - $0.20 \pm 0.03$  dB passband (0 to 0.4535fs) ripple
  - 53 dB (min) stopband attenuation (0.5465fs to 7.4535fs in 8fs mode and 0.5465fs to 3.4535fs in 4fs mode)
  - Linear phase (zero group delay)
- Input/output
  - 16-bit serial data input (2s-complement, MSB-first, normal/IIS selectable)
  - 16-, 18- or 20-bit serial data output (4fs L/R alternating or 8fs L/R simultaneous, 2scomplement, MSB-first, stereo/bilingual mode select)
  - DC offset (approximately 0.8%) correction (SM5841B only)
  - · TTL-compatible
- 256fs/384fs system clock selectable
- Supply voltage
  - 5 V normal-voltage operation
  - 3.2 V low-voltage operation
- 18-pin plastic DIP or 22-pin SOP
- Molybdenum-gate CMOS process

- Filter functions
  - 1st-order noise shaper (ON/OFF selectable)
  - · Soft muting
  - Digital attenuation
  - Digital deemphasis (for 32, 44.1 and 48 kHz)

#### **APPLICATIONS**

- · CD playback systems
- · DAT playback systems
- · PCM playback systems

#### **PINOUTS**

#### 18-pin DIP



#### 22-pin SOP



## PACKAGE DIMENSIONS

Unit: mm

910 niq-81





## BLOCK DIAGRAM



## PIN DESCRIPTION

| noitnivaed                                                                  | U/I | O/I smsN     | Иитрег |     |
|-----------------------------------------------------------------------------|-----|--------------|--------|-----|
| Description                                                                 | 0/I | Изте         | DIP    | qos |
| Oscillator and input frequency select. 384fs when HIGH, and 256fs when LOW. | dį  | <u>CK2</u> F | Ļ      | +   |
| Oscillator input connection                                                 | !   | ITX          | 2      | 2   |
| Oscillator output connection                                                | 0   | OTX          | 3      | 3   |
| Oscillator output clock (same frequency as XTI)                             | 0   | ско          | Þ      | Þ   |
| Ground                                                                      |     | SSA          | S      | S   |

| Nur | Number |      | 1/0 | Description                                                                                                             |
|-----|--------|------|-----|-------------------------------------------------------------------------------------------------------------------------|
| SOP | DIP    | Name | 1/0 | Description                                                                                                             |
| 6   | -      | NC   |     | No connection                                                                                                           |
| 7   | _      | NC   |     | No connection                                                                                                           |
| 8   | 6      | MDT  | qi  | Digital attenuator and mode set data                                                                                    |
| 9   | 7      | MCK  | ip  | Digital attenuator and mode set clock                                                                                   |
| 10  | 8      | MLE  | ip  | Digital attenuator and mode set latch enable                                                                            |
| 11  | 9      | RST  | ip  | System reset                                                                                                            |
| 12  | 10     | DG   | 0   | 8fs left/right simultaneous or 4fs left/right alternating de-glitched output                                            |
| 13  | 11     | DOR  | 0   | Right-channel data output when in 8fs L/R simultaneous mode, and LR clock output in 4fs L/R alternating mode.           |
| 14  | 12     | DOL  | 0   | Left-channel data output when in 8fs L/R simultaneous mode, and left/right-channel data output in L/R alternating mode. |
| 15  | 13     | wcкo | 0   | Output word clock                                                                                                       |
| 16  | 14     | VDD  |     | 5 V supply                                                                                                              |
| 17  | -      | NC   |     | No connection                                                                                                           |
| 18  | -      | NC   |     | No connection                                                                                                           |
| 19  | 15     | вско | 0   | Output bit clock                                                                                                        |
| 20  | 16     | LRCI | ip  | Input data sample rate (fs) clock                                                                                       |
| 21  | 17     | вскі | ip  | Input bit clock                                                                                                         |
| 22  | 18     | DIN  | ip  | Data input                                                                                                              |

## Note

i = input, ip = input with pull-up resistance, o = output

## **SPECIFICATIONS**

## **Absolute Maximum Ratings**

 $V_{ss} = 0 V$ 

| Parameter                 | Symbol                                       | Rating      | Unit   |  |
|---------------------------|----------------------------------------------|-------------|--------|--|
| Supply voltage range      | V <sub>DD</sub>                              | -0.3 to 7.0 | V      |  |
| Input voltage range       | ge V <sub>IN</sub> -0.3 to V <sub>DD</sub> + |             | ٧      |  |
| Power dissipation         | PD                                           | 250         | mW     |  |
| Storage temperature range | T <sub>stg</sub>                             | -40 to 125  | deg. C |  |
| Soldering temperature     | T <sub>sid</sub>                             | 255         | deg. C |  |
| Soldering time            | <sup>†</sup> dq                              | 10          | S      |  |

## **Recommended Operating Conditions**

 $V_{ss} = 0 V$ 

| Parameter                   | Symbol          | Rating     | Unit   |
|-----------------------------|-----------------|------------|--------|
| Supply voltage range        | V <sub>DD</sub> | 3.2 to 5.5 | V      |
| Operating temperature range | Торг            | -20 to 80  | deg. C |

#### **DC Electrical Characteristics**

## Normal-voltage mode

 $V_{DD}$  = 4.5 to 5.5 V,  $V_{SS}$  = 0 V,  $T_a$  = -20 to 80 deg. C unless otherwise noted

|                                      | 0                | 0                                                                         |                    | Rating |                    | Unit |
|--------------------------------------|------------------|---------------------------------------------------------------------------|--------------------|--------|--------------------|------|
| Parameter                            | Symbol           | Condition                                                                 | min                | typ    | max                | Oill |
| Supply current                       | I <sub>DD</sub>  | V <sub>DD</sub> = 5.0 V,<br>f <sub>SYS</sub> = 256fs = 13 MHz,<br>no load | -                  | -      | 40                 | mA   |
| XTI HIGH-level input voltage         | V <sub>IH1</sub> |                                                                           | 0.7V <sub>DD</sub> | -      | -                  | ٧    |
| XTI LOW-level input voltage          | V <sub>IL1</sub> |                                                                           | -                  | -      | 0.3V <sub>DD</sub> | ٧    |
| HIGH-level input voltage             | V <sub>IH2</sub> | See note 1.                                                               | 2.4                | _      | _                  | ٧    |
| LOW-level input voltage              | V <sub>IL2</sub> |                                                                           | _                  | -      | 0.5                | ٧    |
| HIGH-level output voltage            | V <sub>ОН</sub>  | $l_{OH} = -0.4$ mA.<br>See note 2.                                        | 2.5                | _      | _                  | V    |
| LOW-level output voltage             | V <sub>OL</sub>  | I <sub>OL</sub> = 1.6 mA.<br>See note 2.                                  | _                  | _      | 0.4                | ٧    |
| XTI HIGH-level input leakage current | Іцн              | V <sub>IN</sub> = V <sub>DD</sub>                                         | _                  | 10     | 20                 | μΑ   |
| XTI LOW-level input leakage current  | 1 <sub>LL</sub>  | V <sub>IN</sub> = 0 V                                                     | _                  | 10     | 20                 | μΑ   |
| HIGH-level input leakage current     | ILH              | $V_{IN} = V_{DD}$ . See note 1.                                           | _                  | _      | 1.0                | μΑ   |
| LOW-level input current              | l <sub>IL</sub>  | V <sub>IN</sub> = 0 V. See note 1.                                        | _                  | 10     | 20                 | μΑ   |

#### Notes

- 1. Pins LRCI, DIN, BCKI, CKSL, MDT, MCK, MLE and RST
- 2. Pins CKO, DOL, DOR, BCKO, WCKO and DG

#### Low-voltage mode

 $V_{DD}$  = 3.2 to 4.5 V,  $V_{SS}$  = 0 V,  $T_a$  = -20 to 70 deg. C unless otherwise noted

| Parameter                            |                  | 0 12:                                                                       | Rating             |     |                    | Unit |
|--------------------------------------|------------------|-----------------------------------------------------------------------------|--------------------|-----|--------------------|------|
|                                      | Symbol           | Symbol Condition                                                            |                    | typ | max                | Unit |
| Supply current                       | I <sub>DD</sub>  | V <sub>DD</sub> = 3.4 V,<br>f <sub>SYS</sub> = 256fs = 11.5 MHz,<br>no load | -                  | _   | 20                 | mA   |
| XTI HIGH-level input voltage         | V <sub>IH1</sub> |                                                                             | 0.7V <sub>DD</sub> | -   | -                  | ٧    |
| XTI LOW-level input voltage          | V <sub>IL1</sub> |                                                                             | -                  | _   | 0.3V <sub>DD</sub> | ٧    |
| HIGH-level input voltage             | V <sub>IH2</sub> |                                                                             | 2.4                | _   | _                  | ٧    |
| LOW-level input voltage              | V <sub>IL2</sub> | See note 1.                                                                 | _                  | _   | 0.5                | V    |
| HIGH-level output voltage            | VoH              | I <sub>OH</sub> = -0.2 mA.<br>See note 2.                                   | 2.5                | _   | _                  | ٧    |
| LOW-level output voltage             | V <sub>OL</sub>  | I <sub>OL</sub> = 0.8 mA.<br>See note 2.                                    | _                  | _   | 0.4                | ٧    |
| XTI HIGH-level input leakage current | Існ              | V <sub>IN</sub> = V <sub>DD</sub>                                           | _                  | _   | 12                 | μΑ   |

| Parameter                           | Cumbal          | Condition                          |     | Rating |     | Unit  |
|-------------------------------------|-----------------|------------------------------------|-----|--------|-----|-------|
|                                     | Symbol          | Condition                          | min | typ    | max | Oilit |
| XTI LOW-level input leakage current | I <sub>LL</sub> | V <sub>IN</sub> = 0 V              | _   | -      | 12  | μΑ    |
| HIGH-level input leakage current    | Існ             | $V_{IN} = V_{DD}$ . See note 1.    | -   | _      | 1.0 | μΑ    |
| LOW-level input current             | I <sub>IL</sub> | V <sub>IN</sub> = 0 V. See note 1. | _   | -      | 12  | μΑ    |

#### **Notes**

- 1. Pins LRCI, DIN, BCKI, CKSL, MDT, MCK, MLE and RST
- 2. Pins CKO, DOL, DOR, BCKO, WCKO and DG

#### **AC Electrical Characteristics**

 $V_{DD}$  = 4.5 to 5.5 V,  $V_{SS}$  = 0 V,  $T_a$  = -20 to 80 deg. C for normal-voltage operation.  $V_{DD}$  = 3.2 to 4.5 V,  $V_{SS}$  = 0 V,  $T_a$  = -20 to 70 deg. C for low-voltage operation. Typical values are measured at fs = 44.1 kHz.

#### System clock

#### Crystal oscillator operation

| Parameter            | Combal     | Condition          |     | Rating |      | Unit     |
|----------------------|------------|--------------------|-----|--------|------|----------|
|                      | Symbol Cor | Condition          | min | typ    | max  | Onit     |
| Oscillator frequency | f          | 384fs, CKSL = HIGH | 4.0 | 16.9   | 19.3 | MHz      |
|                      | †MAX       | 256fs, CKSL = LOW  | 4.0 | 11.3   | 13.0 | IVITIZ : |

#### External clock input operation

| Parameter                                       |                  |                    |      | Rating |      |    |
|-------------------------------------------------|------------------|--------------------|------|--------|------|----|
|                                                 | Symbol Condition | min                | typ  | max    | Unit |    |
| XTI HIGH-level clock pulsewidth                 |                  | 384fs, CKSL = HIGH | 21.7 | 29.5   | 125  |    |
|                                                 | tсwн             | 256fs, CKSL = LOW  | 34   | 44.3   | 125  | ns |
| WTI LOWI L. |                  | 384fs, CKSL = HIGH | 21.7 | 29.5   | 125  |    |
| XTI LOW-level clock pulsewidth                  | <sup>t</sup> cwl | 256fs, CKSL = LOW  | 34   | 44.3   | 125  | ns |
| XTI clock pulse time                            | t <sub>X1</sub>  | 384fs, CKSL = HIGH | 51.7 | 59.0   | 250  |    |
|                                                 |                  | 256fs, CKSL = LOW  | 77   | 88.6   | 250  | ns |

#### System clock timing waveform



#### Serial input timing (BCKI, DIN, LRCI)

| Parameter                  | Cumbal |     | Unit |     |       |
|----------------------------|--------|-----|------|-----|-------|
|                            | Symbol | min | typ  | max | Oilit |
| BCKI HIGH-level pulsewidth | †BCWH  | 50  | _    | =   | ns    |
| BCKI LOW-level pulsewidth  | †BCWL  | 50  | -    | _   | ns    |

| Parameter                           | 0                |     | Unit |     |        |
|-------------------------------------|------------------|-----|------|-----|--------|
|                                     | Symbol           | min | typ  | max | ) Unit |
| BCKI pulse period                   | t <sub>BCY</sub> | 100 | -    | -   | ns     |
| DIN setup time                      | tos              | 50  | -    | -   | ns     |
| DIN hold time                       | tрн              | 50  |      | -   | ns     |
| Last BCKI rising edge to LRCI edge  | t <sub>BL</sub>  | 50  | _    | -   | ns     |
| LRCI edge to first BCKI rising edge | t <sub>LB</sub>  | 50  | -    | -   | ns     |

## BCKI, DIN and LRCI input timing waveform



## Reset timing

| Parameter _              | Compleal            | Condition      | Rating |     |      | Unit |
|--------------------------|---------------------|----------------|--------|-----|------|------|
|                          | Symbol Condition -  | min            | typ    | max | Olin |      |
| RST LOW-level pulsewidth |                     | At power-on    | 1      | _   | -    | μs   |
|                          | t <sub>RST</sub> At | At other times | 50     | -   | _    | ns   |

## Control input timing (MDT, MCK, $\overline{\text{MLE}}$ )

|                           | 0.11             |     | Rating |     |      |  |
|---------------------------|------------------|-----|--------|-----|------|--|
| Parameter                 | Symbol           | min | typ    | max | Unit |  |
| MDT setup time            | t <sub>MDS</sub> | 40  | -      | -   | ns   |  |
| MDT hold time             | <sup>†</sup> MDH | 40  | -      | -   | ns   |  |
| MLE setup time            | 1 <sub>MCS</sub> | 60  | -      | -   | ns   |  |
| MLE hold time             | 1мсн             | 40  | _      | -   | ns   |  |
| MLE LOW-level pulsewidth  | 1MEWL            | 40  | -      | _   | ns   |  |
| MLE HIGH-level pulsewidth | tmewh            | 40  | _      | _   | ns   |  |
| MLE pulse interval        | tMLEY            | 6   | _      | -   | tsys |  |
| MCK and MLE rise time     | tr               | -   | -      | 100 | ns   |  |
| MCK and MLE fall time     | ţı               | _   | -      | 100 | ns   |  |

#### Note

 $t_{SYS}$  = system clock cycle time (1/384fs when  $\overline{CKSL}$  = HIGH and 1/256fs when  $\overline{CKSL}$  = LOW)

## Control input timing waveform



## **Output timing**

## Normal-voltage mode

$$V_{\text{DD}}$$
 = 4.5 to 5.5 V,  $V_{\text{SS}}$  = 0 V,  $T_{\text{a}}$  = -20 to 80 deg. C

| D                                      | Oh a l             | O-malisi-m                               |         | Rating |     | Unit  |  |
|----------------------------------------|--------------------|------------------------------------------|---------|--------|-----|-------|--|
| Parameter                              | Symbol             | Condition                                | min typ |        | max | Oilit |  |
| Oscillator input to output delay       | tхто               | XTI falling edge to XTO rising edge      | 3       | -      | 20  | ns    |  |
| Oscillator input to clock output delay | tско               | XTI falling edge to CKO falling edge     | 7       | -      | 30  | ns    |  |
| Oscillator input to bit clock output   | t <sub>sbH</sub>   | XTI falling edge to BCKO rising edge     | 10      |        | 60  | ns    |  |
| delay (CKSL = HIGH)                    | t <sub>sbL</sub>   | XTI falling edge to BCKO falling edge    | 10      | -      | 60  | ns    |  |
| Oscillator input to bit clock output   | t <sub>sbH</sub>   | XTI rising edge to BCKO rising edge      | 10      | -      | 60  | ns    |  |
| delay ( <del>CKSL</del> = LOW)         | t <sub>sbL</sub>   | XTI falling edge to BCKO falling edge    | 10      | -      | 60  | ns    |  |
| Bit clock output to data output and    | t <sub>bdH1</sub>  | BCKO falling edge to rising-edge output  | 0       | -      | 20  | ns    |  |
| word clock output delay                | t <sub>bdL1</sub>  | BCKO falling edge to falling-edge output | 0       | -      | 20  | ns    |  |
| Bit clock output to de-glitched        | <sup>†</sup> ЫH2   | BCKO rising edge to rising-edge output   | 0       | -      | 20  | ns    |  |
| output delay                           | <sup>†</sup> bdl.2 | BCKO rising edge to falling-edge output  | 0       | -      | 20  | ns    |  |

#### Notes

All measurements with 15 pF load

## Low-voltage mode

 $V_{DD}$  = 3.2 to 4.5 V,  $V_{SS}$  = 0 V,  $T_a$  = -20 to 70 deg. C

|                                        | 2                 | O dist                                   |     | Rating |     | Unit |
|----------------------------------------|-------------------|------------------------------------------|-----|--------|-----|------|
| Parameter                              | Symbol            | Condition                                | min | typ    | max | Onit |
| Oscillator input to output delay       | tхто              | XTI falling edge to XTO rising edge      | 3   | -      | 30  | ns   |
| Oscillator input to clock output delay | tско              | XTI falling edge to CKO falling edge     | 7   | -      | 45  | ns   |
| Oscillator input to bit clock output   | t <sub>sbH</sub>  | XTI falling edge to BCKO rising edge     | 10  | _      | 100 | ns   |
| delay (CKSL = HIGH)                    | t <sub>sbL</sub>  | XTI falling edge to BCKO falling edge    | 10  | _      | 100 | ns   |
| Oscillator input to bit clock output   | t <sub>sbH</sub>  | XTI rising edge to BCKO rising edge      | 10  | -      | 100 | ns   |
| delay ( <del>CKSL</del> = LOW)         | t <sub>sbL</sub>  | XTI falling edge to BCKO falling edge    | 10  | _      | 100 | ns   |
| Bit clock output to data output and    | t <sub>bdH1</sub> | BCKO falling edge to rising-edge output  | 0   | _      | 30  | ns   |
| word clock output delay                | <sup>t</sup> bdL1 | BCKO falling edge to falling-edge output | 0   | -      | 30  | ns   |
| Bit clock output to de-glitched        | t <sub>bdH2</sub> | BCKO rising edge to rising-edge output   | 0   | _      | 30  | ns   |
| output delay                           | tbdL2             | BCKO rising edge to falling-edge output  | 0   | -      | 30  | ns   |

#### Notes

All measurements with 15 pF load

## Output timing waveform



#### Note

The output timing shows the timing relationship between DOL/DOR/WCKO/DG and XTI and BCKO. It does not show the timing relationship between outputs.

## **Filter Characteristics**

SM5841A 4-times interpolation filter

| _                    | Frequ                | Frequency       |       |      | Rating (dB) |  |  |
|----------------------|----------------------|-----------------|-------|------|-------------|--|--|
| Parameter            | f                    | @fs = 44.1 kHz  | min   | typ  | max         |  |  |
| Passband attenuation | 0.1.0.4505           |                 | -     | 0.20 | -           |  |  |
| Passband ripple      | 0 to 0.4535fs        | 0 to 20 kHz     | -0.03 | -    | 0.03        |  |  |
| Stopband attenuation | 0.5465fs to 3.4535fs | 24.1 to 152 kHz | 53    | _    | -           |  |  |

## 4fs filter frequency characteristic (Deemphasis OFF)



## 4fs filter passband characteristic (Deemphasis OFF)



## 4fs filter band-transition characteristic (Deemphasis OFF)



SM5841A 8-times interpolation filter

| D                    | Frequ                | Rating (dB)     |       |      |      |
|----------------------|----------------------|-----------------|-------|------|------|
| Parameter            | f                    | @fs = 44.1 kHz  | min   | typ  | max  |
| Passband attenuation |                      |                 | -     | 0.20 | -    |
| Passband ripple      | 0 to 0.4535fs        | 0 to 20 kHz     | -0.03 | _    | 0.03 |
|                      | 0.5465fs to 3.4535fs | 24.1 to 152 kHz | 53    | -    | -    |
| Stopband attenuation | 3.4535fs to 4.5465fs | 152 to 201 kHz  | 50    | _    | -    |
|                      | 4.5465fs to 7.4535fs | 201 to 328 kHz  | 53    | -    | _    |

8fs filter frequency characteristic (Deemphasis OFF)



## 8fs filter passband characteristic (Deemphasis OFF)



## 8fs filter band-transition characteristic (Deemphasis OFF)



## SM5841B 4-times interpolation filter

| Parameter            | Frequ                |                 | Rating (dB) |      |      |
|----------------------|----------------------|-----------------|-------------|------|------|
| Parameter            | f @fs = 44.1 kHz     |                 | min         | typ  | max  |
| Passband attenuation | 0 10 0 1505          |                 | _           | 0.20 | -    |
| Passband ripple      | 0 to 0.4535fs        | 0 to 20 kHz     | -0.03       | -    | 0.03 |
| Stopband attenuation | 0.5465fs to 3.4535fs | 24.1 to 152 kHz | 53          | _    | _    |

## 4fs filter frequency characteristic (Deemphasis OFF)



## 4fs filter passband characteristic (Deemphasis OFF)



## 4fs filter band-transition characteristic (Deemphasis OFF)



SM5841B 8-times interpolation filter

|                      | Frequ                | Rating (dB)     |       |      |      |
|----------------------|----------------------|-----------------|-------|------|------|
| Parameter            | f                    | @fs = 44.1 kHz  | min   | typ  | max  |
| Passband attenuation |                      | 0 . 00          | _     | 0.20 | _    |
| Passband ripple      | 0 to 0.4535fs        | 0 to 20 kHz     | -0.03 | -    | 0.03 |
|                      | 0.5465fs to 3.4535fs | 24.1 to 152 kHz | 53    | _    | _    |
| Stopband attenuation | 3.4535fs to 4.5465fs | 152 to 201 kHz  | 50    | -    | -    |
|                      | 4.5465fs to 7.4535fs | 201 to 328 kHz  | 53    | _    | _    |

8fs filter frequency characteristic (Deemphasis OFF)



## 8fs filter passband characteristic (Deemphasis OFF)



## 8fs filter band-transition characteristic (Deemphasis OFF)



## Deemphasis filter

| Dev                                  |                  | Sampling frequency (fs) |               |               |  |
|--------------------------------------|------------------|-------------------------|---------------|---------------|--|
| Par                                  | ameter           | 32 kHz                  | 44.1 kHz      | 48 kHz        |  |
| Passband bandwidth (kHz)             |                  | 0 to 14.5               | 0 to 20.0     | 0 to 21.7     |  |
|                                      | Attenuation (dB) | -0.40 to 0.35           | -0.05 to 0.15 | -0.30 to 0.05 |  |
| Deviation from ideal characteristics | Phase, θ (°)     | -2 to 19                | -1 to 15      | -1 to 14      |  |

#### **FUNCTIONAL DESCRIPTION**

#### SM5841A/B Arithmetic Block



#### Oversampling (Interpolation)

The SM5841A/B performs oversampling using a three-stage FIR interpolation filter. Each filter stage interpolates the signal by a factor of two, giving an overall interpolation factor of eight. Sampling noise components are attenuated by the interpolation filter to greater than 53 dB in the 0.5465fs to 7.4535fs (8fs mode) and 0.5465fs to 3.4535fs (4fs mode) stopband.

## **Digital Deemphasis**

The deemphasis filter is in cascade with the oversampling filters. It is implemented using an IIR filter, and reproduces the deemphasis gain and phase characteristics more faithfully than conventional analog deemphasis filters. Deemphasis is enabled when DEEM is HIGH, and disabled when DEEM is LOW. After initialization (system reset), deemphasis is OFF.

The filter coefficients change according to the selected sampling frequency, fs.

| FSEL1 | FSEL2 | Sampling frequency |
|-------|-------|--------------------|
| LOW   | LOW   | 44.1 kHz           |
| LOW   | HIGH  | 48 kHz             |
| HIGH  | LOW   | 44.1 kHz           |
| HIGH  | HIGH  | 32 kHz             |

After initialization (system reset), 44.1 kHz sampling frequency is selected.

#### Digital Attenuator (MDT, MCK, MLE)

The digital attenuator is used for the attenuation and mute functions. An external attenuation coefficient is loaded into an attenuation register using MDT, MCK and MLE, as shown in figure 1.

The 7-bit attenuation level set data is input on MDT (MSB = LOW), MSB-first and clocked on the falling edge of MCK.

Both the left and right channels are attenuated simultaneously by an amount

Attenuation =  $20 \times \log_{10}(1 - DATT/127) dB$ 

where DATT is the contents of the attenuation register. When DATT = 127, the attenuation is infinite (mute function). The register is reset to 0 at system reset.



Figure 1. Attenuation data

When a new DATT attenuation coefficient is loaded, the attenuation ramps up or down to the level set by the new coefficient as shown in figure 2. If another attenuation coefficient is loaded

before this new level is reached, the gain ramps in the direction of the latest set level. This occurs because coefficients are temporarily stored in a different register.



Figure 2. Attenuation level changes

#### Soft Mute

The oversampled output can be muted using the MUTE flag. Muting is ON when MUTE is HIGH, and OFF when MUTE is LOW.

When MUTE is HIGH, the maximum attenuation coefficient 127 is loaded into the temporary-storage register and the attenuation slowly changes to  $\infty$  dB.

When MUTE is LOW, the value in the temporary-storage register is the value just before MUTE went LOW. If the external attenuation coefficient changes, the attenuation slowly changes to that new value.

The time taken to increase the attentuation from 0 (DATT = 1) to  $\infty$  dB (DATT = 127) is approximately 1024/fs, which is approximately 23.2 ms at fs = 44.1 kHz.

Muting is set to OFF at system reset.

#### System Clock (XTI, XTO, CKO, CKSL)

The system clock has 256fs and 384fs selectable frequencies. The clock can be generated either externally (input on XTI) or internally (crystal oscillator between XTI and XTO).

The clock is output on CKO, where the frequency is set by the level on  $\overline{\text{CKSL}}$  as shown in table 1.

Table 1. System clock select

| CKSL | Clock<br>frequency | Clock input                            |
|------|--------------------|----------------------------------------|
| LOW  | 256fs              | External clock on XTI<br>OR            |
| HIGH | 384fs              | Crystal oscillator between XTI and XTO |

## Mode Flags (MDT, MCK, MLE)

The mode flags are set by data on the serial data interface pins (MDT, MCK and  $\overline{\text{MLE}}$ ).

Mode flag data on MDT is clocked on the falling edge of MCK, and then shifted in a shift register on the rising edge of MCK. Data should, therefore, change on the falling edge of MCK.

The input data in the internal SIPO (serial-in, parallel-out register) is latched into the mode register on the rising edge of the  $\overline{\text{MLE}}$  latch enable. Therefore, data preceding the 8-bit input should be set to 1 (HIGH).

The mode flags set are selected by the state of B1 and B2.



Figure 4. Mode flag setting 2

Table 2. Mode flag description

| D.    | 7.0  | nu.     | Mode                |                                      | Мо             | de function sele    | ct       |               | Default at   |     |
|-------|------|---------|---------------------|--------------------------------------|----------------|---------------------|----------|---------------|--------------|-----|
| B1    | B2   | Bit     | flag                | Description                          | H/L            |                     | Function |               | reset        |     |
|       |      |         |                     |                                      |                | BILL                | BIRR     | Output        |              |     |
|       |      | 3       | BILL                |                                      |                | LOW                 | LOW      | Stereo        |              |     |
|       |      |         |                     | Bilingual output select              |                | LOW                 | HIGH     | RR            | Stereo       |     |
|       |      | 4       | BIRR                |                                      |                | HIGH                | LOW      | LL            |              |     |
|       | :    | <br>    |                     |                                      |                | HIGH                | HIGH     | Stereo        |              |     |
|       |      |         |                     |                                      |                | FSEL1               | FSEL2    | Frequency     |              |     |
| HIGH  | LOW  | 5 FSEL1 | FSEL1               |                                      |                | LOW                 | LOW      | 44.1 kHz      |              |     |
| man   | 2011 |         |                     | Deemphasis filter sampling frequency |                | LOW                 | HIGH     | 48.0 kHz      | 44.1 kHz     |     |
| :<br> |      | 6       | FSEL2               | damping noquency                     |                | HIGH                | LOW      | 44.1 kHz      |              |     |
| j     |      |         | 10000               |                                      |                | HIGH                | HIGH     | 32.0 kHz      |              |     |
|       |      |         | DEEM                |                                      | LOW            | Deemphasis OF       | OFF      |               |              |     |
|       |      | 7       | DEEM                | Deemphasis select                    | HIGH           | Deemphasis ON       |          |               | OFF          |     |
|       |      | 8       | MUTE                | Muta salaat                          | LOW Mute OFF   |                     |          |               | OFF          |     |
|       |      |         | MICTE               | Mute select HIGH Mute ON             |                |                     |          | Minie zeieci  |              | O11 |
|       |      | 3       | lis                 | Serial input format                  | LOW            | Normal serial input |          |               | Normal       |     |
|       |      |         | ,,,,                | select                               | HIGH           | IIS serial input    |          |               |              |     |
|       |      | 4       | LRPL                | LRC! polarity                        | LOW            | Left/right = HIG    | H/LOW    |               | HIGH/LOW     |     |
|       |      |         |                     | Little polarity                      | HIGH           | Left/right = LOV    | V/HIGH   |               |              |     |
|       |      | 5       | OMOD                | Output mode                          | LOW            | 8fs L/R simultar    | neous    |               | 8fs L/R      |     |
|       |      |         |                     | ou.puoo                              | HIGH           | 4fs L/R alternating |          |               | simultaneous |     |
| LOW   | HIGH |         |                     |                                      |                | OW16                | OW20     | Output length |              |     |
|       |      | 6       | OW16                |                                      |                | LOW                 | LOW      | 18-bit        |              |     |
|       |      | ļ       |                     | Output bit word length select        |                | LOW                 | HIGH     | 20-bit        | 18-bit       |     |
|       |      | 7       |                     |                                      |                | HIGH                | LOW      | 16-bit        |              |     |
|       |      | '       |                     |                                      |                | HIGH                | HIGH     | 18-bit        |              |     |
|       |      | 0 11007 | Noise shaper select | LOW                                  | Noise shaper C | N                   |          | ON            |              |     |
|       |      | 8       | NSOF                | Triple Stapet Select                 | HIGH           | Noise shaper C      | FF       |               | J.,          |     |

## Audio Data Input (DIN, BCKI, LRCI, LRPL flags)

The input is in 16-bit, 2s-complement, MSB-first, serial data format.

The IIS flag selects the IIS serial input format. The SM5841A/B supports IIS-format data at frequencies above 32fs, including 64fs. Normal format is selected at system reset.

#### Input timing

Serial input data on DIN is clocked into an SIPO register on the rising edge of the BCKI bit clock, and then converted into parallel data.

The SIPO output data for each channel is latched into either the left-channel or right-channel input register on the rising/falling edge of LRCI.

The timing of the arithmetic and output circuits is independent of the input timing. Accordingly, phase differences between LRCI, BCKI and XTI do not cause incorrect operation, and data input clock jitter does not generate jitter in the output clock.



Figure 5. Normal data format (IIS = LOW)



Figure 6. IIS data format (IIS = HIGH)

# Data Output (DOL, DOR, BCKO, WCKO, DG, OMOD flag, OW16 flag, OW20 flag)

The output is in 2s-complement, MSB-first serial format. The output word length is 16-, 18- or 20-bit selectable using the OW16 and OW20 mode flags. 18-bit format is selected at system reset.

Filter arithmetic data has DC offset compensation added (SM5841B only) to reduce D/A converter zero-crossing distortion for very-small input signals. The offset correction added is approximately 0.8%.

- 512 LSB for 16-bit output
- 2048 LSB for 18-bit output
- 8192 LSB for 20-bit output

Table 3. Output timing

The BILL and BIRR flags select the output mode—LL, RR or stereo. LL (and RR) are mono modes where both channels output the left-channel (right-channel) signal. Stereo is selected at reset.

The output timing mode is selected by the OMOD flag. 8fs simultaneous left/right output and 4fs alternating left/right output are supported. 8fs simultaneous is selected at system reset.

Left- and right-channel data is output serially on either two pins (simultaneous or parallel channels) or one pin (alternating or serial channels), selected as shown in table 3.

|                  |                |                     | Output mode          |                     |  |
|------------------|----------------|---------------------|----------------------|---------------------|--|
| Parameter        | Symbol         | System clock select | 8fs L/R simultaneous | 4fs L/R alternating |  |
|                  |                | CKSL = HIGH         | 1/192fs              | 1/192fs             |  |
| Bit clock rate   | t <sub>B</sub> | CKSL = LOW          | 1/256fs              | 1/256fs             |  |
|                  |                | CKSL = HIGH         | 24t <sub>B</sub>     | 24t <sub>B</sub>    |  |
| Data word length | tow            | CKSL = LOW          | 32t <sub>B</sub>     | 32t <sub>B</sub>    |  |



Figure 7. 8fs data output timing (OMOD = LOW, CKSL = HIGH)

#### Note

In 18-bit mode, pulses 17 and 18 are output, and in 20-bit mode, pulses 17 to 20 are output.



Figure 8. 8fs data output timing (OMOD = LOW,  $\overline{CKSL}$  = LOW)

#### Note

In 18-bit mode, pulses 17 and 18 are output, and in 20-bit mode, pulses 17 to 20 are output.



Figure 9. 4fs data output timing (OMOD = HIGH, CKSL = HIGH)

## Note

In 18-bit mode, pulses 17 and 18 are output, and in 20-bit mode, pulses 17 to 20 are output.



Figure 10. 4fs data output timing (OMOD = high, CKSL = LOW)

#### Note

In 18-bit mode, pulses 17 and 18 are output, and in 20-bit mode, pulses 17 to 20 are output.

#### System Reset

The SM5841A/B must be reset at power-ON by applying at LOW-level pulse on  $\overline{RST}$ .

The following conditions occur at system reset.

- The arithmetic and output timing counters are reset on the next LRCI start edge after XTI has stablilized.
- 2. All data flags are reset to LOW when  $\overline{RST}$  goes HIGH.
- 3. Mute attenuation is reset to OFF when  $\overline{RST}$  goes HIGH.

A power-ON reset pulse can be applied from a controlling microprocessor, or by connecting a

300 pF capacitor between  $\overline{RST}$  and VSS for systems where XTI and LRCI stabilize simultaneously. For others systems that do not use a microcontroller, XTI and LRCI must stabilize before  $\overline{RST}$  goes HIGH. A larger capacitor can be used to ensure that this occurs.

If the system clock becomes corrupted or develops jitter such that the timing increases above  $\pm 3/8 \times (LRCI \ clock \ frequency)$ , then the internal timing will automatically reset on the next LRCI start edge. This timing re-synchronization can generate an output click noise.

#### **Output Muting**

When  $\overline{RST}$  goes LOW, DOL and DOR go LOW, immediately muting the output words. Muting is released and timing re-synchronized on the third LRCI rising edge after  $\overline{RST}$  goes HIGH. The BCKO and WCKO clock outputs do not stop.

Furthermore, when  $\overline{\text{CKSL}}$  changes state, LRPL changes state or the internal timing re-synchronizes, as shown in figure 11, and output muting and release occurs just as when  $\overline{\text{RST}}$  goes LOW.



Figure 11. System reset timing and output muting

#### TIMING DIAGRAMS

#### Input Timing (DIN, BCKI, LRCI)



Figure 12. Input timing 1 (IIS = LOW, LRPL = LOW)



Figure 13. Input timing 2 (IIS = HIGH, LRPL = HIGH)

## Output Timing (DOL, DOR, BCKO, WCKO, DG)



Figure 14. 8fs output timing 1 (CKSL = HIGH, OMOD = LOW)

#### Note

In 18-bit mode, pulses 17 and 18 are output, and in 20-bit mode, pulses 17 to 20 are output.



Figure 15. 8fs output timing 2 (CKSL = LOW, OMOD = LOW)

#### Note

In 18-bit mode, pulses 17 and 18 are output, and in 20-bit mode, pulses 17 to 20 are output.



Figure 16. 4fs output timing 1 (CKSL = HIGH, OMOD = HIGH)

#### Note

In 18-bit mode, pulses 17 and 18 are output, and in 20-bit mode, pulses 17 to 20 are output.



Figure 17. 4fs output timing 2 (CKSL = LOW, OMOD = HIGH)

#### Note

In 18-bit mode, pulses 17 and 18 are output, and in 20-bit mode, pulses 17 to 20 are output.

## **APPLICATION CIRCUITS**

## Input Interface Circuits



## Output Interface Circuits

## 18-bit dual D/A converter (8fs L/R simultaneous output mode)



#### 18-bit D/A converter



NIPPON PRECISION CIRCUITS INC. reserves the right to make changes to the products described in this data sheet in order to improve the design or performance and to supply the best possible products. Nippon Precision Circuits Inc. assumes no responsibility for the use of any circuits shown in this data sheet, conveys no license under any patent or other rights, and makes no claim that the circuits are tree from patent intringement. Applications for any devices shown in this data sheet are for illustration only and Nippon Precision. Circuits Inc. makes no claim or warranty that such applications will be suitable for the use specified without further testing or modification. The products described in this data sheet are not intended to use for the apparatus which influence human lives due to the failure or malfunction of the products. Customers are requested to comply with applicable laws and regulations in effect now and hereinafter, malfunction of the products. Customers are requested to comply with applicable laws and regulations in effect now and hereinafter, including compliance with export controls on the distribution or dissemination of the products. Customers shall not export, directly or including compliance with export controls on the distribution or dissemination of the products. Customers shall not export, directly or including compliance without first obtaining required licenses and approvals from appropriate government agencies.

#### NIPPON PRECISION CIRCUITS INC.

4-3, Fukuzumi 2-chome Koto-ku, Tokyo 135-8430, Japan Telephone: 03-3642-6661



NC9251BE 1998.10

## **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for nippon precision circuits manufacturer:

Other Similar products are found below:

Nippon Precision Circuits