

### 3A, Ultra Low Dropout (0.19V Typical) Linear Regulator

#### Features

- Ultra Low Dropout
  - 0.19V (Typical) at 3A Output Current
- Low ESR output Capasitor (Milti-layer Chip Capasitors (MLCC)) Applicable
- 0.8V Reference Voltage
- High Output Accuracy
- · Fast Transient Response
- Adjustable Output Voltage
- Power-On-Reset Monitoring on Both VCNTL and VIN Pins
- · Internal Soft-Start

Applications

**Notebook PCs** 

Add-in Cards

- Current-Limit and Short Current-Limit Protections
- · Thermal Shutdown with Hysteresis
- Open-Drain VOUT Voltage Indicator (POK)
- Low Shutdown Quiescent Current (< 30mA)
- Built in Shutdown/Enable Control with floating high/ low Function
- Simple SOP-8P and TDFN3x3-10 Packages with Exposed Pad
- Lead Free and Green Devices Available (RoHS Compliant)

Motherboards, VGA Cards

### **General Description**

The APL5933A/B/C/D is a 3A ultra low dropout linear regulator. The IC needs two supply voltages, one is a control voltage ( $V_{CNTL}$ ) for the control circuitry, the other is a main supply Voltage( $V_{IN}$ ) for power conversion, to reduce power dissipation and provide extremely low dropout voltage.

The APL5933A/B/C/D integrates many functions. A Power-On-Reset (POR) circuit monitors both supply voltages on  $V_{CNTL}$  and  $V_{IN}$  pins to prevent erroneous operations. The functions of thermal shutdown and current-limit protect the device against thermal and current over-loads. A POK indicates that the output voltage status with a delay time set internally. It can control other converter for power sequence. APL5933A/B/C/D can be enabled by other power systems. Pulling and holding the EN voltage below 0.4V or ENB above 1.2V will shuts off the output.

The APL5933A/B/C/D is available in a SOP-8P package which features small size as SOP-8 and an Exposed Pad to reduce the junction-to-case resistance to extend power range of applications.

### **Simplified Application Circuit**



ANPEC reserves the right to make changes to improve reliability or manufacturability without notice, and advise customers to obtain the latest version of relevant information to verify before placing orders.



### **Pin Configuration**



## Ordering and Marking Information

| APL5933       |                        | <ul> <li>Assembly Material</li> <li>Handling Code</li> <li>Temperature Range</li> <li>Package Code</li> <li>Enable Function /<br/>Turn On Delay</li> </ul> | Turn On Delay Time<br>A : Initial High/2.7ms B : Initial High/0.5ms<br>C : Initial Low/2.7ms D : Initial Low/0.5ms<br>Package Code<br>KA : SOP-8P QB : TDFN3x3-10<br>Operating Ambient Temperature Range<br>I : -40 to 85 °C<br>Handling Code<br>TR : Tape & Reel<br>Assembly Material<br>G : Halogen and Lead Free Device |
|---------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| APL5933A KA : | APL5933A<br>XXXXX      |                                                                                                                                                            | XXXXX - Date Code                                                                                                                                                                                                                                                                                                          |
| APL5933B KA : | APL5933B<br>XXXXX      |                                                                                                                                                            | XXXXX - Date Code                                                                                                                                                                                                                                                                                                          |
| APL5933C KA : | APL5933C<br>XXXXX      |                                                                                                                                                            | XXXXX - Date Code                                                                                                                                                                                                                                                                                                          |
| APL5933D KA : | APL5933D<br>XXXXX      |                                                                                                                                                            | XXXXX - Date Code                                                                                                                                                                                                                                                                                                          |
| APL5933A QB : | APL<br>5933A<br>•XXXXX |                                                                                                                                                            | XXXXX - Date Code                                                                                                                                                                                                                                                                                                          |
| APL5933B QB : | APL<br>5933B<br>•XXXXX |                                                                                                                                                            | XXXXX - Date Code                                                                                                                                                                                                                                                                                                          |
| APL5933C QB : | APL<br>5933C<br>XXXXX  |                                                                                                                                                            | XXXXX - Date Code                                                                                                                                                                                                                                                                                                          |
| APL5933D QB : | APL<br>5933D<br>XXXXX  |                                                                                                                                                            | XXXXX - Date Code                                                                                                                                                                                                                                                                                                          |

Note: ANPEC lead-free products contain molding compounds/die attach materials and 100% matte tin plate termination finish; which are fully compliant with RoHS. ANPEC lead-free products meet or exceed the lead-free requirements of IPC/JEDEC J-STD-020D for MSL classification at lead-free peak reflow temperature. ANPEC defines "Green" to mean lead-free (RoHS compliant) and halogen free (Br or CI does not exceed 900ppm by weight in homogeneous material and total of Br and CI does not exceed 1500ppm by weight).

Copyright © ANPEC Electronics Corp. Rev. A.5 - Aug., 2017



### Absolute Maximum Ratings (Note 1)

| Symbol              | Parameter                                                         | Rating                        | Unit |
|---------------------|-------------------------------------------------------------------|-------------------------------|------|
| V <sub>CNTL</sub>   | VCNTL Supply Voltage (VCNTL to GND)                               | -0.3 ~ 6                      | V    |
| V <sub>IN</sub>     | VIN Supply Voltage (VIN to GND)                                   | -0.3 ~ 6                      | V    |
| Vout                | VOUT to GND Voltage                                               | -0.3 ~ V <sub>№</sub> +0.3    | V    |
|                     | POK to GND Voltage                                                | -0.3 ~ 6                      | V    |
|                     | EN, FB to GND Voltage                                             | -0.3 ~ V <sub>CNTL</sub> +0.3 | V    |
| P <sub>D(MAX)</sub> | Maximum Power Dissipation, T <sub>A</sub> =25°C<br>SOP<br>TDFN3x3 |                               | W    |
| ΤJ                  | Maximum Junction Temperature                                      | 150                           | °C   |
| T <sub>STG</sub>    | Storage Temperature Range                                         | -65 ~ 150                     | °C   |
| T <sub>SDR</sub>    | Maximum Lead Soldering Temperature, 10 Seconds                    | 260                           | °C   |

Note1: Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## **Thermal Characteristics**

| Symbol        | Parameter                                           | Typical Value | Unit |
|---------------|-----------------------------------------------------|---------------|------|
|               | Junction-to-Ambient Resistance in Free Air (Note 2) |               |      |
| $\theta_{JA}$ | SOP-8P                                              | 50            | °C/W |
|               | TDFN3x3-10                                          | 60            |      |
|               | Junction-to-Case Resistance in Free Air             |               |      |
| θις           | SOP-8P                                              | 7             | °C/W |
|               | TDFN3x3-10                                          | 8             |      |

Note 2:  $\theta_{JA}$  is measured with the component mounted on a high effective thermal conductivity test board in free air. The exposed pad of SOP-8P/TDFN3x3-10 is soldered directly on the PCB.

## Recommended Operating Conditions (Note3)

| Symbol              |                              | Parameter                                    |                              |    |  |
|---------------------|------------------------------|----------------------------------------------|------------------------------|----|--|
| V <sub>CNTL</sub>   | VCNTL Supply Voltage         |                                              | 3.0 ~ 5.5                    | V  |  |
| V <sub>IN</sub>     | VIN Supply Voltage           |                                              | 1.2 ~ 5.5                    | V  |  |
| Vout                | VOUT Output Voltage (when Vc | NTL-VOUT>2.1V)                               | $0.8 \sim V_{IN} - V_{DROP}$ | V  |  |
| I <sub>OUT</sub>    | VOUT Output Current          |                                              | 0 ~ 3                        | Α  |  |
| C <sub>OUT</sub>    | VOUT Output Capacitance      | $I_{OUT} = 0$ to 3A at 25% nominal $V_{OUT}$ | 8 ~ 250                      | μF |  |
| ESR <sub>COUT</sub> | ESR of VOUT Output Capacitor | ESR of VOUT Output Capacitor                 |                              |    |  |
| T <sub>A</sub>      | Ambient Temperature          | -40 ~ 85                                     | °C                           |    |  |
| TJ                  | Junction Temperature         |                                              | -40 ~ 125                    | °C |  |

Note 3: Refer to the typical application circuit.



### **Electrical Characteristics**

Unless otherwise specified. These specifications apply over  $V_{CNTL}$ =5V,  $V_{IN}$ =1.8V,  $V_{out}$ =1.2V, and  $T_A$ = -40 ~ 85°C, unless otherwise specified. Typical values are at  $T_J$ =25°C.

| Cumula al          | Deveryotar                        | Test Conditions                                                |                                                  |                           | APL   | Unit |       |     |
|--------------------|-----------------------------------|----------------------------------------------------------------|--------------------------------------------------|---------------------------|-------|------|-------|-----|
| Symbol             | Parameter                         |                                                                |                                                  |                           | Min.  | Тур. | Max.  |     |
| SUPPLY CU          | RRENT                             |                                                                |                                                  |                           |       |      |       |     |
|                    | VCNTL Supply Current              | EN=VCNTL,                                                      | I <sub>OUT</sub> =0A                             |                           | -     | 1.0  | 1.5   | mA  |
| I <sub>SD</sub>    | VCNTL Supply Current at Shutdown  | EN=GND or                                                      | ENB=VCNT                                         | L                         | -     | 20   | 30    | μΑ  |
|                    | VIN Supply Current at<br>Shutdown | V <sub>IN</sub> =5.5V, EN                                      | I=GND or El                                      | NB=VCNTL                  | -     | -    | 1     | μA  |
| POWER-ON           | -RESET (POR)                      |                                                                |                                                  |                           |       |      |       |     |
|                    | Rising VCNTL POR Threshold        |                                                                |                                                  |                           | 2.5   | 2.7  | 2.9   | V   |
|                    | VCNTL POR Hysteresis              |                                                                |                                                  |                           | -     | 0.4  | -     | V   |
|                    | Rising VIN POR Threshold          |                                                                |                                                  |                           | 0.8   | 0.9  | 1.0   | V   |
|                    | VIN POR Hysteresis                |                                                                |                                                  |                           | -     | 0.5  | -     | V   |
| OUTPUT VC          | DLTAGE                            |                                                                |                                                  |                           |       |      | 1     |     |
| $V_{REF}$          | Reference Voltage                 | FB=VOUT                                                        |                                                  |                           | 0.792 | 0.8  | 0.808 | V   |
|                    | Output Voltage Accuracy           | V <sub>CNTL</sub> =3.0~5<br>T <sub>J</sub> = -40~125           |                                                  | -3A,                      | -1.5  | -    | +1.5  | %   |
|                    | Load Regulation                   | I <sub>OUT</sub> =0A ~3A                                       |                                                  |                           | -     | 0.06 | 0.25  | %   |
|                    | Line Regulation                   | I <sub>OUT</sub> =10mA, V <sub>CNTL</sub> =3.0 ~ 5.5V          |                                                  |                           | -0.15 | -    | +0.15 | %/V |
|                    | VOUT Pull-Low Resistance          | $V_{CNTL}$ =5V, $V_{EN}$ =0V or $V_{ENB}$ =5V, $V_{OUT}$ <0.8V |                                                  |                           | -     | 80   | -     | Ω   |
|                    | FB Input Current                  | V <sub>FB</sub> =0.8V                                          |                                                  | -100                      | -     | 100  | nA    |     |
|                    | /OLTAGES                          |                                                                |                                                  |                           |       |      |       |     |
|                    |                                   | V <sub>CNTL</sub> =5.0V,                                       | V <sub>OUT</sub> =2.5V<br>V <sub>OUT</sub> =1.8V | TJ=25°C                   | -     | 0.24 | 0.29  | - V |
|                    |                                   |                                                                |                                                  | T <sub>J</sub> =-40~125°C | -     | -    | 0.39  |     |
| M                  |                                   |                                                                |                                                  | TJ=25°C                   | -     | 0.22 | 0.26  |     |
| V <sub>DROP</sub>  | VIN-to-VOUT Dropout Voltage       | I <sub>OUT</sub> =3A                                           |                                                  | T <sub>J</sub> =-40~125°C | -     | -    | 0.35  |     |
|                    |                                   |                                                                | 1 1 2 1                                          | T <sub>J</sub> =25°C      | -     | 0.21 | 0.25  | ]   |
|                    |                                   |                                                                | V <sub>OUT</sub> =1.2V                           | T <sub>J</sub> =-40~125°C | -     | -    | 0.34  | 1   |
| PROTECTIC          | DNS                               |                                                                |                                                  | •                         |       |      |       |     |
| 1                  |                                   | TJ=25°C                                                        |                                                  |                           | 3.6   | 4.0  | 4.6   | _   |
| I <sub>LIM</sub>   | Current-Limit Level               | T <sub>J</sub> = -40 ~ 125°C                                   |                                                  |                           | 3.2   | -    | -     | A   |
| I <sub>SHORT</sub> | Short Current-Limit Level         | V <sub>FB</sub> <0.2V                                          |                                                  | -                         | 0.9   | -    | Α     |     |
|                    | Short Current-Limit Blanking Time | From beginning of soft-start                                   |                                                  | 1.5                       | 3.4   | -    | ms    |     |
| $T_{SD}$           | Thermal Shutdown Temperature      | $T_J$ rising                                                   |                                                  |                           | -     | 150  | -     | °C  |
|                    | Thermal Shutdown Hysteresis       |                                                                |                                                  |                           | -     | 50   | -     | °C  |



**Electrical Characteristics (Cont.)** Unless otherwise specified. These specifications apply over  $V_{CNTL}=5V$ ,  $V_{IN}=1.8V$ ,  $V_{OUT}=1.2V$ , and  $T_{A}=-40 \sim 85^{\circ}C$ , unless otherwise specified. Typical values are at  $\rm T_{J}{=}25^{o}C.$ 

| Compleal           | Devenester                   | Test Conditions                                                                                                     | APL5933A/B/C/D |      |      | 11-14 |  |
|--------------------|------------------------------|---------------------------------------------------------------------------------------------------------------------|----------------|------|------|-------|--|
| Symbol             | Parameter Test Conditions    |                                                                                                                     | Min.           | Тур. | Max. | Unit  |  |
| ENABLE AN          | D SOFT-START                 | · · · · · · · · · · · · · · · · · · ·                                                                               |                |      |      |       |  |
| V <sub>EN</sub>    | EN Logic Input Threshold     | $V_{CNTL} = 3V$ to 5.5V                                                                                             | 0.5            | 0.8  | 1.1  | V     |  |
|                    | EN Hysteresis                |                                                                                                                     | -              | 0.1  | -    | V     |  |
|                    | EN Pull-High Current         | EN = GND (AL5933A/B)                                                                                                | -              | 3    | -    | μA    |  |
| I <sub>EN</sub>    | EN Pull-Low Current          | V <sub>EN</sub> = 5V(APL5933C/D)                                                                                    | -              | 3    | -    | μA    |  |
| t <sub>ss</sub>    | Soft-Start Interval          | V <sub>OUT</sub> = 10% to 90%                                                                                       | 1              | 2    | 4    | ms    |  |
| t                  | Turn On Delay                | APL5933A/C, from being enabled to $V_{OUT}$ rising 10%, T <sub>J</sub> =25°C                                        | 1.5            | 2.7  | 4    | ms    |  |
| t <sub>D(ON)</sub> | Turn On Delay                | APL5933B/D, from being enabled to $V_{\text{OUT}}$ rising 10%, $T_{\text{J}}\text{=}25^{\circ}\text{C}$             | 0.3            | 0.5  | 0.7  | ms    |  |
| POWER-OK           | AND DELAY                    |                                                                                                                     |                |      |      |       |  |
| V <sub>THPOK</sub> | Rising POK Threshold Voltage | V <sub>FB</sub> rising                                                                                              | 90             | 92   | 94   | %     |  |
|                    | POK Threshold Hysteresis     |                                                                                                                     | -              | 8    | -    | %     |  |
|                    | POK Pull-Low Voltage         | POK sinks 5mA                                                                                                       | -              | 0.25 | 0.4  | V     |  |
|                    | POK Denounce Interval        | V <sub>FB</sub> <falling pok="" td="" threshold<="" voltage=""><td>-</td><td>10</td><td>-</td><td>μs</td></falling> | -              | 10   | -    | μs    |  |
|                    | POK Delay Time               | From $V_{FB} = V_{THPOK}$ to rising edge of the $V_{POK}$                                                           | 1              | 2    | 4    | ms    |  |





Copyright © ANPEC Electronics Corp. Rev. A.5 - Aug., 2017



www.anpec.com.tw



 $T_J = 0^{\circ}C$ 

2.5

3

1000000

2



### **Typical Operating Characteristics**



### **Operating Waveforms**

Refer to the typical application circuit. The test condition is  $V_{IN}$ =1.8V,  $V_{CNTL}$ =5V,  $V_{OUT}$ =1.2V,  $T_A$ = 25°C unless otherwise specified.



Copyright © ANPEC Electronics Corp. Rev. A.5 - Aug., 2017



## **Operating Waveforms**

Refer to the typical application circuit. The test condition is  $V_{IN}$ =1.8V,  $V_{CNTL}$ =5V,  $V_{OUT}$ =1.2V,  $T_A$ = 25°C unless otherwise specified.



 $C_{IN}=10\mu F, C_{OUT}=10\mu F, R_L=0.43$ CH1: V<sub>EN</sub>, 5V/Div, DC CH2: V<sub>OUT</sub>, 1V/Div, DC CH3: V<sub>POK</sub>, 1V/Div, DC CH4: I<sub>OUT</sub>, 2A/Div, DC TIME: 5µs/Div







Copyright © ANPEC Electronics Corp. Rev. A.5 - Aug., 2017



## **Pin Description**

| PIN            |             |                    | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
|----------------|-------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 1              | NO.         | NAME               | FONCTION                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| SOP-8P         | TDFN3x3-10  |                    |                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| 1              | 5           | POK                | Power-OK signal output pin. This pin is an open-drain output used to indicate the status of output voltage by sensing FB voltage. This pin is pulled low when output voltage is not within the Power-OK voltage window.                                                                                                                                                                               |  |  |
| 2              | 6           | EN<br>(APL5933A/B) | Active-High enable control pin. Applying and holding the voltage on this pin below<br>the enable voltage threshold shuts down the output. When re-enabled, the IC<br>undergoes a new turn on delay and soft-start process. When leave this pin open,<br>an internal pull-up current (3µA typical) pulls the EN voltage and enables the<br>regulator.                                                  |  |  |
| 2              | 0           | EN<br>(APL5933C/D) | Active-High enable control pin. Applying and holding the voltage on this pin below the enable voltage threshold shuts down the output. When re-enabled, the IC undergoes a new turn on delay and soft-start process. When leave this pin open, an internal pull-low current (3µA typical) pulls the EN voltage and shuts down the regulator.                                                          |  |  |
| 3              | 7,8,9       | VIN                | Main supply input pin for voltage conversions. A decoupling capacitor (≥10µF recommended) is usually connected near this pin to filter the voltage noise and improve transient response. The voltage on this pin is monitored for Power-On-Reset purpose                                                                                                                                              |  |  |
| 4              | 10          | VCNTL              | Bias voltage input pin for internal control circuitry. Connect this pin to a voltage source (+5V recommended). A decoupling capacitor (1µF typical) is usually connected near this pin to filter the voltage noise. The voltage at this pin is monitored for Power-On-Reset purpose.                                                                                                                  |  |  |
| 5              | -           | NC                 | No Connection.                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| 6              | 1,2,3       | VOUT               | Output pin of the regulator. Connecting this pin to load and output capacitors $(10\mu F \text{ at least})$ is required for stability and improving transient response. The output voltage is programmed by the resistor-divider connected to FB pin. The VOUT can provide 3A (max.) load current to loads. During shutdown, the output voltage is quickly discharged by an internal pull-low MOSFET. |  |  |
| 7              | 4           | FB                 | Voltage Feedback Pin. Connecting this pin to an external resistor divider receives the feedback voltage of the regulator.                                                                                                                                                                                                                                                                             |  |  |
| 8              | Exposed Pad | GND                | Ground pin of the circuitry. All voltage levels are measured with respect to this pin.                                                                                                                                                                                                                                                                                                                |  |  |
| Exposed<br>Pad | -           | -                  | P-Type Substrate connection of the chip. Connect this pad to system ground plane for good thermal conductivity.                                                                                                                                                                                                                                                                                       |  |  |



## **Block Diagram**

APL5933A/B



APL5933C/D



Copyright © ANPEC Electronics Corp. Rev. A.5 - Aug., 2017 www.anpec.com.tw



## **Typical Application Circuit**





## **Function Description**

#### Power-On-Reset

A Power-On-Reset (POR) circuit monitors both of supply voltages on VCNTL and VIN pins to prevent wrong logic controls. The POR function initiates a soft-start process after both of the supply voltages exceed their rising POR voltage thresholds during powering on. The POR function also pulls low the POK voltage regardless of the output status when one of the supply voltages falls below its falling POR voltage threshold.

#### Internal Soft-Start

An internal soft-start function controls rise rate of the output voltage to limit the current surge during start-up. The typical soft-start interval is about 2ms.

#### **Output Voltage Regulation**

An error amplifier working with a temperature-compensated 0.8V reference and an output NMOS regulates output to the preset voltage. The error amplifier is designed with high bandwidth and DC gain provides very fast transient response and less load regulation. It compares the reference with the feedback voltage and amplifies the difference to drive the output NMOS which provides load current from VIN to VOUT.

#### **Current-Limit Protection**

The APL5933A/B/C/D monitors the current flowing through the output NMOS and limits the maximum current to prevent load and APL5933A/B/C/D from damages during current overload conditions.

#### **Short Current-Limit Protection**

The short current-limit function reduces the current-limit level down to 0.9A (typical) when the voltage on FB pin falls below 0.2V (typical) during current overload or short-circuit conditions.

The short current-limit function is disabled for successful start-up during soft-start interval.

#### Thermal Shutdown

A thermal shutdown circuit limits the junction temperature of APL5933A/B/C/D. When the junction temperature exceeds +150°C, a thermal sensor turns off the output NMOS, allowing the device to cool down. The regulator regulates the output again through initiation of a new soft-start process after the junction temperature cools by 50°C, resulting in a pulsed output during continuous thermal overload conditions. The thermal shutdown is designed with a 50°C hysteresis to lower the average junction temperature during continuous thermal overload conditions, extending lifetime of the device. For normal operation, the device power dissipation should be externally limited so that junction temperatures will not exceed +125°C.

#### Enable Control (APL5933A/B)

The APL5933A/B has a dedicated enable pin (EN). A logic low signal applied to this pin shuts down the output. Following a shutdown, a logic high signal reenables the output through initiation of a new turn on delay and soft-start cycle. When left open, this pin is pulled up by an internal current source (3µA typical) to enable normal operation. It's not necessary to use an external transistor to save cost.

#### Enable Control (APL5933C/D)

The APL5933C/D has a dedicated enable pin (EN). A logic low signal applied to this pin shuts down the output. Following a shutdown, a logic high signal reenables the output through initiation of a new turn on delay and soft-start cycle. When left open, this pin is pulled low by an internal current sink ( $3\mu$ A typical) to shutdown the regulator.

#### Power-OK and Delay

The APL5933A/B/C/D indicates the status of the output voltage by monitoring the feedback voltage ( $V_{FB}$ ) on FB pin. As the  $V_{FB}$  rises and reaches the rising Power-OK voltage threshold ( $V_{THPOK}$ ), an internal delay function starts to work. At the end of the delay time, the IC turns off the internal NMOS of the POK to indicate the output is ok. As the  $V_{FB}$  falls and reaches the falling Power-OK voltage threshold, the IC turns on the NMOS of the POK ( after a debounce time of 10µs typical ).



### **Application Information**

#### **Power Sequencing**

The power sequencing of VIN and VCNTL is not necessary to be concerned. However, do not apply a voltage to VOUT for a long time when the main voltage applied at VIN is not present. The reason is the internal parasitic diode from VOUT to VIN conducts and dissipates power without protections due to the forward-voltage.

#### **Output Capacitor**

The APL5933A/B/C/D requires a proper output capacitor to maintain stability and improve transient response. The output capacitor selection is dependent upon ESR (equivalent series resistance) and capacitance of the output capacitor over the operating temperature.

Ultra-low-ESR capacitors (such as ceramic chip capacitors) and low-ESR bulk capacitors (such as solid tantalum, POSCap, and Aluminum electrolytic capacitors) can all be used as output capacitors.

During load transients, the output capacitors which is depending on the stepping amplitude and slew rate of load current, are used to reduce the slew rate of the current seen by the APL5933A/B/C/D and help the device to minimize the variations of output voltage for good transient response. For the applications with large stepping load current, the low-ESR bulk capacitors are normally recommended.

Decoupling ceramic capacitors must be placed at the load and ground pins as close as possible and the impedance of the layout must be minimized.

#### Input Capacitor

The APL5933A/B/C/D requires proper input capacitors to supply current surge during stepping load transients to prevent the input voltage rail from dropping. Because the parasitic inductor from the voltage sources or other bulk capacitors to the VIN pin limit the slew rate of the surge currents, more parasitic inductance needs more input capacitance.

Ultra-low-ESR capacitors (such as ceramic chip capacitors) and low-ESR bulk capacitors (such as solid tantalum, POSCap, and Aluminum electrolytic capacitors can all be used as an input capacitor of VIN. For most applications, the recommended input capacitance of VIN is  $10\mu$ F at least. However, if the drop of the input voltage

is not cared, the input capacitance can be less than  $10\mu F.$  More capacitance reduces the variations of the supply voltage on VIN pin.

#### Setting The Output Voltage

The output voltage is programmed by the resistor divider connected to FB pin. The preset output voltage is calculated by the following equation :

$$V_{OUT} = 0.8 \cdot \left(1 + \frac{R_1}{R_2}\right)$$
 .....(V)

where R1 is the risistor connected from VOUT to FB with Kelvin sensing connection and R2 is the risistor connected from FB to GND. A bypass capacitor(C1) may be connected with R1 in parallel to improve load transient response and stability.

#### **Operation Region and Power Dissipation**

The APL5933 maximum power dissipation depends on the thermal resistance and temperature difference between the die junction and ambient air. The power dissipation  $P_{\rm p}$  across the device is:

Where  $(T_J - T_A)$  is the temperature difference between the junction and ambient air.  $\theta JA$  is the thermal resistance between junction and ambient air. Assuming the  $T_A = 25^{\circ}C$  and maximum  $T_J = 150^{\circ}C$  (typical thermal limit threshold), the maximum power dissipation is calculated as:

$$P_{D(max)} = \frac{(150 - 25)}{50}$$
  
= 2.5(W) ......for SOP-8P package.

$$P_{D(max)} = \frac{(150 - 25)}{60}$$
  
= 2.08(W).....for TDFN3x3-10 package.

For normal operation, do not exceed the maximum junction temperature of  $T_J = 125^{\circ}C$ . The calculated power dissipation should less than:

$$P_{D} = \frac{(125 - 25)}{50}$$
  
= 2(W) .....for SOP-8P package.

$$P_{D} = \frac{(125-25)}{60}$$
  
= 1.66(W) .....for TDFN3x3-10 package.



## Application Information (Cont.)

#### Layout Consideration (See Figure 1)

1. Please solder the Exposed Pad on the system ground pad on the top-layer of PCBs. The ground pad must have wide size to conduct heat into the ambient air through the system ground plane and PCB as a heat sink.

2. Please place the input capacitors for VIN and VCNTL pins near the pins as close as possible for decoupling high-frequency ripples.

3. Ceramic decoupling capacitors for load must be placed near the load as close as possible for decoupling highfrequency ripples.

4. To place APL5933A/B/C/D and output capacitors near the load reduces parasitic resistance and inductance for excellent load transient response.

5. The negative pins of the input and output capacitors and the GND pin must be connected to the ground plane of the load.

 6. Large current paths, shown by bold lines on the figure 1, must have wide tracks.

7. Place the R1, R2, and C1 (option) near the APL5933A/

B/C/D as close as to avoid noise coupling.

8. Connect the ground of the R2 to the GND pin by using a dedicated track.

9. Connect the one pin of the R1 to the load for Kelvin sensing.

10. Connect one pin of the C1 (option) to the VOUT pin for reliable feedback compensation.



Figure 1.

# Thermal Consideration

Refer to the figure 2, the SOP-8P is a cost-effective package featuring a small size like a standard SOP-8 and a bottom exposed pad to minimize the thermal resistance of the package, being applicable to high current applications. The exposed pad must be soldered to the top-layer ground plane. It is recommended to connect the top-layer ground pad to the internal ground plan by using vias. The copper of the ground plane on the top-layer conducts heat into the PCB and ambient air. Please enlarge the area of the top-layer pad and the ground plane to reduce the case-to-ambient resistance ( $\theta_{CA}$ ).



Figure 2.





## Application Information (Cont.)

#### **Recommanded Minimum Footprint**









## Package Information

SOP-8P



| Ş      | SOP-8P |       |        |       |  |  |  |
|--------|--------|-------|--------|-------|--|--|--|
| v≫∑mol | MILLIM | ETERS | INCHES |       |  |  |  |
| P      | MIN.   | MAX.  | MIN.   | MAX.  |  |  |  |
| А      |        | 1.60  |        | 0.063 |  |  |  |
| A1     | 0.00   | 0.15  | 0.000  | 0.006 |  |  |  |
| A2     | 1.25   |       | 0.049  |       |  |  |  |
| b      | 0.31   | 0.51  | 0.012  | 0.020 |  |  |  |
| с      | 0.17   | 0.25  | 0.007  | 0.010 |  |  |  |
| D      | 4.80   | 5.00  | 0.189  | 0.197 |  |  |  |
| D1     | 2.50   | 3.50  | 0.098  | 0.138 |  |  |  |
| E      | 5.80   | 6.20  | 0.228  | 0.244 |  |  |  |
| E1     | 3.80   | 4.00  | 0.150  | 0.157 |  |  |  |
| E2     | 2.00   | 3.00  | 0.079  | 0.118 |  |  |  |
| е      | 1.27   | BSC   | 0.050  | BSC   |  |  |  |
| h      | 0.25   | 0.50  | 0.010  | 0.020 |  |  |  |
| L      | 0.40   | 1.27  | 0.016  | 0.050 |  |  |  |
| θ      | 0°C    | 8°C   | 0°C    | 8°C   |  |  |  |

Note : 1. Followed from JEDEC MS-012 BA.

2. Dimension "D" does not include mold flash, protrusions or gate burrs.

Mold flash, protrusion or gate burrs shall not exceed 6 mil per side .

Dimension "E" does not include inter-lead flash or protrusions. Inter-lead flash and protrusions shall not exceed 10 mil per side.



## Package Information

TDFN3x3-10



| Ş          | TDFN3x3-10 |       |           |       |  |  |
|------------|------------|-------|-----------|-------|--|--|
| SY<br>MBOL | MILLIM     | ETERS | INC       | HES   |  |  |
| 6          | MIN.       | MAX.  | MIN.      | MAX.  |  |  |
| A          | 0.70       | 0.80  | 0.028     | 0.031 |  |  |
| A1         | 0.00       | 0.05  | 0.000     | 0.002 |  |  |
| A3         | 0.20       | REF   | 0.008 REF |       |  |  |
| b          | 0.18       | 0.30  | 0.007     | 0.012 |  |  |
| D          | 2.90       | 3.10  | 0.114     | 0.122 |  |  |
| D2         | 2.20       | 2.70  | 0.087     | 0.106 |  |  |
| E          | 2.90       | 3.10  | 0.114     | 0.122 |  |  |
| E2         | 1.40       | 1.75  | 0.055     | 0.069 |  |  |
| е          | 0.50 BSC   |       | 0.02      | 0 BSC |  |  |
| L          | 0.30       | 0.50  | 0.012     | 0.020 |  |  |
| К          | 0.20       |       | 0.008     |       |  |  |

Note : 1. Followed from JEDEC MO-229 VEED-5.



## **Carrier Tape & Reel Dimensions**



| Application | Α          | Н        | T1                 | C                  | d        | D                 | W         | E1        | F         |
|-------------|------------|----------|--------------------|--------------------|----------|-------------------|-----------|-----------|-----------|
|             | 330.0±2.00 | 50 MIN.  | 12.4+2.00<br>-0.00 | 13.0+0.50<br>-0.20 | 1.5 MIN. | 20.2 MIN.         | 12.0±0.30 | 1.75±0.10 | 5.5±0.05  |
| SOP-8P      | P0         | P1       | P2                 | D0                 | D1       | Т                 | A0        | B0        | K0        |
|             | 4.0±0.10   | 8.0±0.10 | 2.0±0.05           | 1.5+0.10<br>-0.00  | 1.5 MIN. | 0.6+0.00<br>-0.40 | 6.40±0.20 | 5.20±0.20 | 2.10±0.20 |
| Application | Α          | н        | T1                 | С                  | d        | D                 | w         | E1        | F         |
|             | 330.0±2.00 | 50 MIN.  | 12.4+2.00<br>-0.00 | 13.0+0.50<br>-0.20 | 1.5 MIN. | 20.2 MIN.         | 12.0±0.30 | 1.75±0.10 | 5.5±0.05  |
| TDFN3x3-10  | P0         | P1       | P2                 | D0                 | D1       | т                 | A0        | B0        | K0        |
|             | 4.0±0.10   | 8.0±0.10 | 2.0±0.05           | 1.5+0.10<br>-0.00  | 1.5 MIN. | 0.6+0.00<br>-0.40 | 3.30±0.20 | 3.30±0.20 | 1.30±0.20 |

(mm)

### **Devices Per Unit**

| Package Type | Unit        | Quantity |
|--------------|-------------|----------|
| SOP- 8P      | Tape & Reel | 2500     |
| TDFN-3x3-10  | Tape & Reel | 3000     |



## **Taping Direction Information**

SOP-8P



#### TDFN3x3-10





### **Classification Profile**





### **Classification Reflow Profiles**

| Profile Feature                                                                                                                                                                                                                                                   | Sn-Pb Eutectic Assembly            | Pb-Free Assembly                   |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|------------------------------------|--|--|--|
| $\begin{array}{c} \textbf{Preheat \& Soak} \\ \textbf{Temperature min } (\textbf{T}_{smin}) \\ \textbf{Temperature max } (\textbf{T}_{smax}) \\ \textbf{Time } (\textbf{T}_{smin} \text{ to } \textbf{T}_{smax}) \ (\textbf{t}_{s}) \end{array}$                  | 100 °C<br>150 °C<br>60-120 seconds | 150 ℃<br>200 ℃<br>60-120 seconds   |  |  |  |
| Average ramp-up rate<br>(T <sub>smax</sub> to T <sub>P</sub> )                                                                                                                                                                                                    | 3 °C/second max.                   | 3°C/second max.                    |  |  |  |
| Liquidous temperature ( $T_L$ )<br>Time at liquidous ( $t_L$ )                                                                                                                                                                                                    | 183 °C<br>60-150 seconds           | 217 °C<br>60-150 seconds           |  |  |  |
| Peak package body Temperature (T <sub>p</sub> )*                                                                                                                                                                                                                  | See Classification Temp in table 1 | See Classification Temp in table 2 |  |  |  |
| Time $(t_P)^{**}$ within 5°C of the specified classification temperature $(T_c)$                                                                                                                                                                                  | 20** seconds                       | 30** seconds                       |  |  |  |
| Average ramp-down rate ( $T_p$ to $T_{smax}$ )                                                                                                                                                                                                                    | 6 °C/second max.                   | 6 °C/second max.                   |  |  |  |
| Time 25°C to peak temperature   6 minutes max.   8 minutes max.                                                                                                                                                                                                   |                                    |                                    |  |  |  |
| <ul> <li>* Tolerance for peak profile Temperature (T<sub>p</sub>) is defined as a supplier minimum and a user maximum.</li> <li>** Tolerance for time at peak profile temperature (t<sub>p</sub>) is defined as a supplier minimum and a user maximum.</li> </ul> |                                    |                                    |  |  |  |

Table 1. SnPb Eutectic Process – Classification Temperatures (Tc)

| Package<br>Thickness | Volume mm <sup>3</sup><br><350 | Volume mm <sup>3</sup><br><sup>3</sup> 350 |
|----------------------|--------------------------------|--------------------------------------------|
| <2.5 mm              | 235 °C                         | 220 °C                                     |
| ≥2.5 mm              | 220 °C                         | 220 °C                                     |

Table 2. Pb-free Process – Classification Temperatures (Tc)

| Package<br>Thickness | Volume mm <sup>3</sup><br><350 | Volume mm <sup>3</sup><br>350-2000 | Volume mm <sup>3</sup><br>>2000 |
|----------------------|--------------------------------|------------------------------------|---------------------------------|
| <1.6 mm              | 260 °C                         | 260 °C                             | 260 °C                          |
| 1.6 mm – 2.5 mm      | 260 °C                         | 250 °C                             | 245 °C                          |
| ≥2.5 mm              | 250 °C                         | 245 °C                             | 245 °C                          |

### **Reliability Test Program**

| Test item     | Method             | Description                            |
|---------------|--------------------|----------------------------------------|
| SOLDERABILITY | JESD-22, B102      | 5 Sec, 245°C                           |
| HOLT          | JESD-22, A108      | 1000 Hrs, Bias @ T <sub>j</sub> =125°C |
| PCT           | JESD-22, A102      | 168 Hrs, 100%RH, 2atm, 121°C           |
| ТСТ           | JESD-22, A104      | 500 Cycles, -65°C~150°C                |
| НВМ           | MIL-STD-883-3015.7 | VHBM≧2KV                               |
| MM            | JESD-22, A115      | VMM≧200V                               |
| Latch-Up      | JESD 78            | 10ms, 1 <sub>tr</sub> ≧100mA           |



### **Customer Service**

#### Anpec Electronics Corp.

Head Office :

No.6, Dusing 1st Road, SBIP, Hsin-Chu, Taiwan, R.O.C. Tel: 886-3-5642000 Fax: 886-3-5642050

Taipei Branch :

2F, No. 11, Lane 218, Sec 2 Jhongsing Rd., Sindian City, Taipei County 23146, Taiwan Tel : 886-2-2910-3838 Fax : 886-2-2917-3838

## **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for LDO Voltage Regulators category:

Click to view products by Anpec manufacturer:

Other Similar products are found below :

M38D29FFHP#U1 702103A 717726C 742457H MP20051DN-LF-Z R5F111PGGFB#30 AP7363-SP-13 NCP103AMX285TCG NCV8664CST33T3G NCV8752AMX28TCG L9454 AP7362-HA-7 LX13043CLD TCR3DF185,LM(CT TCR3DF24,LM(CT TCR3DF285,LM(CT TCR3DF31,LM(CT TCR3DF45,LM(CT TLF4949EJ L9708 L970813TR 030014BB 059985X EAN61387601 EAN61573601 NCP121AMX173TCG NCP4687DH15T1G NCV8703MX30TCG 701326R 702087BB 755078E TCR2EN28,LF(S LM1117DT-1.8/NO LT1086CM#TRPBF AZ1085S2-1.5TRE1 MAX15101EWL+T NCV8170AXV250T2G SCD337BTG TCR3DF27,LM(CT TCR3DF19,LM(CT TCR3DF125,LM(CT TCR2EN18,LF(S MAX15103EWL+T TS2937CZ-5.0 C0 MAX8878EUK30-T MAX663CPA NCV4269CPD50R2G NCV8716MT30TBG AZ1117IH-1.2TRG1 MP2013GQ-P