# LB1876



# Monolithic Digital IC For Polygon Mirror Motors **3-phase Brushless Motor Driver**

### Overview

The LB1876 is a driver for polygon mirror motors such as used in laser printers and similar equipment. It incorporates all necessary circuitry (speed control + driver) on a single chip. Direct PWM drive enables drive with low power loss.

#### Features

- 3-phase bipolar drive
- Direct PWM drive technique
- Built-in lower side output diode
- Output current limiter
- Reference clock input circuit (FG frequency equivalent)
- PLL speed control circuit
- Phase lock detector output (with masking function)
- Built-in protection circuitry includes current limiter, restraint protection, overheat protection, low-voltage protection, etc.
- Brake method switching circuit (free-run or reverse torque)
- 5V regulator output
- Power save function

# **Specifications**

#### Absolute Maximum Ratings at $Ta = 25^{\circ}C$

| Parameter                   | Symbol              | Conditions                    | Ratings     | Unit |
|-----------------------------|---------------------|-------------------------------|-------------|------|
| Maximum supply voltage      | V <sub>CC</sub> max |                               | 30          | V    |
| Maximum output current      | I <sub>O</sub> max  | $t \leq 500 ms$               | 2.5         | А    |
| Allowable power dissipation | Pd max1             | Independent IC                | 0.9         | W    |
|                             | Pd max2             | Mounted on a specified board* | 2.1         | W    |
| Operating temperature       | Topr                |                               | -20 to +80  | °C   |
| Storage temperature         | Tstg                |                               | -55 to +150 | °C   |

\*Specified board: 114.3mm × 76.1mm × 1.6mm, glass epoxy board.

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

#### Allowable Operating Ranges at $Ta = 25^{\circ}C$

| Parameter                   | Symbol           | Conditions | Ratings   | Unit |
|-----------------------------|------------------|------------|-----------|------|
| Power supply voltage range  | V <sub>CC</sub>  |            | 9.5 to 28 | V    |
| 5V regulated output current | I <sub>REG</sub> |            | 0 to -20  | mA   |
| LD pin voltage              | V <sub>LD</sub>  |            | 0 to 28   | V    |
| FGS pin voltage             | V <sub>FGS</sub> |            | 0 to 28   | V    |
| LD pin output current       | I <sub>LD</sub>  |            | 0 to 15   | mA   |
| FGS pin output current      | I <sub>FGS</sub> |            | 0 to 10   | mA   |

# **Electrical Characteristics** at Ta = $25^{\circ}$ C, V<sub>CC</sub> = VM = 24V

| Decemeter                            | Sumbol                 | Conditions                                  | Ratings |      |                       | Linit |  |
|--------------------------------------|------------------------|---------------------------------------------|---------|------|-----------------------|-------|--|
| Parameter                            | Symbol                 | Conditions                                  | min     | typ  | max                   | Unit  |  |
| Current drain                        | I <sub>CC</sub> 1      |                                             |         | 17   | 22                    | mA    |  |
|                                      | I <sub>CC</sub> 2      | Quiescent Current                           |         | 3.6  | 5.0                   | mA    |  |
| 5V Regulated Output                  |                        |                                             |         |      |                       |       |  |
| Output voltage                       | VREG                   |                                             | 4.65    | 5.0  | 5.35                  | V     |  |
| Voltage fluctuation                  | $\Delta V_{REG}$ 1     | V <sub>CC</sub> = 9.5 to 28V                |         | 50   | 100                   | mV    |  |
| Load fluctuation                     | $\Delta V_{REG}^2$     | I <sub>O</sub> = -5 to -20mA                |         | 30   | 100                   | mV    |  |
| Temperature coefficient              | $\Delta V_{REG}3$      | Design target value*                        |         | 0    |                       | mV/°C |  |
| Output Block                         |                        |                                             |         |      |                       |       |  |
| Output saturation voltage            | V <sub>O</sub> sat1    | $I_{O} = 1.0A, V_{O}(SINK) + V_{O}(SOURCE)$ |         | 2.0  | 2.5                   | V     |  |
|                                      | V <sub>O</sub> sat2    | $I_{O} = 2.0A, V_{O}(SINK) + V_{O}(SOURCE)$ |         | 2.6  | 3.2                   | V     |  |
| Output leak current                  | l <sub>O</sub> leak    |                                             |         |      | 100                   | μΑ    |  |
| Lower side diode forward voltage     | V <sub>D</sub> 1       | I <sub>D</sub> = -1.0A                      |         | 1.2  | 1.5                   | V     |  |
|                                      | V <sub>D</sub> 2       | I <sub>D</sub> = -2.0A                      |         | 1.5  | 1.9                   | V     |  |
| Hall Amplifier Block                 |                        |                                             |         |      |                       |       |  |
| Input bias current                   | I <sub>НВ</sub>        |                                             | -2      | -0.5 |                       | μΑ    |  |
| Common mode input voltage range      | VICM                   |                                             | 0       |      | V <sub>REG</sub> -2.0 | V     |  |
| Hall input sensitivity               | V <sub>IN</sub> (HA)   |                                             | 80      |      |                       | mVp-p |  |
| Hysteresis width                     | ∆V <sub>IN</sub> (HA)  |                                             | 15      | 24   | 42                    | mV    |  |
| Input voltage $L \rightarrow H$      | V <sub>SLH</sub>       |                                             |         | 12   |                       | mV    |  |
| Input voltage $H \rightarrow L$      | V <sub>SHL</sub>       |                                             |         | -12  |                       | mV    |  |
| FG/Schmitt Block                     |                        |                                             |         |      |                       |       |  |
| Input bias current                   | I <sub>B</sub> (FGS)   |                                             | -2      | -0.5 |                       | μΑ    |  |
| Common mode input voltage range      | V <sub>ICM</sub> (FGS) |                                             | 0       |      | V <sub>REG</sub> -2.0 | V     |  |
| Input sensitivity                    | V <sub>IN</sub> (FGS)  |                                             | 80      |      |                       | mVp-p |  |
| Hysteresis width                     | ∆V <sub>IN</sub> (FGS) |                                             | 15      | 24   | 42                    | mV    |  |
| Input voltage $L \rightarrow H$      | V <sub>SLH</sub> (FGS) |                                             |         | 12   |                       | mV    |  |
| Input voltage $H \rightarrow L$      | V <sub>SHL</sub> (FGS) |                                             |         | -12  |                       | mV    |  |
| PWM Oscillator                       |                        |                                             |         |      |                       |       |  |
| Output High level voltage            | V <sub>OH</sub> (PWM)  |                                             | 2.5     | 2.8  | 3.1                   | V     |  |
| Output Low level voltage             | V <sub>OL</sub> (PWM)  |                                             | 1.2     | 1.5  | 1.8                   | V     |  |
| External capacitor charge current    | ICHG                   | V <sub>PWM</sub> = 2V                       | -125    | -95  | -75                   | μΑ    |  |
| Oscillator frequency                 | f(PWM)                 | C = 3000pF                                  |         | 22   |                       | kHz   |  |
| Amplitude                            | V(PWM)                 |                                             | 1.05    | 1.27 | 1.50                  | Vp-p  |  |
| FGS Output                           | FGS Output             |                                             |         |      |                       |       |  |
| Output saturation voltage            | V <sub>OL</sub> (FGS)  | I <sub>FGS</sub> = 7mA                      |         | 0.15 | 0.5                   | V     |  |
| Output leak current                  | IL(FGS)                |                                             |         |      | 10                    | μΑ    |  |
| CSD Oscillator                       |                        |                                             |         |      |                       |       |  |
| Output High level voltage            | V <sub>OH</sub> (CSD)  |                                             | 2.65    | 3.0  | 3.3                   | V     |  |
| Output Low level voltage             | V <sub>OL</sub> CSD)   |                                             | 0.75    | 0.9  | 1.1                   | V     |  |
| Amplitude                            | V(CSD)                 |                                             | 1.75    | 2.1  | 2.3                   | Vp-p  |  |
| External capacitor charge current    | ICHG1                  |                                             | -13.5   | -9   | -5.5                  | μΑ    |  |
| External capacitor discharge current | ICHG <sup>2</sup>      |                                             | 5.5     | 9    | 13.5                  | μΑ    |  |
| Oscillator frequency                 | f(CSD)                 | C = 0.068µF                                 |         | 30   |                       | Hz    |  |

\*Design target value, Do not measurement.

# LB1876

| Continued from preceding page.    |                              |                                             |                       |                       |           |         |
|-----------------------------------|------------------------------|---------------------------------------------|-----------------------|-----------------------|-----------|---------|
| Parameter                         | Symbol                       | Conditions                                  |                       | Ratings               |           | Unit    |
| Dhase Compositor Output           |                              |                                             | min                   | typ                   | max       |         |
|                                   |                              | 400-4                                       | V 00                  | V 04                  |           | 14      |
|                                   | VPDH                         | IOH = -100µA                                | VREG-0.2              | VREG-0.1              |           | V       |
| Output Low level voltage          | VPDL                         | I <sub>OH</sub> = 100μA                     |                       | 0.2                   | 0.3       | V       |
| Output source current             | IPD <sup>+</sup>             | $V_{PD} = V_{REG}/2$                        |                       |                       | -0.5      | mA      |
| Output sink current               | I <sub>PD</sub> <sup>-</sup> | $V_{PD} = V_{REG}/2$                        | 1.5                   |                       |           | mA      |
| Phase Lock Detector Output        | T                            |                                             |                       |                       |           |         |
| Output saturation voltage         | V <sub>OL</sub> (LD)         | I <sub>LD</sub> = 10mA                      |                       | 0.15                  | 0.5       | V       |
| Output leak current               | IL(LD)                       | VO = NCC                                    |                       |                       | 10        | μA      |
| Error Amplifier                   | T                            |                                             | 1                     |                       |           |         |
| Input offset voltage              | V <sub>IO</sub> (ER)         | Design target value*                        | -10                   |                       | +10       | mV      |
| Input bias current                | I <sub>B</sub> (ER)          |                                             | -1                    |                       | +1        | μA      |
| Output High level voltage         | V <sub>OH</sub> (ER)         | l <sub>OH</sub> = -500μA                    | V <sub>REG</sub> -1.2 | V <sub>REG</sub> -0.9 |           | V       |
| Output Low level voltage          | V <sub>OL</sub> (ER)         | l <sub>OL</sub> = 500μA                     |                       | 0.9                   | 1.2       | V       |
| DC bias level                     | V <sub>B</sub> (ER)          |                                             | -5%                   | V <sub>REG</sub> /2   | +5%       | V       |
| Current Limiter                   |                              |                                             |                       |                       |           |         |
| Drive gain                        | G <sub>DF</sub> 1            | In phase lock mode                          | 0.4                   | 0.5                   | 0.6       | times   |
|                                   | G <sub>DF</sub> 2            | In unlock mode                              | 0.8                   | 1.0                   | 1.2       | times   |
| Limiter voltage                   | V <sub>RF</sub>              | V <sub>CC</sub> - VM                        | 0.45                  | 0.5                   | 0.55      | V       |
| Thermal Shutdown Operation        |                              |                                             |                       |                       |           |         |
| Operating temperature             | TSD                          | Design target value* (junction temperature) | 150                   | 180                   |           | °C      |
| Hysteresis width                  | ∆TSD                         | Design target value* (junction temperature) |                       | 40                    |           | °C      |
| Low Voltage Protection            |                              |                                             |                       |                       |           |         |
| Operating voltage                 | V <sub>SD</sub>              |                                             | 8.1                   | 8.5                   | 8.9       | V       |
| Hysteresis                        | $\Delta V_{SD}$              |                                             | 0.2                   | 0.35                  | 0.5       | V       |
| CLD Circuit                       | •                            |                                             |                       |                       |           |         |
| External capacitor charge current | ICLD                         |                                             | -6                    | -4.3                  | -3        | V       |
| Operating voltage                 | V <sub>H</sub> (CLD          |                                             | 3.25                  | 3.5                   | 3.75      | V       |
| CLK Pin                           |                              |                                             |                       |                       |           |         |
| External input frequency          | f <sub>I</sub> (CKIN)        |                                             | 0.1                   |                       | 10        | kHz     |
| High level input voltage          | VIH(CKIN)                    |                                             | 3.5                   |                       | VREG      | V       |
| Low level input voltage           | V <sub>IL</sub> (CKIN)       |                                             | 0                     |                       | 1.5       | V       |
| Input open voltage                | V <sub>IO</sub> (CKIN)       |                                             | V <sub>REG</sub> -0.5 |                       | VREG      | V       |
| Hysteresis width                  | V <sub>IS</sub> (CKIN)       |                                             | 0.35                  | 0.5                   | 0.65      | V       |
| High level input current          | IIH(CKIN)                    | VCKIN = VREG                                | -10                   | 0                     | +10       | μA      |
| Low level input current           | III (CKIN)                   | V <sub>CKIN</sub> = 0V                      | -280                  | -210                  |           | μA      |
| S/S Pin                           |                              | or and                                      |                       |                       |           |         |
| High level input voltage          | VIH(SS)                      |                                             | 3.5                   |                       | VREG      | V       |
| Low level input voltage           | V <sub>II</sub> (SS)         |                                             | 0                     |                       | 1.5       | V       |
| Input open voltage                | VID(SS)                      |                                             | V <sub>RFG</sub> -0.5 |                       | VREG      | V       |
| Hysteresis width                  | V <sub>IS</sub> (SS)         |                                             | 0.35                  | 0.5                   | 0.65      | V       |
| High level input current          | I <sub>IH</sub> (SS)         | $V_{S/S} = V_{REG}$                         | -10                   | 0                     | +10       | μA      |
| Low level input current           |                              | $V_{S/S} = 0V$                              | -280                  | -210                  |           | μΑ      |
| LDSEL Pin                         | IL(/                         | 3/3                                         |                       | -                     |           |         |
| High level input voltage          | VILI(LDSEI)                  |                                             | 3.5                   |                       | VPEC      | V       |
| Low level input voltage           |                              |                                             | 0                     |                       | 1.5       | V       |
| Input open voltage                |                              |                                             | Vprc-0.5              |                       | VDEC      | V       |
| High level input current          |                              |                                             | -10                   | 0                     | +10       | цА      |
| Low level input current           |                              |                                             | -280                  | -210                  | 110       | шA      |
| BRSFI Pin                         | IIL/-9SEL/                   | ·LDSEL - ··                                 | 200                   | 210                   |           | μι      |
| High level input voltage          | Vuu (BRace)                  |                                             | 3 5                   |                       | Vara      | V       |
|                                   | VIII (BRanit)                |                                             | 0.0                   |                       | *REG      | ۷<br>۱/ |
|                                   |                              |                                             |                       |                       | 1.0<br>V= | v<br>\/ |
|                                   | VIO(DRSEL)                   |                                             | *REG <sup>-0.5</sup>  |                       | VREG      | v<br>   |
|                                   |                              | VERSEL = VREG                               | -10                   | 0                     | +10       | μΑ      |
|                                   | IL(BKSEL)                    | VBRSEL = VV                                 | -280                  | -210                  |           | μΑ      |

\*Design target value, Do not measurement.

# Package Dimensions



## **Pin Assignment**



# **3-phase Logic Truth Table**

| IN1 | IN2 | IN3 | OUT1 | OUT2 | OUT3 |
|-----|-----|-----|------|------|------|
| Н   | L   | Н   | L    | Н    | М    |
| Н   | L   | L   | L    | М    | Н    |
| Н   | Н   | L   | М    | L    | Н    |
| L   | Н   | L   | Н    | L    | М    |
| L   | Н   | Н   | Н    | М    | L    |
| L   | L   | Н   | М    | Н    | L    |

IN = "H" indicates the  $IN^+ > IN^-$  condition.

# **Block Diagram**



| Pin F                      | unction                                      |                                                                                                                                                                                                                                                                                                  |                                                              |
|----------------------------|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|
| Pin No.                    | Pin name                                     | Function                                                                                                                                                                                                                                                                                         | Equivalent curcuit                                           |
| 2<br>1<br>36               | OUT1<br>OUT2<br>OUT3                         | Motor drive output pins.<br>PWM controls duty cycle ratio by lower transistors.<br>Connect Schottky diodes between the outputs and V <sub>CC</sub> .                                                                                                                                             | V <sub>CC</sub> VM2 (29)<br>                                 |
| 34                         | GND3                                         | Output block ground.                                                                                                                                                                                                                                                                             |                                                              |
| 28<br>29                   | VM1<br>VM2                                   | Output block power supply and output current detection.<br>VM1 and VM2 are short-circuited and used.<br>Connect low-resistance resistors Rf between these pins and<br>$V_{CC}$ .<br>The output current is limited to the current value set by $I_{OUT}$<br>= $V_{REF}/Rf$ .                      |                                                              |
| 3<br>35                    | NC<br>NC                                     | Since these are not connected internally, they can be used for wiring.                                                                                                                                                                                                                           |                                                              |
| 8<br>9<br>6<br>7<br>4<br>5 | IN1+<br>IN1-<br>IN2+<br>IN2-<br>IN3+<br>IN3- | Hall device input pins.<br>These inputs return a high level when $IN^+ > IN^-$ and a low<br>level when $IN^- > IN^+$ .<br>A Hall signal amplitude of at least 100mVp-p (differential) is<br>desirable. Insert a capacitor between $IN^+$ and $IN^-$ if noise on<br>the Hall signal is a problem. | VREG<br>4.6.8<br>                                            |
| 10<br>11                   | FGIN <sup>+</sup><br>FGIN <sup>−</sup>       | FG comparator input pins.<br>If noise on the FG signal is a problem, insert either a<br>capacitor or a filter consisting of a capacitor and a resistor.                                                                                                                                          | VREG                                                         |
| 12                         | GND1                                         | Control circuit block ground.                                                                                                                                                                                                                                                                    |                                                              |
| 13                         | GND2                                         | Sub-ground.                                                                                                                                                                                                                                                                                      |                                                              |
| 14                         | PWM                                          | PWM oscillation frequency setting pin.<br>Connect a capacitor between this pin and ground.<br>A capacitance of 1800pF for C sets the frequency to<br>approximately 37kHz.                                                                                                                        | VREG<br>20002<br>14<br>2kg *<br>14<br>2kg *<br>17<br>777 777 |
| 15                         | FC                                           | Current control circuit frequency characteristics<br>compensation pin.<br>Insert a capacitor (on the order of 0.01 to $0.1\mu$ F) between<br>this pin and ground.<br>The output duty is determined by the ratio of the voltage on<br>this pin and the PWM oscillator waveform.                   | VREG                                                         |

| Continued | ontinued from preceding page. |                                                                                                                                                                                                                                                                                                                                                                                          |                                         |  |  |  |
|-----------|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|--|--|--|
| Pin No.   | Pin name                      | Function                                                                                                                                                                                                                                                                                                                                                                                 | Equivalent curcuit                      |  |  |  |
| 16        | FGFIL                         | FG filter pin.<br>If noise on the FG signal is a problem, insert a capacitor<br>(under about 2200pF) between this pin and ground.                                                                                                                                                                                                                                                        | VREG                                    |  |  |  |
| 17        | CSD                           | Restraint protection circuit operating time setting pin/reset<br>pulse setting pin.<br>A protection operating time of about 8 seconds can be set by<br>connecting a capacitor (about $0.068\mu$ F) between this pin<br>and ground. If the protection circuit is not used, connect a<br>capacitor and resistor (about 4700pF, 220k $\Omega$ ) in parallel<br>between this pin and ground. | VREG                                    |  |  |  |
| 18        | РН                            | RF waveform smoothing pin.<br>If noise on the RF signal is a problem, insert a capacitor<br>between this pin and ground.                                                                                                                                                                                                                                                                 | VREG                                    |  |  |  |
| 19        | тос                           | Torque specifying input pin.<br>Normally, this pin is connected to the EO pin.<br>When the TOC voltage falls, the on duty of the lower side<br>transistor increases.                                                                                                                                                                                                                     |                                         |  |  |  |
| 20        | EO                            | Error amplifier output pin.                                                                                                                                                                                                                                                                                                                                                              | VREG<br>20<br>40kΩ<br>177<br>177<br>177 |  |  |  |
| 21        | EI                            | Error amplifier input pin.                                                                                                                                                                                                                                                                                                                                                               | VREG                                    |  |  |  |

| Continued from preceding page. |          |                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
|--------------------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Pin No.                        | Pin name | Function                                                                                                                                                                                                         | Equivalent curcuit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| 22                             | PD       | Phase comparator output pin.<br>The phase error is converted to a pulse duty and output from<br>this pin.                                                                                                        | VREG<br>300Ω<br>777<br>777<br>777<br>777<br>777                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| 23                             | CLD      | Phase lock signal mask time setting pin.<br>A mask time of about 90ms can be set by inserting a<br>capacitor (about $0.1\mu$ F) between this pin and ground. Leave<br>this pin open if there is no need to mask. | VREG<br>30002<br>30002<br>23<br>777<br>777                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| 24                             | FGS      | FG Schmitt output pin.<br>Open collector output.                                                                                                                                                                 | VREG<br>VREG<br>24<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>THIN<br>TH |  |  |
| 25                             | LD       | Phase lock detection output pin.<br>Open collector output.<br>Turns on (goes low) when phase lock is detected.                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| 26                             | S/S      | Start/stop control pin.<br>Low: 0 to 1.5V<br>High: 3.5V to VREG<br>Hysteresis: About 0.5V<br>Apply a low level to start; this pin goes high when open.                                                           | VREG<br>22kΩ<br>22kΩ<br>2kΩ<br>2kΩ<br>2kΩ<br>2kΩ<br>2kΩ<br>2kΩ<br>2kΩ<br>2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| 27                             | CLK      | Clock input pin.<br>Low: 0 to 1.5V<br>High: 3.5V to VREG<br>Hysteresis: About 0.5 V<br>$f_{CLK} = 10$ kHz maximum<br>If there is noise on the clock signal, remove that noise with a<br>capacitor.               | VREG<br>22kΩ \$<br>22kΩ \$<br>2kΩ<br>2kΩ<br>2kΩ<br>2kΩ<br>2kΩ<br>22kΩ<br>2kΩ<br>2kΩ<br>22kΩ<br>2kΩ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| 30                             | Vcc      | Power supply pin Insert a capacitor between this pin and ground to prevent noise from entering the IC. (Use a value of 20 or $30\mu F$ or higher.)                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |

| Continued from preceding page. |          |                                                                                                                                                                                                                                                                                                                                             |                                           |  |  |
|--------------------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|--|--|
| Pin No.                        | Pin name | Function                                                                                                                                                                                                                                                                                                                                    | Equivalent curcuit                        |  |  |
| 31                             | VREG     | Stabilized power supply output (5V output) pin.<br>Insert a capacitor between this pin and ground for<br>stabilization. (About 0.1µF.)                                                                                                                                                                                                      |                                           |  |  |
| 32                             | LDSEL    | Phase lock signal mask switching pin.<br>Low: 0 to 1.5V<br>High: 3.5V to VREG<br>When open, this pin goes to the high level.<br>When low, transient unlock signals (short high-level periods<br>on the LD output) are masked, and when high, transient lock<br>signals (short low-level periods on the LD output) are<br>masked.            |                                           |  |  |
| 33                             | BRSEL    | Braking control pin.<br>Low: 0 to 1.5V<br>High: 3.5V to VREG<br>When open, this pin goes to the high level.<br>When low, reverse torque control is applied and when high,<br>the circuit operates in free-running mode. An external<br>Schottky barrier diode is required on the low side output<br>when reverse torque control is applied. | VREG<br>30kΩ \$ 2kΩ<br>30kΩ \$ 2kΩ<br>333 |  |  |
| _                              | FRAME    | The FRAME pin is connected internally to the metal frame at<br>the base of the IC. Electrically, both the FRAME pin and the<br>metal frame are left open. To improve thermal dissipation,<br>provide a corresponding land on the PCB and solder the<br>FRAME pin to that land.                                                              |                                           |  |  |

## LB1876 Overview

#### 1. Speed control circuit

This IC provides high-precision, low-jitter, and stable motor rotation since it adopts a PLL speed control technique. This PLL circuit compares the phases of the edges on the CLK signal (falling edges) and the FG signal (falling edges on the FGIN<sup>+</sup>, FGS output) and controls the speed using that error output.

The FG servo frequency during control operation is the same as the clock frequency.

 $f_{FG}(servo) = f_{CLK}$ 

#### 2. Output drive circuit

To reduce power loss in the output, this IC adopts a direct PWM drive technique. The output transistors are always saturated when on, and the motor drive power is controlled by changing the output on duty. Since the lower side transistor is used for the output PWM switching, Schottky diodes must be inserted between the outputs and  $V_{CC}$ . (This is because if the diodes used do not have a short reverse recovery time, instantaneous through currents will flow when the lower side transistor turns on.)

The diodes between the outputs and ground are built in. However, if problems (such as waveform disruption during lower side kickback) occur for large output currents, attach external rectifying diodes or Schottky diodes. If reverse control mode is selected for braking and problems such as incorrect operation or excess heat generation due to the reverse recovery time of the lower side diode causes a problem, add an external Schottky diode.

#### 3. Current control circuit

The current control circuit controls the current (limits the peak current) to the current determined by  $I = V_{RF}/Rf$  ( $V_{RF} = 0.5V$  typ., Rf: current detection resistor). The limiting operation consists of reducing the output on duty to suppress the current.

The current control circuit detects the diode reverse recovery current due to the PWM operation, and has an operating delay (about  $3\mu$  s) to prevent incorrect current limiting operation. If the motor coils have a relatively low resistance, or relatively low inductance, the changes in current flow at startup (the state where the motor presents no back electromotive force) will be rapid. As a result, the current limiter may operate at currents in excess of the set current due to this delay. In such cases, the current limit value must be set so as to take the current increase due to the delay into account.

#### 4. Power saving circuit

This IC goes to the power saving state, which reduces power consumption, in the stopped state. Power is reduced in the power saving state by cutting the bias current to most of the circuit blocks in the IC. However, the 5 V regulator circuit does operate and provide its output in the power saving state.

5. Reference clock

The externally input clock signal must be free of chattering and other noise. The input circuit does have hysteresis, but if problems occur, the clock signal must be input through a capacitor or other noise reduction circuit.

If the IC is set to the start state with no reference clock input, and if the constraint protection circuit is operated, after the motor rotates a certain amount, the drive will be turned off. However, if the constraint protection circuit is not operated, and furthermore, if reverse control mode is selected during braking, the motor will run backwards at increasing speed. A workaround will be required in this case. (This problem occurs because the constraint protection circuit oscillator signal is used for clock cutoff protection.)

#### 6. PWM frequency

The PWM frequency is determined by the capacitor C (F) connected to the PWM pin.

 $f_{PWM} \approx 1/(15000 \times C)$ 

If an 1800pF capacitor is used, the frequency will be about 37kHz. If the PWM frequency is too low, the motor will emit audible switching noise, and if it is too high, the power loss will increase. A frequency in the range 15 to 50kHz is desirable. The capacitor ground must be connected as close as possible to the IC control block ground (the GND1 pin) to minimize the influence of the output on this circuit.

7. Hall sensor input signals

Input signals with amplitudes greater than the input circuit hysteresis (42mV maximum) must be provided to the Hall inputs. Input amplitudes of over 100mV are desirable to minimize the influence of noise. If the output waveform is disturbed by noise (at phase switching), insert capacitors across the input to prevent this.

#### 8. FG input signal

Normally, one of the Hall sensor signals is input as an FG signal. If noise on the FG input is a problem, insert either a capacitor or a filter consisting of a capacitor and a resistor. Although it is possible to exclude noise from the FG signal by inserting a capacitor between the FGFIL pin and ground, if this pin's waveform is smoothed excessively, the circuit may not be able to operate normally. Therefore, if a capacitor is used here, its value must be held to under 2200pF. If the position of the capacitor's ground lead is inappropriate, problems due to noise may become more likely to occur. Select the position carefully.

#### 9. Constraint protection circuit

This IC includes a built-in constraint protection circuit to protect the IC and the motor during motor constraint. In the start state, when the LD output is high for a fixed period (the unlocked state), the lower side transistor turns off. The time is set by the capacitor connected to the CSD pin.

Set time (seconds)  $\approx 120 \times C \ (\mu F)$ 

If a  $0.068\mu$ F capacitor is used, the protection time will be about 8 seconds. The set time must have a value that provides an adequate margin relative to the motor start time. The protection circuit does not operate during braking implemented by switching the clock frequency. Either switch to the stop state or turn off the power and restart to clear the constraint protection state.

Since the CSD pin also functions as the initial reset pulse generation pin, if connected to ground the logic circuits will be reset and speed control operation will not be possible. Therefore, if constraint protection is not used, connect CSD to ground through a resistor of about  $220k\Omega$  and a capacitor of about 4700pF in parallel.

#### 10. Phase lock signal

(1) Phase lock range

Since this IC does not have a counter in the speed control system, the speed error range in the phase locked state cannot be determined solely by the IC's characteristics. (This is because of the influence of the acceleration of the changes in the FG frequency.) If it is necessary to stipulate this for the motor, it will be necessary to measure this with the actual motor. Since it is easier for speed errors to occur in the state where the FG acceleration is large, the largest speed errors are thought to occur during lock pull-in at startup and when unlocked due to clock frequency switching.

#### (2) Phase lock signal mask function

When the LDSEL pin is set high or left open, transient lock signals (short low-level periods on the LD output) is masked. This function masks short low-level periods due to hunting during pull-in and allows a stable lock signal to be output. However, the lock signal is delayed by amount of masking time.

When the LDSEL pin is set low, transient unlock signals (short high-level periods on the LD output) is masked.

This function prevents short period high-level signals from being output.

The mask time is set with the capacitor connected between the CLD pin and ground.

Mask time (seconds)  $\approx 0.9 \times C \ (\mu F)$ 

A mask time of about 90ms can be set by using a capacitor of about  $0.1\mu$ F. If complete masking is required, the mask time must be set large enough to provide ample margin. If masking is not required, leave the CLD pin open.

#### 11. Power supply stabilization

Since this IC provides a large output current and adopts a switching drive technique, it can easily disrupt the power supply line voltage. Therefore, capacitors with ample capacitance must be inserted between the  $V_{CC}$  pins and ground. If reverse control mode is selected during braking, the circuit will return current to the power supply. This means that the power supply lines are even more susceptible to disruption. Since the power supply is most easily influenced during lock pull-in at high motor speeds, this case requires particular care. Select capacitor values that are fully adequate for this case.

If diodes are inserted in the power supply lines to prevent damage if the power supply is connected with reverse polarity, the power supply voltage will be even more susceptible to disruption, and even larger capacitors must be used.

#### 12. VREG stabilization

Insert a capacitor of at least  $0.1\mu$ F to stabilize VREG, which is the control circuit power supply. The capacitor ground must be connected as close as possible to the IC control block ground (the GND1 pin).

#### 13. Error amplifier circuit components

Locate the error amplifier components as close to the IC as possible to minimize the influence of noise on this circuit. Locate this circuit as far from the motor as possible.

ON Semiconductor and the ON logo are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typical" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized usplication, Buyer shall indeminify and hold SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affimative Action Employeer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Motor/Motion/Ignition Controllers & Drivers category:

Click to view products by ON Semiconductor manufacturer:

Other Similar products are found below :

LV8133JA-ZH LV8169MUTBG LV8774Q-AH LV8860PV-TLM-H MC33931EKR2 FSB50250UTD FSB50550TB2 FSBF15CH60BTH FSBS10CH60T MP6507GR-P MP6508GF MSVCPM2-63-12 MSVGW45-14-2 MSVGW54-14-5 NTE7043 CAT3211MUTAG LA6245P-CL-TLM-E LA6245P-TLM-E LA6565VR-TLM-E LB11650-E LB1694N-E LB1837M-TLM-E LB1845DAZ-XE LC898111AXB-MH LC898300XA-MH SS30-TE-L-E STK531-345A-E STK581U3A0D-E STK58AUNP0D-E STK621-068C-E STK621-140C STK621-728S-E STK625-728-E STK672-400B-E STK672-432AN-E STK672-432BN-E STK672-440AN-E STK672-442AN-E AMIS30621AUA FSB50550ASE 26700 LV8161MUTAG LV8281VR-TLM-H LV8702V-TLM-H LV8734VZ-TLM-H LV8773Z-E LV8807QA-MH MC33932EK MCP8024T-H/MP TND027MP-AZ