## Description

The ACPL-312U device contains an AIGaAs LED. The LED is optically coupled to an integrated circuit with a power output stage. This wide operating temperature optocoupler is ideally suited for driving power IGBTs and MOSFETs used in wide operating temperature motor control inverter and DC-DC converters applications. The high operating voltage range of the output stage provides the drive voltages required by gate controlled devices. The voltage and current supplied by these optocouplers make them ideally suited for directly driving IGBTs with ratings up to $1200 \mathrm{~V} / 100 \mathrm{~A}$. For IGBTs with higher ratings, the ACPL-312U series can be used to drive a discrete power stage which drives the IGBT gate.
Avago $R^{2}$ Coupler isolation products provide the reinforced insulation and reliability needed for critical in automotive and high temperature industrial applications.

## Functional Diagram



## TRUTH TABLE

| LED | $\begin{gathered} V_{\mathrm{CC}}-V_{\mathrm{EE}} \\ \text { "POSITIVE GOING" } \\ \text { (i.e., TURN-ON) } \end{gathered}$ | $V_{\mathrm{CC}}-V_{\mathrm{EE}}$ <br> "NEGATIVE GOING" <br> (i.e., TURN-OFF) | $\mathrm{V}_{0}$ |
| :---: | :---: | :---: | :---: |
| OFF | 0-30V | 0-30V | LOW |
| ON | 0-11 V | 0-9.5 V | LOW |
| ON | 11-13.5V | 9.5-12V | TRANSITION |
| ON | 13.5-30 V | 12-30 V | HIGH |

A $0.1 \mu \mathrm{~F}$ bypass capacitor must be connected between pins 5 and 8 .

## Features

- 2.5 A maximum peak output current
- 2.0 A minimum peak output current
- $25 \mathrm{kV} / \mu \mathrm{s}$ minimum Common Mode Rejection (CMR) at $\mathrm{V}_{\mathrm{CM}}=1500 \mathrm{~V}$
- 0.5 V maximum low level output voltage ( $\mathrm{V}_{\mathrm{OL}}$ ) - Eliminates need for negative gate drive
- $I_{C C}=5 \mathrm{~mA}$ maximum supply current
- Under Voltage Lock-Out protection (UVLO) with hysteresis
- Wide operating $V_{C C}$ range: 15 to 30 Volts
- 500 ns maximum switching speeds
- Wide temperature range:
- $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$
- Safety Approval:
- UL Recognized 3750 Vrms for 1 min.
- CSA
- IEC/EN/DIN EN 60747-5-5 Viorm = 630 Vpeak


## Applications

- IGBT/MOSFET Gate Drive
- AC and Brushless DC Motor Drives
- Industrial Inverters Systems
- Switching power supplies


## Ordering Information

| Part Number | Options <br> RoHS Compliant | Package | Surface <br> Mount | Gu | Tape <br> \& Reel | IEC/EN/DIN EN $60747-5-5$ | Quantity |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ACPL-312U | -000E | DIP 8 |  |  |  | X | 50 per tube |
|  | -300E | Gullwing | X | X |  | X | 50 per tube |
|  | -500E |  | X | X | X | X | 1000 per reel |

To order, choose a part number from the part number column and combine with the desired option from the option column to form an order entry.

## Example 1:

ACPL-312U-500E to order product of gullwing DIP-8 package in Tape and Reel packaging with RoHS compliant.

## Example 2:

ACPL-312U-000E to order product of DIP-8 package in tube packaging with RoHS compliant.
Option datasheets are available. Contact your Avago sales representative or authorized distributor for information.

## Package Outline Drawings

ACPL-312U-000E Standard DIP Package


DIMENSIONS IN MILLIMETERS AND (INCHES).
NOTE: FLOATING LEAD PROTRUSION IS 0.25 mm ( 10 mils) MAX.

## Gull Wing Surface Mount Option 300



## Recommended Pb-Free IR Profile

Recommended reflow condition as per JEDEC Standard, J-STD-020 (latest revision). Non-Halide Flux should be used.

## Regulatory Information

The ACPL-312U-000E is approved by the following organizations:
UL
Recognized under UL 1577, component recognition program up to $\mathrm{V}_{\text {ISO }}=3750 \mathrm{~V}_{\text {RMS }}$ expected prior to product release.
CSA
Approved under CSA Component Acceptance Notice \#5, File CA88324.
IEC/EN/DIN EN 60747-5-5
Approved with Maximum Working Insulation Voltage $V_{\text {IORM }}=630$ Vpeak.

Insulation and Safety Related Specifications

| Parameter | Symbol | Value | Units | Conditions |
| :--- | :--- | :--- | :--- | :--- |
| Minimum External Air Gap <br> (Clearance) | $\mathrm{L}(101)$ | 7.1 | mm | Measured from input terminals to output terminals, shortest <br> distance through air. |
| Minimum External Tracking <br> (Creepage) | $\mathrm{L}(102)$ | 7.4 | mm | Measured from input terminals to output terminals, shortest <br> distance path along body. |
| Minimum Internal Plastic Gap <br> (Internal Clearance) | 0.08 | mm | Through insulation distance conductor to conductor, usually the <br> straight line distance thickness between the emitter and detector. |  |
| Tracking Resistance <br> (Comparative Tracking Index) | CTI | $>175$ | Volts | DIN IEC 112/VDE 0303 Part 1 |
| Isolation Group <br> (DIN VDE0109) | IIIa |  | Material Group (DIN VDE 0110) |  |

All Avago data sheets report the creepage and clearance inherent to the optocoupler component itself. These dimensions are needed as a starting point for the equipment designer when determining the circuit insulation requirements. However, once mounted on a printed circuit board, minimum creepage and clearance requirements must be met as specified for individual equipment standards. For creepage, the shortest distance path along the surface of a printed circuit board between the solder fillets of the input and output leads must be considered. There are recommended techniques such as grooves and ribs which may be used on a printed circuit board to achieve desired creepage and clearances. Creepage and clearance distances will also change depending on factors such as pollution degree and insulation level.

## IEC/EN/DIN EN 60747-5-5 Insulation Related Characteristics ${ }^{[1]}$

| Description | Symbol | ACPL-312U | Units |
| :---: | :---: | :---: | :---: |
| Installation classification per DIN VDE 0110/1.89, Table 1 for rated mains voltage $\leq 150 \mathrm{~V}$ rms for rated mains voltage $\leq 300 \mathrm{~V}$ rms for rated mains voltage $\leq 450 \mathrm{~V}$ rms for rated mains voltage $\leq 600 \mathrm{~V}$ rms for rated mains voltage $\leq 1000 \mathrm{~V}$ rms |  | $\begin{aligned} & \text { I-IV } \\ & \text { I-IV } \\ & \text { I-III } \end{aligned}$ |  |
| Climatic Classification |  | 55/125/21 |  |
| Pollution Degree (DIN VDE 0110/1.89) |  | 2 |  |
| Maximum Working Insulation Voltage | VIORM | 630 | $V_{\text {PEAK }}$ |
| Input to Output Test Voltage, Method b $V_{\text {IORM }} \times 1.875=$ V PR , 100\% Production Test $\mathrm{t}_{\mathrm{m}}=1 \mathrm{sec}$, Partial Discharge $<5 \mathrm{pC}$ | $V_{P R}$ | 1181 | $V_{\text {PEAK }}$ |
| Input to Output Test Voltage, Method a $V_{\text {IORM }} \times 1.6=V_{\text {PR, }} 100 \%$ Type and Sample Test $t_{m}=10 \mathrm{sec}$, Partial Discharge $<5 \mathrm{pC}$ | $V_{P R}$ | 1008 | $V_{\text {PEAK }}$ |
| Highest Allowable Overvoltage (Transient Overvoltage, $\mathrm{t}_{\mathrm{ini}}=60 \mathrm{sec}$ ) | VIOTM | 6000 | $V_{\text {PEAK }}$ |
| Safety Limiting Values <br> (Maximum values allowed in the event of a failure, also see Thermal Derating curve, Figure 11.) <br> Case Temperature <br> Input Current <br> Output Power | $\mathrm{T}_{\mathrm{s}}$ <br> $\mathrm{I}_{\mathrm{S}, \text { INPUT }}$ Ps,output | $\begin{aligned} & 175 \\ & 230 \\ & 600 \end{aligned}$ | ${ }^{\circ} \mathrm{C}$ mA mW |
| Insulation Resistance at $\mathrm{T}_{\mathrm{S}}, \mathrm{V}_{10}=500 \mathrm{~V}$ | RIO | $\geq 10^{9}$ | $\Omega$ |

## Notes:

1. Insulation characteristics are guaranteed only within the safety maximum ratings, which must be ensured by protective circuits within the application.

## Absolute Maximum Ratings

| Parameter | Symbol | Min. | Max. | Units | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Storage Temperature | TS | -55 | 125 | ${ }^{\circ} \mathrm{C}$ |  |
| Operating Temperature | $\mathrm{T}_{\mathrm{A}}$ | -40 | 125 | ${ }^{\circ} \mathrm{C}$ |  |
| Average Input Current | $\mathrm{If}_{\text {( }}^{\text {AVG }}$ ) |  | 20 | mA | 1 |
| Peak Transient Input Current (<1 $\mu \mathrm{s}$ pulse width, 300 pps ) | $\mathrm{I}_{\mathrm{F} \text { (TRAN) }}$ |  | 1.0 | A |  |
| Reverse Input Voltage | $\mathrm{V}_{\mathrm{R}}$ |  | 5 | V |  |
| "High" Peak Output Current | ІОН(РЕАК) |  | 2.5 | A | 2 |
| "Low" Peak Output Current | IOL(PEAK) |  | 2.5 | A | 2 |
| Supply Voltage | $\left(\mathrm{V}_{\text {CC }}-\mathrm{V}_{\mathrm{EE}}\right)$ | 0 | 35 | Volts |  |
| Input Current (Rise/Fall Time) | $\mathrm{tr}_{\mathrm{r}(\mathrm{IN})} / \mathrm{tf}_{\mathrm{f}(\mathrm{N})}$ |  | 500 | ns |  |
| Output Voltage | $\mathrm{V}_{\text {O(PEAK) }}$ | 0 | $\mathrm{V}_{\text {cc }}$ | Volts |  |
| Output Power Dissipation | Po |  | 370 | mW | 3 |
| Total Power Dissipation | $\mathrm{P}_{\mathrm{T}}$ |  | 400 | mW | 4 |
| Lead Solder Temperature | $260^{\circ} \mathrm{C}$ for $10 \mathrm{sec} ., 1.6 \mathrm{~mm}$ below seating plane |  |  |  |  |
| Solder Reflow Temperature Profile | See Package Outline Drawings Section |  |  |  |  |

## Recommended Operating Conditions

| Parameter | Symbol | Min. | Max. | Units |
| :--- | :--- | :--- | :--- | :--- |
| Ambient Operating Temperature | $\mathrm{T}_{\mathrm{A}}$ | -40 | 125 | ${ }^{\circ} \mathrm{C}$ |
| Power Supply Voltage | $\left(\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}\right)$ | 15 | 30 | Volts |
| Input Current | $\mathrm{I}_{\mathrm{F}(\mathrm{ON})}$ | 7 | 16 | mA |
| Input Voltage (OFF) | $\mathrm{V}_{\mathrm{F}(\mathrm{OFF})}$ | -3.6 | 0.8 | V |

## DC Electrical Specifications

Over recommended operating conditions
( $\mathrm{T}_{\mathrm{A}}=-40$ to $125^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}(\mathrm{ON})}=7$ to $16 \mathrm{~mA}, \mathrm{~V}_{\mathrm{F}(\mathrm{OFF})}=-3.6$ to $0.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=15$ to $30 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=$ Ground) unless otherwise specified.

| Parameter | Symbol | Min. | Typ.* | Max. | Units | Test Conditions | Fig. | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| High Level Output Current | lOH | 0.5 | 1.5 |  | A | $\mathrm{V}_{\mathrm{O}}=\left(\mathrm{V}_{\mathrm{CC}}-4 \mathrm{~V}\right)$ | 2,3,17 | 5 |
|  |  | 2.0 |  |  | A | $\mathrm{V}_{\mathrm{O}}=\left(\mathrm{V}_{\mathrm{CC}}-15 \mathrm{~V}\right)$ |  | 2 |
| Low Level Output Current | loL | 0.5 | 2.0 |  | A | $\mathrm{V}_{\mathrm{O}}=\left(\mathrm{V}_{\mathrm{EE}}+2.5 \mathrm{~V}\right)$ | 5,6,18 | 5 |
|  |  | 2.0 |  |  | A | $\mathrm{V}_{\mathrm{O}}=\left(\mathrm{V}_{\mathrm{EE}}+15 \mathrm{~V}\right)$ |  | 2 |
| High Level Output Voltage | $\mathrm{V}_{\mathrm{OH}}$ | $\left(\mathrm{V}_{\text {cC }}-4\right)$ | $\left(\mathrm{V}_{\text {cC }}-3\right)$ |  | V | $\mathrm{l}_{\mathrm{O}}=-100 \mathrm{~mA}$ | 1,3,19 | 6,7 |
| Low Level Output Voltage | $\mathrm{V}_{\mathrm{OL}}$ |  | 0.1 | 0.5 | V | $\mathrm{I}_{\mathrm{O}}=100 \mathrm{~mA}$ | 4,6,20 |  |
| High Level Supply Current | $\mathrm{I}_{\mathrm{CCH}}$ |  | 2.5 | 5.0 | mA | Output Open, $\mathrm{I}_{\mathrm{F}}=7$ to 16 mA | 7,8 |  |
| Low Level Supply Current | ICCL |  | 2.5 | 5.0 | mA | Output Open, $V_{F}=-3.0 \text { to }+0.8 \mathrm{~V}$ |  |  |
| Threshold Input Current Low to High | $\mathrm{I}_{\text {FLH }}$ |  | 0.8 | 5.0 | mA | $\mathrm{l}_{\mathrm{O}}=0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{O}}>5 \mathrm{~V}$ | $\begin{aligned} & 9,15, \\ & 21 \end{aligned}$ |  |
| Threshold Input Voltage High to Low | $\mathrm{V}_{\mathrm{FHL}}$ | 0.8 |  |  | V |  | 9 |  |
| Input Forward Voltage | $V_{F}$ | 1.2 | 1.5 | 1.95 | V | $\mathrm{I}_{\mathrm{F}}=10 \mathrm{~mA}$ | 16 |  |
| Temperature Coefficient of Forward Voltage | $\Delta \mathrm{V}_{\mathrm{F}} / \Delta \mathrm{T}_{\mathrm{A}}$ |  | -1.6 |  | $\mathrm{mV} /{ }^{\circ} \mathrm{C}$ | $\mathrm{I}_{\mathrm{F}}=10 \mathrm{~mA}$ |  |  |
| Input Reverse Breakdown Voltage | BVR | 5.0 |  |  | V | $\mathrm{I}_{\mathrm{R}}=10 \mu \mathrm{~A}$ |  |  |
| Input Capacitance | $\mathrm{Cl}_{\text {IN }}$ |  | 70 |  | pF | $\mathrm{f}=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{F}}=0 \mathrm{~V}$ |  |  |
| UVLO Threshold | V UVLO+ | 11.0 | 12.3 | 13.5 | V | $\mathrm{V}_{\mathrm{O}}>5 \mathrm{~V}$, | 22,34 |  |
|  | VUVLO- | 9.5 | 10.7 | 12.0 | V | $\mathrm{I}_{\mathrm{F}}=10 \mathrm{~mA}$ |  |  |
| UVLO Hysteresis | UVLOHYS |  | 1.6 |  | V |  |  |  |

${ }^{*}$ All typical values at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}=30 \mathrm{~V}$, unless otherwise noted.

## AC Electrical Specifications

Over recommended operating conditions
$\left(\mathrm{T}_{\mathrm{A}}=-40\right.$ to $125^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}(\mathrm{ON})}=7$ to $16 \mathrm{~mA}, \mathrm{~V}_{\mathrm{F}(\mathrm{OFF})}=-3.6$ to $0.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=15$ to $\left.30 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=\mathrm{Ground}\right)$ unless otherwise specified.

| Parameter | Symbol | Min. | Typ.* | Max. | Units | Test Conditions | Fig. | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Propagation Delay Time to High Output Level | $t_{\text {PLH }}$ | 0.10 | 0.30 | 0.50 | $\mu \mathrm{S}$ | $\begin{aligned} & \mathrm{Rg}=10 \Omega, \mathrm{Cg}=10 \mathrm{nF}, \\ & \mathrm{f}=10 \mathrm{kHz}, \text { Duty Cycle }=50 \% \end{aligned}$ | $\begin{aligned} & 10,11, \\ & 12,13, \\ & 14,23 \end{aligned}$ | 14 |
| Propagation Delay Time to Low Output Level | $\mathrm{t}_{\text {PHL }}$ | 0.10 | 0.30 | 0.50 | $\mu \mathrm{s}$ |  |  |  |
| Pulse Width Distortion | PWD |  |  | 0.3 | $\mu \mathrm{s}$ |  |  | 15 |
| Propagation Delay Difference Between Any Two Parts | $\begin{aligned} & \text { PDD } \\ & \left(\mathrm{t}_{\text {PHL }}-\mathrm{t}_{\text {PLH }}\right) \end{aligned}$ | -0.35 |  | 0.35 | $\mu \mathrm{S}$ |  | 35, 36 | 10 |
| Rise Time | $\mathrm{t}_{\mathrm{R}}$ |  | 0.1 |  | $\mu \mathrm{s}$ |  | 23 |  |
| Fall Time | $\mathrm{t}_{\mathrm{F}}$ |  | 0.1 |  | $\mu \mathrm{S}$ |  |  |  |
| UVLO Turn On Delay | tuvlo on |  | 0.8 |  | $\mu \mathrm{s}$ | $\mathrm{V}_{\mathrm{O}}>5 \mathrm{~V}, \mathrm{I}_{\mathrm{F}}=10 \mathrm{~mA}$ | 22 |  |
| UVLO Turn Off Delay | tuvLo OfF |  | 0.6 |  | $\mu \mathrm{s}$ | $\mathrm{V}_{\mathrm{O}}<5 \mathrm{~V}, \mathrm{IF}_{\mathrm{F}}=10 \mathrm{~mA}$ |  |  |
| Output High Level Common Mode Transient Immunity | \|CM ${ }_{\text {H }}$ \| | 25 | 35 |  | kV/ $/$ s | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=10 \text { to } 16 \mathrm{~mA}, \\ & \mathrm{~V}_{\mathrm{CM}}=1500 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=30 \mathrm{~V} \end{aligned}$ | 24 | 11, 12 |
| Output Low Level Common Mode Transient Immunity | \|CML| | 25 | 35 |  | kV/ $\mu \mathrm{s}$ | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{~V}_{\mathrm{CM}}=1500 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{F}}=0 \mathrm{~V}, \mathrm{VCC}=30 \mathrm{~V} \end{aligned}$ |  | 11, 13 |

${ }^{*}$ All typical values at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}=30 \mathrm{~V}$, unless otherwise noted.

## Package Characteristics

| Parameter | Symbol | Min. | Typ.* | Max. | Units | Test Conditions | Fig. | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input-Output Momentary Withstand Voltage** | VISO | 3750 |  |  | $V_{\text {RMS }}$ | $\begin{aligned} & \mathrm{RH}<50 \%, \mathrm{t}=1 \mathrm{~min} . \\ & \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \end{aligned}$ |  | 8,9 |
| Resistance (Input-Output) | $\mathrm{R}_{1-\mathrm{O}}$ |  | $10^{12}$ |  | $\Omega$ | $\mathrm{V}_{\text {I-O }}=500 \mathrm{~V}_{\mathrm{DC}}$ |  | 9 |
| Capacitance (Input-Output) | $\mathrm{Cl}_{-\mathrm{O}}$ |  | 0.8 |  | pF | $f=1 \mathrm{MHz}$ |  |  |
| LED-to-Case Thermal Resistance | $\theta_{\text {LC }}$ |  | 467 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | Thermocouple located at center underside of package | 28 |  |
| LED-to-Detector Thermal Resistance | $\theta_{\text {LD }}$ |  | 442 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |  |  |  |
| Detector-to-Case Thermal Resistance | $\theta_{\text {DC }}$ |  | 126 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |  |  |  |

* All typicals at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
** The Input-Output Momentary Withstand Voltage is a dielectric voltage rating that should not be interpreted as an input-output continuous voltage rating. For the continuous voltage rating refers to your equipment level safety specification or Avago Application Note 1074 entitled "Optocoupler Input-Output Endurance Voltage."

Notes:

1. Derate linearly above $70^{\circ} \mathrm{C}$ free-air temperature at a rate of $0.0727 \mathrm{~mA} /{ }^{\circ} \mathrm{C}$.
2. Maximum pulse width $=10 \mu \mathrm{~s}$, maximum duty cycle $=0.2 \%$. This value is intended to allow for component tolerances for designs with $I O$ peak minimum $=2.0 \mathrm{~A}$. See Applications section for additional details on limiting $\mathrm{I}_{\mathrm{OH}}$ peak.
3. Derate linearly above $70^{\circ} \mathrm{C}$ free-air temperature at a rate of $5.0 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$.
4. Derate linearly above $70^{\circ} \mathrm{C}$ free-air temperature at a rate of $5.0 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$. The maximum LED junction temperature should not exceed $150^{\circ} \mathrm{C}$.
5. Maximum pulse width $=50 \mu \mathrm{~s}$, maximum duty cycle $=0.5 \%$.
6. In this test $\mathrm{V}_{\mathrm{OH}}$ is measured with a dc load current. When driving capacitive loads $\mathrm{V}_{\mathrm{OH}}$ will approach $\mathrm{V}_{\mathrm{CC}}$ as $\mathrm{l}_{\mathrm{OH}}$ approaches zero amps.
7. Maximum pulse width $=1 \mathrm{~ms}$, maximum duty cycle $=20 \%$.
8. In accordance with UL1577, each optocoupler is proof tested by applying an insulation test voltage $\geq 4500$ Vrms for 1 second (leakage detection current limit, II-O $\leq 5 \mu \mathrm{~A}$ ).
9. Device considered a two-terminal device: pins $1,2,3$, and 4 shorted together and pins $5,6,7$, and 8 shorted together.
10. The difference between $t_{\text {PHL }}$ and $t_{\text {PLH }}$ between any two ACPL-312U parts under the same test condition.
11. Pins 1 and 4 need to be connected to LED common.
12. Common mode transient immunity in the high state is the maximum tolerable $\mathrm{d}_{\mathrm{CM}} / \mathrm{dt}$ of the common mode pulse, $\mathrm{V}_{\mathrm{CM}}$, to assure that the output will remain in the high state (i.e., $\mathrm{V}_{\mathrm{O}}>15.0 \mathrm{~V}$ ).
13. Common mode transient immunity in a low state is the maximum tolerable $\mathrm{d}_{\mathrm{CM}} / \mathrm{dt}$ of the common mode pulse, $\mathrm{V}_{\mathrm{CM}}$, to assure that the output will remain in a low state (i.e., $\mathrm{V}_{\mathrm{O}}<1.0 \mathrm{~V}$ ).
14. This load condition approximates the gate load of a 1200 V/75A IGBT.
15. Pulse Width Distortion (PWD) is defined as $\left|t_{\text {PHL }}-t_{\text {PLH }}\right|$ for any given device.


Figure 1. $\mathrm{V}_{\mathrm{OH}} \mathrm{vS}$. temperature.


Figure 3. $\mathrm{V}_{\mathrm{OH}}$ vs. $\mathrm{IOH}_{\mathrm{OH}}$.


Figure 5. $\mathrm{I}_{0 \mathrm{~L}}$ vs. temperature.


Figure 2. $\mathrm{I}_{\mathrm{OH}}$ vs. temperature.


Figure 4. $\mathrm{V}_{0 \mathrm{~L}}$ vs. temperature.


Figure 6. $\mathrm{V}_{0 \mathrm{~L}}$ vs. $\mathrm{I}_{\mathrm{OL}}$.


Figure 7. Icc vs. temperature.


Figure 9. IFLH vs. temperature.


Figure 11. Propagation delay vs. IF.


Figure 8. ICC Vs. $\mathrm{V}_{\mathrm{CC}}$.


Figure 10. Propagation delay vs. Vcc.


Figure 12. Propagation delay vs. temperature.


Figure 13. Propagation delay vs. Rg.


Figure 15. Transfer characteristics.


Figure 14. Propagation delay vs. Cg.


Figure 16. Input current vs. forward voltage.


Figure 17. $\mathrm{I}_{\mathrm{OH}}$ test circuit.


Figure 19. $\mathrm{V}_{\text {OH }}$ Test circuit.


Figure 21. IfLH Test circuit.


Figure 18. IoL Test circuit.


Figure 20. $\mathrm{V}_{0 \mathrm{~L}}$ Test circuit.


Figure 22. UVLO test circuit.


Figure 23. $\mathrm{t}_{\mathrm{PL}}, \mathrm{t}_{\mathrm{PHL}}, \mathrm{t}_{\mathrm{R}}$, and $\mathrm{t}_{\mathrm{F}}$ test circuit and waveforms.


Figure 24. CMR test circuit and waveforms.

## Applications Information

## Eliminating Negative IGBT Gate Drive ACPL-312U

To keep the IGBT firmly off, the ACPL-312U has a very low maximum $\mathrm{V}_{\mathrm{OL}}$ specification of 0.5 V . The ACPL-312U realizes this very low $\mathrm{V}_{\mathrm{OL}}$ by using a DMOS transistor with $1 \Omega$ (typical) on resistance in its pull down circuit. When the ACPL-312U is in the low state, the IGBT gate is shorted to the emitter by $\mathrm{Rg}+1 \Omega$. Minimizing Rg and the lead inductance from the ACPL-312U to the IGBT gate and emitter (possibly by mounting the ACPL-312U on a small PC board directly above the IGBT) can eliminate the need for negative IGBT gate drive in many applications as shown in Figure 25. Care should be taken with such a PC board design to avoid routing the IGBT collector or emitter traces close to the ACPL-312U input as this can result in unwanted coupling of transient signals into the ACPL-312U and degrade performance. (If the IGBT drain must be routed near the ACPL-312U input, then the LED should be reverse-biased when in the off state, to prevent the transient signals coupled from the IGBT drain from turning on the ACPL-312U).

## Selecting the Gate Resistor (Rg) to Minimize IGBT Switching

 Losses.Step 1: Calculate Rg Minimum from the lol Peak Specification. The IGBT and Rg in Figure 26 can be analyzed as a simple RC circuit with a voltage supplied by the ACPL312U.
$\mathrm{R}_{\mathrm{g}} \geq \frac{\left(\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}-\mathrm{V}_{\mathrm{OL}}\right)}{\text { IOLPEAK }}=\frac{\left(\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}-2.5 \mathrm{~V}\right)}{\text { IOLPEAK }}$
$=\frac{(15+5-2.5 \mathrm{~V})}{2.5 \mathrm{~A}}$
$\mathrm{R}_{\mathrm{g}}=7 \mathrm{ohm}$
The $V_{O L}$ value of 2.5 V in the previous equation is a conservative value of VOL at the peak current of 2.5 A (see Figure 6). At lower Rg values the voltage supplied by the ACPL312 U is not an ideal voltage step. This results in lower peak currents (more margin) than predicted by this analysis. When negative gate drive is not used VEE in the previous equation is equal to zero volts.


Figure 25. Recommended LED drive and application circuit.


Figure 26. ACPL-312U typical application circuit with negative IGBT gate drive.

## Step 2: Check the ACPL-312U Power Dissipation and Increase Rg if Necessary.

The ACPL-312U total power dissipation ( $\mathrm{P}_{\mathrm{T}}$ ) is equal to the sum of the emitter power $\left(\mathrm{P}_{\mathrm{E}}\right)$ and the output power ( $\mathrm{P}_{\mathrm{O}}$ ):

$$
\begin{aligned}
\mathrm{P}_{\mathrm{T}} & =\mathrm{P}_{\mathrm{E}}+\mathrm{P}_{\mathrm{O}} \\
\mathrm{P}_{\mathrm{E}} & =\mathrm{I}_{\mathrm{F}} \cdot \mathrm{~V}_{\mathrm{F}} \cdot \text { Duty Cycle } \\
\mathrm{P}_{\mathrm{O}} & =\mathrm{P}_{\mathrm{O}(\mathrm{BIAS})}+\mathrm{P}_{\mathrm{O}(\text { SWITCHING }} \\
& =\mathrm{I}_{\mathrm{CC}} \cdot\left(\mathrm{~V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}\right)+\mathrm{E}_{\mathrm{SW}}\left(\mathrm{R}_{\mathrm{G}}, \mathrm{Q}_{\mathrm{G}}\right) \cdot f
\end{aligned}
$$

For the circuit in Figure 26 with $I_{F}$ (worst case) $=16 \mathrm{~mA}$, $\mathrm{Rg}=8 \Omega$, Max Duty Cycle $=80 \%, \mathrm{Qg}=500 \mathrm{nC}, \mathrm{f}=20 \mathrm{kHz}$ :

$$
\begin{aligned}
\mathrm{P}_{\mathrm{E}} & =16 \mathrm{~mA} \cdot 1.95 \mathrm{~V} \cdot 0.8=24.96 \mathrm{~mW} \\
\mathrm{P}_{\mathrm{O}} & =5 \mathrm{~mA} \cdot 20 \mathrm{~V}+5 \cdot 2 \mu \mathrm{~J} \cdot 20 \mathrm{kHz} \\
& =100 \mathrm{~mW}+104 \mathrm{~mW} \\
& =204 \mathrm{~mW}
\end{aligned}
$$

Step 3: Comparing the calculated power dissipation with the absolute maximum values for the ACPL-312U:

$$
\begin{array}{ll}
\mathrm{P}_{\mathrm{O}} & =204 \mathrm{~mW}<370 \mathrm{~mW} \text { (abs. max.)OK } \\
\mathrm{P}_{\mathrm{T}} & =24.96 \mathrm{~mW}+204 \mathrm{~mW} \\
& =228.96 \mathrm{~mW}<400 \mathrm{~mW} \text { (abs. max.) OK }
\end{array}
$$

Therefore, the power dissipation absolute maximum rating has not been exceeded for the example.


Figure 27. Energy dissipated in the ACPL-312U for each IGBT switching cycle.

## Thermal Model

The steady state thermal model for the ACPL-312U is shown in Figure 28. The thermal resistance values given in this model can be used to calculate the temperatures at each node for a given operating condition. As shown by the model, all heat generated flows through $\theta_{\text {CA }}$ which raises the case temperature TC accordingly. The value of $\theta_{\text {CA }}$ depends on the conditions of the board design and is, therefore, determined by the designer. The value of $\theta_{\mathrm{CA}}=$ $83^{\circ} \mathrm{C} / \mathrm{W}$ was obtained from thermal measurements using a $2.5 \times 2.5$ inch PC board, with small traces (no ground plane), a single ACPL-312U soldered into the center of the board and still air. The absolute maximum power dissipation de-rating specifications assume a $\theta_{\text {CA }}$ value of $83^{\circ} \mathrm{C} / \mathrm{W}$. From the thermal mode in Figure 28 the LED and detector IC junction temperatures can be expressed as:

$$
\begin{aligned}
& \left.\mathrm{T}_{\mathrm{JE}}=\mathrm{P}_{\mathrm{E}}=\left(\theta_{\mathrm{LC}} \| \theta_{\mathrm{LC}}+\theta_{\mathrm{DC}}\right)+\theta_{\mathrm{CA}}\right) \\
& +\mathrm{P}_{\mathrm{D}} \cdot\left(\frac{\theta_{\mathrm{LC}} * \theta_{\mathrm{DC}}}{\theta_{\mathrm{LC}}+\theta_{\mathrm{DC}}+\theta_{\mathrm{LD}}}+\theta_{\mathrm{CA}}\right)+\mathrm{T}_{\mathrm{A}} \\
& \mathrm{~T}_{\mathrm{JD}}=\mathrm{P}_{\mathrm{E}}\left(\frac{\theta_{\mathrm{LC}} \cdot \theta_{\mathrm{DC}}}{\theta_{\mathrm{LC}}+\theta_{\mathrm{DC}}+\theta_{\mathrm{LD}}}+\theta_{\mathrm{CA}}\right) \\
& \left.+\mathrm{P}_{\mathrm{D}} \cdot\left(\theta_{\mathrm{DC}} \| \theta_{\mathrm{LD}}+\theta_{\mathrm{LC}}\right)+\theta_{\mathrm{CA}}\right)+\mathrm{T}_{\mathrm{A}}
\end{aligned}
$$

Inserting the values for $\theta_{L C}$ and $\theta_{D C}$ shown in Figure 28 gives:
$\mathrm{T}_{\mathrm{JE}} \quad=\mathrm{P}_{\mathrm{E}} \cdot\left(256^{\circ} \mathrm{C} / \mathrm{W}+\theta_{\mathrm{CA}}\right)+\mathrm{P}_{\mathrm{D}} \cdot\left(57^{\circ} \mathrm{C} / \mathrm{W}+\theta_{\mathrm{CA}}\right)+\mathrm{T}_{\mathrm{A}}$
$T_{J D} \quad=P_{E} \cdot\left(57^{\circ} \mathrm{C} / \mathrm{W}+\theta_{\mathrm{CA}}\right)+\mathrm{P}_{\mathrm{D}} \cdot\left(111^{\circ} \mathrm{C} / \mathrm{W}+\theta_{\mathrm{CA}}\right)+\mathrm{T}_{\mathrm{A}}$
For example, given $\mathrm{P}_{\mathrm{E}}=30 \mathrm{~mW}, \mathrm{P}_{\mathrm{O}}=230 \mathrm{~mW}, \mathrm{~T}_{\mathrm{A}}=100^{\circ} \mathrm{C}$ and $\theta_{\mathrm{CA}}=83^{\circ} \mathrm{C} / \mathrm{W}$ :
$\mathrm{T}_{\mathrm{JE}} \quad=\mathrm{P}_{\mathrm{E}} .339^{\circ} \mathrm{C} / \mathrm{W}+\mathrm{P}_{\mathrm{D}} .140^{\circ} \mathrm{C} / \mathrm{W}+\mathrm{T}_{\mathrm{A}}$

$$
=30 \mathrm{~mW} .339^{\circ} \mathrm{C} / \mathrm{W}+230 \mathrm{~mW} .140^{\circ} \mathrm{C} / \mathrm{W}+100^{\circ} \mathrm{C}
$$

$$
=142^{\circ} \mathrm{C}
$$

$\mathrm{T}_{J D} \quad=\mathrm{P}_{\mathrm{E}} .140^{\circ} \mathrm{C} / \mathrm{W}+\mathrm{P}_{\mathrm{D}} .194^{\circ} \mathrm{C} / \mathrm{W}+\mathrm{T}_{\mathrm{A}}$
$=30 \mathrm{~mW} .140^{\circ} \mathrm{C} / \mathrm{W}+230 \mathrm{~mW} .194^{\circ} \mathrm{C} / \mathrm{W}+100^{\circ} \mathrm{C}$
$=149^{\circ} \mathrm{C}$
TJE and TJD should be limited to $150^{\circ} \mathrm{C}$ based on the board layout and part placement ( $\theta_{\text {CA }}$ ) specific to the application.


Figure 28. Thermal model.

## LED Drive Circuit Considerations for Ultra High CMR Perfor-

 mance.Without a detector shield, the dominant cause of optocoupler CMR failure is capacitive coupling from the input side of the optocoupler, through the package, to the detector IC as shown in Figure 29. The ACPL-312U improves CMR performance by using a detector IC with an optically transparent Faraday shield, which diverts the capacitively coupled current away from the sensitive IC circuitry. However, this shield does not eliminate the capacitive coupling between the LED and optocoupler pins $5-8$ as shown in Figure 30. This capacitive coupling causes perturbations in the LED current during common mode transients and becomes the major source of CMR failures for a shielded optocoupler. The main design objective of a high CMR LED drive circuit becomes keeping the LED in the proper state (on or off) during common mode transients. For example, the recommended application circuit (Figure 25), can achieve $25 \mathrm{kV} / \mu \mathrm{s}$ CMR while minimizing component complexity. Techniques to keep the LED in the proper state are discussed in the next two sections.

## CMR with the LED On (CMRH).

A high CMR LED drive circuit must keep the LED on during common mode transients. This is achieved by overdriving the LED current beyond the input threshold so that it is not pulled below the threshold during a transient. A minimum LED current of 10 mA provides adequate margin over the maximum IFLH of 5 mA to achieve $25 \mathrm{kV} /$ $\mu \mathrm{S}$ CMR. CMR with the LED Off (CMRL). A high CMR LED drive circuit must keep the LED off $\left(\mathrm{V}_{\mathrm{F}} \leq \mathrm{V}_{\mathrm{F}(\mathrm{OFF})}\right)$ during common mode transients. For example, during a $-\mathrm{dV} \mathrm{V}_{\mathrm{cm}} / \mathrm{dt}$ transient in Figure 31, the current flowing through C CEDP also flows through the RSAT and $\mathrm{V}_{\text {SAT }}$ of the logic gate. As long as the low state voltage developed across the logic gate is less than $\mathrm{V}_{\text {F(OFF), }}$, the LED will remain off and no common mode failure will occur. The open collector drive circuit, shown in Figure 32, cannot keep the LED off during $\mathrm{a}+\mathrm{dV} \mathrm{cm}_{\mathrm{cm}} / \mathrm{dt}$ transient, since all the current flowing through CLEDN must be supplied by the LED, and it is not recommended for applications requiring ultra high CMRL performance. Figure 33 is an alternative drive circuit which, like the recommended application circuit (Figure 25), does achieve ultra high CMR performance by shunting the LED in the off state.


Figure 29. Optocoupler input to output capacitance model for unshielded optocouplers.


Figure 30. Optocoupler input to output capacitance model for shielded optocouplers.


Figure 32. Not recommended open collector drive circuit.


Figure 33. Recommended LED drive circuit for ultra-high CMR.

## Under Voltage Lockout Feature.

The ACPL-312U contains an under voltage lockout (UVLO) feature that is designed to protect the IGBT under fault conditions which cause the ACPL-312U supply voltage (equivalent to the fully-charged IGBT gate voltage) to drop below a level necessary to keep the IGBT in a low resistance state. When the ACPL-312U output is in the high state and the supply voltage drops below the ACPL-312U VUVLO- threshold ( $9.5<\mathrm{V}_{\text {UVLO }}-<12.0$ ) the optocoupler output will go into the low state with a typical delay, UVLO Turn Off Delay, of $0.6 \mu \mathrm{~s}$. When the ACPL-312U output is in the low state and the supply voltage rises above the ACPL-312U VUVLO+ threshold ( $11.0<V_{U V L O+}<13.5$ ) the optocoupler output will go into the high state (assumes LED is "ON") with a typical delay, UVLO Turn On Delay of $0.8 \mu \mathrm{~s}$.


Figure 34. Under voltage lock out.

*PDD = PROPAGATION DELAY DIFFERENCE
NOTE: FOR PDD CALCULATIONS THE PROPAGATION DELAYS ARE TAKEN AT THE SAME TEMPERATURE AND TEST CONDITIONS.

Figure 35. Minimum LED skew for zero dead time.

## Dead Time and Propagation Delay Specifications

The ACPL-312U includes a Propagation Delay Difference (PDD) specification intended to help designers minimize "dead time" in their power inverter designs. Dead time is the time period during which both the high and low side power transistors (Q1 and Q2 in Figure 25) are off. Any overlap in Q1 and Q2 conduction will result in large currents flowing through the power devices between the high and low voltage motor rails.

To minimize dead time in a given design, the turn on of LED2 should be delayed (relative to the turn off of LED1) so that under worst-case conditions, transistor Q1 has just turned off when transistor Q2 turns on, as shown in Figure 35. The amount of delay necessary to achieve this condition is equal to the maximum value of the propagation delay difference specification, PDD $_{\text {MAX }}$, which is specified to be 350 ns over the operating temperature range of $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$. Delaying the LED signal by the maximum propagation delay difference ensures that the minimum dead time is zero, but it does not tell a designer what the maximum dead time will be. The maximum dead time is equivalent to the difference between the maximum and minimum propagation delay difference specifications as shown in Figure 36. The maximum dead time for the ACPL-312U is $700 \mathrm{~ns}(=350 \mathrm{~ns}-(-350 \mathrm{~ns})$ ) over an operating temperature range of $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

Note that the propagation delays used to calculate PDD and dead time are taken at equal temperatures and test conditions since the optocouplers under consideration are typically mounted in close proximity to each other and are switching identical IGBTs.


Figure 36. Waveforms for dead time.

## Output Power Derating Curve



Figure 37. Thermal derating curve, dependence of safety limiting value with case temperature per IEC/EN/DIN EN 60747-5-5.

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Logic Output Optocouplers category:
Click to view products by Broadcom manufacturer:

Other Similar products are found below :
ACPL-K370-500E ACPL-P340-500E ACPL-P341-500E ACPL-36JV-000E H11L1S(TA)-V CPC1590P TLP700H(F) TLP705A(F)
TLP152(E TLP700A(F) TLP701A(F) FOD3150 ACPL-K376-500E ACPL-K376-560E VO3120-X001 ACPL-M483-500E ACNW3410000E VO3120-X019T TLP700A(TP,F) ACPL-32JT-500E ACPL-W483-500E ACPL-W483-560E TLP701H(TP,F) ACPL-W340-560E H11L2S(TA)-V H11L3SR2M HCNW4506 HCPL-315J HCPL3700SD HCPL-4200-500E HCPL-5301 HCPL-5700\#300 HCPL-5701 HCPL-6731 HCPL-6750 HCPL-T251-000E TLP151A(E) TLP2345(E(T TLP2348(E(T TLP350H(F) TLP5214(E(O TLP701AF(F) MID400 6N140A 8302401EA 8302401EC FOD8333 5962-8947701PA 5962-89785022A 5962-8981001XA

