

# M93C86-125 M93C76-125 M93C66-125 M93C56-125 M93C46-125

# Automotive 16-Kbit, 8-Kbit, 4-Kbit, 2-Kbit and 1-Kbit (8-bit or 16-bit wide) MICROWIRE serial EEPROM

## Features

- Industry standard MICROWIRE<sup>™</sup> bus
- Memory array: 1 Kb, 2Kb, 4Kb, 8 Kb or 16 Kb
- Dual organization: by word (x16) or byte (x8)
- Write
  - Byte within 5 ms
  - Word within 5 ms
- READY/BUSY signal during programming
- 2 MHz clock rate
- Sequential read operation
- Single supply voltage: 4.5 V to 5.5 V or 2.5 V to 5.5 V
- Operating temperature range: -40°c up to 125°C
- Enhanced ESD protection
- More than 1 million Write cycles
- More than 40-year data retention
- Packages
  - SO8, TSSOP8 packages: RoHS-compliant and Halogen-free (ECOPACK2<sup>®</sup>)
  - PDIP8 package: RoHS-compliant (ECOPACK1<sup>®</sup>)



Datasheet – production data

SO8 (MN) 150 mil width



TSSOP8 (DW) 169 mil width

This is information on a product in full production.

# Contents

| 1  | Desc   | cription  |                                                |
|----|--------|-----------|------------------------------------------------|
| 2  | Con    | necting   | to the serial bus9                             |
| 3  | Оре    | rating fe | eatures                                        |
|    | 3.1    | Supply    | v voltage (V <sub>CC</sub> ) 10                |
|    |        | 3.1.1     | Operating supply voltage (V <sub>CC</sub> ) 10 |
|    |        | 3.1.2     | Power-up conditions                            |
|    |        | 3.1.3     | Power-up and device reset                      |
|    |        | 3.1.4     | Power-down                                     |
| 4  | Merr   | nory org  | anization                                      |
| 5  | Instr  | uctions   |                                                |
|    | 5.1    | Read I    | Data from Memory                               |
|    | 5.2    | Write E   | Enable and Write Disable 14                    |
|    | 5.3    | Erase     | Byte or Word                                   |
|    | 5.4    | Write .   |                                                |
|    | 5.5    | Erase     | All                                            |
|    | 5.6    | Write A   | All 17                                         |
| 6  | REA    | DY/BUS    | SY status         18                           |
| 7  | Initia | al delive | ery state                                      |
| 8  | Com    | imon I/C  | O operation                                    |
| 9  | Cloc   | k pulse   | counter                                        |
| 10 | Max    | imum ra   | ating                                          |
| 11 | DC a   | and AC    | parameters                                     |
| 12 | Pack   | kage me   | chanical data                                  |



| 13 | Part numbering   | 0 |
|----|------------------|---|
| 14 | Revision history | 1 |



# List of tables

| Table 1.  | Memory size versus organization                                              |
|-----------|------------------------------------------------------------------------------|
| Table 2.  | Signal names                                                                 |
| Table 3.  | Instruction set for the M93Cx67                                              |
| Table 4.  | Instruction set for the M93C46 12                                            |
| Table 5.  | Instruction set for the M93C56 and M93C66 13                                 |
| Table 6.  | Instruction set for the M93C76 and M93C86 13                                 |
| Table 7.  | Absolute maximum ratings                                                     |
| Table 8.  | Operating conditions (M93Cx6)                                                |
| Table 9.  | Operating conditions (M93Cx6-W)                                              |
| Table 10. | AC measurement conditions (M93Cx6)21                                         |
| Table 11. | AC measurement conditions (M93Cx6-W) 21                                      |
| Table 12. | Capacitance                                                                  |
| Table 13. | DC characteristics (M93Cx6, device grade 3) 22                               |
| Table 14. | DC characteristics (M93Cx6-W, device grade 3)23                              |
| Table 15. | AC characteristics (M93Cx6, device grade 3)                                  |
| Table 16. | AC characteristics (M93Cx6-W, device grade 3)25                              |
| Table 17. | PDIP8 – 8 lead plastic dual in-line package, 300 mils body width, package    |
|           | mechanical data                                                              |
| Table 18. | SO8 narrow – 8 lead plastic small outline, 150 mils body width, package data |
| Table 19. | TSSOP8 – 8 lead thin shrink small outline, package mechanical data           |
| Table 20. | Ordering information scheme                                                  |
| Table 21. | Document revision history                                                    |
|           |                                                                              |



# List of figures

| Figure 1.  | Logic diagram                                                                      | 3 |
|------------|------------------------------------------------------------------------------------|---|
| Figure 2.  | DIP, SO and TSSOP connections (top view)                                           | 3 |
| Figure 3.  | Bus master and memory devices on the serial bus                                    | 9 |
| Figure 4.  | READ, WRITE, WEN, WDS sequences 15                                                 | 5 |
| Figure 5.  | ERASE, ERAL sequences                                                              | 3 |
| Figure 6.  | WRAL sequence                                                                      | 7 |
| Figure 7.  | Write sequence with one clock glitch 19                                            | 9 |
| Figure 8.  | AC testing input output waveforms 22                                               | 2 |
| Figure 9.  | Synchronous timing (start and op-code input)                                       | 3 |
| Figure 10. | Synchronous timing (Read or Write)                                                 | 3 |
| Figure 11. | Synchronous timing (Read or Write)                                                 | 3 |
| Figure 12. | PDIP8 – 8 lead plastic dual in-line package, 300 mils body width, package          |   |
|            | outline                                                                            | 7 |
| Figure 13. | SO8 narrow - 8 lead plastic small outline, 150 mils body width, package outline 28 | 3 |
| Figure 14. | TSSOP8 – 8 lead thin shrink small outline, package outline                         | ) |
|            |                                                                                    |   |



# 1 Description

The M93C46 (1 Kbit), M93C56 (2 Kbit), M93C66 (4 Kbit), M93C76 (8 Kbit) and M93C86 (16 Kbit) are Electrically Erasable PROgrammable Memory (EEPROM) devices accessed through the MICROWIRE bus protocol. The memory array can be configured either in bytes (x8b) or in words (x16b).

The M93Cx6 devices operate within a voltage supply range from 4.5 V to 5.5 V, and the M93Cx6-W devices operate within a voltage supply range from 2.5 V to 5.5 V.

The M93Cx6 devices are guaranteed over the -40°C/+125°C temperature range and are compliant with the Automotive standard AEC-Q100 Grade 1.

Table 1.Memory size versus organization

| Device | Number of bits | Number of 8-bit bytes | Number of 16-bit words |
|--------|----------------|-----------------------|------------------------|
| M93C86 | 16384          | 2048                  | 1024                   |
| M93C76 | 8192           | 1024                  | 512                    |
| M93C66 | 4096           | 512                   | 256                    |
| M93C56 | 2048           | 256                   | 128                    |
| M93C46 | 1024           | 128                   | 64                     |

### Figure 1. Logic diagram





| Signal name     | Function            | Direction |
|-----------------|---------------------|-----------|
| S               | Chip Select         | Input     |
| D               | Serial Data input   | Input     |
| Q               | Serial Data output  | Output    |
| С               | Serial Clock        | Input     |
| ORG             | Organization Select | Input     |
| V <sub>CC</sub> | Supply voltage      |           |
| V <sub>SS</sub> | Ground              |           |

#### Table 2. Signal names

The M93Cx6 is accessed by a set of instructions, as summarized in *Table 3*, and in more detail in *Table 4: Instruction set for the M93C46* to *Table 6: Instruction set for the M93C76 and M93C86*).

| Instruction | Description                     | Data         |
|-------------|---------------------------------|--------------|
| READ        | Read Data from Memory           | Byte or Word |
| WRITE       | Write Data to Memory            | Byte or Word |
| WEN         | Write Enable                    |              |
| WDS         | Write Disable                   |              |
| ERASE       | Erase Byte or Word              | Byte or Word |
| ERAL        | Erase All Memory                |              |
| WRAL        | Write All Memory with same Data |              |

Table 3.Instruction set for the M93Cx6

A Read Data from Memory (READ) instruction loads the address of the first byte or word to be read in an internal address register. The data at this address is then clocked out serially. The address register is automatically incremented after the data is output and, if Chip Select Input (S) is held High, the M93Cx6 can output a sequential stream of data bytes or words. In this way, the memory can be read as a data stream from eight to 16384 bits long (in the case of the M93C86), or continuously (the address counter automatically rolls over to 00h when the highest address is reached).

Programming is internally self-timed (the external clock signal on Serial Clock (C) may be stopped or left running after the start of a Write cycle) and does not require an Erase cycle prior to the Write instruction. The Write instruction writes 8 or 16 bits at a time into one of the byte or word locations of the M93Cx6. After the start of the programming cycle, a Busy/Ready signal is available on Serial Data Output (Q) when Chip Select Input (S) is driven High.

An internal Power-on Data Protection mechanism in the M93Cx6 inhibits the device when the supply is too low.



| M9                               | 3Cx6                                                            |  |
|----------------------------------|-----------------------------------------------------------------|--|
| S [ 1<br>C [ 2<br>D [ 3<br>Q [ 4 | 8 ] V <sub>CC</sub><br>7 ] DU<br>6 ] ORG<br>5 ] V <sub>SS</sub> |  |
|                                  | AI01929B                                                        |  |

### Figure 2. DIP, SO and TSSOP connections (top view)

1. See Section 12: Package mechanical data for package dimensions, and how to identify pin-1.

2. DU = Don't Use. The DU (do not use) pin does not contribute to the normal operation of the device. It is reserved for use by STMicroelectronics during test sequences. The pin may be left unconnected or may be connected to  $V_{CC}$  or  $V_{SS}$ .



## 2 Connecting to the serial bus

*Figure 3* shows an example of three memory devices connected to an MCU, on a serial bus. Only one device is selected at a time, so only one device drives the Serial Data output (Q) line at a time, the other devices are high impedance.

The pull-down resistor R (represented in *Figure 3*) ensures that no device is selected if the bus master leaves the S line in the high impedance state.

In applications where the bus master may be in a state where all inputs/outputs are high impedance at the same time (for example, if the bus master is reset during the transmission of an instruction), the clock line (C) must be connected to an external pull-down resistor so that, if all inputs/outputs become high impedance, the C line is pulled low (while the S line is pulled low): this ensures that C does not become high at the same time as S goes low, and so, that the  $t_{SLCH}$  requirement is met. The typical value of R is 100 k $\Omega$ 



Figure 3. Bus master and memory devices on the serial bus



# **3** Operating features

## 3.1 Supply voltage (V<sub>CC</sub>)

## 3.1.1 Operating supply voltage (V<sub>CC</sub>)

Prior to selecting the memory and issuing instructions to it, a valid and stable V<sub>CC</sub> voltage within the specified [V<sub>CC</sub>(min), V<sub>CC</sub>(max)] range must be applied. In order to secure a stable DC supply voltage, it is recommended to decouple the V<sub>CC</sub> line with a suitable capacitor (usually of the order of 10 nF to 100 nF) close to the V<sub>CC</sub>/V<sub>SS</sub> package pins.

This voltage must remain stable and valid until the end of the transmission of the instruction and, for a Write instruction, until the completion of the internal write cycle  $(t_W)$ .

### 3.1.2 Power-up conditions

When the power supply is turned on,  $V_{CC}$  rises from  $V_{SS}$  to  $V_{CC}$ . During this time, the Chip Select (S) line is not allowed to float and should be driven to  $V_{SS}$ , it is therefore recommended to connect the S line to  $V_{SS}$  via a suitable pull-down resistor.

The  $V_{CC}$  rise time must not vary faster than 1 V/µs.

### 3.1.3 Power-up and device reset

In order to prevent inadvertent Write operations during power-up, a power on reset (POR) circuit is included. At power-up (continuous rise of  $V_{CC}$ ), the device does not respond to any instruction until  $V_{CC}$  has reached the power on reset threshold voltage (this threshold is lower than the minimum  $V_{CC}$  operating voltage defined in Operating conditions, in *Section 11: DC and AC parameters*).

When V<sub>CC</sub> passes the POR threshold, the device is reset and is in the following state:

- Standby Power mode
- deselected (assuming that there is a pull-down resistor on the S line)

### 3.1.4 Power-down

At power-down (continuous decrease in  $V_{CC}$ ), as soon as  $V_{CC}$  drops from the normal operating voltage to below the power on reset threshold voltage, the device stops responding to any instruction sent to it.

During power-down, the device must be deselected and in the Standby Power mode (that is, there should be no internal Write cycle in progress).



# 4 Memory organization

The M93Cx6 memory is organized either as bytes (x8) or as words (x16). If Organization Select (ORG) is left unconnected (or connected to  $V_{CC}$ ) the x16 organization is selected; when Organization Select (ORG) is connected to Ground ( $V_{SS}$ ) the x8 organization is selected. When the M93Cx6 is in Standby mode, Organization Select (ORG) should be set either to  $V_{SS}$  or  $V_{CC}$  for minimum power consumption. Any voltage between  $V_{SS}$  and  $V_{CC}$  applied to Organization Select (ORG) may increase the Standby current.



## 5 Instructions

The instruction set of the M93Cx6 devices contains seven instructions, as summarized in *Table 4* to *Table 6*. Each instruction consists of the following parts, as shown in *Figure 4: READ, WRITE, WEN, WDS sequences*:

- Each instruction is preceded by a rising edge on Chip Select Input (S) with Serial Clock
   (C) being held low.
- A start bit, which is the first '1' read on Serial Data Input (D) during the rising edge of Serial Clock (C).
- Two op-code bits, read on Serial Data Input (D) during the rising edge of Serial Clock (C). (Some instructions also use the first two bits of the address to define the op-code).
- The address bits of the byte or word that is to be accessed. For the M93C46, the address is made up of 6 bits for the x16 organization or 7 bits for the x8 organization (see *Table 4*). For the M93C56 and M93C66, the address is made up of 8 bits for the x16 organization or 9 bits for the x8 organization (see *Table 5*). For the M93C76 and M93C86, the address is made up of 10 bits for the x16 organization or 11 bits for the x8 organization (see *Table 5*).

The M93Cx6 devices are fabricated in CMOS technology and are therefore able to run as slow as 0 Hz (static input signals) or as fast as the maximum ratings specified in "AC characteristics" tables, in *Section 11: DC and AC parameters*.

|             |                                 |              |             | x8 origination (ORG = 0) |       |                             | x16 origination (ORG = 1) |        |                             |
|-------------|---------------------------------|--------------|-------------|--------------------------|-------|-----------------------------|---------------------------|--------|-----------------------------|
| Instruction | Description                     | Start<br>bit | Op-<br>code | Address<br>(1)           | Data  | Required<br>clock<br>cycles | Address<br>(1)            | Data   | Required<br>clock<br>cycles |
| READ        | Read Data from<br>Memory        | 1            | 10          | A6-A0                    | Q7-Q0 |                             | A5-A0                     | Q15-Q0 |                             |
| WRITE       | Write Data to<br>Memory         | 1            | 01          | A6-A0                    | D7-D0 | 18                          | A5-A0                     | D15-D0 | 25                          |
| WEN         | Write Enable                    | 1            | 00          | 11X<br>XXXX              |       | 10                          | 11 XXXX                   |        | 9                           |
| WDS         | Write Disable                   | 1            | 00          | 00X<br>XXXX              |       | 10                          | 00 XXXX                   |        | 9                           |
| ERASE       | Erase Byte or<br>Word           | 1            | 11          | A6-A0                    |       | 10                          | A5-A0                     |        | 9                           |
| ERAL        | Erase All Memory                | 1            | 00          | 10X<br>XXXX              |       | 10                          | 10 XXXX                   |        | 9                           |
| WRAL        | Write All Memory with same Data | 1            | 00          | 01X<br>XXXX              | D7-D0 | 18                          | 01 XXXX                   | D15-D0 | 25                          |

### Table 4. Instruction set for the M93C46

1. X = Don't Care bit.



|             |                                 | Ctort        | On          | x8 orig            | (ORG = 0) | x16 origination (ORG = 1) |                    |        |                       |
|-------------|---------------------------------|--------------|-------------|--------------------|-----------|---------------------------|--------------------|--------|-----------------------|
| Instruction | Description                     | Start<br>bit | Op-<br>code | Address<br>(1) (2) | Data      | Required clock cycles     | Address<br>(1) (3) | Data   | Required clock cycles |
| READ        | Read Data from<br>Memory        | 1            | 10          | A8-A0              | Q7-Q0     |                           | A7-A0              | Q15-Q0 |                       |
| WRITE       | Write Data to<br>Memory         | 1            | 01          | A8-A0              | D7-D0     | 20                        | A7-A0              | D15-D0 | 27                    |
| WEN         | Write Enable                    | 1            | 00          | 1 1XXX<br>XXXX     |           | 12                        | 11XX<br>XXXX       |        | 11                    |
| WDS         | Write Disable                   | 1            | 00          | 0 0XXX<br>XXXX     |           | 12                        | 00XX<br>XXXX       |        | 11                    |
| ERASE       | Erase Byte or<br>Word           | 1            | 11          | A8-A0              |           | 12                        | A7-A0              |        | 11                    |
| ERAL        | Erase All<br>Memory             | 1            | 00          | 1 0XXX<br>XXXX     |           | 12                        | 10XX<br>XXXX       |        | 11                    |
| WRAL        | Write All Memory with same Data | 1            | 00          | 0 1XXX<br>XXXX     | D7-D0     | 20                        | 01XX<br>XXXX       | D15-D0 | 27                    |

Table 5.Instruction set for the M93C56 and M93C66

1. X = Don't Care bit.

2. Address bit A8 is not decoded by the M93C56.

3. Address bit A7 is not decoded by the M93C56.

### Table 6.Instruction set for the M93C76 and M93C86

|             |                                 |              |             | x8 Origination (ORG = 0)       |       |                             | x16 Origination (ORG = 1) |        |                             |
|-------------|---------------------------------|--------------|-------------|--------------------------------|-------|-----------------------------|---------------------------|--------|-----------------------------|
| Instruction | Description                     | Start<br>bit | Op-<br>code | Address <sup>(1),</sup><br>(2) | Data  | Required<br>clock<br>cycles | Address<br>(1) (3)        | Data   | Required<br>clock<br>cycles |
| READ        | Read Data from<br>Memory        | 1            | 10          | A10-A0                         | Q7-Q0 |                             | A9-A0                     | Q15-Q0 |                             |
| WRITE       | Write Data to<br>Memory         | 1            | 01          | A10-A0                         | D7-D0 | 22                          | A9-A0                     | D15-D0 | 29                          |
| WEN         | Write Enable                    | 1            | 00          | 11X XXXX<br>XXXX               |       | 14                          | 11 XXXX<br>XXXX           |        | 13                          |
| WDS         | Write Disable                   | 1            | 00          | 00X XXXX<br>XXXX               |       | 14                          | 00 XXXX<br>XXXX           |        | 13                          |
| ERASE       | Erase Byte or Word              | 1            | 11          | A10-A0                         |       | 14                          | A9-A0                     |        | 13                          |
| ERAL        | Erase All Memory                | 1            | 00          | 10X XXXX<br>XXXX               |       | 14                          | 10 XXXX<br>XXXX           |        | 13                          |
| WRAL        | Write All Memory with same Data | 1            | 00          | 01X XXXX<br>XXXX               | D7-D0 | 22                          | 01 XXXX<br>XXXX           | D15-D0 | 29                          |

1. X = Don't Care bit.

2. Address bit A10 is not decoded by the M93C76.

3. Address bit A9 is not decoded by the M93C76.



## 5.1 Read Data from Memory

The Read Data from Memory (READ) instruction outputs data on Serial Data Output (Q). When the instruction is received, the op-code and address are decoded, and the data from the memory is transferred to an output shift register. A dummy 0 bit is output first, followed by the 8-bit byte or 16-bit word, with the most significant bit first. Output data changes are triggered by the rising edge of Serial Clock (C). The M93Cx6 automatically increments the internal address register and clocks out the next byte (or word) as long as the Chip Select Input (S) is held High. In this case, the dummy 0 bit is *not* output between bytes (or words) and a continuous stream of data can be read.

## 5.2 Write Enable and Write Disable

The Write Enable (WEN) instruction enables the future execution of erase or write instructions, and the Write Disable (WDS) instruction disables it. When power is first applied, the M93Cx6 initializes itself so that erase and write instructions are disabled. After an Write Enable (WEN) instruction has been executed, erasing and writing remains enabled until an Write Disable (WDS) instruction is executed, or until  $V_{CC}$  falls below the power-on reset threshold voltage. To protect the memory contents from accidental corruption, it is advisable to issue the Write Disable (WDS) instruction after every write cycle. The Read Data from Memory (READ) instruction is not affected by the Write Enable (WEN) or Write Disable (WDS) instructions.





Figure 4. READ, WRITE, WEN, WDS sequences

1. For the meanings of An, Xn, Qn and Dn, see *Table 4*, *Table 5* and *Table 6*.

## 5.3 Erase Byte or Word

The Erase Byte or Word (ERASE) instruction sets the bits of the addressed memory byte (or word) to 1. Once the address has been correctly decoded, the falling edge of the Chip Select Input (S) starts the self-timed Erase cycle. The completion of the cycle can be detected by monitoring the READY/BUSY line, as described in *Section 6: READY/BUSY status*.



### 5.4 Write

For the Write Data to Memory (WRITE) instruction, 8 or 16 data bits follow the op-code and address bits. These form the byte or word that is to be written. As with the other bits, Serial Data Input (D) is sampled on the rising edge of Serial Clock (C).

After the last data bit has been sampled, the Chip Select Input (S) must be taken low before the next rising edge of Serial Clock (C). If Chip Select Input (S) is brought low before or after this specific time frame, the self-timed programming cycle will not be started, and the addressed location will not be programmed. The completion of the cycle can be detected by monitoring the READY/BUSY line, as described later in this document.

Once the Write cycle has been started, it is internally self-timed (the external clock signal on Serial Clock (C) may be stopped or left running after the start of a Write cycle). The cycle is automatically preceded by an Erase cycle, so it is unnecessary to execute an explicit erase instruction before a Write Data to Memory (WRITE) instruction.





1. For the meanings of An and Xn, please see Table 4, Table 5 and Table 6.

## 5.5 Erase All

The Erase All Memory (ERAL) instruction erases the whole memory (all memory bits are set to 1). The format of the instruction requires that a dummy address be provided. The Erase cycle is conducted in the same way as the Erase instruction (ERASE). The completion of the cycle can be detected by monitoring the READY/BUSY line, as described in *Section 6: READY/BUSY status*.

Doc ID 022572 Rev 1



## 5.6 Write All

As with the Erase All Memory (ERAL) instruction, the format of the Write All Memory with same Data (WRAL) instruction requires that a dummy address be provided. As with the Write Data to Memory (WRITE) instruction, the format of the Write All Memory with same Data (WRAL) instruction requires that an 8-bit data byte, or 16-bit data word, be provided. This value is written to all the addresses of the memory device. The completion of the cycle can be detected by monitoring the READY/BUSY line, as described next.





1. For the meanings of Xn and Dn, please see Table 4, Table 5 and Table 6.



# 6 **READY/BUSY** status

While the Write or Erase cycle is underway, for a WRITE, ERASE, WRAL or ERAL instruction, the Busy signal (Q=0) is returned whenever Chip Select input (S) is driven high. (Please note, though, that there is an initial delay, of  $t_{SLSH}$ , before this status information becomes available). In this state, the M93Cx6 ignores any data on the bus. When the Write cycle is completed, and Chip Select Input (S) is driven high, the Ready signal (Q=1) indicates that the M93Cx6 is ready to receive the next instruction. Serial Data Output (Q) remains set to 1 until the Chip Select Input (S) is brought low or until a new start bit is decoded.

## 7 Initial delivery state

The device is delivered with all bits in the memory array set to 1 (each byte contains FFh).

## 8 Common I/O operation

Serial Data Output (Q) and Serial Data Input (D) can be connected together, through a current limiting resistor, to form a common, single-wire data bus. Some precautions must be taken when operating the memory in this way, mostly to prevent a short circuit current from flowing when the last address bit (A0) clashes with the first data bit on Serial Data Output (Q). Please see the application note *AN394* for details.

## 9 Clock pulse counter

In a noisy environment, the number of pulses received on Serial Clock (C) may be greater than the number delivered by the master (the microcontroller). This can lead to a misalignment of the instruction of one or more bits (as shown in *Figure 7*) and may lead to the writing of erroneous data at an erroneous address.

To avoid this problem, the M93Cx6 has an on-chip counter that counts the clock pulses from the start bit until the falling edge of the Chip Select Input (S). If the number of clock pulses received is not the number expected, the WRITE, ERASE, ERAL or WRAL instruction is aborted, and the contents of the memory are not modified.

The number of clock cycles expected for each instruction, and for each member of the M93Cx6 family, are summarized in *Table 4: Instruction set for the M93C46* to *Table 6: Instruction set for the M93C76 and M93C86*. For example, a Write Data to Memory (WRITE) instruction on the M93C56 (or M93C66) expects 20 clock cycles (for the x8 organization) from the start bit to the falling edge of Chip Select Input (S). That is:

- 1 Start bit
- + 2 Op-code bits
- + 9 Address bits
- + 8 Data bits

#### Figure 7. Write sequence with one clock glitch





# 10 Maximum rating

Stressing the device outside the ratings listed in the Absolute maximum ratings table may cause permanent damage to the device. These are stress ratings only, and operation of the device at these, or any other conditions outside those indicated in the operating sections of this specification, is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

| Symbol            | Parameter                                  |                                | Min.               | Max.                 | Unit |
|-------------------|--------------------------------------------|--------------------------------|--------------------|----------------------|------|
|                   | Ambient operating temperature              |                                | -40                | 130                  | °C   |
| T <sub>STG</sub>  | Storage temperature                        | -65                            | 150                | °C                   |      |
| <b>–</b>          |                                            | PDIP                           | 260 <sup>(1)</sup> |                      |      |
| T <sub>LEAD</sub> | Lead temperature during soldering          | other packages                 | See n              | ote <sup>(2)</sup>   | °C   |
| V <sub>OUT</sub>  | Output range (Q = V <sub>OH</sub> or Hi-Z) |                                | -0.50              | V <sub>CC</sub> +0.5 | V    |
| V <sub>IN</sub>   | Input range                                |                                | -0.50              | V <sub>CC</sub> +1   | V    |
| V <sub>CC</sub>   | Supply voltage                             |                                | -0.50              | 6.5                  | V    |
| V <sub>ESD</sub>  | Electrostatic discharge voltage (hur       | nan body model) <sup>(3)</sup> |                    | 4000                 | V    |

| Table 7. | Absolute maximum ratings |
|----------|--------------------------|
|----------|--------------------------|

1. T<sub>LEAD</sub> max must *not* be applied for more than 10 s.

 Compliant with JEDEC Std J-STD-020 (for small body, Sn-Pb or Pb assembly), the ST ECOPACK<sup>®</sup> 7191395 specification, and the European directive on Restrictions on Hazardous Substances (RoHS) 2002/95/EU.

 Positive and negative pulses applied on pin pairs, according to the AEC-Q100-002 (compliant with JEDEC Std JESD22-A114, C1 = 100pF, R1 = 1500Ω, R2 = 500Ω).



# 11 DC and AC parameters

This section summarizes the operating and measurement conditions, and the dc and ac characteristics of the device. The parameters in the dc and ac characteristic tables that follow are derived from tests performed under the measurement conditions summarized in the relevant tables. Designers should check that the operating conditions in their circuit match the measurement conditions when relying on the quoted parameters.

| Table 8. Operating conditio | ns (M93Cx6) |
|-----------------------------|-------------|
|-----------------------------|-------------|

| Symbol          | Parameter                     | Min. | Max. | Unit |
|-----------------|-------------------------------|------|------|------|
| V <sub>CC</sub> | Supply voltage                | 4.5  | 5.5  | V    |
| T <sub>A</sub>  | Ambient operating temperature | -40  | 125  | °C   |

### Table 9. Operating conditions (M93Cx6-W)

| Symbol          | Parameter                     | Min. | Max. | Unit |
|-----------------|-------------------------------|------|------|------|
| V <sub>CC</sub> | Supply voltage                | 2.5  | 5.5  | V    |
| T <sub>A</sub>  | Ambient operating temperature | -40  | 125  | °C   |

### Table 10. AC measurement conditions (M93Cx6)

| Symbol | Parameter                        | Min.            | Max. | Unit |
|--------|----------------------------------|-----------------|------|------|
| CL     | Load capacitance                 | 100             |      | pF   |
|        | Input rise and fall times        |                 | 50   | ns   |
|        | Input voltage levels             | 0.4 V to 2.4 V  |      | V    |
|        | Input timing reference voltages  | 1.0 V and 2.0 V |      | V    |
|        | Output timing reference voltages | 0.8 V and 2.0 V |      | V    |

### Table 11. AC measurement conditions (M93Cx6-W)

| Symbol | Parameter                        | Min.                                 | Max. | Unit |
|--------|----------------------------------|--------------------------------------|------|------|
| CL     | Load capacitance                 | 100                                  |      | pF   |
|        | Input rise and fall times        |                                      | 50   | ns   |
|        | Input voltage levels             | 0.2 $V_{CC}$ to 0.8 $V_{CC}$         |      | V    |
|        | Input timing reference voltages  | 0.3 $V_{CC}$ to 0.7 $V_{CC}$         |      | V    |
|        | Output timing reference voltages | 0.3 $\rm V_{CC}$ to 0.7 $\rm V_{CC}$ |      | V    |





### Figure 8. AC testing input output waveforms

### Table 12.Capacitance

| Symbol           | Parameter          | Test condition <sup>(1)</sup> | Min | Max | Unit |
|------------------|--------------------|-------------------------------|-----|-----|------|
| C <sub>OUT</sub> | Output capacitance | $V_{OUT} = 0V$                |     | 5   | pF   |
| C <sub>IN</sub>  | Input capacitance  | $V_{IN} = 0V$                 |     | 5   | pF   |

1. Sampled only, not 100% tested, at  $T_A$  = 25  $^\circ C$  and a frequency of 1 MHz.

| Table 13. DC c | characteristics | (M93Cx6, | device | grade 3) |
|----------------|-----------------|----------|--------|----------|
|----------------|-----------------|----------|--------|----------|

| Symbol                         | Parameter                | Test condition                                                                                                                                                              | Min.                | Max.                | Unit |
|--------------------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------|------|
| ILI                            | Input leakage current    | 0V ≤V <sub>IN</sub> ≤V <sub>CC</sub>                                                                                                                                        |                     | ±2.5                | μA   |
| I <sub>LO</sub>                | Output leakage current   | 0V ≤V <sub>OUT</sub> ≤V <sub>CC</sub> , Q in Hi-Z                                                                                                                           |                     | ±2.5                | μA   |
| I <sub>CC</sub>                | Supply current           | $V_{CC} = 5 V, S = V_{IH}, f = 2 MHz, Q = open$                                                                                                                             |                     | 2                   | mA   |
| I <sub>CC1</sub>               | Supply current (Standby) | $\label{eq:V_CC} \begin{array}{l} V_{CC} = 5 \; V,  S = V_{SS},  C = V_{SS}, \\ ORG = V_{SS} \; or \; V_{CC}, \\ pin7 = V_{CC}, \; V_{SS} \; or \; Hi\text{-}Z \end{array}$ |                     | 15                  | μA   |
| V <sub>IL</sub> <sup>(1)</sup> | Input low voltage        | $V_{CC} = 5 V \pm 10\%$                                                                                                                                                     | -0.45               | 0.8                 | V    |
| V <sub>IH</sub> <sup>(1)</sup> | Input high voltage       | $V_{CC} = 5 V \pm 10\%$                                                                                                                                                     | 2                   | V <sub>CC</sub> + 1 | V    |
| V <sub>OL</sub> <sup>(1)</sup> | Output low voltage       | V <sub>CC</sub> = 5 V, I <sub>OL</sub> = 2.1 mA                                                                                                                             |                     | 0.4                 | V    |
| V <sub>OH</sub> <sup>(1)</sup> | Output high voltage      | $V_{CC}$ = 5 V, $I_{OH}$ = -400 $\mu$ A                                                                                                                                     | 0.8 V <sub>CC</sub> |                     | V    |

1. Please note that the input and output levels defined in this table are compatible with TTL logic levels and are NOT fully compatible with CMOS levels (as defined in *Table 14*).



MS19788V1

| Symbol           | Parameter                      | Test condition                                                                                                                                                       | Min.                 | Max.                | Unit |
|------------------|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|---------------------|------|
| Ι <sub>LI</sub>  | Input leakage current          | 0V ≤V <sub>IN</sub> ≤V <sub>CC</sub>                                                                                                                                 |                      | ±2.5                | μA   |
| I <sub>LO</sub>  | Output leakage current         | 0V ≤V <sub>OUT</sub> ≤V <sub>CC</sub> , Q in Hi-Z                                                                                                                    |                      | ±2.5                | μA   |
| 1                | C Supply current (CMOS inputs) | $V_{CC} = 5 V, S = V_{IH}, f = 2 MHz, Q = open$                                                                                                                      |                      | 2                   | mA   |
| ICC              |                                | $V_{CC}$ = 2.5 V, S = V <sub>IH</sub> , f = 2 MHz,<br>Q = open                                                                                                       |                      | 1                   | mA   |
| I <sub>CC1</sub> | Supply current (Standby)       | $V_{CC} = 2.5 \text{ V}, \text{ S} = V_{SS}, \text{ C} = V_{SS}, \\ \text{ORG} = V_{SS} \text{ or } V_{CC}, \\ \text{pin7} = V_{CC}, \text{ V}_{SS} \text{ or Hi-Z}$ |                      | 5                   | μA   |
| V <sub>IL</sub>  | Input low voltage (D, C, S)    |                                                                                                                                                                      | -0.45                | $0.2 \ V_{CC}$      | V    |
| V <sub>IH</sub>  | Input high voltage (D, C, S)   |                                                                                                                                                                      | 0.7 V <sub>CC</sub>  | V <sub>CC</sub> + 1 | V    |
| V                |                                | $V_{CC} = 5 \text{ V}, \text{ I}_{OL} = 2.1 \text{ mA}$                                                                                                              |                      | 0.4                 | V    |
| V <sub>OL</sub>  | Output low voltage (Q)         | $V_{CC}$ = 2.5 V, $I_{OL}$ = 100 $\mu$ A                                                                                                                             |                      | 0.2                 | V    |
| M                | Output high voltage (O)        | $V_{CC} = 5 \text{ V}, \text{ I}_{OH} = -400 \mu\text{A}$                                                                                                            | 0.8 V <sub>CC</sub>  |                     | V    |
| V <sub>OH</sub>  | Output high voltage (Q)        | $V_{CC} = 2.5 \text{ V}, I_{OH} = -100 \mu\text{A}$                                                                                                                  | V <sub>CC</sub> -0.2 |                     | V    |

 Table 14.
 DC characteristics (M93Cx6-W, device grade 3)



|                                  |                                                  | Test conditions specified in <i>Table 8</i> and | Table 10 |      |      |
|----------------------------------|--------------------------------------------------|-------------------------------------------------|----------|------|------|
| Symbol                           | Alt.                                             | Parameter                                       | Min.     | Max. | Unit |
| f <sub>C</sub>                   | f <sub>SK</sub>                                  | Clock frequency                                 | D.C.     | 2    | MHz  |
| t <sub>SLCH</sub>                |                                                  | Chip Select low to Clock high                   | 50       |      | ns   |
| tourou tooo                      | Chip Select setup time<br>M93C46, M93C56, M93C66 | 50                                              |          | ns   |      |
| t <sub>SHCH</sub>                | нсн <sup>t</sup> css                             | Chip Select setup time<br>M93C76, M93C86        | 50       |      | ns   |
| t <sub>SLSH</sub> <sup>(1)</sup> | t <sub>CS</sub>                                  | Chip Select low to Chip Select high             | 200      |      | ns   |
| t <sub>CHCL</sub> <sup>(2)</sup> | t <sub>SKH</sub>                                 | Clock high time                                 | 200      |      | ns   |
| t <sub>CLCH</sub> <sup>(2)</sup> | t <sub>SKL</sub>                                 | Clock low time                                  | 200      |      | ns   |
| t <sub>DVCH</sub>                | t <sub>DIS</sub>                                 | Data in setup time                              | 50       |      | ns   |
| t <sub>CHDX</sub>                | t <sub>DIH</sub>                                 | Data in hold time                               | 50       |      | ns   |
| t <sub>CLSH</sub>                | t <sub>SKS</sub>                                 | Clock setup time (relative to S)                | 50       |      | ns   |
| t <sub>CLSL</sub>                | t <sub>CSH</sub>                                 | Chip Select hold time                           | 0        |      | ns   |
| t <sub>SHQV</sub>                | t <sub>SV</sub>                                  | Chip Select to READY/BUSY status                |          | 200  | ns   |
| t <sub>SLQZ</sub>                | t <sub>DF</sub>                                  | Chip Select low to output Hi-Z                  |          | 100  | ns   |
| t <sub>CHQL</sub>                | t <sub>PD0</sub>                                 | Delay to output low                             |          | 200  | ns   |
| t <sub>CHQV</sub>                | t <sub>PD1</sub>                                 | Delay to output valid                           |          | 200  | ns   |
| t <sub>W</sub>                   | t <sub>WP</sub>                                  | Erase or Write cycle time                       |          | 5    | ms   |

| Table 15. | AC characteristics | (M93Cx6, | device grade 3 | ) |
|-----------|--------------------|----------|----------------|---|
|-----------|--------------------|----------|----------------|---|

1. Chip Select Input (S) must be brought low for a minimum of  $t_{SLSH}$  between consecutive instruction cycles.

 $2. \quad t_{CHCL} + t_{CLCH} \geq 1 \ / \ f_C.$ 



| Test conditions specified in <i>Table 9</i> and <i>Table 11</i> |                                                          |                                     |      |      |      |
|-----------------------------------------------------------------|----------------------------------------------------------|-------------------------------------|------|------|------|
| Symbol                                                          | Alt.                                                     | Parameter                           | Min. | Max. | Unit |
| f <sub>C</sub>                                                  | f <sub>SK</sub>                                          | Clock frequency                     | D.C. | 2    | MHz  |
| t <sub>SLCH</sub>                                               |                                                          | Chip Select low to Clock high       | 50   |      | ns   |
| t <sub>SHCH</sub>                                               | t <sub>CSS</sub>                                         | Chip Select set-up time             | 50   |      | ns   |
| t <sub>SLSH</sub> <sup>(1)</sup>                                | t <sub>CS</sub>                                          | Chip Select low to Chip Select high | 200  |      | ns   |
| t <sub>CHCL</sub> <sup>(2)</sup> t <sub>SKH</sub>               |                                                          | Clock high time                     | 200  |      | ns   |
| t <sub>CLCH</sub> <sup>(2)</sup>                                | t <sub>SKL</sub>                                         | Clock low time                      | 200  |      | ns   |
| t <sub>DVCH</sub>                                               | t <sub>DIS</sub>                                         | Data in set-up time                 | 50   |      | ns   |
| t <sub>CHDX</sub> t <sub>DIH</sub> Data in hold time            |                                                          | Data in hold time                   | 50   |      | ns   |
| t <sub>CLSH</sub> t <sub>SKS</sub>                              |                                                          | Clock set-up time (relative to S)   | 50   |      | ns   |
| t <sub>CLSL</sub> t <sub>CSH</sub>                              |                                                          | Chip Select hold time               | 0    |      | ns   |
| t <sub>SHQV</sub> t <sub>SV</sub>                               |                                                          | Chip Select to READY/BUSY status    |      | 200  | ns   |
| t <sub>SLQZ</sub> t <sub>DF</sub>                               |                                                          | Chip Select low to output Hi-Z      |      | 100  | ns   |
| t <sub>CHQL</sub> t <sub>PD0</sub>                              |                                                          | Delay to output low                 |      | 200  | ns   |
| t <sub>CHQV</sub>                                               | t <sub>CHQV</sub> t <sub>PD1</sub> Delay to output valid |                                     |      | 200  | ns   |
| t <sub>W</sub>                                                  | t <sub>WP</sub>                                          | Erase or Write cycle time           |      | 5    | ms   |

Table 16. AC characteristics (M93Cx6-W, device grade 3)

1. Chip Select Input (S) must be brought low for a minimum of t<sub>SLSH</sub> between consecutive instruction cycles.

2.  $t_{CHCL} + t_{CLCH} \ge 1 \ / \ f_C.$ 





Figure 9. Synchronous timing (start and op-code input)









Doc ID 022572 Rev 1

## 12 Package mechanical data

In order to meet environmental requirements, ST offers the M93Cxx devices in ECOPACK<sup>®</sup> packages. These packages have a lead-free second level interconnect. The category of second level interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at www.st.com.

# Figure 12. PDIP8 – 8 lead plastic dual in-line package, 300 mils body width, package outline



1. Drawing is not to scale.

# Table 17. PDIP8 – 8 lead plastic dual in-line package, 300 mils body width, package mechanical data

| millimeters inches <sup>(1)</sup> |            |      |       |              |        |        |  |  |  |
|-----------------------------------|------------|------|-------|--------------|--------|--------|--|--|--|
| Symbol                            | minimeters |      |       | inches       |        |        |  |  |  |
| ey                                | Тур.       | Min. | Max.  | Тур.         | Min.   | Max.   |  |  |  |
| А                                 |            |      | 5.33  |              |        | 0.2098 |  |  |  |
| A1                                |            | 0.38 |       |              | 0.015  |        |  |  |  |
| A2                                | 3.3        | 2.92 | 4.95  | 0.1299       | 0.115  | 0.1949 |  |  |  |
| b                                 | 0.46       | 0.36 | 0.56  | 0.0181       | 0.0142 | 0.022  |  |  |  |
| b2                                | 1.52       | 1.14 | 1.78  | 0.0598       | 0.0449 | 0.0701 |  |  |  |
| С                                 | 0.25       | 0.2  | 0.36  | 0.0098       | 0.0079 | 0.0142 |  |  |  |
| D                                 | 9.27       | 9.02 | 10.16 | 0.365        | 0.3551 | 0.4    |  |  |  |
| E                                 | 7.87       | 7.62 | 8.26  | 0.3098       | 0.3    | 0.3252 |  |  |  |
| E1                                | 6.35       | 6.1  | 7.11  | 0.25         | 0.2402 | 0.2799 |  |  |  |
| е                                 | 2.54       | -    | -     | 0.1 -        |        | -      |  |  |  |
| eA                                | 7.62       | -    | -     | 0.3 -        |        | -      |  |  |  |
| eB                                |            |      | 10.92 |              |        | 0.4299 |  |  |  |
| L                                 | 3.3        | 2.92 | 3.81  | 0.1299 0.115 |        | 0.15   |  |  |  |

1. Values in inches are converted from mm and rounded to 4 decimal digits.



Figure 13. SO8 narrow – 8 lead plastic small outline, 150 mils body width, package outline



1. Drawing is not to scale.

 Table 18.
 SO8 narrow – 8 lead plastic small outline, 150 mils body width, package data

| 0h.e.l   | millimeters |      |              | inches <sup>(1)</sup> |        |        |  |  |
|----------|-------------|------|--------------|-----------------------|--------|--------|--|--|
| Symbol - | Тур         | Min  | Мах          | Тур                   | Min    | Мах    |  |  |
| А        |             |      | 1.75         |                       |        | 0.0689 |  |  |
| A1       |             | 0.1  | 0.25         |                       | 0.0039 | 0.0098 |  |  |
| A2       |             | 1.25 |              |                       | 0.0492 | 0.0189 |  |  |
| b        |             | 0.28 | 0.48         |                       | 0.011  |        |  |  |
| С        |             | 0.17 | 0.23         |                       | 0.0067 |        |  |  |
| ссс      |             |      | 0.1          |                       |        | 0.0039 |  |  |
| D        | 4.9         | 4.8  | 5            | 0.1929                | 0.189  | 0.1969 |  |  |
| E        | 6           | 5.8  | 6.2          | 0.2362                | 0.2283 | 0.2441 |  |  |
| E1       | 3.9         | 3.8  | 3.8 4 0.1535 | 0.1535                | 0.1496 | 0.1575 |  |  |
| е        | 1.27        | -    | -            | 0.05                  | -      | -      |  |  |
| h        |             | 0.25 | 0.5          |                       | 0.0098 | 0.0197 |  |  |
| k        |             | 0°   | 8°           |                       | 0°     | 8°     |  |  |
| L        |             | 0.4  | 1.27         |                       | 0.0157 | 0.05   |  |  |
| L1       | 1.04        |      |              | 0.0409                |        |        |  |  |

1. Values in inches are converted from mm and rounded to 4 decimal digits.





Figure 14. TSSOP8 - 8 lead thin shrink small outline, package outline

1. Drawing is not to scale.

| Table 19. | TSSOP8 – 8 lead thin shrink small outline, package mechanical ( | data |
|-----------|-----------------------------------------------------------------|------|
|-----------|-----------------------------------------------------------------|------|

| Symbol         | millimeters |         |           | inches <sup>(1)</sup> |        |                  |  |
|----------------|-------------|---------|-----------|-----------------------|--------|------------------|--|
| Symbol         | Тур.        | Min.    | Min. Max. |                       | Min.   | Max.             |  |
| A              |             | 1.2     |           |                       | 0.0472 |                  |  |
| A1             |             | 0.05 0. |           |                       | 0.002  | 0.0059           |  |
| A2             | 1           | 0.8     | 1.05      | 0.0394                | 0.0315 | 0.0413           |  |
| b              |             | 0.19    | 0.3       | 0.3                   |        | 0.0118<br>0.0079 |  |
| С              |             | 0.09    | 0.2 0.0   |                       | 0.0035 |                  |  |
| CP             |             |         | 0.1       |                       |        | 0.0039           |  |
| D              | 3           | 2.9 3.1 |           | 0.1181                | 0.1142 | 0.122            |  |
| е              | 0.65        | -       | - 0.0256  |                       | -      | -                |  |
| E              | 6.4         | 6.2     | 6.6       | 0.252                 | 0.2441 | 0.2598           |  |
| E1             | 4.4         | 4.3     | 4.5       | 0.1732                | 0.1693 | 0.1772           |  |
| L              | 0.6         | 0.45    | 0.75      | 0.0236                | 0.0177 | 0.0295           |  |
| L1             | 1           |         |           | 0.0394                |        |                  |  |
| α              |             | 0°      | 8°        | 0°                    |        | 8°               |  |
| N (pin number) |             | 8       |           |                       | 8      |                  |  |

1. Values in inches are converted from mm and rounded to 4 decimal digits.



#### Part numbering 13

#### Table 20. Ordering information scheme

| Example:                                              | M93C86 | - | W | MN 3 | Т | P/S      |
|-------------------------------------------------------|--------|---|---|------|---|----------|
| Device type                                           |        |   |   |      |   |          |
| M93 = MICROWIRE serial EEPROM                         |        |   |   |      |   |          |
| Device function                                       |        |   |   |      |   |          |
| 86 = 16 Kbit (2048 x 8)                               |        |   |   |      |   |          |
| 76 = 8 Kbit (1024 x 8)                                |        |   |   |      |   |          |
| 66 = 4 Kbit (512 x 8)                                 |        |   |   |      |   |          |
| 56 = 2 Kbit (256 x 8)                                 |        |   |   |      |   |          |
| 46 = 1 Kbit (128 x 8)                                 |        |   |   |      |   |          |
| Operating voltage                                     |        |   |   |      |   |          |
| $blank = V_{CC} = 4.5 \text{ to } 5.5 \text{ V}$      |        |   |   |      |   |          |
| $W = V_{CC} = 2.5 \text{ to } 5.5 \text{ V}$          |        |   |   |      |   |          |
| Package                                               |        |   |   |      |   |          |
| BN = PDIP8                                            |        |   | - |      |   |          |
| MN = SO8 (150 mils width)                             |        |   |   |      |   |          |
| DW = TSSOP8 (169 mils width)                          |        |   |   |      |   |          |
| Device grade                                          |        |   |   |      |   |          |
| 3 = Device tested with high reliability certified flo | W.     |   |   |      |   |          |
| Automotive temperature range (-40 to 125 °C)          |        |   |   |      |   |          |
| Packing                                               |        |   |   |      |   |          |
| blank = standard packing                              |        |   |   |      |   |          |
| T = tape and reel packing                             |        |   |   |      |   |          |
| Plating technology                                    |        |   |   |      |   |          |
| P or G = ECOPACK <sup>®</sup> (RoHS compliant)        |        |   |   |      |   | <u> </u> |
| Process                                               |        |   |   |      |   |          |
| /S = Manufacturing technology code                    |        |   |   |      |   |          |

For a list of available options (speed, package, etc.) or for further information on any aspect of this device, please contact your nearest ST sales office.



# 14 Revision history

## Table 21.Document revision history

|   | Date        | Revision | Changes          |
|---|-------------|----------|------------------|
| I | 14-Mar-2012 | 1        | Initial release. |



#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY TWO AUTHORIZED ST REPRESENTATIVES, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2012 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

Doc ID 022572 Rev 1



# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for EEPROM category:

Click to view products by STMicroelectronics manufacturer:

Other Similar products are found below :

M29F040-70K6 718278CB 718620G AT28C256-15PU-ND 444358RB 444362FB BR93C46-WMN7TP 442652G 701986CB TC58NVG0S3HBAI4 5962-8751413XA TC58BVG0S3HBAI4 TH58NYG3S0HBAI6 CAT25320YIGT-KK CAT25320DWF LE24C162-R-E 5962-8751417YA 5962-8751409YA CAT25M01LI-G DS28E11P+ BR9016AF-WE2 LE2464DXATBG CAS93C66VP2I-GT3 DS28E25+T DS28EL15Q+T M95320-DFDW6TP DS28E05GB+T AT25320B-SSPDGV-T HE24C64WLCSPD BL24SA128B-CSRC 24FC16T-I/OT 24FC08T-I/OT M24128-BFMN6TP S-24CS04AFM-TFH-U M24C04-FMC5TG M24C16-DRMN3TPK M24C64-DFMN6TP 34AA02-EMS M95080-RMC6TG M95128-DFCS6TP/K M95128-DFDW6TP M95256-DFMN6TP M95320-RDW6TP M95640-RDW6TP AT17LV010-10CU AT24C01C-SSHM-B AT24C01D-MAHM-T AT24C04D-MAHM-T AT24C04D-SSHM-T AT24C08C-SSHM-B