**1.8 V configurable registered buffer for DDR2-800 RDIMM** applications

Rev. 02 — 26 March 2007

**Product data sheet** 

## 1. General description

The SSTUB32864 is a 25-bit 1 : 1 or 14-bit 1 : 2 configurable registered buffer designed for 1.7 V to 2.0 V  $V_{DD}$  operation.

All clock and data inputs are compatible with the JEDEC standard for SSTL\_18. The control inputs are LVCMOS. All outputs are 1.8 V CMOS drivers that have been optimized to drive the DDR2 DIMM load.

The SSTUB32864 operates from a differential clock (CK and  $\overline{CK}$ ). Data are registered at the crossing of CK going HIGH, and  $\overline{CK}$  going LOW.

The C0 input controls the pinout configuration of the 1 : 2 pinout from A configuration (when LOW) to B configuration (when HIGH). The C1 input controls the pinout configuration from 25-bit 1 : 1 (when LOW) to 14-bit 1 : 2 (when HIGH).

The device supports low-power standby operation. When the reset input (RESET) is LOW, the differential input receivers are disabled, and un-driven (floating) data, clock and reference voltage (VREF) inputs are allowed. In addition, when RESET is LOW all registers are reset, and all outputs are forced LOW. The LVCMOS RESET and Cn inputs must always be held at a valid logic HIGH or LOW level.

To ensure defined outputs from the register before a stable clock has been supplied, RESET must be held in the LOW state during power-up.

In the DDR2 RDIMM application,  $\overrightarrow{RESET}$  is specified to be completely asynchronous with respect to CK and  $\overrightarrow{CK}$ . Therefore, no timing relationship can be guaranteed between the two. When entering reset, the register will be cleared and the data outputs will be driven LOW quickly, relative to the time to disable the differential input receivers. However, when coming out of reset, the register will become active quickly, relative to the time to enable the differential input receivers. As long as the data inputs are LOW, and the clock is stable during the time from the LOW-to-HIGH transition of  $\overrightarrow{RESET}$  until the input receivers are fully enabled, the design of the SSTUB32864 must ensure that the outputs will remain LOW, thus ensuring no glitches on the output.

The device monitors both  $\overline{\text{DCS}}$  and  $\overline{\text{CSR}}$  inputs and will gate the Qn outputs from changing states when both  $\overline{\text{DCS}}$  and  $\overline{\text{CSR}}$  inputs are HIGH. If either  $\overline{\text{DCS}}$  or  $\overline{\text{CSR}}$  input is LOW, the Qn outputs will function normally. The RESET input has priority over the  $\overline{\text{DCS}}$  and  $\overline{\text{CSR}}$  control and will force the outputs LOW. If the  $\overline{\text{DCS}}$ -control functionality is not desired, then the  $\overline{\text{CSR}}$  input can be hardwired to ground, in which case the set-up time requirement for  $\overline{\text{DCS}}$  would be the same as for the other Dn data inputs.

The SSTUB32864 is available in a 96-ball, low profile fine-pitch ball grid array (LFBGA96) package.



## 2. Features

- Configurable register supporting DDR2 Registered DIMM applications
- Configurable to 25-bit 1 : 1 mode or 14-bit 1 : 2 mode
- Controlled output impedance drivers enable optimal signal integrity and speed
- Meets SSTUB32864 JEDEC specification speed performance
- Supports up to 450 MHz clock frequency of operation
- Optimized pinout for high-density DDR2 module design
- Chip-selects minimize power consumption by gating data outputs from changing state
- Supports SSTL\_18 data inputs
- Differential clock (CK and CK) inputs
- Supports LVCMOS switching levels on the control and RESET inputs
- Single 1.8 V supply operation (1.7 V to 2.0 V)
- Available in 96-ball, 13.5 mm × 5.5 mm, 0.8 mm ball pitch LFBGA package

# 3. Applications

■ 400 MT/s to 800 MT/s DDR2 registered DIMMs without parity

# 4. Ordering information

#### Table 1.Ordering information

| $T_{amb} =$ | 0 °C to | <i>+70 °C</i> . |
|-------------|---------|-----------------|
|-------------|---------|-----------------|

| Type number    | Solder process                        | Package |                                                                                                         |          |  |  |  |
|----------------|---------------------------------------|---------|---------------------------------------------------------------------------------------------------------|----------|--|--|--|
|                |                                       | Name    | Description                                                                                             | Version  |  |  |  |
| SSTUB32864EC/G | Pb-free (SnAgCu solder ball compound) | LFBGA96 | plastic low profile fine-pitch ball grid array package; 96 balls; body $13.5 \times 5.5 \times 1.05$ mm | SOT536-1 |  |  |  |

1.8 V configurable registered buffer for DDR2-800 RDIMM applications

# 5. Functional diagram



# **SSTUB32864**

1.8 V configurable registered buffer for DDR2-800 RDIMM applications

# 6. Pinning information

## 6.1 Pinning



|                        | 1        | 2        | 3               | 4               | 5      | 6                |
|------------------------|----------|----------|-----------------|-----------------|--------|------------------|
| А                      | DCKE     | n.c.     | VREF            | V <sub>DD</sub> | QCKE   | DNU              |
| В                      | D2       | D15      | GND             | GND             | Q2     | Q15              |
| C                      | D3       | D16      | V <sub>DD</sub> | V <sub>DD</sub> | Q3     | Q16              |
| D                      | DODT     | n.c.     | GND             | GND             | QODT   | DNU              |
| E                      | D5       | D17      | V <sub>DD</sub> | V <sub>DD</sub> | Q5     | Q17              |
| F                      | D6       | D18      | GND             | GND             | Q6     | Q18              |
| G                      | n.c.     | RESET    | V <sub>DD</sub> | V <sub>DD</sub> | C1     | C0               |
| н                      | СК       | DCS      | GND             | GND             | QCS    | DNU              |
| J                      | CK       | CSR      | V <sub>DD</sub> | V <sub>DD</sub> | ZOH    | ZOL              |
| К                      | D8       | D19      | GND             | GND             | Q8     | Q19              |
| L                      | D9       | D20      | V <sub>DD</sub> | V <sub>DD</sub> | Q9     | Q20              |
| Μ                      | D10      | D21      | GND             | GND             | Q10    | Q21              |
| Ν                      | D11      | D22      | V <sub>DD</sub> | V <sub>DD</sub> | Q11    | Q22              |
| Р                      | D12      | D23      | GND             | GND             | Q12    | Q23              |
| R                      | D13      | D24      | V <sub>DD</sub> | V <sub>DD</sub> | Q13    | Q24              |
| Т                      | D14      | D25      | VREF            | V <sub>DD</sub> | Q14    | Q25              |
|                        |          |          |                 |                 |        | <i>002aaa955</i> |
| Fig 3. Ball mapping; 1 | : 1 regi | ster (C0 | = 0, C1         | = 0); to        | p view |                  |

# **SSTUB32864**

## 1.8 V configurable registered buffer for DDR2-800 RDIMM applications

|   | 1    | 2     | 3               | 4               | 5     | 6         |
|---|------|-------|-----------------|-----------------|-------|-----------|
| А | DCKE | n.c.  | VREF            | V <sub>DD</sub> | QCKEA | QCKEB     |
| В | D2   | DNU   | GND             | GND             | Q2A   | Q2B       |
| С | D3   | DNU   | V <sub>DD</sub> | V <sub>DD</sub> | Q3A   | Q3B       |
| D | DODT | n.c.  | GND             | GND             | QODTA | QODTB     |
| E | D5   | DNU   | V <sub>DD</sub> | V <sub>DD</sub> | Q5A   | Q5B       |
| F | D6   | DNU   | GND             | GND             | Q6A   | Q6B       |
| G | n.c. | RESET | V <sub>DD</sub> | V <sub>DD</sub> | C1    | C0        |
| н | СК   | DCS   | GND             | GND             | QCSA  | QCSB      |
| J | СК   | CSR   | V <sub>DD</sub> | V <sub>DD</sub> | ZOH   | ZOL       |
| К | D8   | DNU   | GND             | GND             | Q8A   | Q8B       |
| L | D9   | DNU   | V <sub>DD</sub> | V <sub>DD</sub> | Q9A   | Q9B       |
| М | D10  | DNU   | GND             | GND             | Q10A  | Q10B      |
| Ν | D11  | DNU   | V <sub>DD</sub> | V <sub>DD</sub> | Q11A  | Q11B      |
| Р | D12  | DNU   | GND             | GND             | Q12A  | Q12B      |
| R | D13  | DNU   | V <sub>DD</sub> | V <sub>DD</sub> | Q13A  | Q13B      |
| т | D14  | DNU   | VREF            | V <sub>DD</sub> | Q14A  | Q14B      |
|   |      |       |                 |                 |       | 002aaa950 |

#### Fig 4. Ball mapping; 1:2 register A (C0 = 0, C1 = 1); top view

| A B C D F G H    | D1<br>D2<br>D3<br>D4<br>D5<br>D6<br>n.c. | n.c.<br>DNU<br>DNU<br>n.c.<br>DNU<br>DNU<br>RESET | VREF<br>GND<br>VDD<br>GND<br>VDD<br>GND<br>VDD   | V <sub>DD</sub><br>GND<br>V <sub>DD</sub><br>GND<br>V <sub>DD</sub><br>GND | Q1A<br>Q2A<br>Q3A<br>Q4A<br>Q5A<br>Q6A | Q1B<br>Q2B<br>Q3B<br>Q4B<br>Q5B<br>Q6B |
|------------------|------------------------------------------|---------------------------------------------------|--------------------------------------------------|----------------------------------------------------------------------------|----------------------------------------|----------------------------------------|
| C<br>D<br>F<br>G | D3<br>D4<br>D5<br>D6<br>n.c.             | DNU<br>n.c.<br>DNU<br>DNU                         | V <sub>DD</sub><br>GND<br>V <sub>DD</sub><br>GND | V <sub>DD</sub><br>GND<br>V <sub>DD</sub><br>GND                           | Q3A<br>Q4A<br>Q5A                      | Q3B<br>Q4B<br>Q5B                      |
| D<br>E<br>F<br>G | D4<br>D5<br>D6<br>n.c.                   | n.c.<br>DNU<br>DNU                                | GND<br>V <sub>DD</sub><br>GND                    | GND<br>V <sub>DD</sub><br>GND                                              | Q4A<br>Q5A                             | Q4B<br>Q5B                             |
| E<br>F<br>G      | D5<br>D6<br>n.c.                         | DNU                                               | V <sub>DD</sub><br>GND                           | V <sub>DD</sub><br>GND                                                     | Q5A                                    | Q5B                                    |
| F<br>G           | D6<br>n.c.                               | DNU                                               | GND                                              | GND                                                                        |                                        |                                        |
| G                | n.c.                                     |                                                   | -                                                | _                                                                          | Q6A                                    | Q6B                                    |
| _                |                                          | RESET                                             | Voo                                              |                                                                            | 1                                      |                                        |
| н                |                                          |                                                   | .00                                              | V <sub>DD</sub>                                                            | C1                                     | C0                                     |
|                  | СК                                       | DCS                                               | GND                                              | GND                                                                        | QCSA                                   | QCSB                                   |
| J                | CK                                       | CSR                                               | V <sub>DD</sub>                                  | V <sub>DD</sub>                                                            | ZOH                                    | ZOL                                    |
| к                | D8                                       | DNU                                               | GND                                              | GND                                                                        | Q8A                                    | Q8B                                    |
| L                | D9                                       | DNU                                               | V <sub>DD</sub>                                  | V <sub>DD</sub>                                                            | Q9A                                    | Q9B                                    |
| м                | D10                                      | DNU                                               | GND                                              | GND                                                                        | Q10A                                   | Q10B                                   |
| N                | DODT                                     | DNU                                               | V <sub>DD</sub>                                  | V <sub>DD</sub>                                                            | QODTA                                  | QODTE                                  |
| Р                | D12                                      | DNU                                               | GND                                              | GND                                                                        | Q12A                                   | Q12B                                   |
| R                | D13                                      | DNU                                               | V <sub>DD</sub>                                  | V <sub>DD</sub>                                                            | Q13A                                   | Q13B                                   |
| т                | DCKE                                     | DNU                                               | VREF                                             | V <sub>DD</sub>                                                            | QCKEA                                  | QCKEB                                  |

### Fig 5. Ball mapping; 1 : 2 register B (C0 = 1, C1 = 1); top view

. .

#### 1.8 V configurable registered buffer for DDR2-800 RDIMM applications

## 6.2 Pin description

|                                                    | escription                                                           |                    |                                                                                                                        |
|----------------------------------------------------|----------------------------------------------------------------------|--------------------|------------------------------------------------------------------------------------------------------------------------|
| Symbol                                             | Pin                                                                  | Туре               | Description                                                                                                            |
| GND                                                | B3, B4, D3, D4, F3, F4,<br>H3, H4, K3, K4, M3,<br>M4, P3, P4         | ground input       | ground                                                                                                                 |
| V <sub>DD</sub>                                    | A4, C3, C4, E3, E4,<br>G3, G4, J3, J4, L3, L4,<br>N3, N4, R3, R4, T4 | 1.8 V nominal      | power supply voltage                                                                                                   |
| VREF                                               | A3, T3                                                               | 0.9 V nominal      | input reference voltage                                                                                                |
| ZOH                                                | J5                                                                   | input              | reserved for future use                                                                                                |
| ZOL                                                | J6                                                                   | input              | reserved for future use                                                                                                |
| СК                                                 | H1                                                                   | differential input | positive master clock input                                                                                            |
| CK                                                 | J1                                                                   | differential input | negative master clock input                                                                                            |
| C0, C1                                             | G6, G5                                                               | LVCMOS inputs      | configuration control inputs                                                                                           |
| RESET                                              | G2                                                                   | LVCMOS input       | Asynchronous reset input (active LOW). Resets registers and disables VREF data and clock differential-input receivers. |
| $\overline{\text{CSR}}$ , $\overline{\text{DCS}}$  | J2, H2                                                               | SSTL_18 input      | Chip select inputs (active LOW). Disables data outputs switching when both inputs are HIGH. <sup>[2]</sup>             |
| D1 to D25                                          | <u>[1]</u>                                                           | SSTL_18 input      | Data inputs. Clocked in on the crossing of the rising edge of CK and the falling edge of $\overline{CK}$ .             |
| DODT                                               | [1]                                                                  | SSTL_18 input      | The outputs of this register will not be suspended by $\overline{\text{DCS}}$ and $\overline{\text{CSR}}$ control.     |
| DCKE                                               | [1]                                                                  | SSTL_18 input      | The outputs of this register will not be suspended by $\overline{\text{DCS}}$ and $\overline{\text{CSR}}$ control.     |
| Q1 to Q25,<br>Q1A to Q14A,<br>Q1B to Q14B          | [1]                                                                  | 1.8 V CMOS         | outputs that are suspended by $\overline{\text{DCS}}$ and $\overline{\text{CSR}}$ control $^{[3]}$                     |
| $Q\overline{CS}, Q\overline{CS}A, Q\overline{CS}B$ | <u>[1]</u>                                                           | 1.8 V CMOS         | data outputs that will not be suspended by $\overline{\text{DCS}}$ and $\overline{\text{CSR}}$ control                 |
| QODT, QODTA,<br>QODTB                              | <u>[1]</u>                                                           | 1.8 V CMOS         | data outputs that will not be suspended by $\overline{\text{DCS}}$ and $\overline{\text{CSR}}$ control                 |
| QCKE, QCKEA,<br>QCKEB                              | [1]                                                                  | 1.8 V CMOS         | data outputs that will not be suspended by $\overline{\text{DCS}}$ and $\overline{\text{CSR}}$ control                 |
| n.c.                                               | A2, D2, G1                                                           | -                  | Not connected. Ball present but no internal connection to the die.                                                     |
| DNU                                                | <u>[1]</u>                                                           | -                  | Do-not-use. Ball internally connected to the die which should be left open-circuit.                                    |
|                                                    |                                                                      |                    |                                                                                                                        |

[1] Depends on configuration. See Figure 3, Figure 4, and Figure 5 for ball number.

[2] Configurations:
 Data inputs = D2, D3, D5, D6, D8 to D25 when C0 = 0 and C1 = 0.
 Data inputs = D2, D3, D5, D6, D8 to D14 when C0 = 0 and C1 = 1.
 Data inputs = D1 to D6, D8 to D10, D12, D13 when C0 = 1 and C1 = 1.

[3] Configurations:

Data outputs = Q2, Q3, Q5, Q6, Q8 to Q25 when C0 = 0 and C1 = 0. Data outputs = Q2, Q3, Q5, Q6, Q8 to Q14 when C0 = 0 and C1 = 1. Data outputs = Q1 to Q6, Q8 to Q10, Q12, Q13 when C0 = 1 and C1 = 1.

# 7. Functional description

## 7.1 Function table

#### Table 3. Function table (each flip-flop)

*L* = LOW voltage level; *H* = HIGH voltage level; *X* = don't care;  $\uparrow$  = LOW-to-HIGH transition;  $\downarrow$  = HIGH-to-LOW transition

|       |               | Inp           | uts           |                  |                      |                       | Outputs <sup>[1</sup> | 1              |
|-------|---------------|---------------|---------------|------------------|----------------------|-----------------------|-----------------------|----------------|
| RESET | DCS           | CSR           | СК            | CK               | Dn,<br>DODT,<br>DCKE | Qn                    | QCS                   | QODT,<br>QCKE  |
| Н     | L             | L             | $\uparrow$    | $\downarrow$     | L                    | L                     | L                     | L              |
| Н     | L             | L             | $\uparrow$    | $\downarrow$     | Н                    | Н                     | L                     | Н              |
| Н     | L             | L             | L or H        | L or H           | Х                    | <b>Q</b> <sub>0</sub> | $Q_0$                 | Q <sub>0</sub> |
| Н     | L             | Н             | $\uparrow$    | $\downarrow$     | L                    | L                     | L                     | L              |
| Н     | L             | Н             | $\uparrow$    | $\downarrow$     | Н                    | Н                     | L                     | Н              |
| Н     | L             | Н             | L or H        | L or H           | Х                    | $Q_0$                 | $Q_0$                 | $Q_0$          |
| Н     | Н             | L             | $\uparrow$    | $\downarrow$     | L                    | L                     | Н                     | L              |
| Н     | Н             | L             | $\uparrow$    | $\downarrow$     | Н                    | Н                     | Н                     | Н              |
| Н     | Н             | L             | L or H        | L or H           | Х                    | $Q_0$                 | $Q_0$                 | $Q_0$          |
| Н     | Н             | Н             | $\uparrow$    | $\downarrow$     | L                    | <b>Q</b> <sub>0</sub> | Н                     | L              |
| Н     | Н             | Н             | $\uparrow$    | $\downarrow$     | Н                    | $Q_0$                 | Н                     | Н              |
| Н     | Н             | Н             | L or H        | L or H           | Х                    | $Q_0$                 | $Q_0$                 | Q <sub>0</sub> |
| L     | X or floating | X or floating | X or floating | X or<br>floating | X or floating        | L                     | L                     | L              |

[1]  $Q_0$  is the previous state of the associated output.

# 8. Limiting values

#### Table 4. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol           | Parameter                                                     | Conditions                                            | Min                   | Max                                  | Unit |
|------------------|---------------------------------------------------------------|-------------------------------------------------------|-----------------------|--------------------------------------|------|
| V <sub>DD</sub>  | supply voltage                                                |                                                       | -0.5                  | +2.5                                 | V    |
| VI               | input voltage                                                 | receiver                                              | -0.5 <mark>[1]</mark> | +2.5 <mark>[2]</mark>                | V    |
| Vo               | output voltage                                                | driver                                                | -0.5 <mark>[1]</mark> | V <sub>DD</sub> + 0.5 <sup>[2]</sup> | V    |
| I <sub>IK</sub>  | input clamping current                                        | $V_I < 0 V \text{ or } V_I > V_{DD}$                  | -                     | ±50                                  | mA   |
| I <sub>OK</sub>  | output clamping current                                       | $V_O < 0 V \text{ or } V_O > V_{DD}$                  | -                     | ±50                                  | mA   |
| lo               | output current                                                | continuous;<br>0 V < V <sub>O</sub> < V <sub>DD</sub> | -                     | ±50                                  | mA   |
| Iccc             | continuous current through each<br>V <sub>DD</sub> or GND pin |                                                       | -                     | ±100                                 | mA   |
| T <sub>stg</sub> | storage temperature                                           |                                                       | -65                   | +150                                 | °C   |
|                  |                                                               |                                                       |                       |                                      |      |

[1] The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed.

[2] This value is limited to 2.5 V maximum.

# 9. Recommended operating conditions

#### Table 5.Operating conditions

|                     | <b>J</b>                        |                                           |     |                             |                     |                             |      |
|---------------------|---------------------------------|-------------------------------------------|-----|-----------------------------|---------------------|-----------------------------|------|
| Symbol              | Parameter                       | Conditions                                |     | Min                         | Тур                 | Max                         | Unit |
| $V_{DD}$            | supply voltage                  |                                           |     | 1.7                         | -                   | 2.0                         | V    |
| V <sub>ref</sub>    | reference voltage               |                                           |     | $0.49 \times V_{\text{DD}}$ | $0.50\times V_{DD}$ | $0.51 	imes V_{DD}$         | V    |
| V <sub>T</sub>      | termination voltage             |                                           |     | $V_{\text{ref}} - 0.040$    | V <sub>ref</sub>    | V <sub>ref</sub> + 0.040    | V    |
| VI                  | input voltage                   |                                           |     | 0                           | -                   | V <sub>DD</sub>             | V    |
| V <sub>IH(AC)</sub> | AC HIGH-level input voltage     | data inputs (Dn), $\overline{\text{CSR}}$ |     | V <sub>ref</sub> + 0.250    | -                   | -                           | V    |
| V <sub>IL(AC)</sub> | AC LOW-level input voltage      | data inputs (Dn), $\overline{\text{CSR}}$ |     | -                           | -                   | $V_{ref} - 0.250$           | V    |
| V <sub>IH(DC)</sub> | DC HIGH-level input voltage     | data inputs (Dn), $\overline{\text{CSR}}$ |     | V <sub>ref</sub> + 0.125    | -                   | -                           | V    |
| V <sub>IL(DC)</sub> | DC LOW-level input voltage      | data inputs (Dn), $\overline{\text{CSR}}$ |     | -                           | -                   | $V_{\text{ref}} - 0.125$    | V    |
| V <sub>IH</sub>     | HIGH-level input voltage        | RESET, Cn                                 | [1] | $0.65 \times V_{\text{DD}}$ | -                   | V <sub>DD</sub>             | V    |
| V <sub>IL</sub>     | LOW-level input voltage         | RESET, Cn                                 | [1] | -                           | -                   | $0.35 \times V_{\text{DD}}$ | V    |
| V <sub>ICR</sub>    | common mode input voltage range | CK, CK                                    | [2] | 0.675                       | -                   | 1.125                       | V    |
| V <sub>ID</sub>     | differential input voltage      | CK, <del>CK</del>                         | [2] | 600                         | -                   | -                           | mV   |
| I <sub>OH</sub>     | HIGH-level output current       |                                           |     | -                           | -                   | -8                          | mA   |
| I <sub>OL</sub>     | LOW-level output current        |                                           |     | -                           | -                   | 8                           | mA   |
| T <sub>amb</sub>    | ambient temperature             | operating in free air                     |     | 0                           | -                   | +70                         | °C   |

[1] The RESET and Cn inputs of the device must be held at valid logic levels (not floating) to ensure proper device operation.

[2] The differential inputs must not be floating, unless  $\overline{\text{RESET}}$  is LOW.

# **10. Characteristics**

#### Table 6.Characteristics

Recommended operating conditions;  $T_{amb} = 0 \circ C$  to +70  $\circ C$ ; all voltages are referenced to GND (ground = 0 V); unless otherwise specified.

| Symbol                                                | Parameter                 | Conditions                                                                                                                                                                                                                                                                                                        | Min | Тур | Max | Uni |
|-------------------------------------------------------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-----|
| V <sub>он</sub>                                       | HIGH-level output voltage | $I_{OH} = -6 \text{ mA}; V_{DD} = 1.7 \text{ V}$                                                                                                                                                                                                                                                                  | 1.2 | -   | -   | V   |
| V <sub>OL</sub>                                       | LOW-level output voltage  | $I_{OL} = 6 \text{ mA}; V_{DD} = 1.7 \text{ V}$                                                                                                                                                                                                                                                                   | -   | -   | 0.5 | V   |
| l                                                     | input current             | all inputs; $V_I = V_{DD}$ or GND;<br>$V_{DD} = 2.0 V$                                                                                                                                                                                                                                                            | -5  | -   | +5  | μA  |
| סס                                                    | supply current            | static Standby mode;<br>RESET = GND; I <sub>O</sub> = 0 mA;<br>V <sub>DD</sub> = 2.0 V                                                                                                                                                                                                                            | -   | -   | 2   | mA  |
|                                                       |                           | static Operating mode;<br>$\overline{\text{RESET}} = V_{DD}$ ; $I_O = 0 \text{ mA}$ ;<br>$V_{DD} = 2.0 \text{ V}$ ; $V_I = V_{IH(AC)} \text{ or } V_{IL(AC)}$                                                                                                                                                     | -   | -   | 40  | mA  |
| I <sub>DDD</sub> dynamic operating current<br>per MHz |                           | clock only; $\overline{\text{RESET}} = V_{DD}$ ;<br>$V_I = V_{IH(AC)}$ or $V_{IL(AC)}$ ; CK and $\overline{CK}$<br>switching at 50 % duty cycle.<br>$I_O = 0$ mA; $V_{DD} = 2.0$ V                                                                                                                                | -   | 16  | -   | μA  |
|                                                       |                           | per each data input, 1 : 1 mode;<br>$\overline{RESET} = V_{DD};$ $V_{I} = V_{IH(AC)} \text{ or } V_{IL(AC)}; CK \text{ and } \overline{CK}$ switching at 50 % duty cycle.<br>One data input switching at half<br>clock frequency, 50 % duty cycle.<br>$I_{O} = 0 \text{ mA}; V_{DD} = 2.0 \text{ V}$              | -   | 11  | -   | μΑ  |
|                                                       |                           | per each data input, 1 : 2 mode;<br>RESET = V <sub>DD</sub> ;<br>V <sub>I</sub> = V <sub>IH(AC)</sub> or V <sub>IL(AC)</sub> ; CK and $\overline{CK}$<br>switching at 50 % duty cycle.<br>One data input switching at half<br>clock frequency, 50 % duty cycle.<br>I <sub>O</sub> = 0 mA; V <sub>DD</sub> = 2.0 V | -   | 19  | -   | μΑ  |
| C <sub>i</sub>                                        | input capacitance         | data inputs, <del>CSR</del> ;<br>V <sub>I</sub> = V <sub>ref</sub> ± 250 mV; V <sub>DD</sub> = 1.8 V                                                                                                                                                                                                              | 2.5 | -   | 3.5 | pF  |
|                                                       |                           | CK and $\overline{CK}$ ; V <sub>ICR</sub> = 0.9 V;<br>V <sub>ID</sub> = 600 mV; V <sub>DD</sub> = 1.8 V                                                                                                                                                                                                           | 2   | -   | 3   | pF  |
|                                                       |                           | $\overrightarrow{\text{RESET}}; V_{I} = V_{DD} \text{ or GND}; \\ V_{DD} = 1.8 \text{ V}$                                                                                                                                                                                                                         | 2   | -   | 4   | pF  |

#### Table 7. Timing requirements

Recommended operating conditions;  $T_{amb} = 0 \degree C$  to +70  $\degree C$ ;  $V_{DD} = 1.8 V \pm 0.1 V$ ; unless otherwise specified. See Figure 6 through Figure 11.

| Symbol             | Parameter                         | Conditions                                                                                                        | Min             | Тур | Мах | Unit |
|--------------------|-----------------------------------|-------------------------------------------------------------------------------------------------------------------|-----------------|-----|-----|------|
| f <sub>clock</sub> | clock frequency                   |                                                                                                                   | -               | -   | 450 | MHz  |
| t <sub>W</sub>     | pulse width                       | CK, CK HIGH or LOW                                                                                                | 1               | -   | -   | ns   |
| t <sub>ACT</sub>   | differential inputs active time   |                                                                                                                   | <u>[1][2]</u> _ | -   | 10  | ns   |
| t <sub>INACT</sub> | differential inputs inactive time |                                                                                                                   | <u>[1][3]</u>   | -   | 15  | ns   |
| t <sub>su</sub>    | set-up time                       | $\overline{\text{DCS}}$ before CK $\uparrow$ , $\overline{\text{CK}} \downarrow$ , $\overline{\text{CSR}}$ HIGH   | 0.6             | -   | -   | ns   |
|                    |                                   | $\frac{D\overline{CS}}{CSR} \text{ before } CK \uparrow, \overline{CK} \downarrow, \\ \overline{CSR} \text{ LOW}$ | 0.5             | -   | -   | ns   |
|                    |                                   | $\overline{\text{CSR}}$ , ODT, CKE, and data before CK $\uparrow$ , $\overline{\text{CK}} \downarrow$             | 0.5             | -   | -   | ns   |
| t <sub>h</sub>     | hold time                         | D $\overline{CS}$ , $\overline{CSR}$ , ODT, CKE, and data after CK $\uparrow$ , $\overline{CK} \downarrow$        | 0.4             | -   | -   | ns   |
|                    |                                   |                                                                                                                   |                 |     |     |      |

[1] This parameter is not necessarily production tested.

[2] Data inputs must be active below a minimum time of  $t_{ACT(max)}$  after  $\overline{RESET}$  is taken HIGH.

[3] Data and clock inputs must be held at valid levels (not floating) a minimum time of t<sub>INACT(max)</sub> after RESET is taken LOW.

#### Table 8. Switching characteristics

Recommended operating conditions;  $T_{amb} = 0 \circ C$  to +70  $\circ C$ ;  $V_{DD} = 1.8 V \pm 0.1 V$ ;

Class I,  $V_{ref} = V_T = V_{DD} \times 0.5$  and  $C_L = 10 \text{ pF}$ ; unless otherwise specified. See <u>Figure 6</u> through <u>Figure 11</u>.

| Symbol             | Parameter                                        | Conditions                       | Min             | Тур | Мах | Unit |
|--------------------|--------------------------------------------------|----------------------------------|-----------------|-----|-----|------|
| f <sub>max</sub>   | maximum input clock frequency                    |                                  | 450             | -   | -   | MHz  |
| t <sub>PDM</sub>   | peak propagation delay                           | CK and $\overline{CK}$ to output | [ <u>1]</u> 1.1 | -   | 1.5 | ns   |
| t <sub>PDMSS</sub> | simultaneous switching<br>peak propagation delay | CK and $\overline{CK}$ to output | <u>[1][2]</u> _ | -   | 1.6 | ns   |
| t <sub>PHL</sub>   | HIGH-to-LOW propagation delay                    | RESET to output                  | -               | -   | 3   | ns   |

[1] Includes 350 ps of test-load transmission line delay.

[2] This parameter is not necessarily production tested.

#### Table 9.Output edge rates

Recommended operating conditions;  $V_{DD}$  = 1.8 V ± 0.1 V; unless otherwise specified.

| Symbol          | Parameter                                          | Conditions | Min | Тур | Max | Unit |
|-----------------|----------------------------------------------------|------------|-----|-----|-----|------|
| dV/dt_r         | rising edge slew rate                              |            | 1   | -   | 4   | V/ns |
| dV/dt_f         | falling edge slew rate                             |            | 1   | -   | 4   | V/ns |
| dV/dt_ $\Delta$ | absolute difference between dV/dt_r<br>and dV/dt_f |            | -   | -   | 1   | V/ns |

## **11. Test information**

### 11.1 Test circuit

All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz; Z<sub>0</sub> = 50  $\Omega$ ; input slew rate = 1 V/ns  $\pm$  20 %, unless otherwise specified.

The outputs are measured one at a time with one transition per measurement.







# **SSTUB32864**

#### 1.8 V configurable registered buffer for DDR2-800 RDIMM applications







1.8 V configurable registered buffer for DDR2-800 RDIMM applications

#### 11.2 Output slew rate measurement

 $V_{DD}$  = 1.8 V ± 0.1 V.

All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz; Z<sub>0</sub> = 50  $\Omega$ ; input slew rate = 1 V / ns ± 20 %, unless otherwise specified.











## 12. Package outline



LFBGA96: plastic low profile fine-pitch ball grid array package; 96 balls; body 13.5 x 5.5 x 1.05 mm SOT536-1

#### Fig 16. Package outline SOT536-1 (LFBGA96)

## 13. Soldering

This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365 "Surface mount reflow soldering description"*.

### 13.1 Introduction to soldering

Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization.

### 13.2 Wave and reflow soldering

Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following:

- Through-hole components
- Leaded or leadless SMDs, which are glued to the surface of the printed circuit board

Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging.

The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable.

Key characteristics in both wave and reflow soldering are:

- Board specifications, including the board finish, solder masks and vias
- · Package footprints, including solder thieves and orientation
- · The moisture sensitivity level of the packages
- Package placement
- Inspection and repair
- Lead-free soldering versus PbSn soldering

### 13.3 Wave soldering

Key characteristics in wave soldering are:

- Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave
- · Solder bath specifications, including temperature and impurities

### 13.4 Reflow soldering

Key characteristics in reflow soldering are:

- Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see <u>Figure 17</u>) than a PbSn process, thus reducing the process window
- Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board
- Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with Table 10 and 11

#### Table 10. SnPb eutectic process (from J-STD-020C)

| Package thickness (mm) | Package reflow temperature (°C) |       |  |
|------------------------|---------------------------------|-------|--|
|                        | Volume (mm <sup>3</sup> )       |       |  |
|                        | < 350                           | ≥ 350 |  |
| < 2.5                  | 235                             | 220   |  |
| ≥ 2.5                  | 220                             | 220   |  |

#### Table 11. Lead-free process (from J-STD-020C)

| Package thickness (mm) | Package reflow temperature (°C) |             |        |  |
|------------------------|---------------------------------|-------------|--------|--|
|                        | Volume (mm <sup>3</sup> )       |             |        |  |
|                        | < 350                           | 350 to 2000 | > 2000 |  |
| < 1.6                  | 260                             | 260         | 260    |  |
| 1.6 to 2.5             | 260                             | 250         | 245    |  |
| > 2.5                  | 250                             | 245         | 245    |  |

Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 17.

1.8 V configurable registered buffer for DDR2-800 RDIMM applications



For further information on temperature profiles, refer to Application Note AN10365 "Surface mount reflow soldering description".

## 14. Abbreviations

| Table 12. | Abbreviations                                       |
|-----------|-----------------------------------------------------|
| Acronym   | Description                                         |
| CMOS      | Complementary Metal Oxide Semiconductor             |
| DDR       | Double Data Rate                                    |
| DIMM      | Dual In-line Memory Module                          |
| LVCMOS    | Low Voltage Complementary Metal Oxide Semiconductor |
| PRR       | Pulse Repetition Rate                               |
| RDIMM     | Registered Dual In-line Memory Module               |
| SSTL      | Stub Series Terminated Logic                        |
|           |                                                     |

## 15. Revision history

#### Table 13. Revision history

| Document ID    | Release date                    | Data sheet status                                     | Change notice           | Supersedes            |
|----------------|---------------------------------|-------------------------------------------------------|-------------------------|-----------------------|
| SSTUB32864_2   | 20070326                        | Product data sheet                                    | -                       | SSTUB32864_1          |
| Modifications: |                                 | of this data sheet has been<br>of NXP Semiconductors. | redesigned to comply w  | vith the new identity |
|                | <ul> <li>Legal texts</li> </ul> | have been adapted to the r                            | new company name whe    | re appropriate.       |
|                | • Table 6 "Ch                   | aracteristics", symbol I <sub>DD</sub> (r             | max.) changed from "100 | ) μΑ" to "2 mA".      |
| SSTUB32864_1   | 20060421                        | Product data sheet                                    | -                       | -                     |

# **16. Legal information**

## 16.1 Data sheet status

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

### 16.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

## 16.3 Disclaimers

**General** — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

**Suitability for use** — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or

malfunction of a NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability.

Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

## 16.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

# 17. Contact information

For additional information, please visit: http://www.nxp.com

For sales office addresses, send an email to: salesaddresses@nxp.com

# **SSTUB32864**

1.8 V configurable registered buffer for DDR2-800 RDIMM applications

## **18. Contents**

| 1    | General description 1              |
|------|------------------------------------|
| 2    | Features 2                         |
| 3    | Applications                       |
| 4    | Ordering information 2             |
| 5    | Functional diagram 3               |
| 6    | Pinning information 4              |
| 6.1  | Pinning                            |
| 6.2  | Pin description 6                  |
| 7    | Functional description 7           |
| 7.1  | Function table 7                   |
| 8    | Limiting values 8                  |
| 9    | Recommended operating conditions 8 |
| 10   | Characteristics 9                  |
| 11   | Test information 11                |
| 11.1 | Test circuit                       |
| 11.2 | Output slew rate measurement 13    |
| 12   | Package outline 14                 |
| 13   | Soldering 15                       |
| 13.1 | Introduction to soldering          |
| 13.2 | Wave and reflow soldering 15       |
| 13.3 | Wave soldering 15                  |
| 13.4 | Reflow soldering 16                |
| 14   | Abbreviations 17                   |
| 15   | Revision history 17                |
| 16   | Legal information 18               |
| 16.1 | Data sheet status 18               |
| 16.2 | Definitions                        |
| 16.3 | Disclaimers                        |
| 16.4 | Trademarks 18                      |
| 17   | Contact information 18             |
| 18   | Contents 19                        |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP B.V. 2007.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 26 March 2007 Document identifier: SSTUB32864\_2



# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Registers category:

Click to view products by NXP manufacturer:

Other Similar products are found below :

M38510/31901BEA 31-5369 74SSTUBF32869ABKG8 74SSTUBF32869ABKG 74FCT162374ETPVG 74FCT162823ATPVG 74FCT162823CTPAG 74FCT163374CPVG 74SSTUBF32868ABKG8 74FCT162374CTPVG 74FCT163374APVG 74FCT374ATQG 74SSTUB32868ZRHR SSTE32882KA1AKG8 SN74SSQEB32882ZALR SN74SSQE32882ZCJR 54FCT374TDB 5962-9222203MRA PCA8550DB,118 74FCT162823CTPAG8 74FCT162823ATPAG 74FCT574CTSOG8 74FCT574ATQG8 74FCT16374ATPAG 74HC670D,652 74FCT163374CPAG 74FCT162874ATPAG 5962-9221802M2A 5962-9221806M2A 54FCT374CTDB 54FCT574ATDB 74FCT162374ATPAG 74FCT162374ATPVG 74FCT162374ATPVG8 74FCT162374CTPAG 74FCT162374ETPAG 74FCT162823CTPVG 74FCT162374ATPAG 74FCT162374ATPVG 74FCT162374ATPVG8 74FCT162374CTPAG 74FCT162374ETPAG 74FCT162823CTPVG 74FCT16374ATPVG 74FCT16374CTPAG 74FCT16374CTPVG 74FCT374CTSOG 74FCT574ATSOG 74FCT574ATG 74FCT16374ATPVG 74FCT16374CTPAG 74FCT16374CTPVG 74FCT374CTSOG 74FCT574ATSOG 74FCT574ATQG 74FCT374ATSOG 74FCT374CTSOG8