## Features

- Multi channel half-duplex transceiver with approximately $\pm 2.5 \mathrm{MHz}$ programmable tuning range
- High FSK sensitivity: -106 dBm at $20 \mathrm{Kbit/s/-109.5dBm}$ at $2.4 \mathrm{Kbit} / \mathrm{s}(433.92 \mathrm{MHz})$
- High ASK sensitivity: -112.5 dBm at $10 \mathrm{Kbit} / \mathrm{s} /-116.5 \mathrm{dBm}$ at $2.4 \mathrm{Kbit} / \mathrm{s}(433.92 \mathrm{MHz})$
- Low supply current: 10.5 mA in RX and TX Mode (3V/TX with 5 dBm )
- Data Rate: 1 to 20Kbit/s Manchester FSK, 1 to 10Kbit/s Manchester ASK
- ASK/FSK receiver uses a low-IF architecture with high selectivity, blocking, and low intermodulation (typical blocking 55 dB at $\pm 750 \mathrm{kHz} / 61 \mathrm{~dB}$ at $\pm 1.5 \mathrm{MHz}$ and 70 dB at $\pm 10 \mathrm{MHz}$, system I1dBCP $=-30 \mathrm{dBm} /$ system IIP3 $=-20 \mathrm{dBm}$ )
- $226 \mathrm{kHz} / 237 \mathrm{kHz}$ IF frequency with 30 dB image rejection and 170 kHz usable IF bandwidth
- Transmitter uses closed loop fractional-N synthesizer for FSK modulation with a high PLL bandwidth and an excellent isolation between PLL/VCO and PA
- Tolerances of XTAL compensated by fractional-N synthesizer with 800 Hz RF resolution
- Integrated RX/TX-switch, single-ended RF input and output
- RSSI (Received Signal Strength Indicator)
- Communication to microcontroller with SPI interface working at max. $500 \mathrm{kBit} / \mathrm{s}$
- Configurable self polling and RX/TX protocol handling with FIFO-RAM buffering of received and transmitted data
- Five push button inputs and one wake-up input are active in power-down mode
- integrated XTAL capacitors
- PA efficiency: up to $38 \%$ ( $433.92 \mathrm{MHz} / 10 \mathrm{dBm} / 3 \mathrm{~V}$ )
- Low in-band sensitivity change of typically $\pm 1.8 \mathrm{~dB}$ within $\pm 58 \mathrm{kHz}$ center frequency change in the complete temperature and supply voltage range
- Supply voltage switch, supply voltage regulator, reset generation, clock/interrupt generation and low battery indicator for microcontroller
- Fully integrated PLL with low phase noise VCO, PLL loop filter and full support of multi-channel operation with arbitrary channel distance due to fractional-N synthesizer
- Sophisticated threshold control and quasi-peak detector circuit in the data slicer
- Power management via different operation modes
- 433.92 MHz and 868.3 MHz without external VCO and PLL components
- Inductive supply with voltage regulator if battery is empty (AUX mode)
- Efficient XTO start-up circuit (> $-1.5 \mathrm{k} \Omega$ worst case real start-up impedance)
- Changing of modulation type ASK/FSK and data rate without component changes
- Minimal external circuitry requirements for complete system solution
- Adjustable output power: 0 to 10 dBm adjusted and stabilized with external resistor
- ESD protection at all pins (1.5kV HBM, 200V MM, 1kV FCDM)
- Supply voltage range: 2.4 V to 3.6 V or 4.4 V to 6.6 V
- Temperature range: $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
- Small $7 \times 7 \mathrm{~mm}$ QFN48 package


## Applications

- Consumer industrial segment
- Access control systems
- Remote control systems
- Alarm and telemetry systems
- Energy metering
- Home automation


## Benefits

- Low system cost due to very high system integration level
- Only one crystal needed in system
- Less demanding specification for the microcontroller due to handling of power-down mode, delivering of clock, reset, low battery indication and complete handling of receive/transmit protocol and polling
- Single-ended design with high isolation of PLL/VCO from PA and the power supply allows a loop antenna in the remote control unit to surround the whole application


## 1. General Description

The ATA5428 is a highly integrated UHF ASK/FSK multi-channel half-duplex transceiver with low power consumption supplied in a small $7 \times 7 \mathrm{~mm}$ QFN48 package. The receive part is built as a fully integrated low-IF receiver, whereas direct PLL modulation with the fractional-N synthesizer is used for FSK transmission and switching of the power amplifier for ASK transmission.

The device supports data rates of $1 \mathrm{Kbit} / \mathrm{s}$ to 20Kbit/s (FSK) and 1Kbit/s to 10Kbit/s (ASK) in Manchester, Bi-phase and other codes in transparent mode. The ATA5428 can be used in the 431.5 MHz to 436.5 MHz and in the 862 MHz to 872 MHz bands. The very high system integration level results in a small number of external components needed.
Due to its blocking and selectivity performance, together with the additional 15 dB to 20 dB loss and the narrow bandwidth of a typical loop antenna in a remote control unit, a bulky blocking SAW is not needed in the remote control unit. Additionally, the building blocks needed for a typical remote control and access control system on both sides (the base and the mobile stations) are fully integrated.

Its digital control logic with self-polling and protocol generation enables a fast challenge-response system without using a highperformance microcontroller. Therefore, the ATA5428 contains a FIFO buffer RAM and can compose and receive the physical messages themselves. This provides more time for the microcontroller to carry out other functions such as calculating crypto algorithms, composing the logical messages, and controlling other devices. Therefore, a standard 4-/8-bit microcontroller without special periphery and clocked with the CLK output of about 4.5 MHz is sufficient to control the communication link. This is especially valid for passive entry and access control systems, where within less than 100 ms several challenge-response communications with arbitration of the communication partner have to be handled.
It is hence possible to design bi-directional remote control and access control systems with a fast challenge-response crypto function, with the same PCB board size and with the same current consumption as uni-directional remote control systems.

Figure 1-1. System Block Diagram


Figure 1-2. Pinning QFN48

|  |  |  |
| :---: | :---: | :---: |
|  | 484746454443424140393837 |  |
| NC | 36 | RSSI |
| NC | 235 | CS |
| NC | 34 | DEM_OUT |
| RF_IN | 433 | SCK |
| NC | 5 32 | SDI_TMDI |
| 433_N868 | ATA5428 31 | SDO_TMDO |
| NC | 30 | CLK |
| R_PWR | 29 | IRQ |
| PWR_H | 28 | N_RESET |
| RF_OUT | 10 27 | VSINT |
| NC | 11 26 | NC |
| NC | ${ }^{12} 131415161718192021 \quad 2223 \quad 244^{25}$ | XTAL2 |
|  | Z O O U N N N N |  |

Table 1-1. Pin Description

| Pin | Symbol | Function |
| :---: | :---: | :--- |
| 1 | NC | Not connected |
| 2 | NC | Not connected |
| 3 | NC | Not connected |
| 4 | RF_IN | RF input |
| 5 | NC | Not connected |
| 6 | 433_N868 | Selects RF input/output frequency range |
| 7 | NC | Not connected |
| 8 | PWR_H | Pin to select output power |
| 9 | RF_OUT | RF output |
| 10 | NC | Not connected |
| 11 | NC | Not connected |
| 12 | NC | Not connected |
| 13 | NC | Not connected |
| 14 | AVCC | Blocking of the analog voltage supply |
| 15 | VS2 | Power supply input for voltage range 4.4V to 6.6 V |
| 16 | VS1 | Power supply input for voltage range 2.4V to 3.6V |
| 17 |  |  |
| 18 |  |  |

Table 1-1. Pin Description (Continued)

| Pin | Symbol | Function |
| :---: | :---: | :---: |
| 19 | VAUX | Auxiliary supply voltage input |
| 20 | TEST1 | Test input, at GND during operation |
| 21 | DVCC | Blocking of the digital voltage supply |
| 22 | Vsout | Output voltage power supply for external devices |
| 23 | TEST2 | Test input, at GND during operation |
| 24 | XTAL1 | Reference crystal |
| 25 | XTAL2 | Reference crystal |
| 26 | NC | Not connected |
| 27 | VSINT | Microcontroller interface supply voltage |
| 28 | N_RESET | Output pin to reset a connected microcontroller |
| 29 | IRQ | Interrupt request |
| 30 | CLK | Clock output to connect a microcontroller |
| 31 | SDO_TMDO | Serial data out/ransparent mode data out |
| 32 | SDI_TMDI | Serial data in/transparent mode data in |
| 33 | SCK | Serial clock |
| 34 | DEM_OUT | Demodulator open drain output signal |
| 35 | CS | Chip select for serial interface |
| 36 | RSSI | Output of the RSSI amplifier |
| 37 | CDEM | Capacitor to adjust the lower cut-off frequency data filter |
| 38 | RX_TX2 | GND pin to decouple LNA in TX mode |
| 39 | RX_TX1 | Switch pin to decouple LNA in TX mode |
| 40 | PWR_ON | Input to switch on the system (active high) |
| 41 | T5 | Key input 5 (can also be used to switch on the system (active low)) |
| 42 | T4 | Key input 4 (can also be used to switch on the system (active low)) |
| 43 | T3 | Key input 3 (can also be used to switch on the system (active low)) |
| 44 | T2 | Key input 2 (can also be used to switch on the system (active low)) |
| 45 | T1 | Key input 1 (can also be used to switch on the system (active low)) |
| 46 | RX_ACTIVE | Indicates RX operation mode |
| 47 | NC | Not connected |
| 48 | NC | Not connected |
|  | GND | Ground/backplane |

Figure 1-3. Block Diagram


## 2. Application Circuits

### 2.1 Typical Remote Control Unit Application with 1 Li Battery (3V)

Figure 2-1 shows a typical 433.92MHz Remote Control Unit application with one battery. The external components are 11 capacitors, 1 resistor, 2 inductors and a crystal. $\mathrm{C}_{1}$ to $\mathrm{C}_{4}$ are 68 nF voltage supply blocking capacitors. $\mathrm{C}_{5}$ is a 10 nF supply blocking capacitor. $\mathrm{C}_{6}$ is a 15 nF fixed capacitor used for the internal quasi-peak detector and for the high-pass frequency of the data filter. $\mathrm{C}_{7}$ to $\mathrm{C}_{11}$ are RF matching capacitors in the range of 1 pF to 33 pF . L1 is a matching inductor of about 5.6 nH to 56 nH . $L_{2}$ is a feed inductor of about 120 nH . A load capacitor of 9 pF for the crystal is integrated. $\mathrm{R}_{1}$ is typically $22 \mathrm{k} \Omega$ and sets the output power to about 5.5 dBm . The loop antenna's quality factor is somewhat reduced by this application due to the quality factor of $L_{2}$ and the RX/TX switch. On the other hand, this lower quality factor is necessary to have a robust design with a bandwidth that is broad enough for production tolerances. Due to the single-ended and ground-referenced design, the loop antenna can be a free-form wire around the application as it is usually employed in remote control uni-directional systems. The ATA5428 provides sufficient isolation and robust pulling behavior of internal circuits from the supply voltage as well as an integrated VCO inductor to allow this. Since the efficiency of a loop antenna is proportional to the square of the surrounded area it is beneficial to have a large loop around the application board with a lower quality factor in order to relax the tolerance specification of the RF components and to get a high antenna efficiency in spite of their lower quality factor.

Figure 2-1. Typical Remote Control Unit Application, 433.92MHz, 1 Li Battery (3V)


### 2.2 Typical Base-station Application (5V)

Figure 2.2 shows a typical $433.92 \mathrm{MHz} \mathrm{V}_{\mathrm{cc}}=4.75 \mathrm{~V}$ to 5.25 V Base-station Application ( 5 V ). The external components are 12 capacitors, 1 resistor, 4 inductors, a SAW filter, and a crystal. $C_{1}$ and $C_{3}$ to $C_{4}$ are 68 nF voltage supply blocking capacitors. $\mathrm{C}_{2}$ and $\mathrm{C}_{12}$ are $2.2 \mu \mathrm{~F}$ supply blocking capacitors for the internal voltage regulators. $\mathrm{C}_{5}$ is a 10 nF supply blocking capacitor. $\mathrm{C}_{6}$ is a 15 nF fixed capacitor used for the internal quasi-peak detector and for the high-pass frequency of the data filter. $\mathrm{C}_{7}$ to $\mathrm{C}_{11}$ are RF matching capacitors in the range of 1 pF to 33 pF . $\mathrm{L}_{2}$ to $\mathrm{L}_{4}$ are matching inductors of about 5.6 nH to 56 nH . A load capacitor for the crystal of $9 p F$ is integrated. $\mathrm{R}_{1}$ is typically $22 \mathrm{k} \Omega$ and sets the output power at RF_OUT to about 10 dBm . Since a quarter wave or PCB antenna, which has high efficiency and wide band operation, is typically used here, it is recommended to use a SAW filter to achieve high sensitivity in case of powerful out-of-band blockers. $L_{1}, C_{9}$ and $C_{10}$ together form a low-pass filter, which is needed to filter out the harmonics in the transmitted signal to meet regulations. An internally regulated voltage at pin VSOUT can be used in case the microcontroller only supports 3.3 V operation, a blocking capacitor with a value of $\mathrm{C}_{12}=2.2 \mu \mathrm{~F}$ has to be connected to VSOUT in any case.

Figure 2-2. Typical Base-station Application (5V), 433.92MHz


### 2.3 Typical Remote Control Unit Application, 2 Li Batteries (6V)

Figure 2-3 shows a typical 433.92 Hz 2 Li battery Remote Control Unit application. The external components are 11 capacitors, 1 resistor, 2 inductors and a crystal. $\mathrm{C}_{1}$ and $\mathrm{C}_{4}$ are 68 nF voltage supply blocking capacitors. $\mathrm{C}_{2}$ and $\mathrm{C}_{3}$ are $2.2 \mu \mathrm{~F}$ supply blocking capacitors for the internal voltage regulators. $\mathrm{C}_{5}$ is a 10 nF supply blocking capacitor. $\mathrm{C}_{6}$ is a 15 nF fixed capacitor used for the internal quasi-peak detector and for the high-pass frequency of the data filter. $\mathrm{C}_{7}$ to $\mathrm{C}_{11}$ are RF matching capacitors in the range of 1 pF to 33 pF . $\mathrm{L}_{1}$ is a matching inductor of about 5.6 nH to $56 \mathrm{nH} . \mathrm{L}_{2}$ is a feed inductor of about 120 nH . A load capacitor for the crystal of 9 pF is integrated. $\mathrm{R}_{1}$ is typically $22 \mathrm{k} \Omega$ and sets the output power to about 5.5 dBm .

Figure 2-3. Typical Remote Control Unit Application, 433.92MHz, 2 Li Batteries (6V)


## 3. RF Transceiver

As seen in Figure 1-3 on page 6, the RF transceiver consists of an LNA (Low-noise Amplifier), PA (Power Amplifier), RX/TX switch, fractional-N frequency synthesizer and the signal processing part with mixer, IF filter, IF amplifier with analog RSSI, FSK/ASK demodulator, data filter, and data slicer.
In receive mode the LNA pre-amplifies the received signal which is converted down to 226 kHz (ATA5428), filtered and amplified before it is fed into an FSK/ASK demodulator, data filter, and data slicer. The RSSI (Received Signal Strength Indicator) signal and the raw digital output signal of the demodulator are available at the pins RSSI and DEM_OUT. The demodulated data signal Demod_Out is fed to the digital control logic where it is evaluated and buffered as described in section "Digital Control Logic" on page 31.

In transmit mode, the fractional-N frequency synthesizer generates the TX frequency which is fed to the PA. In ASK mode the PA is modulated by the signal PA_Enable. In FSK mode the PA is enabled and the signal TX_DATA (FSK) modulates the fractional-N frequency synthesizer. The frequency deviation is digitally controlled and internally fixed to about $\pm 16 \mathrm{kHz}$ (see Table 4-1 on page 23 for exact values). The transmit data can also be buffered as described in section "Digital Control Logic" on page 31. A lock detector within the synthesizer ensures that the transmission will start only if the synthesizer is locked.
The RX/TX switch can be used to combine the LNA input and the PA output to a single antenna with a minimum of losses.
Transparent modes without buffering of RX and TX data are also available to allow protocols and coding schemes other than the internally supported Manchester encoding.

### 3.1 Low-IF Receiver

The receive path consists of a fully integrated low-IF receiver. It fulfills the sensitivity, blocking, selectivity, supply voltage and supply current specification needed to manufacture, for example, an automotive remote control unit without the use of SAW blocking filter (see Figure 2-1 on page 7). In a Base-station Application (5V) the receiver can be used with an additional blocking SAW front-end filter as shown in Figure 2.2 on page 8.
At 433.92 MHz the receiver has a typical system noise figure of 7.0 dB , a system I1dBCP of -30 dBm and a system IIP3 of 20 dBm . There is no AGC or switching of the LNA needed; thus, a better blocking performance is achieved. This receiver uses an IF (Intermediate Frequency) of 226 kHz , the typical image rejection is 30 dB and the typical 3 dB IF filter bandwidth is 185 kHz $\left(\mathrm{f}_{\mathrm{IF}}=226 \mathrm{kHz} \pm 92.5 \mathrm{kHz}, \mathrm{f}_{\mathrm{IO} \_\mathrm{IF}}=133.5 \mathrm{kHz}\right.$ and $\mathrm{f}_{\text {hi_IF }}=318.5 \mathrm{kHz}$ ). The demodulator needs a signal to Gaussian noise ratio of 8dB for 20Kbit/s Manchester with $\pm 16 \mathrm{kHz}$ frequency deviation in FSK mode; thus, the resulting sensitivity at 433.92 MHz is typically -106 dBm at 20Kbit/s Manchester.

Due to the low phase noise and spurious emissions of the synthesizer in receive mode ${ }^{(1)}$ together with the eighth order integrated IF filter, the receiver has a better selectivity and blocking performance than more complex double superhet receivers but without external components and without numerous spurious receiving frequencies.
A low-IF architecture is also less sensitive to second-order intermodulation (IIP2) than direct conversion receivers, where every pulse or AM-modulated signal (especially the signals from TDMA systems like GSM) demodulates to the receiving signal band at second-order non-linearities.
Note: 1. $-120 \mathrm{dBC} / \mathrm{Hz}$ at $\pm 1 \mathrm{MHz}$ and -75 dBC at $\pm$ FREF at 433.92 MHz

### 3.2 Input Matching at RF_IN

The measured input impedances as well as the values of a parallel equivalent circuit of these impedances can be seen in the Table 3-1. The highest sensitivity is achieved with power matching of these impedances to the source impedance of $50 \Omega$

Table 3-1. Measured Input Impedances of the RF_IN Pin

| $\mathbf{f}_{R F} / M H z$ | $\mathbf{Z}\left(\mathbf{R F}_{-} \mathbf{N}\right)$ | $\mathbf{R}_{\mathrm{p}} / / \mathrm{C}_{\mathrm{p}}$ |
| :---: | :---: | :---: |
| 433.92 | $(32-\mathrm{j} 169) \Omega$ | $925 \Omega / 2.1 \mathrm{pF}$ |
| 868.3 | $(21-\mathrm{j} 78) \Omega$ | $311 \Omega / 2.2 \mathrm{pF}$ |

The matching of the LNA Input to $50 \Omega$ was done with the circuit shown in Figure 3-1 and with the values given in Table 3-2 on page 11. The reflection coefficients were always $\leq 10 \mathrm{~dB}$. Note that value changes of $\mathrm{C}_{1}$ and $\mathrm{L}_{1}$ may be necessary to compensate for individual board layouts. The measured typical FSK and ASK Manchester code sensitivities with a Bit Error Rate (BER) of $10^{-3}$ are shown in Table 3-3 on page 11 and Table 3-4 on page 11. These measurements were done with inductors having a quality factor according to Table $3-2$ on page 11, resulting in estimated matching losses of 0.7 dB at $433.92 \mathrm{MHz}, 0.7 \mathrm{~dB}$ at 868.3 MHz . These losses can be estimated when calculating the parallel equivalent resistance of the inductor with $R_{\text {loss }}=2 \times \pi \times f \times L \times Q_{L}$ and the matching loss with $10 \log \left(1+R_{p} / R_{\text {loss }}\right)$.
With an ideal inductor, for example, the sensitivity at $433.92 \mathrm{MHz} / \mathrm{FSK} / 20 \mathrm{Kbit} / \mathrm{s} / \pm 16 \mathrm{kHz} /$ Manchester can be improved from 106 dBm to -106.7 dBm . The sensitivity depends on the control logic which examines the incoming data stream. The examination limits must be programmed in control registers 5 and 6 . The measurements in Table 3-3 on page 11 and Table 3-4 on page 11 are based on the values of registers 5 and 6 according to Table 9-3 on page 54 .

Figure 3-1. Input Matching to $50 \Omega$


Table 3-2. Input Matching to $50 \Omega$

| $\mathbf{f}_{\mathrm{RF}} / \mathrm{MHz}$ | $\mathrm{C}_{1} / \mathrm{pF}$ | $\mathrm{L}_{1} / \mathrm{nH}$ | $\mathbf{Q}_{\mathrm{L1}}$ |
| :---: | :---: | :---: | :---: |
| 433.92 | 1.8 | 27 | 70 |
| 868.3 | 1.2 | 6.8 | 50 |

Table 3-3. Measured Sensitivity FSK, $\mathbf{\pm 1 6 k H z}$, Manchester, $\mathrm{dBm}, \mathrm{BER}=10^{\mathbf{- 3}}$

| RF Frequency | BR_Range_0 <br> $\mathbf{1 . 0 K b i t / s}$ | BR_Range_0 <br> $\mathbf{2 . 4 K b i t / s}$ | BR_Range_1 <br> $5.0 \mathrm{Kbit} / \mathrm{s}$ | BR_Range_2 <br> 10Kbit/s | BR_Range_3 <br> 20Kbit/s |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 433.92 MHz | -109.0 dBm | -109.5 dBm | -108.0 dBm | -107.0 dBm | -106.0 dBm |
| 868.3 MHz | -106.0 dBm | -106.5 dBm | -105.5 dBm | -104.0 dBm | -103.5 dBm |

Table 3-4. Measured Sensitivity $\mathbf{1 0 0} \%$ ASK, Manchester, dBm, BER $=10^{-3}$

| RF Frequency | BR_Range_0 <br> $1.0 \mathrm{Kbit/s}$ | BR_Range_0 <br> $2.4 \mathrm{Kbit/s}$ | BR_Range_1 <br> $5.0 \mathrm{Kbit/s}$ | BR_Range_2 <br> 10Kbit/s |
| :---: | :---: | :---: | :---: | :---: |
| 433.92 MHz | -116.0 dBm | -116.5 dBm | -114.0 dBm | -112.5 dBm |
| 868.3 MHz | -112.5 dBm | -113.0 dBm | -111.5 dBm | -109.5 dBm |

### 3.3 Sensitivity versus Supply Voltage, Temperature and Frequency Offset

To calculate the behavior of a transmission system it is important to know the reduction of the sensitivity due to several influences. The most important are frequency offset due to crystal oscillator (XTO) and crystal frequency (XTAL) errors, temperature and supply voltage dependency of the noise figure and IF filter bandwidth of the receiver. Figure 3-2 shows the typical sensitivity at $433.92 \mathrm{MHz} / \mathrm{FSK} / 20 \mathrm{Kbit} / \mathrm{s} / \pm 16 \mathrm{kHz} /$ Manchester versus the frequency offset between transmitter and receiver with $\mathrm{T}_{\mathrm{amb}}=-40^{\circ} \mathrm{C},+25^{\circ} \mathrm{C}$ and $+105^{\circ} \mathrm{C}$ and supply voltage $\mathrm{VS} 1=\mathrm{VS} 2=2.4 \mathrm{~V}, 3.0 \mathrm{~V}$ and 3.6 V .

Figure 3-2. Measured Sensitivity $\mathbf{4 3 3 . 9 2 M H z / F S K / 2 0 K b i t / s / ~} \mathbf{~} 16 \mathrm{kHz} / \mathrm{Manchester}$ versus Frequency Offset, Temperature and Supply Voltage


As can be seen in Figure 3-2 on page 12 the supply voltage has almost no influence. The temperature has an influence of about $+1.5 /-0.7 \mathrm{~dB}$, and a frequency offset of $\pm 65 \mathrm{kHz}$ also influences by about $\pm 1 \mathrm{~dB}$. All these influences, combined with the sensitivity of a typical IC, are then within a range of -103.7 dBm and -107.3 dBm over temperature, supply voltage and frequency offset which is $-105.5 \mathrm{dBm} \pm 1.8 \mathrm{~dB}$. The integrated IF filter has an additional production tolerance of only $\pm 7 \mathrm{kHz}$, hence, a frequency offset between the receiver and the transmitter of $\pm 58 \mathrm{kHz}$ can be accepted for XTAL and XTO tolerances.
This small sensitivity spread over supply voltage, frequency offset and temperature is very unusual in such a receiver. It is achieved by an internal, very fast and automatic frequency correction in the FSK demodulator after the IF filter, which leads to a higher system margin. This frequency correction tracks the input frequency very quickly; if, however, the input frequency makes a larger step (for example, if the system changes between different communication partners), the receiver has to be restarted. This can be done by switching back to IDLE mode and then again to RX mode. For that purpose, an automatic mode is also available. This automatic mode switches to IDLE mode and back into RX mode every time a bit error occurs (see Section 7. on page 31).

### 3.4 Frequency Accuracy of the Crystals

The XTO is an amplitude regulated Pierce oscillator with integrated load capacitors. The initial tolerances (due to the frequency tolerance of the XTAL, the integrated capacitors on XTAL1, XTAL2 and the XTO's initial transconductance gm) can be compensated to a value within $\pm 0.5 \mathrm{ppm}$ by measuring the CLK output frequency and programming the control registers 2 and 3 (see Table 7-7 on page 33 and Table 7-10 on page 34). The XTO then has a remaining influence of less than $\pm 2 \mathrm{ppm}$ over temperature and supply voltage due to the band gap controlled gm of the XTO.
The needed frequency stability of the used crystals over temperature and aging is hence
$\pm 58 \mathrm{kHz} / 433.92 \mathrm{MHz}-2 \times \pm 2.5 \mathrm{ppm}= \pm 128.6 \mathrm{ppm}$ for 433.92 Mz ,
$\pm 58 \mathrm{kHz} / 868.3 \mathrm{MHz}-2 \times \pm 2.5 \mathrm{ppm}= \pm 61.8 \mathrm{ppm}$ for 868.3 MHz .
Thus, the used crystals in receiver and transmitter each need to be better than $\pm 64.3 \mathrm{ppm}$ for $433.92 \mathrm{MHz}, \pm 30.9 \mathrm{ppm}$ for 868.3 MHz . In access control systems it may be advantageous to have a more tight tolerance at the Base-station in order to relax the requirement for the remote control unit.

### 3.5 RX Supply Current versus Temperature and Supply Voltage

Table 3-5 shows the typical supply current at 433.92 MHz of the transceiver in RX mode versus supply voltage and temperature with VS = VS1 = VS2. As can be seen, the supply current at 2.4 V and $-40^{\circ} \mathrm{C}$ is less than the typical supply current; this is useful because this is also the operation point where a lithium cell has the worst performance. The typical supply current at 868.3 MHz in RX mode is about the same as for 433.92 MHz .

Table 3-5. Measured 433.92 MHz Receive Supply Current in FSK Mode

| $\mathbf{V S}=\mathbf{V S 1}=\mathbf{V S 2}$ | $\mathbf{2 . 4 V}$ | $\mathbf{3 . 0 \mathbf { V }}$ | $\mathbf{3 . 6 V}$ |
| :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\mathrm{amb}}=-40^{\circ} \mathrm{C}$ | 8.4 mA | 8.8 mA | 9.2 mA |
| $\mathrm{~T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$ | 9.9 mA | 10.3 mA | 10.8 mA |
| $\mathrm{~T}_{\mathrm{amb}}=85^{\circ} \mathrm{C}$ | 10.9 mA | 11.3 mA | 11.8 mA |

### 3.6 Blocking, Selectivity

As can be seen in Figure 3-3 and Figure 3-4 on page 13, the receiver can receive signals 3dB higher than the sensitivity level in the presence of very large blockers of $-47 \mathrm{dBm} /-34 \mathrm{dBm}$ with small frequency offsets of $\pm 1 / \pm 10 \mathrm{MHz}$.
Figure 3-3 shows narrow band blocking and Figure 3-4 wide band blocking characteristics. The measurements were done with a signal of $433.92 \mathrm{MHz} / \mathrm{FSK} / 20 \mathrm{Kbit} / \mathrm{s} / \pm 16 \mathrm{kHz} /$ Manchester, and with a level of $-106 \mathrm{dBm}+3 \mathrm{~dB}=-103 \mathrm{dBm}$ which is 3 dB above the sensitivity level. The figures show how much larger than -103 dBm a continuous wave signal can be before the BER is higher than $10^{-3}$. The measurements were done at the $50 \Omega$ input according to Figure $3-1$ on page 11 . At 1 MHz , for example, the blocker can be 56 dB higher than -103 dBm which is $-103 \mathrm{dBm}+56 \mathrm{~dB}=-47 \mathrm{dBm}$. These values, together with the good intermodulation performance, avoid the need for a SAW filter in the remote control unit application.

Figure 3-3. Narrow Band 3dB Blocking Characteristic at 433.92MHz


Figure 3-4. Wide Band 3dB Blocking Characteristic at 433.92MHz


Figure 3-5 on page 14 shows the blocking measurement close to the received frequency to illustrate the selectivity and image rejection. This measurement was done 6dB above the sensitivity level with a useful signal of $433.92 \mathrm{MHz} / \mathrm{FSK} / 20 \mathrm{Kbit} / \mathrm{s} / \pm 16 \mathrm{kHz} /$ Manchester with a level of $-106 \mathrm{dBm}+6 \mathrm{~dB}=-100 \mathrm{dBm}$. The figure shows to which extent a continuous wave signal can surpass -100 dBm until the BER is higher than $10^{-3}$. For example, at 1 MHz the blocker can then be 59 dB higher than -100 dBm which is $-100 \mathrm{dBm}+59 \mathrm{~dB}=-41 \mathrm{dBm}$.
Table 3-6 on page 14 shows the blocking performance measured relative to -100 dBm for some other frequencies. Note that sometimes the blocking is measured relative to the sensitivity level ( dBS ) instead of the carrier ( dBC ).

Table 3-6. Blocking 6dB Above Sensitivity Level with BER < 10 ${ }^{\mathbf{- 3}}$

| Frequency Offset | Blocker Level | Blocking |
| :---: | :---: | :---: |
| +0.75 MHz | -45 dBm | $55 \mathrm{dBC} / 61 \mathrm{dBS}$ |
| -0.75 MHz | -45 dBm | $55 \mathrm{dBC} / 61 \mathrm{dBS}$ |
| +1.5 MHz | -38 dBm | $62 \mathrm{dBC} / 68 \mathrm{dBS}$ |
| -1.5 MHz | -38 dBm | $62 \mathrm{dBC} / 68 \mathrm{dBS}$ |
| +10 MHz | -30 dBm | $70 \mathrm{dBC} / 76 \mathrm{dBS}$ |
| -10 MHz | -30 dBm | $70 \mathrm{dBC} / 76 \mathrm{dBS}$ |

The ATA5428 can also receive FSK and ASK modulated signals if they are much higher than the I1dBCP. It can typically receive useful signals at 10 dBm . This is often referred to as the nonlinear dynamic range which is the maximum to minimum receiving signal and is 116 dB for $20 \mathrm{Kbit/s}$ Manchester. This value is useful if two transceivers have to communicate and are very close to each other.

Figure 3-5. Close In 6dB Blocking Characteristic and Image Response at 433.92MHz


This high blocking performance even makes it possible for some applications using quarter wave whip antennas to use a simple LC band-pass filter instead of a SAW filter in the receiver.

When designing such an LC filter take into account that the 3 dB blocking at $433.92 \mathrm{MHz} / 2=216.96 \mathrm{MHz}$ is 43 dBC and at $433.92 \mathrm{MHz} / 3=144.64 \mathrm{MHz}$ is 48 dBC and at $2 \times(433.92 \mathrm{MHz}+226 \mathrm{kHz})+-226 \mathrm{kHz}=868.066 \mathrm{MHz} / 868.518 \mathrm{MHz}$ is 56 dBC .
And especially that at $3 \times(433.92 \mathrm{MHz}+226 \mathrm{kHz})+226 \mathrm{kHz}=1302.664 \mathrm{MHz}$ the receiver has its second LO harmonic receiving frequency with only 12 dBC blocking.

### 3.7 In-band Disturbers, Data Filter, Quasi-peak Detector, Data Slicer

If a disturbing signal falls into the received band or a blocker is not continuous wave, the performance of a receiver strongly depends on the circuits after the IF filter. The demodulator, data filter and data slicer are important, in that case.

The data filter of the ATA5428 implies a quasi-peak detector. This results in a good suppression of the above mentioned disturbers and exhibits a good carrier to Gaussian noise performance. The required useful signal to disturbing signal ratio to be received with a BER of $10^{-3}$ is less than 12 dB in ASK mode and less than 3 dB (BR_Range_0 to BR_Range_2)/6dB (BR_Range_3) in FSK mode.

Due to the many different waveforms possible these numbers are measured for signal as well as for disturbers with peak amplitude values. Note that these values are worst case values and are valid for any type of modulation and modulating frequency of the disturbing signal as well as the receiving signal. For many combinations, lower carrier to disturbing signal ratios are needed.

### 3.8 DEM_OUT Output

The internal raw output signal of the demodulator Demod_Out is available at pin DEM_OUT. DEM_OUT is an open drain output and must be connected to a pull-up resistor if it is used (typically 100k ) otherwise no signal is present at that pin.

### 3.9 RSSI Output

The output voltage of the pin RSSI is an analog voltage, proportional to the input power level. Using the RSSI output signal, the signal strength of different transmitters can be distinguished. The usable dynamic range of the RSSI amplifier is 70 dB , the input power range $P\left(R F_{I N}\right)$ is -115 dBm to -45 dBm and the gain is $8 \mathrm{mV} / \mathrm{dB}$. Figure $3-6$ shows the RSSI characteristic of a typical device at 433.92 MHz with VS1 $=\mathrm{VS} 2=2.4 \mathrm{~V}$ to 3.6 V and $\mathrm{T}_{\mathrm{amb}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ with a matched input according to Table 3-2 on page 11 and Figure $3-1$ on page 11 . At 868.3 MHz about 2.7 dB more signal level is needed for the same RSSI results.

Figure 3-6. Typical RSSI Characteristic versus Temperature and Supply Voltage


### 3.10 Frequency Synthesizer

The synthesizer is a fully integrated fractional-N design with internal loop filters for receive and transmit mode. The XTO frequency $f_{\text {Хто }}$ is the reference frequency FREF for the synthesizer. The bits FR0 to FR12 in control registers 2 and 3 (see Table $7-7$ on page 33 and Table 7-10 on page 34) are used to adjust the deviation of $f_{\text {хто. }}$. In transmit mode, at 433.92 MHz , the carrier has a phase noise of $-111 \mathrm{dBC} / \mathrm{Hz}$ at 1 MHz and spurious emissions at FREF of -66 dBC with a high PLL loop bandwidth allowing the direct modulation of the carrier with 20Kbit/s Manchester data. Due to the closed loop modulation any spurious emissions caused by this modulation are effectively filtered out as can be seen in Figure 3-9 on page 17. In RX mode the synthesizer has a phase noise of $-120 \mathrm{dBC} / \mathrm{Hz}$ at 1 MHz and spurious emissions of -75 dBC .
The initial tolerances of the crystal oscillator due to crystal tolerances, internal capacitor tolerances and the parasitics of the board have to be compensated at manufacturing setup with control registers 2 and 3 as can be seen in Table 4-1 on page 23. The other control words for the synthesizer needed for ASK, FSK and receive/transmit switching are calculated internally. The RF (Radio Frequency) resolution is equal to the XTO frequency divided by 16384 which is 808.9 Hz at $433.92 \mathrm{MHz}, 818.6 \mathrm{~Hz}$ at 868.3 MHz .

For the multi-channel system the frequency control word FREQ in control registers 2 and 3 can be programmed in the range of 1000 to 6900 , this is equivalent to a programmable tuning range of $\pm 2.5 \mathrm{MHz}$ hence every frequency within the 433 MHz , 868 MHz ISM bands can be programmed as receive and as transmit frequency, and the position of channels within these ISM bands can be chosen arbitrarily (see Table 4-1 on page 23).
Care must be taken as to the harmonics of the CLK output signal as well as to the harmonics produced by a microprocessor clocked with it, since these harmonics can disturb the reception of signals. In a single-channel system, using FREQ = 3803 to 4053 ensures that harmonics of this signal do not disturb the receive mode.

### 3.11 FSK/ASK Transmission

Due to the fast modulation capability of the synthesizer and the high resolution, the carrier can be internally FSK modulated, which simplifies the application of the transceiver. The deviation of the transmitted signal is $\pm 20$ digital frequency steps of the synthesizer which is equal to $\pm 16.17 \mathrm{kHz}$ for $433.92 \mathrm{MHz}, \pm 16.37 \mathrm{kHz}$ for 868.3 MHz .
Due to closed loop modulation with PLL filtering the modulated spectrum is very clean, meeting ETSI and CEPT regulations when using a simple LC filter for the power amplifier harmonics as it is shown in Figure 2.2 on page 8. In ASK mode the frequency is internally connected to the center of the FSK transmission and the power amplifier is switched on and off to perform the modulation. Figure 3-7 to Figure 3-9 on page 17 show the spectrum of the FSK modulation with pseudo-random data with $20 \mathrm{Kbit} / \mathrm{s} / \pm 16.17 \mathrm{kHz} /$ Manchester and 5 dBm output power.

Figure 3-7. FSK-modulated TX Spectrum (433.92MHz/20Kbit/s/ $\mathbf{~} 16.17 \mathrm{kHz} /$ Manchester Code)


Figure 3-8. Unmodulated TX Spectrum $433.92 \mathrm{MHz}-16.17 \mathrm{kHz}$ ( $\mathrm{f}_{\text {FSK_L }}$ )


Figure 3-9. FSK-modulated TX Spectrum (433.92MHz/20Kbit/s/ $\mathbf{\$ 1 6 . 1 7 k H z / M a n c h e s t e r ~ C o d e ) ~}$


### 3.12 Output Power Setting and PA Matching at RF_OUT

The Power Amplifier (PA) is a single-ended open collector stage which delivers a current pulse which is nearly independent of supply voltage, temperature and tolerances due to band gap stabilization. Resistor $R_{1}$, see Figure 3-10, sets a reference current which controls the current in the PA. A higher resistor value results in a lower reference current, a lower output power and a lower current consumption of the PA. The usable range of $R_{1}$ is $15 \mathrm{k} \Omega$ to $56 \mathrm{k} \Omega$ Pin PWR_H switches the output power range between about 0 dBm to $5 \mathrm{dBm}\left(\mathrm{PWR} \_\mathrm{H}=\mathrm{GND}\right.$ ) and 5 dBm to $10 \mathrm{dBm}\left(\mathrm{PWR} \_\mathrm{H}=\mathrm{AVCC}\right)$ by multiplying this reference current by a factor 1 (PWR_H = GND) and 2.5 (PWR_H = AVCC), which corresponds to about 5dB more output power.
If the PA is switched off in TX mode, the current consumption without output stage with VS1 $=\mathrm{VS} 2=3 \mathrm{~V}, \mathrm{~T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$ is typically 6.5 mA for 868.3 MHz and 6.95 mA for 433.92 MHz .
The maximum output power is achieved with optimum load resistances $R_{\text {Lopt }}$ according to Table 3-7 on page 19 with compensation of the 1.0 pF output capacitance of the RF_OUT pin by absorbing it into the matching network consisting of $\mathrm{L}_{1}$, $\mathrm{C}_{1}, \mathrm{C}_{3}$ as shown in Figure 3-10 on page 18. There must also be a low resistive DC path to AVCC to deliver the DC current of the power amplifier's last stage. The matching of the PA output was done with the circuit shown in Figure 3-10 on page 18 with the values in Table 3-7 on page 19. Note that value changes of these elements may be necessary to compensate for individual board layouts.

## Example:

According to Table 3-7 on page 19, with a frequency of 433.92 MHz and output power of 11 dBm the overall current consumption is typically 17.8 mA ; hence, the PA needs $17.8 \mathrm{~mA}-6.95 \mathrm{~mA}=10.85 \mathrm{~mA}$ in this mode, which corresponds to an overall power amplifier efficiency of the PA of $\left(10^{(11 \mathrm{dBm} / 10)} \times 1 \mathrm{~mW}\right) /(3 \mathrm{~V} \times 10.85 \mathrm{~mA}) \times 100 \%=38.6 \%$ in this case.

Using a higher resistor in this example of $R_{1}=1.091 \times 22 \mathrm{k} \Omega=24 \mathrm{k} \Omega$ results in $9.1 \%$ less current in the PA of $10.85 \mathrm{~mA} / 1.091=$ 9.95 mA and $10 \times \log (1.091)=0.38 \mathrm{~dB}$ less output power if using a new load resistance of $300 \Omega \times 1.091=327 \Omega$ The resulting output power is then $11 \mathrm{dBm}-0.38 \mathrm{~dB}=10.6 \mathrm{dBm}$ and the overall current consumption is $6.95 \mathrm{~mA}+9.95 \mathrm{~mA}=16.9 \mathrm{~mA}$.

The values of Table 3-7 on page 19 were measured with standard multi-layer chip inductors with quality factors $Q$ according to Table 3-7 on page 19. Looking to the $433.92 \mathrm{MHz} / 11 \mathrm{dBm}$ case with the quality factor of $Q_{L 1}=43$ the loss in this inductor is estimated with the parallel equivalent resistance of the inductor $R_{\text {loss }}=2 \times \pi \times f \times L \times Q_{L 1}$ and the matching loss with $10 \log \left(1+R_{\text {Lopt }} / R_{\text {loss }}\right)$ which is equal to 0.32 dB losses in this inductor. Taking this into account, the PA efficiency is then $42 \%$ instead of $38.6 \%$.

Be aware that the high power mode (PWR_H = AVCC) can only be used with a supply voltage higher than 2.7 V , whereas the low power mode (PWR_H = GND) can be used down to 2.4 V as can be seen in the "Electrical Characteristics: General" on page 59.

The supply blocking capacitor $\mathrm{C}_{2}(10 \mathrm{nF})$ has to be placed close to the matching network because of the RF current flowing through it.

Figure 3-10. Power Setting and Output Matching


Table 3-7. Measured Output Power and Current Consumption with VS1 $=$ VS2 $=\mathbf{3 V}, \mathrm{T}_{\mathrm{amb}}=\mathbf{2 5}{ }^{\circ} \mathrm{C}$

| Frequency <br> $(\mathbf{M H z})$ | TX Current <br> $(\mathbf{m A})$ | Output Power <br> $(\mathbf{d B m})$ | R1 <br> $(\mathbf{k} \Omega)$ | VPWR_H | $\mathbf{R}_{\text {Lopt }}(\Omega)$ | $\mathbf{L 1}$ <br> $(\mathbf{n H})$ | $\mathbf{Q}_{\mathbf{L 1}}$ | C1 <br> $(\mathrm{pF})$ | $\mathbf{C 3}$ <br> $(\mathrm{pF})$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 433.92 | 8.6 | 0.1 | 56 | GND | 2300 | 56 | 40 | 0.75 |  |
| 433.92 | 11.2 | 6.2 | 22 | GND | 890 | 47 | 38 | 1.5 |  |
| 433.92 | 17.8 | 11 | 22 | AVCC | 300 | 33 | 43 | 2.7 | 0 |
| 868.3 | 9.3 | -0.3 | 33 | GND | 1170 | 12 | 58 | 1.0 | 3.3 |
| 868.3 | 11.5 | 5.4 | 15 | GND | 471 | 15 | 54 | 1.0 | 0 |
| 868.3 | 16.3 | 9.5 | 22 | AVCC | 245 | 10 | 57 | 1.5 | 0 |

### 3.13 Output Power and TX Supply Current versus Supply Voltage and Temperature

Table 3-8 shows the measurement of the output power for a typical device with $\mathrm{VS}=\mathrm{VS} 1=\mathrm{VS} 2$ in the 433.92 MHz and 6.2 dBm case versus temperature and supply voltage measured according to Figure 3-10 on page 18 with components according to Table 3-7. As opposed to the receiver sensitivity, the supply voltage has here the major impact on output power variations because of the large signal behavior of a power amplifier. Thus, a two battery system with voltage regulator or a 5 V system shows much less variation than a 2.4 V to 3.6 V one battery system because the supply voltage is then well within 3.0 V and 3.6 V .
The reason is that the amplitude at the output RF_OUT with optimum load resistance is AVCC -0.4 V and the power is proportional to $(\mathrm{AVCC}-0.4 \mathrm{~V})^{2}$ if the load impedance is not changed. This means that the theoretical output power reduction if reducing the supply voltage from 3.0 V to 2.4 V is $10 \log \left((3 \mathrm{~V}-0.4 \mathrm{~V})^{2} /(2.4 \mathrm{~V}-0.4 \mathrm{~V})^{2}\right)=2.2 \mathrm{~dB}$. Table $3-8$ shows that principle behavior in the measurement. This is not the same case for higher voltages, since here increasing the supply voltage from 3 V to 3.6 V should theoretical increase the power by 1.8 dB ; but a gain of only 0.8 dB in the measurement shows that the amplitude does not increase with the supply voltage because the load impedance is optimized for 3 V and the output amplitude stays more constant.

Table 3-8. Measured Output Power and Supply Current at 433.92MHz, PWR_H = GND

| VS $=$ | $2.4 \mathbf{~ V}$ | 3.0 V | $3.6 \mathbf{V}$ |
| :---: | :---: | :---: | :---: |
| $\mathrm{~T}_{\mathrm{amb}}=-40^{\circ} \mathrm{C}$ | 10.19 mA | 10.19 mA | 10.78 mA |
|  | 3.8 dBm | 5.5 dBm | 6.2 dBm |
| $\mathrm{T}_{\mathrm{amb}}=+25^{\circ} \mathrm{C}$ | 10.62 mA | 11.19 mA | 11.79 mA |
|  | 4.6 dBm | 6.2 dBm | 7.1 dBm |
| $\mathrm{T}_{\mathrm{amb}}=+85^{\circ} \mathrm{C}$ | 11.4 mA | 12.02 mA | 12.73 mA |

Table 3-9 shows the relative changes of the output power of a typical device compared to $3.0 \mathrm{~V} / 25^{\circ} \mathrm{C}$. As can be seen, a temperature change to $-40^{\circ} \mathrm{C}$ as well as to $+85^{\circ} \mathrm{C}$ reduces the power by less than 1 dB due to the band gap regulated output current. Measurements of all the cases in Table 3-7 on page 19 over temperature and supply voltage have shown about the same relative behavior as shown in Table 3-9.

Table 3-9. Measurements of Typical Output Power Relative to $3 \mathrm{~V} / 25^{\circ} \mathrm{C}$

| $\mathbf{V S}=$ | $\mathbf{2 . 4 V}$ | $\mathbf{3 . 0 V}$ | 3.6 V |
| :---: | :---: | :---: | :---: |
| $\mathrm{~T}_{\mathrm{amb}}=-40^{\circ} \mathrm{C}$ | -2.4 dB | -0.7 dB | 0 dB |
| $\mathrm{~T}_{\mathrm{amb}}=+25^{\circ} \mathrm{C}$ | -1.6 dB | 0 dB | +0.9 dB |
| $\mathrm{~T}_{\mathrm{amb}}=+85^{\circ} \mathrm{C}$ | -2.3 dB | -0.7 dB | +0.4 dB |

### 3.14 RX/TX Switch

The RX/TX switch decouples the LNA from the PA in TX mode, and directs the received power to the LNA in RX mode. To do this, it has a low impedance to GND in TX mode and a high impedance to GND in RX mode. To design a proper RX/TX decoupling, a linear simulation tool for radio frequency design together with the measured device impedances of Table 3-1 on page 10, Table 3-7 on page 19, Table 3-10 and Table 3-11 on page 21 should be used, but the exact element values have to be found on-board. Figure 3-11 shows an approximate equivalent circuit of the switch. The principal switching operation is described here according to the application of Figure 2-1 on page 7. The application of Figure 2.2 on page 8 works similarly.

Table 3-10. Impedance of the RX/TX Switch RX_TX2 Shorted to GND

| Frequency | Z(RX_TX1) TX Mode | Z(RX_TX1) RX Mode |
| :---: | :---: | :---: |
| 433.92 MHz | $(4.5+\mathrm{j} 4.3) \Omega$ | $(10.3-\mathrm{j} 153) \Omega$ |
| 868.3 MHz | $(5+\mathrm{j} 9) \Omega$ | $(8.9-\mathrm{j} 73) \Omega$ |

Figure 3-11. Equivalent Circuit of the Switch


### 3.15 Matching Network in TX Mode

In TX mode the 20 mm long and 0.4 mm wide transmission line which is much shorter than $\lambda / 4$ is approximately switched in parallel to the capacitor $\mathrm{C}_{9}$ to GND. The antenna connection between $\mathrm{C}_{8}$ and $\mathrm{C}_{9}$ has an impedance of about $50 \Omega$ locking from the transmission line into the loop antenna with pin RF_OUT, $\mathrm{L}_{2}, \mathrm{C}_{10}, \mathrm{C}_{8}$ and $\mathrm{C}_{9}$ connected (using a $\mathrm{C}_{9}$ without the added 7.6 pF as discussed later). The transmission line can be approximated with a 16 nH inductor in series with a $1.5 \Omega$ resistor, the closed switch can be approximated according to Table $3-10$ with the series connection of 1.6 nH and $5 \Omega$ in this mode. To have a parallel resonant high impedance circuit with little RF power going into it looking from the loop antenna into the transmission line a capacitor of about 7.6 pF to GND is needed at the beginning of the transmission line (this capacitor is later absorbed into $\mathrm{C}_{9}$ which is then higher, as needed for $50 \Omega$ transformation). To keep the $50 \Omega$ impedance in RX mode at the end of this transmission line, $\mathrm{C}_{7}$ also has to be about 7.6 pF . This reduces the TX power by about 0.5 dB at 433.92 MHz compared to the case the where the LNA path is completely disconnected.

### 3.16 Matching Network in RX Mode

In RX mode the RF_OUT pin has a high impedance of about $7 \mathrm{k} \Omega$ in parallel with 1.0 pF at 433.92 MHz as can be seen in Table 3-11. This, together with the losses of the inductor $L_{2}$ with 120 nH and $Q_{\mathrm{L} 2}=25$, gives about $3.7 \mathrm{k} \Omega$ loss impedance at RF_OUT. Since the optimum load impedance in TX mode for the power amplifier at RF_OUT is $890 \Omega$ the loss associated with the inductor $\mathrm{L}_{2}$ and the RF_OUT pin can be estimated to be $10 \times \log (1+890 / 3700)=0.95 \mathrm{~dB}$ compared to the optimum matched loop antenna without $L_{2}$ and RF_OUT. The switch represents, in this mode at 433.92 MHz , approximately an inductor of 1.6 nH in series with the parallel connection of 2.5 pF and $2.0 \mathrm{k} \Omega$ Since the impedance level at pin RX_TX1 in RX mode is about $50 \Omega$ this only negligibly dampens the received signal (by about 0.1 dB ). When matching the LNA to the loop antenna, the transmission line and the 7.6 pF part of $\mathrm{C}_{9}$ have to be taken into account when choosing the values of $\mathrm{C}_{11}$ and $\mathrm{L}_{1}$ so that the impedance seen from the loop antenna into the transmission line with the 7.6 pF capacitor connected is $50 \Omega$ Since the loop antenna in RX mode is loaded by the LNA input impedance, the loaded $Q$ of the loop antenna is lowered by about a factor of 2 in RX mode; hence the antenna bandwidth is higher than in TX mode.

Table 3-11. Impedance RF_OUT Pin in RX Mode

| Frequency | Z(RF_OUT)RX | $\mathbf{R}_{\mathbf{P}} / / \mathbf{C}_{\mathbf{P}}$ |
| :---: | :---: | :---: |
| 433.92 MHz | $19 \Omega-\mathrm{j} 366 \Omega$ | $7 \mathrm{k} \Omega / 1.0 \mathrm{pF}$ |
| 868.3 MHz | $2.8 \Omega-\mathrm{j} 141 \Omega$ | $7 \mathrm{k} \Omega / 1.3 \mathrm{pF}$ |

Note that if matching to $50 \Omega$, like in Figure 2.2 on page 8 , a high $Q$ wire-wound inductor with a $Q>70$ should be used for $L_{2}$ to minimize its contribution to $R X$ losses that will otherwise be dominant. The $R X$ and $T X$ losses will be in the range of 1.0 dB there.

## 4. XTO

The XTO is an amplitude-regulated Pierce oscillator type with integrated load capacitances ( $2 \times 18 \mathrm{pF}$ with a tolerance of $\pm 17 \%$ ) hence $C_{L \min }=7.4 \mathrm{pF}$ and $C_{L \max }=10.6 \mathrm{pF}$. The XTO oscillation frequency $\mathrm{f}_{\mathrm{XTO}}$ is the reference frequency FREF for the fractionalN synthesizer. When designing the system in terms of receiving and transmitting frequency offset, the accuracy of the crystal and XTO have to be considered.

The synthesizer can adjust the local oscillator frequency for the initial frequency error in $f_{\text {XTO. }}$. This is done at nominal supply voltage and temperature with the control registers 2 and 3 (see Table 7-7 on page 33 and Table 7-10 on page 34). The remaining local oscillator tolerance at nominal supply voltage and temperature is then $< \pm 0.5 \mathrm{ppm}$. The XTO's gm has very low influence of less than $\pm 2 \mathrm{ppm}$ on the frequency at nominal supply voltage and temperature.
In a single channel system less than $\pm 150 \mathrm{ppm}$ should be corrected to avoid that harmonics of the CLK output disturb the receive mode. If the CLK is not used or if it is carefully laid out on the application PCB (as needed for multi channel systems), more than $\pm 150 \mathrm{ppm}$ can be compensated.

Over temperature and supply voltage, the XTO's additional pulling is only $\pm 2 \mathrm{ppm}$. The XTAL versus temperature and its aging is then the main source of frequency error in the local oscillator.
The XTO frequency depends on XTAL properties and the load capacitances $C_{L 1,2}$ at pin XTAL1 and XTAL2. The pulling of $f_{\text {XTO }}$ from the nominal $\mathrm{f}_{\mathrm{XTAL}}$ is calculated using the following formula:

$$
\mathrm{P}=\frac{\mathrm{C}_{\mathrm{m}}}{2} \times \frac{\mathrm{C}_{\mathrm{LN}}-\mathrm{C}_{\mathrm{L}}}{\left(\mathrm{C}_{0}+\mathrm{C}_{\mathrm{LN}}\right) \times\left(\mathrm{C}_{0}+\mathrm{C}_{\mathrm{L}}\right)} \times 10^{6} \mathrm{ppm} .
$$

$C_{m}$ is the crystal's motional, $C_{0}$ the shunt and $C_{L N}$ the nominal load capacitance of the XTAL found in its data sheet. $C_{L}$ is the total actual load capacitance of the crystal in the circuit and consists of $\mathrm{C}_{\mathrm{L} 1}$ and $\mathrm{C}_{\mathrm{L} 2}$ in series connection.

Figure 4-1. XTAL with Load Capacitance


With $\mathrm{C}_{\mathrm{m}} \leq 14 \mathrm{fF}, \mathrm{C}_{0} \geq 1.5 \mathrm{pF}, \mathrm{C}_{\mathrm{LN}}=9 \mathrm{pF}$ and $\mathrm{C}_{\mathrm{L}}=7.4 \mathrm{pF}$ to 10.6 pF , the pulling amounts to $\mathrm{P} \leq \pm 100 \mathrm{ppm}$ and with $\mathrm{C}_{\mathrm{m}} \leq 7 \mathrm{fF}$, $\mathrm{C}_{0} \geq 1.5 \mathrm{pF}, \mathrm{C}_{\mathrm{LN}}=9 \mathrm{pF}$ and $\mathrm{C}_{\mathrm{L}}=7.4 \mathrm{pF}$ to 10.6 pF , the pulling is $\mathrm{P} \leq \pm 50 \mathrm{ppm}$.
Since typical crystals have less than $\pm 50 \mathrm{ppm}$ tolerance at $25^{\circ} \mathrm{C}$, the compensation is not critical, and can in both cases be done with the $\pm 150 \mathrm{ppm}$.
$\mathrm{C}_{0}$ of the XTAL has to be lower than $\mathrm{C}_{\mathrm{Lmin}} / 2=3.7 \mathrm{pF}$ for a Pierce oscillator type in order to not enter the steep region of pulling versus load capacitance where there is a risk of an unstable oscillation.

To ensure proper start-up behavior the small signal gain, and thus the negative resistance, provided by this XTO at start is very large; for example, oscillation starts up even in worst case with a crystal series resistance of $1.5 \mathrm{k} \Omega$ at $\mathrm{C}_{0} \leq 2.2 \mathrm{pF}$ with this XTO. The negative resistance is approximately given by

$$
\operatorname{Re}\left\{Z_{\text {XTOcore }}\right\}=\operatorname{Re}\left\{\frac{Z_{1} \times Z_{3}+Z_{2} \times Z_{3}+Z_{1} \times Z_{2} \times Z_{3} \times g_{m}}{Z_{1}+Z_{2}+Z_{3}+Z_{1} \times Z_{2} \times g_{m}}\right\}
$$

with $Z_{1}, Z_{2}$ as complex impedances at pin XTAL1 and XTAL2, hence
$Z_{1}=-j /\left(2 \times \pi \times f_{X T O} \times C_{L 1}\right)+5 \Omega$ and $Z_{2}=-j /\left(2 \times \pi \times f_{X T O} \times C_{L 2}\right)+5 \Omega$
$Z_{3}$ consists of crystals $C_{0}$ in parallel with an internal $110 \mathrm{k} \Omega$ resistor hence
$Z_{3}=-j /\left(2 \times \pi \times \mathrm{f}_{\text {Хто }} \times \mathrm{C}_{0}\right) / 110 \mathrm{k} \Omega$ gm is the internal transconductance between XTAL1 and XTAL2 with typically 19 mS at $25^{\circ} \mathrm{C}$.
With $\mathrm{f}_{\mathrm{XTO}}=13.5 \mathrm{MHz}$, gm $=19 \mathrm{mS}, \mathrm{C}_{\mathrm{L}}=9 \mathrm{pF}$, and $\mathrm{C}_{0}=2.2 \mathrm{pF}$, this results in a negative resistance of about $2 \mathrm{k} \Omega$ The worst case for technological, temperature and supply voltage variations is then for $\mathrm{C}_{0} \leq 2.2 \mathrm{pF}$ always higher than $1.5 \mathrm{k} \Omega$

Due to the large gain at startup, the XTO is able to meet a very low start-up time. The oscillation start-up time can be estimated with the time constant $\tau$.

$$
\tau=\frac{2}{4 \times \pi^{2} \times \mathrm{f}_{\mathrm{m}}^{2} \times \mathrm{C}_{\mathrm{m}} \times\left(\operatorname{Re}\left(\mathrm{Z}_{\text {XTOcore }}\right)+\mathrm{R}_{\mathrm{m}}\right)}
$$

After $10 \tau$ to $20 \tau$ an amplitude detector detects the oscillation amplitude and sets XTO_OK to High if the amplitude is large enough. This sets N_RESET to High and activates the CLK output if CLK_ON in control register 3 is High (see Table 7-7 on page 33). Note that the necessary conditions of the VSOUT and DVCC voltage also have to be fulfilled (see Figure 4-2 on page 23 and Figure 5-1 on page 25).
To save current in IDLE and Sleep modes, the load capacitors are partially switched off in these modes with S1 and S2, as seen in Figure 4-2 on page 23.
It is recommended to use a crystal with $C_{m}=3.0 f \mathrm{f}$ to $7.0 \mathrm{fF}, \mathrm{C}_{\mathrm{LN}}=9 \mathrm{pF}, \mathrm{R}_{\mathrm{m}}<120 \Omega$ and $\mathrm{C}_{0}=1.0 \mathrm{pF}$ to 2.2 pF .
Lower values of $C_{m}$ can be used, this increases the start-up time slightly. Lower values of $C_{0}$ or higher values of $C_{m}$ (up to 15 fF ) can also be used, this has only little influence on pulling.

Figure 4-2. XTO Block Diagram


To find the right values used in control registers 2 and 3 (see Table 7-7 on page 33 and Table 7-10 on page 34), the relationship between $f_{X \text { To }}$ and the $f_{R F}$ is shown in Table 4-1 on page 23. To determine the right content, the frequency at pin CLK as well as the output frequency at RF_OUT in ASK mode can be measured, then the FREQ value can be calculated according to Table 4-1 on page 23 so that $f_{R F}$ is exactly the desired radio frequency.

Table 4-1. Calculation of $f_{R F}$

| Frequency (MHz) | $\begin{gathered} \text { Pin } 6 \\ \text { 433_N868 } \end{gathered}$ | CREG1 Bit(4) FS | $\mathrm{f}_{\text {XTO }}(\mathrm{MHz})$ | $\mathrm{f}_{\mathrm{RF}}=\mathrm{f}_{\mathrm{TX} \text { _ASK }}=\mathrm{f}_{\mathrm{RX}}$ | $\mathrm{f}_{\text {TX_FSK_L }}$ | $\mathrm{f}_{\text {TX_FSK_H }}$ | Frequency Resolution |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 433.92 | AVCC | 0 | 13.25311 | $\mathrm{f}_{\mathrm{XTO}} \times\left(32.5+\frac{\mathrm{FREQ}+20.5}{16384}\right)$ | $\mathrm{f}_{\mathrm{RF}}-16.17 \mathrm{kHz}$ | $\begin{gathered} \mathrm{f}_{\mathrm{RF}}+ \\ 16.17 \mathrm{kHz} \end{gathered}$ | 808.9 Hz |
| 868.3 | GND | 0 | 13.41191 | $\mathrm{f}_{\mathrm{XTO}} \times\left(64.5+\frac{\mathrm{FREQ}+20.5}{16384}\right)$ | $\mathrm{f}_{\mathrm{RF}}-16.37 \mathrm{kHz}$ | $\begin{gathered} \mathrm{f}_{\mathrm{RF}}^{+} \\ 16.37 \mathrm{kHz} \end{gathered}$ | 818.6 Hz |

The variable FREQ depends on FREQ2 and FREQ3, which are defined by the bits FR0 to FR12 in control register 2 and 3, and is calculated as follows:

## FREQ = FREQ2 + FREQ3

Care must be taken to the harmonics of the CLK output signal $f_{\text {CLK }}$ as well as to the harmonics produced by an microprocessor clocked with it, since these harmonics can disturb the reception of signals if they get to the RF input. In a single channel system, using FREQ $=3803$ to 4053 ensures that the harmonics of this signal do not disturb the receive mode. In a multichannel system, the CLK signal can either be not used or carefully laid out on the application PCB. The supply voltage of the microcontroller must also be carefully blocked in a multichannel system.

### 4.1 Pin CLK

Pin CLK is an output to clock a connected microcontroller. The clock frequency $f_{\text {CLK }}$ is calculated as follows:
$\mathrm{f}_{\mathrm{CLK}}=\frac{\mathrm{f}_{\mathrm{XTO}}}{3}$
Because the enabling of pin CLK is asynchronous, the first clock cycle may be incomplete. The signal at CLK output has a nominal 50\% duty cycle.

Figure 4-3. Clock Timing


### 4.2 Basic Clock Cycle of the Digital Circuitry

The complete timing of the digital circuitry is derived from one clock. As shown in Figure 4-2 on page 23, this clock cycle $\mathrm{T}_{\text {DCLK }}$ is derived from the crystal oscillator (XTO) in combination with a divider.
$\mathrm{f}_{\text {DCLK }}=\frac{\mathrm{f}_{\mathrm{XTO}}}{16}$
$\mathrm{T}_{\text {DCLK }}$ controls the following application relevant parameters:

- Timing of the polling circuit including bit check
- TX bit rate

The clock cycle of the bit check and the TX bit rate depends on the selected bit-rate range (BR_Range) which is defined in control register 6 (see Table 7-20 on page 36) and XLim which is defined in control register 4 (see Table 7-13 on page 34). This clock cycle $T_{\text {XDCLK }}$ is defined by the following formulas for further reference:
BR_Range $\Rightarrow$
BR_Range 0: $\mathrm{T}_{\text {XDCLK }}=8 \times \mathrm{T}_{\text {DCLK }} \times \mathrm{X}_{\text {Lim }}$
BR_Range 1: $\mathrm{T}_{\text {XDCLK }}=4 \times \mathrm{T}_{\text {DCLK }} \times \mathrm{X}_{\text {Lim }}$
BR_Range 2: $\mathrm{T}_{\text {XDCLK }}=2 \times \mathrm{T}_{\text {DCLK }} \times \mathrm{X}_{\text {Lim }}$
BR_Range 3: $\mathrm{T}_{\text {XDCLK }}=1 \times \mathrm{T}_{\text {DCLK }} \times \mathrm{X}_{\text {Lim }}$

## 5. Power Supply

Figure 5-1. Power Supply


The supply voltage range of the ATA5428 is 2.4 V to 3.6 V or 4.4 V to 6.6 V .
Pin VS1 is the supply voltage input for the range 2.4 V to 3.6 V and is used in 1 Li battery applications ( 3 V ) using a single lithium 3 V cell. Pin VS2 is the voltage input for the range 4.4 V to 6.6 V (2 Li battery application ( 6 V ) and Base-station Application ( 5 V ); in this case, the voltage regulator V_REG1 regulates VS1 to typically 3.25 V . If the voltage regulator is active, a blocking capacitor of $2.2 \mu \mathrm{~F}$ has to be connected to VS1.

Pin VAUX is an input for an additional auxiliary voltage supply and can be connected, for example, to an inductive supply (see Figure 5-6 on page 30). This input can only be used together with a rectifier or as in the application shown in Figure 2.2 on page 8 and must otherwise be left open.
Pin VSINT is the voltage input for the Microcontoller_Interface and must be connected to the power supply of the microcontroller. The voltage range of $\mathrm{V}_{\mathrm{VSINT}}$ is 2.4 V to 5.25 V (see Figure $5-5$ on page 30 and Figure $5-6$ on page 30 ).
AVCC is the internal operation voltage of the RF transceiver and is fed by VS1 via the switch SW_AVCC. AVCC must be blocked with a 68nF capacitor (see Figure 2-1 on page 7, Figure 2.2 on page 8 and Figure 2-3 on page 9).
DVCC is the internal operation voltage of the digital control logic and is fed by VS1 or VSOUT via the switch SW_DVCC. DVCC must be blocked on pin DVCC with 68 nF (see Figure 2-1 on page 7, Figure 2.2 on page 8 and Figure 2-3 on page 9).

Pin VSOUT is a power supply output voltage for external devices (for example, microcontrollers) and is fed by VS1 via the switch SW_VSOUT, or by the auxiliary voltage supply VAUX via V_REG2. The voltage regulator V_REG2 regulates VSOUT to typically 3.25 V . If the voltage regulator is active, a blocking capacitor of $2.2 \mu \mathrm{~F}$ has to be connected to VSOUT. VSOUT can be switched off by the VSOUT_EN bit in control register 3 and is then reactivated by conditions found in Figure 5-2 on page 27.
Pin N_RESET is set to low if the voltage $\mathrm{V}_{\text {Vsout }}$ at pin VSOUT drops below 2.3 V (typically) and can be used as a reset signal for a connected microcontroller (see Figure 5-3 on page 29 and Figure 5-4 on page 29).

Pin PWR_ON is an input to switch on the transceiver (active high).
Pin T1 to T5 are inputs for push buttons and can also be used to switch on the transceiver (active low).
For current consumption reasons it is recommended to set T1 to T5 to GND, or PWR_ON to VCC only temporarily. Otherwise, an additional current flows because of a $50 \mathrm{k} \Omega$ pull-up resistor.

There are two voltage monitors generating the following signals (see Figure 5-1 on page 25):

- DVCC_OK if DVCC $>1.5 \mathrm{~V}$ typically
- VSOUT_OK if VSOUT $>\mathrm{V}_{\text {Thres1 }}$ (2.3V typically)
- Low_Batt if VSOUT < $\mathrm{V}_{\text {Thres2 }}$ (2.38V typically)

Figure 5-2. Operation Modes Flow Chart


### 5.1 OFF Mode

If the power supply (battery) is connected to pin VS1 and/or VS2, and if the voltage on pin VAUX $\mathrm{V}_{\text {VAUX }}<3.5 \mathrm{~V}$ (typically), then the transceiver is in OFF mode. In OFF mode AVCC, DVCC and VSOUT are disabled, resulting in very low power consumption ( $I_{\text {S_OFF }}$ is typically $10 n A$ ). In OFF mode the transceiver is not programmable via the 4 -wire serial interface.

### 5.2 AUX Mode

The transceiver changes from OFF mode to AUX mode if the voltage at pin VAUX $V_{\text {VAUX }}>3.5 \mathrm{~V}$ (typically). In AUX mode DVCC and VSOUT are connected to the auxiliary power supply input (VAUX) via the voltage regulator V_REG2. In AUX mode the transceiver is programmable via the 4-wire serial interface, but no $R X$ or $T X$ operations are possible because AVCC $=$ OFF.
The state transition OFF mode to AUX mode is indicated by an interrupt at pin IRQ and the status bit P_On_Aux =1.

### 5.3 IDLE Mode

In IDLE mode AVCC and DVCC are connected to the battery voltage (VS1).
From OFF mode the transceiver changes to IDLE mode if pin PWR_ON is set to 1 or pin T1, T2, T3, T4 or T5 is set to " 0 ". This state transition is indicated by an interrupt at pin IRQ and the status bits Power_On =1 or ST1, ST2, ST3, ST4 or ST5 $=1$.
From AUX mode the transceiver changes to IDLE mode by setting AVCC_EN = 1 in control register 1 via the 4 -wire serial interface or if pin PWR_ON is set to " 1 " or pin T1, T2, T3, T4 or T5 is set to " 0 ".
VSOUT is either connected to VS1 or to the auxiliary power supply (V_REG2).
If $\mathrm{V}_{\mathrm{VAUX}}<\mathrm{VS} 1+0.5 \mathrm{~V}$, VSOUT is connected to VS 1 . If $\mathrm{V}_{\mathrm{VAUX}}>\mathrm{V}_{\mathrm{S} 1}+0.5 \mathrm{~V}$, VSOUT is connected to $\mathrm{V} \_R E G 2$ and the status bit P_On_Aux is set to " 1 ".
In IDLE mode, the RF transceiver is disabled and the power consumption $I_{S_{-} \text {IDLE }}$ is about $230 \mu \mathrm{~A}$ (VSOUT OFF and CLK output OFF and VS = VS1 = VS2 = 3V). The exact value of this current is strongly dependent on the application and the exact operation mode, therefore check the section "Electrical Characteristics: General" on page 59 for the appropriate application case.
Via the 4-wire serial interface a connected microcontroller can program the required parameter and enable the TX, RX polling or RX mode.
The transceiver can be set back to OFF mode by an OFF command via the 4 -wire serial interface (the bit AVCC_EN must be set to " 0 ", the input level of pin PWR_ON must be " 0 " and pin T1, T2, T3, T4 and T5 = 1 before writing the OFF command).

Table 5-1. Control Register 1

| OPM1 | OPM0 | Function |
| :---: | :---: | :---: |
| 0 | 0 | IDLE mode |

### 5.4 Reset Timing and Reset Logic

If the transceiver is switched on (OFF mode to IDLE mode, OFF mode to AUX mode) DVCC and VSOUT ramp up as illustrated in Figure $5-3$ on page 29 (AVCC only ramps up if the transceiver is set to the IDLE mode). The internal signal DVCC_RESET resets the digital control logic and sets the control register to default values.
A voltage monitor generates a low level at pin N_RESET until the voltage at pin VSOUT exceeds 2.38 V (typically) and the startup time of the XTO has elapsed (amplitude detector, see Figure 4-2 on page 23). After the voltage at pin VSOUT exceeds 2.3 V (typically) and the start-up time of the XTO has elapsed, the output clock at pin CLK is available. Because the enabling of pin CLK is asynchronous, the first clock cycle may be incomplete.
The status bit Low_Batt is set to " 1 " if the voltage at pin VSOUT $\mathrm{V}_{\text {Vsout }}$ drops below $\mathrm{V}_{\text {Thres_2 }}$ (typically 2.38 V ). Low_Batt is set to " 0 " if $\mathrm{V}_{\text {Vsout }}$ exceeds $\mathrm{V}_{\text {Thres_2 }}$ and the status register is read via the 4 -wire serial interface or $N$ _RESET is set to low.
If $\mathrm{V}_{\text {Vsout }}$ drops below $\mathrm{V}_{\text {Thres_1 }}$ (typically 2.3 V ), $\mathrm{N}_{\text {_RESET }}$ is set to low. If bit VSOUT_EN in control register 3 is " 1 ", a DVCC_RESET is also generated. If $\mathrm{V}_{\text {Vsout }}$ was already disabled by the connected microcontroller by setting bit VSOUT_EN $=0$, no DVCC_RESET is generated.
Note: If VSOUT < $\mathrm{V}_{\text {Thres_1 }}$ (typically 2.3 V ) the output of the pin CLK is low, the Microcontroller_Interface is disabled and the transceiver is not programmable via the 4-wire serial interface.

Figure 5-3. Reset Timing


Figure 5-4. Reset Logic, SR Latch Generates the Hysteresis in the NRESET Signal


### 5.5 1 Li Battery Application (3V)

The supply voltage range is 2.4 V to 3.6 V and VAUX is not used.
Figure 5-5. 1 Li Battery Application (3V)


### 5.6 2 Li Battery Application (6V)

The supply voltage range is 4.4 V to 6.6 V and VAUX is connected to an inductive supply.
Figure 5-6. 2 Li Battery Application (6V) with Inductive Emergency Supply


## 6. Microcontroller Interface

The microcontroller interface is a level converter which converts all internal digital signals that are referred to the DVCC voltage into the voltage used by the microcontroller. Therefore, the pin VSINT has to be connected to the supply voltage of the microcontroller.
This makes it possible to use the internal voltage regulator/switch at pin VSOUT as in Figure 2-1 on page 7 and Figure 2-3 on page 9 or to connect the microcontroller and the pin VSINT directly to the supply voltage of the microcontroller as in Figure 2.2 on page 8.

## 7. Digital Control Logic

### 7.1 Register Structure

The configuration of the transceiver is stored in RAM cells. The RAM contains a $16 \times 8$-bit TX/RX data buffer and a $6 \times 8$-bit control register and is writable and readable via a 4 -wire serial interface (CS, SCK, SDI_TMDI, SDO_TMDO).

The $1 \times 8$-bit status register is not part of the RAM and is readable via the 4-wire serial interface.
The RAM and the status information are stored as long as the transceiver is in any active mode (DVCC = VS1 or DVCC = V_REG2) and are lost when the transceiver switches to OFF mode (DVCC =OFF).
After the transceiver is turned on via pin PWR_ON = High, T1 = Low, T2 = Low, T3 = Low, T4 = Low or T5 = Low or the voltage at pin VAUX $\mathrm{V}_{\text {VAUX }}>3.5 \mathrm{~V}$ (typically), the control registers are in the default state.

Figure 7-1. Register Structure



### 7.2 TX/RX Data Buffer

The TX/RX data buffer is used to handle the data transfer during $R X$ and $T X$ operations.

### 7.3 Control Register

To use the transceiver in different applications, it can be configured by a connected microcontroller via the 4-wire serial interface.

### 7.3.1 Control Register 1 (ADR 0)

Table 7-1. Control Register 1 (Function of Bit 7 and Bit 6 in RX Mode)

| IR1 | IR0 | Function (RX Mode) |
| :---: | :---: | :--- |
| 0 | 0 | Pin IRQ is set to " 1 " if 4 received bytes are in the TX/RX data buffer or a receiving error occurred |
| 0 | 1 | Pin IRQ is set to " 1 " if 8 received bytes are in the TX/RX data buffer or a receiving error occurred |
| 1 | 0 | Pin IRQ is set to " 1 " if 12 received bytes are in the TX/RX data buffer or a receiving error occurred (default) |
| 1 | 1 | Pin IRQ is set to " 1 " if a receiving error occurred |

Table 7-2. Control Register 1 (Function of Bit 7 and Bit 6 in TX Mode)

| IR1 | IR0 | Function (TX Mode) |
| :---: | :---: | :--- |
| 0 | 0 | Pin IRQ is set to " 1 " if 4 bytes remain in the TX/RX data buffer or the TX data buffer is empty |
| 0 | 1 | Pin IRQ is set to " 1 " if 8 bytes remain in the TX/RX data buffer or the TX data buffer is empty |
| 1 | 0 | Pin IRQ is set to " 1 " if 12 bytes remain in the TX/RX data buffer or the TX data buffer is empty (default) |
| 1 | 1 | Pin IRQ is set to " 1 " if the TX data buffer is empty |

Table 7-3. Control Register 1 (Function of Bit 5)

| AVCC_EN | Function |
| :---: | :--- |
| 0 | (default) |

Table 7-4. Control Register 1 (Function of Bit 4)

| FS | Function (RX Mode, TX Mode) |
| :---: | :--- |
| 0 | Selected frequency $433 / 868 \mathrm{MHz}$ (default) |

Table 7-5. Control Register 1 (Function of Bit 2 and Bit 1)

| OPM1 | OPM0 | Function |
| :---: | :---: | :--- |
| 0 | 0 | IDLE mode (default) |
| 0 | 1 | TX mode |
| 1 | 0 | $R X$ polling mode |
| 1 | 1 | $R X$ mode |

Table 7-6. Control Register 1 (Function of Bit 0)

| T_MODE | Function |
| :---: | :--- |
| 0 | TX and RX function via TX/RX data buffer (default) |
| 1 | Transparent mode, TX/RX data buffer disabled, TX modulation data stream via pin SDI_TMDI, RX <br> modulation data stream via pin SDO_TMDO |

### 7.3.2 Control Register 2 (ADR 1)

Table 7-7. Control Register 2 (Function of Bit 7, Bit 6, Bit 5, Bit 4, Bit 3, Bit 2 and Bit 1)

| $\begin{gathered} \text { FR6 } \\ 2^{6} \end{gathered}$ | $\begin{gathered} \text { FR5 } \\ 2^{5} \end{gathered}$ | $\begin{gathered} \text { FR4 } \\ 2^{4} \end{gathered}$ | $\stackrel{\text { FR3 }}{2^{3}}$ | $\begin{gathered} \text { FR2 } \\ 2^{2} \end{gathered}$ | $\begin{aligned} & \text { FR1 } \\ & 2^{1} \end{aligned}$ | $\begin{aligned} & \text { FRO } \\ & 2^{0} \end{aligned}$ | Function |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | FREQ2 $=0$ |
| 0 | 0 | 0 | 0 | 0 | 0 | 1 | FREQ2 $=1$ |
| . | . | . | . | . | . | . |  |
| 1 | 0 | 1 | 1 | 0 | 0 | 0 | FREQ2 $=88$ (default) |
| . | . | . | . | . | . | . |  |
| 1 | 1 | 1 | 1 | 1 | 1 | 1 | FREQ2 $=127$ |
| Note: | Tuning of $f_{R F}$ LSBs (total 13 bits), frequency trimming resolution of $f_{R F}$ is $f_{X T O} / 16384$, which is approximately 800 Hz (see section "XTO", Table 4-1 on page 23) |  |  |  |  |  |  |

Table 7-8. Control Register 2 (Function of Bit 0 in RX Mode)

| P_MODE | Function (RX Mode) |
| :---: | :--- |
| 0 | Pin IRQ is set to "1" if the bit check is successful (default) |
| 1 | No effect on pin IRQ if the bit check is successful |

Table 7-9. Control Register 2 (Function of Bit 0 in TX Mode)

| P_MODE | Function (TX Mode) |
| :---: | :--- |
| 0 | Manchester modulator on (default) |
| 1 | Manchester modulator off (NRZ mode) |

### 7.3.3 Control Register 3 (ADR 2)

Table 7-10. Control Register 3 (Function of Bit 7, Bit 6, Bit 5, Bit 4, Bit 3 and Bit 2)

| $\begin{gathered} \text { FR12 } \\ 2^{12} \end{gathered}$ | $\begin{aligned} & \text { FR11 } \\ & 2^{11} \end{aligned}$ | $\begin{gathered} \text { FR10 } \\ 2^{10} \end{gathered}$ | $\begin{gathered} \text { FR9 } \\ 2^{9} \end{gathered}$ | $\begin{gathered} \text { FR8 } \\ \mathbf{2}^{8} \end{gathered}$ | $\begin{gathered} \text { FR7 } \\ 2^{7} \end{gathered}$ | Function |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 0 | FREQ3 $=0$ |
| 0 | 0 | 0 | 0 | 0 | 1 | FREQ3 $=128$ |
| 0 | 0 | 0 | 0 | 1 | 0 | FREQ3 $=256$ |
| . | . | . | . | . | . | . |
| 0 | 1 | 1 | 1 | 1 | 0 | FREQ3 $=3840$ (default) |
| . | - | - | . | - | . | - |
| 1 | 1 | 1 | 1 | 1 | 0 | FREQ3 $=7936$ |
| 1 | 1 | 1 | 1 | 1 | 1 | FREQ3 $=8064$ |
| Note: | Tuning of $\mathrm{f}_{\mathrm{RF}} \mathrm{MSBs}$ |  |  |  |  |  |

Table 7-11. Control Register 3 (Function of Bit 1)

| VSOUT_EN | Function |
| :---: | :--- |
| 0 | Output voltage power supply for external devices off (pin VSOUT) |
| 1 | Output voltage power supply for external devices on (default) |
| Note: | This bit is set to "1" if the bit check is OK (RX_Polling, RX mode), an event at pin T1, T2, T3, T4 or T5 occurs <br> or the bit Powe_On in the status register is "1". <br> Setting VSOUT_EN = 0 in AUX mode is not allowed |

Table 7-12. Control Register_3 (Function of Bit 0)

| CLK_ON | Function |
| :---: | :--- |
| 0 | Clock output off (pin CLK) |
| 1 | Clock output on (default) |

### 7.3.4 Control Register 4 (ADR 3)

Table 7-13. Control Register 4 (Function of Bit 7)

| ASK_NFSK | Function (TX Mode, RX Mode) |
| :---: | :--- |
| 0 | FSK mode (default) |
| 1 | ASK mode |

Table 7-14. Control Register 4 (Function of Bit 6, Bit 5, Bit 4, Bit 3 and Bit 2)

| $\text { Sleep4 }_{2^{4}}$ | $\begin{gathered} \text { Sleep3 }^{3} \end{gathered}$ | $\begin{gathered} \text { Sleep2 } \\ 2^{2} \end{gathered}$ | Sleep1 $2^{1}$ | $\begin{gathered} \text { Sleep0 } \\ 2^{0} \end{gathered}$ | $\begin{gathered} \text { Function }(\mathrm{RX} \text { Mode) } \\ \text { Sleep } \\ \left(\mathrm{T}_{\text {Sleep }}=\text { Sleep } \times 1024 \times \mathrm{T}_{\text {DCLK }} \times \mathrm{X}_{\text {Sleep }}\right) \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 0 |
| 0 | 0 | 0 | 0 | 1 | 1 |
|  | . | . | . | . |  |
| 0 | 1 | 0 | 1 | 0 |  |
| . | . | . | . | . |  |
| 1 | 1 | 1 | 1 | 1 | 31 |

Table 7-15. Control Register 4 (Function of Bit 1)

| XSleep | Function |
| :---: | :--- |
| 0 | $X_{\text {Sleep }}=1 ;$ extended $T_{\text {Sleep }}$ off (default) |
| 1 | $X_{\text {Sleep }}=8 ;$ extended $T_{\text {Sleep }}$ on |

Table 7-16. Control Register 4 (Function of Bit 0 )

| XLim | Function |
| :---: | :--- |
| 0 | $X_{\text {Lim }}=1 ;$ extended $T_{\text {Lim_min }}, T_{\text {Lim_max }}$ off (default) |
| 1 | $X_{\text {Lim }}=2 ;$ extended $T_{\text {Lim_min }}, T_{\text {Lim_max }}$ on |

### 7.3.5 Control Register 5 (ADR 4)

Table 7-17. Control Register 5 (Function of Bit 7 and Bit 6)

| BitChk1 | BitChk0 | Function |
| :---: | :---: | :--- |
| 0 | 0 | $N_{\text {Bit-check }}=0(0$ bits checked during bit check $)$ |
| 0 | 1 | $N_{\text {Bit-check }}=3(3$ bits checked during bit check $)$ (default $)$ |
| 1 | 0 | $N_{\text {Bit-check }}=6(6$ bits checked during bit check $)$ |
| 1 | 1 | $N_{\text {Bit-check }}=9(9$ bits checked during bit check $)$ |

Table 7-18. Control Register 5 (Function of Bit 5, Bit 4, Bit 3, Bit 2, Bit 1 and Bit 0 in RX Mode)

| Lim_min5 | Lim_min4 | Lim_min3 | Lim_min2 | Lim_min1 | Lim_min0 | $\begin{gathered} \text { Function (RX Mode) } \\ \text { Lim_min } \\ (\text { Lim_min }<10 \text { are not applicable }) \\ \left(\mathrm{T}_{\text {Lim_min }}=\operatorname{Lim\_ min} \times \mathrm{T}_{\text {XDCLK }}\right) \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 1 | 0 | 1 | 0 | 10 |
| 0 | 0 | 1 | 0 | 1 | 1 | 11 |
| . | . | . | . | . | . |  |
| 0 | 1 | 0 | 0 | 0 | 0 | $\begin{gathered} 16 \\ \left(T_{\text {Lim_min }}=16 \times T_{\text {(default })}\right) \end{gathered}$ |
| . | . | . | . | . | . |  |
| 1 | 1 | 1 | 1 | 1 | 1 | 63 |

Table 7-19. Control Register 5 (Function of Bit 5, Bit 4, Bit 3, Bit 2, Bit 1 and Bit 0 in TX Mode)

| Lim_min5 | Lim_min4 | Lim_min3 | Lim_min2 | Lim_min1 | Lim_min0 | Function (TX Mode) Lim_min (Lim_min < 10 are not applicable) $\left(\text { TX_Bitrate }=1 /\left(\left(\operatorname{Lim} \_\min +1\right) \times \mathrm{T}_{\mathrm{XDCLK}} \times 2\right)\right.$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 1 | 0 | 1 | 0 | 10 |
| 0 | 0 | 1 | 0 | 1 | 1 | 11 |
| . | . | . | . | . | . |  |
| 0 | 1 | 0 | 0 | 0 | 0 | $\left(\begin{array}{c} 16 \\ (\text { dX_Bitrate }= \\ 1 /((16+1) \end{array} \times T_{\text {XDCLK }} \times 2\right)$ |
| . | . | . |  | . | . |  |
| 1 | 1 | 1 | 1 | 1 | 1 | 63 |

### 7.3.6 Control Register 6 (ADR 5)

Table 7-20. Control Register 6 (Function of Bit 7 and Bit 6)

| Baud1 | Baud0 | Function |
| :---: | :---: | :--- |
| 0 | 0 | Bit-rate range $0(\mathrm{BO}) 1.0 \mathrm{Kbit} / \mathrm{s}$ to $2.5 \mathrm{Kbit} / \mathrm{s} ;$ <br> $\mathrm{T}_{\text {XDCLK }}=8 \times \mathrm{T}_{\text {DCLK }} \times \mathrm{X}_{\text {Lim }}$ |
| 0 | 1 | Bit-rate range $1(\mathrm{~B} 1) 2.0 \mathrm{Kbit} / \mathrm{s}$ to $5.0 \mathrm{Kbit} / \mathrm{s} ;$ <br> $\mathrm{T}_{\text {XDCLK }}=4 \times \mathrm{T}_{\text {DCLK }} \times \mathrm{X}_{\mathrm{Lim}}$ |
| 1 | 0 | Bit-rate range $2(\mathrm{~B} 2) 4.0 \mathrm{Kbit} / \mathrm{s}$ to $10.0 \mathrm{Kbit} / \mathrm{s} ;$ <br> $\mathrm{T}_{\text {XDCLK }}=2 \times \mathrm{T}_{\text {DCLK }} \times \mathrm{X}_{\text {Lim }} ;($ default $)$ |
| 1 | 1 | Bit-rate range $3(\mathrm{~B} 3) 8.0 \mathrm{Kbit} / \mathrm{s}$ to $20.0 \mathrm{Kbit} / \mathrm{s} ;$ <br> $\mathrm{T}_{\text {XDCLK }}=1 \times \mathrm{T}_{\text {DCLK }} \times \mathrm{X}_{\text {Lim }}$ <br> Note that the receiver does not work with $>10 \mathrm{Kbit} / \mathrm{s} \mathrm{in} \mathrm{ASK} \mathrm{mode}$ |

Table 7-21. Control Register 6 (Function of Bit 5, Bit 4, Bit 3, Bit 2, Bit 1 and Bit 0)

| Lim_max 5 | Lim_max4 | Lim_max 3 | Lim_max2 | Lim_max1 | Lim_max0 | $\begin{gathered} \text { Function Lim_max } \\ (\text { Lim_max }<12 \text { is not Applicable }) \\ \left(\mathrm{T}_{\text {Lim_max }}=(\text { Lim_max }-1) \times \mathrm{T}_{\text {xDCLK }}\right) \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 1 | 1 | 0 | 0 | 12 |
| 0 | 0 | 1 | 1 | 0 | 1 | 13 |
| . | . | . | . | . | . |  |
| 0 | 1 | 1 | 1 | 0 | 0 | $\begin{gathered} 28 \\ \left(\mathrm{~T}_{\text {Lim_max }}=(28-1) \times \mathrm{T}_{\text {XDCLK }}\right) \\ \\ (\text { default }) \end{gathered}$ |
| . | . | - | . | . | . |  |
| 1 | 1 | 1 | 1 | 1 | 1 | 63 |

### 7.4 Status Register

The status register indicates the current status of the transceiver and is readable via the 4 -wire serial interface. Setting Power_On or P_On_Aux or an event on ST1, ST2, ST3, ST4 or ST5 is indicated by an IRQ.
Reading the status register resets the bits Power_On, Low_Batt, P_On_Aux and the IRQ.

### 7.4.1 Status Register (ADR 8)

Table 7-22. Status Register
$\left.\begin{array}{|c|l|}\hline \text { Status Bit } & \text { Function } \\ & \text { Status of pin T5 } \\ \text { ST5 } & \text { Pin T5 }=0 \rightarrow \text { ST5 }=1 \\ & \text { Pin T5 }=1 \rightarrow \text { ST5 }=0 \\ \text { (see Figure } 7-3 \text { on page 39) }\end{array}\right]$

Table 7-22. Status Register (Continued)

| Status Bit | Function |
| :---: | :--- |
| Power_On | Indicates that the transceiver was woken up by pin PWR_ON (rising edge on <br> pin PWR_ON). During Power_On = 1, the bits VSOUT_EN and CLK_ON in <br> control register 3 are set to "1". (see Figure $7-4$ on page 40) |
| Low_Batt | Indicates that output voltage on pin VSOUT is too low <br> $\left(V_{\text {vsout }}\right.$ < 2.38 V typically), (see Figure $7-5$ on page 41) |
| P_On_Aux | Indicates that the auxiliary supply voltage on pin VAUX is high enough to <br> operate. <br> State transition: <br> a) OFF mode $\rightarrow$ AUX mode (see Figure 5-2 on page 27) <br> b) IDLE mode $(V S O U T=V S 1) \rightarrow$ IDLE mode (VSOUT = V_REG2) <br> (see Figure $7-6$ on page 42) |

### 7.5 Pin Tn

To switch the transceiver from OFF to IDLE mode, pin Tn must be set to " 0 " (maximum $0.2 \times \mathrm{V}_{\mathrm{VS} 2}$ ) for at least $\mathrm{T}_{\text {Tn }}$ IRQ (see Figure 7-2). The transceiver recognizes the negative edge, sets pin N_RESET to low and switches on DVCC, AVCC and the power supply for external devices VSOUT.
If $\mathrm{V}_{\mathrm{DVCC}}$ exceeds 1.5 V (typically) and the XTO is settled, the digital control logic is active and sets the status bit $\operatorname{STn}$ to " 1 " and an interrupt is issued ( $\mathrm{T}_{\mathrm{Tn} \_ \text {IRQ }}$ ).
After the voltage on pin VSOUT exceeds 2.3 V (typically) and the start-up time of the XTO is elapsed, the output clock on pin CLK is available. Because the enabling of pin CLK is asynchronous, the first clock cycle may be incomplete. N_RESET is set to high if $\mathrm{V}_{\text {Vsout }}$ exceeds 2.38 V (typically) and the XTO is settled.

Figure 7-2. Timing Pin Tn, Status Bit STn


If the transceiver is in any active mode (IDLE, AUX, TX, RX, RX_Polling), an integrated debounce logic is active. If there is an event on pin Tn a debounce counter is set to $0(\mathrm{~T}=0)$ and started. The status is updated, an interrupt is issued and the debounce counter is stopped after reaching the counter value $T=8195 \times \mathrm{T}_{\text {DCLK }}$.

An event on the same key input before reaching $T=8195 \times T_{\text {DCLK }}$ stops the debounce counter. An event on an other key input before reaching $T=8195 \times \mathrm{T}_{\text {DCLK }}$ resets and restarts the debounce counter.
While the debounce counter is running, the bits VSOUT_EN and CLK_ON in control register 3 are set to " 1 ".
The interrupt is deleted after reading the status register or executing the command Delete_IRQ.
If pin Tn is not used, it can be left open because of an internal pull-up resistor (typically $50 \mathrm{k} \Omega$ ).
Figure 7-3. Timing Flow Pin Tn, Status Bit STn


### 7.6 Pin PWR_ON

To switch the transceiver from OFF to IDLE mode, pin PWR_ON must be set to "1" (minimum $0.8 \times \mathrm{V}_{\text {VS2 }}$ ) for at least $T_{\text {PWR_on }}$ (see Figure 7-4). The transceiver recognizes the positive edge, sets pin N_RESET to low, and switches on DVCC, AVCC and the power supply for external devices VSOUT.

If $\mathrm{V}_{\mathrm{DVCc}}$ exceeds 1.5 V (typically) and the XTO is settled, the digital control logic is active and sets the status bit Power_On to " 1 " and an interrupt is issued ( $\mathrm{T}_{\text {PWR_ON_IRQ_1 }}$ ).
After the voltage on pin VSOUT exceeds 2.3 V (typically) and the start-up time of the XTO is elapsed the output clock on pin CLK is available. Because the enabling of pin CLK is asynchronous, the first clock cycle may be incomplete. N_RESET is set to high if $\mathrm{V}_{\text {Vsout }}$ exceeds 2.38 V (typically) and the XTO is settled.
If the transceiver is in any active mode (IDLE, AUX, RX, RX_Polling, TX), a positive edge on pin PWR_ON sets Power_On to "1" (after TPWR_ON_IRQ_2). The state transition Power_On $0 \rightarrow 1$ generates an interrupt. If Power_On is still " 1 " during the positive edge on pin PWR_ON no interrupt is issued. Power_On and the interrupt are deleted after reading the status register.
During Power_On = 1, the bits VSOUT_EN and CLK_ON in control register 3 are set to " 1 ".
Note: It is not possible to set the transceiver to OFF mode by setting pin PWR_ON to " 0 ". If pin PWR_ON is not used, it must be connected to GND.

Figure 7-4. Timing Pin PWR_ON, Status Bit Power_On


### 7.7 Low Battery Indicator

The status bit Low_Batt is set to " 1 " if the voltage $\mathrm{V}_{\text {Vsout }}$ on pin VSOUT drops below 2.38 V (typically).
Low_Batt is set to " 0 " if $\mathrm{V}_{\text {Vsout }}$ exceeds $\mathrm{V}_{\text {Thres_2 }}$ and the status register is read via the 4-wire serial interface (see Figure 5-3 on page 29).

Figure 7-5. Timing Status Bit Low_Batt


### 7.8 Pin VAUX

To switch the transceiver from OFF to AUX mode, the voltage $\mathrm{V}_{\text {VAUX }}$ on pin VAUX must exceed 3.5 V (typically) (see Figure 7-6 on page 42). If $\mathrm{V}_{\text {VAUX }}$ exceeds 2 V (typically) pin N_RESET is set to low, and DVCC and the power supply for external devices VSOUT are switched on.
If $\mathrm{V}_{\text {VAUX }}$ exceeds 3.5 V (typically) the status bit P _On_Aux is set to " 1 " and an interrupt is issued.
After the voltage on pin VSOUT exceeds 2.3 V (typically) and the start-up time of the XTO is elapsed, the output clock on pin CLK is available. Because the enabling of pin CLK is asynchronous, the first clock cycle may be incomplete. N_RESET is set to high if $\mathrm{V}_{\text {Vsout }}$ exceeds 2.38 V (typically) and the XTO is settled.
If the transceiver is in any active mode (IDLE, TX, RX, RX_Polling), a positive edge on pin VAUX and $V_{\text {VAUX }}>\mathrm{VS} 1+0.5 \mathrm{~V}$ sets P_On_Aux to "1". The state transition P_On_Aux $0 \rightarrow 1$ generates an interrupt. If P_On_Aux is still " 1 " during the positive edge on pin VAUX no interrupt is issued. P_On_Aux and the interrupt are deleted after reading the status register.

Figure 7-6. Timing Pin VAUX, Status Bit P_On_Aux


## 8. Transceiver Configuration

The configuration of the transceiver takes place via a 4 -wire serial interface (CS, SCK, SDI_TMDI, SDO_TMDO) and is organized in 8 -bit units. The configuration is initiated with an 8 -bit command. While shifting the command into pin SDI_TMDI, the number of bytes in the TX/RX data buffer are available on pin SDO_TMDO. The read and write commands are followed by one or more 8-bit data units. Each 8-bit data transmission begins with the MSB. The serial interface is in the reset state if the level on pin CS = Low.

### 8.1 Command: Read TX/RX Data Buffer

During a RX operation, the user can read the received bytes in the TX/RX data buffer successively.
Figure 8-1. Read TX/RX Data Buffer


### 8.2 Command: Write TX/RX Data Buffer

During a TX operation the user can write the bytes in the TX/RX data buffer successively. An echo of the command and the TX data bytes are provided for the microcontroller on pin SDO_TMDO.

Figure 8-2. Write TX/RX Data Buffer


### 8.3 Command: Read Control/Status Register

The control and status registers can be read individually or successively.
Figure 8-3. Read Control/Status Register


### 8.4 Command: Write Control Register

The control registers can be written individually or successively. An echo of the command and the data bytes are provided for the microcontroller on pin SDO_TMDO.

Figure 8-4. Write Control Register


### 8.5 Command: OFF Command

If $A V C C \_E N$ in control register 1 is " 0 ", the input level on pin PWR_ON is low and on the key inputs Tn is high, then the OFF command sets the transceiver in the OFF mode.

Figure 8-5. OFF Command


### 8.6 Command: Delete IRQ

The delete IRQ command sets pin IRQ to low.
Figure 8-6. Delete IRQ


### 8.7 Command Structure

The three most significant bits of the command (bit 5 to bit 7) indicate the command type. Bit 0 to bit 4 describe the target address when reading or writing a control or status register. In all other commands bit 0 to bit 4 have no effect and should be set to " 0 " for compatibility with future products.

Table 8-1. Command Structure


### 8.8 4-wire Serial Interface

The 4-wire serial interface consists of the Chip Select (CS), the Serial Clock (SCK), the Serial Data Input (SDI_TMDI) and the Serial Data Output (SDO_TMDO). Data is transmitted/received bit by bit in synchronization with the serial clock.
Note: If the output level on pin N_RESET is low, no data communication with the microcontroller is possible.
When CS is low and the transparent mode is inactive (T_MODE = 0), SDO_TMDO is in a high impedance state. When CS is low and the transparent mode is active ( $T$ _MODE $=1$ ), the $R X$ data stream is available on pin SDO_TMDO.

Figure 8-7. Serial Timing


## 9. Operation Modes

### 9.1 RX Operation

The transceiver is set to RX operation with the bits OPM0 and OPM1 in control register 1.
Table 9-1. Control Register 1

| OPM1 | OPM0 | Function |
| :---: | :---: | :---: |
| 1 | 0 | RX polling mode |
| 1 | 1 | RX mode |

The transceiver is designed to consume less than 1 mA in $R X$ operation while remaining sensitive to signals from a corresponding transmitter. This is achieved via the polling circuit. This circuit enables the signal path periodically for a short time. During this time the bit-check logic verifies the presence of a valid transmitter signal. Only if a valid signal is detected does the transceiver remain active and transfer the data to the connected microcontroller. This transfer takes place either via the TX/RX data buffer or via the pin SDO_TMDO. When there is no valid signal present, the transceiver is in sleep mode most of the time, resulting in low current consumption. This condition is called RX polling mode. A connected microcontroller can be disabled during this time.
All relevant parameters of the polling logic can be configured by the connected microcontroller. This flexibility enables the user to meet the specifications in terms of current consumption, system response time, data rate, etc.
In RX mode the RF transceiver is enabled permanently and the bit-check logic verifies the presence of a valid transmitter signal. When a valid signal is detected the transceiver transfers the data to the connected microcontroller. This transfer take place either via the TX/RX data buffer or via the pin SDO_TMDO.

### 9.1.1 RX Polling Mode

When the transceiver is in RX polling mode it stays in a continuous cycle of three different modes. In sleep mode the RF transceiver is disabled for the time period $T_{\text {Sleep }}$ while consuming low current of $I_{S}=I_{\text {IDLE_ }} x$. During the start-up period, $\mathrm{T}_{\text {Startup_PLL }}$ and $\mathrm{T}_{\text {Startup_Sig_Proc }}$, all signal processing circuits are enabled and settled. In the following bit-check mode, the incoming data stream is analyzed bit by bit to see if it is a valid transmitter signal. If no valid signal is present, the transceiver is set back to sleep mode after the period $\mathrm{T}_{\text {Bit-check }}$. This period varies check by check as it is a statistical process. An average value for $T_{\text {Bit-check }}$ is given in the electrical characteristics. During $T_{\text {Startup_PLL }}$ the current consumption is $I_{S}=I_{\text {Startup_PLL_ }}$. During $T_{\text {Startup_Sig_Proc }}$ and $T_{\text {Bit-check }}$ the current consumption is $I_{S}=I_{R X \_}$. The condition of the transceiver is indicated on pin RX_ACTIIVE (see Figure 9-1 on page 47 and Figure 9-2 on page 48). The average current consumption in $R X$ polling mode $I_{P}$ is different in 1 Li battery application (3V), 2 Li battery application ( 6 V ) or Base-station Application ( 5 V ). To calculate $\mathrm{I}_{\mathrm{p}}$ the index X must be replaced by VS1,VS2 in 1 Li battery application (3V), VS2 in 2 Li battery application ( 6 V ) or VS2,VAUX in Base-station Application (5V) (see section "Electrical Characteristics: General" on page 59).

$$
\mathrm{I}_{\mathrm{P}}=\frac{\mathrm{I}_{\text {IDLE_X }} \times \mathrm{T}_{\text {Sleep }}+\mathrm{I}_{\text {Startup_PLL_X }} \times \mathrm{T}_{\text {Startup_PLL }}+\mathrm{I}_{\mathrm{RX}_{-} \mathrm{X}} \times\left(\mathrm{T}_{\text {Startup_Sig_Proc }}+\mathrm{T}_{\text {Bitcheck }}\right)}{\mathrm{T}_{\text {Sleep }}+\mathrm{T}_{\text {Startup_PLL }}+\mathrm{T}_{\text {Startup_Sig_Proc }}+\mathrm{T}_{\text {Bit_check }}}
$$

To save current it is recommended that CLK and $\mathrm{V}_{\text {vsout }}$ be disabled during $R X$ polling mode. $\mathrm{I}_{\mathrm{P}}$ does not include the current of the Microcontroller_Interface, $I_{V S I N T}$, or the current of an external device connected to pin VSOUT (for example, microcontroller). If CLK and/or VSOUT is enabled during RX polling mode the current consumption is calculated as follows:
$\mathrm{I}_{\mathrm{S}_{\text {_Poll }}}=\mathrm{I}_{\mathrm{P}}+\mathrm{I}_{\mathrm{VSINT}}+\mathrm{I}_{\mathrm{EXT}}$
During $T_{\text {Sleep }}, T_{\text {Startup_PLL }}$ and $T_{\text {Startup_Sig_Proc }}$, the transceiver is not sensitive to a transmitter signal. To guarantee the reception of a transmitted command, the transmitter must start the telegram with an adequate preburst. The required length of the preburst, $T_{\text {Preburst, }}$ depends on the polling parameters $T_{\text {Sleep }}, T_{\text {Startup_PLL }}, T_{\text {Startup_Sig_Proc }}$ and $T_{\text {Bit-check }}$. Thus, $T_{\text {Bit-check }}$ depends on the actual bit rate and the number of bits $\left(\mathrm{N}_{\text {Bit-check }}\right)$ to be tested.

$$
\mathrm{T}_{\text {Preburst }} \geq \mathrm{T}_{\text {Sleep }}+\mathrm{T}_{\text {Startup_PLL }}+\mathrm{T}_{\text {Startup_Sig_Proc }}+\mathrm{T}_{\text {Bit_check }}
$$

### 9.1.2 Sleep Mode

The length of period $T_{\text {sleep }}$ is defined by the 5-bit word sleep in control register 4, the extension factor $X_{\text {Sleep }}$ defined by the bit $\mathrm{X}_{\text {Sleep }}$ in control register 4 , and the basic clock cycle $\mathrm{T}_{\text {DCLK }}$. It is calculated to be:
$\mathrm{T}_{\text {Sleep }}=$ Sleep $\times 1024 \times \mathrm{T}_{\text {DCLK }} \times \mathrm{X}_{\text {Sleep }}$
In US and European applications, the maximum value of $T_{\text {Sleep }}$ is about 38 ms if $X_{\text {Sleep }}$ is set to 1 (which is done by setting the bit $X_{\text {Sleep }}$ in control register 4 to " 0 "). The time resolution is about 1.2 ms in that case. The sleep time can be extended to about 300 ms by setting $X_{\text {Sleep }}$ to 8 (which is done by setting $X_{\text {Sleep }}$ in control register 4 to " 1 "), the time resolution is then about 9.6 ms .

### 9.1.3 Start-up Mode

During $T_{\text {Startup_PLL }}$ the PLL is enabled and starts up. If the PLL is locked, the signal processing circuit starts up ( $\mathrm{T}_{\text {Startup_Sig_Proc }}$ ). After the start-up time all circuits are in stable condition and ready to receive.

Figure 9-1. Flow Chart Polling Mode/RX Mode (T_MODE = 0, Transparent Mode Inactive)


Sleep:
$X_{\text {Sleep }}$ :
$\mathrm{T}_{\text {DCLK }}$ :
$\mathrm{T}_{\text {Startup_PLL }} \quad 798.5 \times \mathrm{T}_{\text {DCLK }}$ (typ)
$\mathrm{T}_{\text {Startup_Sig_Proc }}:$
$882 \times \mathrm{T}_{\text {DCLK }}$
(BR_Range 0)
$498 \times \mathrm{T}_{\text {DCLK }}$
$306 \times \mathrm{T}_{\text {DCLK }}$
(BR_Range 1)
$210 \times \mathrm{T}_{\text {DCLK }}$
(BR_Range 2)

Is defined by the selected baud rate range and
$\mathrm{T}_{\text {DCLK }}$. The baud-rate range is defined by bit
Baud 0 and Baud 1 in Control Register 6.
$T_{\text {Bit-check: }} \quad$ Depends on the result of the bit check.
If the bit check is ok, $T_{\text {Bit-check }}$ depends on the number of bits to be checked ( $\mathrm{N}_{\text {Bit-check }}$ ) and on the utilized data rate.

If the bit check fails, the average time period for that check despends on the selected bit-rate range and on $T_{\text {XDCLK }}$. The bit-rate range is defined by bit Baud 0 and Baud 1 in Control Register 6.

If the transceiver detects a bit errror after a successful bit check and before the start bit is detected pin IRQ will be set to high (only if P_MODE = 0) and the transceiver is set back to start-up mode.

Figure 9-2. Flow Chart Polling Mode/RX Mode (T_MODE = 1, Transparent Mode Active)


Sleep:
$\mathrm{X}_{\text {Sleep }}$ :
$\mathrm{T}_{\text {DCLK }}$ :
$\mathrm{T}_{\text {Startup_PLL: }} \quad 798.5 \times \mathrm{T}_{\text {DCLK }}(\mathrm{typ})$
$\mathrm{T}_{\text {Startup_Sig_Proc: }}$
$\mathrm{T}_{\text {Bit-check }}:$ Register 4 Basic clock cycle

Defined by bits Sleep 0 to Sleep 4 in Control
Defined by bit XSleep in Control register 4

| $882 \times \mathrm{T}_{\text {DCLK }}$ | (BR_Range 0) |
| :--- | :--- |
| $498 \times \mathrm{T}_{\text {DCLK }}$ | (BR_Range 1) |
| $306 \times \mathrm{T}_{\text {DCLK }}$ | (BR_Range 2) |
| $210 \times \mathrm{T}_{\text {DCLK }}$ | (BR_Range 3) |

Is defined by the selected baud rate range and
$\mathrm{T}_{\text {DCLK }}$. The baud-rate range is defined by bit
Baud 0 and Baud 1 in Control Register 6.

Depends on the result of the bit check.
If the bit check is ok, $T_{\text {Bit-check }}$ depends on the number of bits to be checked ( $\mathrm{N}_{\text {Bit-check }}$ ) and on the utilized data rate.

If the bit check fails, the average time period for that check despends on the selected bit-rate range and on $T_{\text {XDCLK }}$. The bit-rate range is defined by bit Baud 0 and Baud 1 in Control Register 6.

If in FSK mode the datastream is interrupted the FSK-Demodulator-PLL tends to lock out and is further not able to lock in, even there is a valid data stream available.
In this case the transceiver must be set back to IDLE mode.

### 9.1.4 Bit-check Mode

In bit-check mode the incoming data stream is examined to distinguish between a valid signal from a corresponding transmitter and signals due to noise. This is done by subsequent time frame checks where the distance between 2 signal edges are continuously compared to a programmable time window. The maximum count of this edge-to-edge test before the transceiver switches to receiving mode is also programmable.

### 9.1.5 Configuration of the Bit Check

Assuming a modulation scheme that contains two edges per bit, two time frame checks verify one bit. This is valid for Manchester, Bi-phase and most other modulation schemes. The maximum count of bits to be checked can be set to $0,3,6$ or 9 bits via the variable $N_{\text {Bit-check }}$ in control register 5 . This implies $0,6,12$ and 18 edge-to-edge checks, respectively. If $\mathrm{N}_{\text {Bit-check }}$ is set to a higher value, the transceiver is less likely to switch to receiving mode due to noise. In the presence of a valid transmitter signal, the bit check takes less time if $\mathrm{N}_{\text {Bit-check }}$ is set to a lower value. In RX polling mode, the bit-check time is not dependent on $\mathrm{N}_{\text {Bit-check }}$ if no valid signal is present. Figure 9-3 shows an example where three bits are tested successfully.

Figure 9-3. Timing Diagram for Complete Successful Bit Check (Number of Checked Bits: 3)

RX_ACTIVE


As seen in Figure 9-4, the time window for the bit check is defined by two separate time limits. If the edge-to-edge time $t_{e e}$ is in between the lower bit-check limit $T_{\text {Lim_min }}$ and the upper bit-check limit $T_{\text {Lim_max }}$, the check will be continued. If $t_{e e}$ is smaller than limit $T_{\text {Lim_min }}$ or exceeds $T_{\text {Lim_max }}$, the bit check will be terminated and the transceiver switches to sleep mode.

Figure 9-4. Valid Time Window for Bit Check


For the best noise immunity, use of a low span between $T_{\text {Lim_min }}$ and $T_{\text {Lim_max }}$ is recommended. This is achieved using a fixed frequency at a $50 \%$ duty cycle for the transmitter preburst: a " $11111 \ldots$..." or a " $10101 \ldots$..." sequence in Manchester or Bi-phase is a good choice. A good compromise between sensitivity and susceptibility to noise regarding the expected edge-to-edge time, $\mathrm{t}_{\mathrm{ee}}$, is a time window of $\pm 38 \%$; to get the maximum sensitivity the time window should be $\pm 50 \%$ and then $N_{\text {Bit-check }} \geq 6$. Using preburst patterns that contain various edge-to-edge time periods, the bit-check limits must be programmed according to the required span.
The bit-check limits are determined by means of the formula below:

$$
\begin{aligned}
& \mathrm{T}_{\text {Lim_min }}=\text { Lim_min } \times \mathrm{T}_{\text {XDCLK }} \\
& \mathrm{T}_{\text {Lim_max }}=(\text { Lim_max }-1) \times \mathrm{T}_{\text {XDCLK }}
\end{aligned}
$$

Lim_min is defined by the bits Lim_min 0 to Lim_min 5 in control register 5.
Lim_max is defined by the bits Lim_max 0 to Lim_max 5 in control register 6.
Using the above formulas, Lim_min and Lim_max can be determined according to the required $T_{\text {Lim_min }}, T_{\text {Lim_max }}$ and $T_{\text {XDCLK }}$. The time resolution defining $T_{\text {Lim_min }}$ and $T_{\text {Lim_max }}$ is $T_{\text {XDCLK }}$. The minimum edge-to-edge time $t_{e e}$ is defined in the section "Receiving Mode" on page 52. The lower limit should be set to $\operatorname{Lim} \_\min \geq 10$. The maximum value of the upper limit is Lim_max $=63$.
Figure 9-5, Figure 9-6 on page 51, and Figure 9-7 on page 51 illustrate the bit check for the bit-check limits Lim_min $=14$ and Lim_max $=24$. The signal processing circuits are enabled during $T_{\text {Startup PLL }}$ and $T_{\text {Startup_Sig_Proc }}$. The output of the ASK/FSK demodulator (Demod_Out) is undefined during that period. When the bit check becomes active, the bit-check counter is clocked with the cycle $\mathrm{T}_{\text {XDCLK }}$.
Figure 9-5 shows how the bit check proceeds if the bit-check counter value CV_Lim is within the limits defined by Lim_min and Lim_max at the occurrence of a signal edge. In Figure 9-6 on page 51 the bit check fails because the value CV_Lim is lower than the limit Lim_min. The bit check also fails if CV_Lim reaches Lim_max. This is illustrated in Figure 9-7 on page 51.

Figure 9-5. Timing Diagram During Bit Check


Figure 9-6. Timing Diagram for Failed Bit Check (Condition CV_Lim < Lim_min)


Figure 9-7. Timing Diagram for Failed Bit Check (Condition: CV_Lim $\geq$ Lim_max)


### 9.1.6 Duration of the Bit Check

If no transmitter is present during the bit check, the output of the ASK/FSK demodulator delivers random signals. The bit check is a statistical process and $T_{\text {Bit-check }}$ varies for each check. Therefore, an average value for $T_{\text {Bit-check }}$ is given in the electrical characteristics. $\mathrm{T}_{\text {Bit-check }}$ depends on the selected bit-rate range and on $\mathrm{T}_{\text {XDCLK }}$. A higher bit-rate range causes a lower value for $\mathrm{T}_{\text {Bit-check }}$, resulting in a lower current consumption in RX polling mode.
In the presence of a valid transmitter signal, $\mathrm{T}_{\text {Bit-check }}$ is dependent on the frequency of that signal, $\mathrm{f}_{\text {Signal }}$, and the count of the bits, $\mathrm{N}_{\text {Bit-check. }}$. A higher value for $\mathrm{N}_{\text {Bit-check }}$ therefore results in a longer period for $\mathrm{T}_{\text {Bit-check }}$, requiring a higher value for the transmitter pre-burst, $\mathrm{T}_{\text {Preburst }}$.

### 9.1.7 Receiving Mode

If the bit check was successful for all bits specified by $\mathrm{N}_{\text {Bit-check }}$, the transceiver switches to receiving mode. To activate a connected microcontroller, the bits VSOUT_EN and CLK_ON in control register 3 are set to " 1 ". An interrupt is issued at pin IRQ if the control bits T_MODE $=0$ and $P \_M O D E=0$.
If the transparent mode is active (T_MODE = 1) and the level on pin CS is low (no data transfer via the serial interface), the RX data stream is available on pin SDO_TMDO (Figure 9-8).

Figure 9-8. Receiving Mode (TMODE = 1)


If the transparent mode is inactive (T_MODE = 0), the received data stream is buffered in the TX/RX data buffer (see Figure 99 on page 53). The TX/RX data buffer is only usable for Manchester and Bi-phase coded signals. It is always possible to transfer the data from the data buffer via the 4-wire serial interface to a microcontroller (see Figure 8-1 on page 42).
Buffering of the data stream:
After a successful bit check, the transceiver switches from bit-check mode to receiving mode. In receiving mode the TX/RX data buffer control logic is active and examines the incoming data stream. This is done, as in the bit check, by subsequent time frame checks where the distance between two edges is continuously compared to a programmable time window as illustrated in Figure 9-9 on page 53. Only two time differences between two edges in Manchester and Bi-phase coded signals are valid ( T and 2T).

The limits for T are the same as used for the bit check. They can be programmed in control register 5 and 6 (Lim_min, Lim_max).
The limits for 2 T are calculated as follows:

Lower limit of 2T:

$$
\begin{aligned}
& \operatorname{Lim}_{-} \min _{-} 2 \mathrm{~T}=\left(\operatorname{Lim}_{-} \min +\operatorname{Lim}_{-} \max \right)-\left(\operatorname{Lim}_{-} \max -\operatorname{Lim}_{-} \min \right) / 2 \\
& \mathrm{~T}_{\text {Lim_min_2 }=\mathrm{Lim}_{-} \min \_2 \mathrm{~T} \times \mathrm{T}_{\text {XDCLK }}}
\end{aligned}
$$

Upper limit of 2T:
Lim_max_2T $=\left(\operatorname{Lim} \_\min +\operatorname{Lim} \_\max \right)+\left(\operatorname{Lim} \_\max -\operatorname{Lim} \_\min \right) / 2$

If the result of Lim_min_2T or Lim_max_2T is not an integer value, it will be rounded up.
If the TX/RX data buffer control logic detects the start bit, the data stream is written in the TX/RX data buffer byte by byte. The start bit is part of the first data byte and must be different from the bits of the preburst. If the preburst consists of a sequence of "00000...", the start bit must be a " 1 ". If the preburst consists of a sequence of " $11111 \ldots$..., the start bit must be a " 0 ".
If the data stream consists of more than 16 bytes, a buffer overflow occurs and the TX/RX data buffer control logic overwrites the bytes already stored in the TX/RX data buffer. Therefore, it is very important to ensure that the data is read in time so that no buffer overflow occurs (see Figure 8-1 on page 42). There is a counter that indicates the number of received bytes in the TX/RX data buffer (see section "Transceiver Configuration" on page 42). If a byte is transferred to the microcontroller, the counter is decremented; if a byte is received, the counter is incremented. The counter value is available via the 4 -wire serial interface.

An interrupt is issued if the counter (while counting up) reaches the value defined by the control bits IR0 and IR1 in control register 1.

Figure 9-9. Receiving Mode (TMODE = 0)


If the TX/RX data buffer control logic detects a bit error, an interrupt is issued and the transceiver is set back to the start-up mode (see Figure 9-1 on page 47, Figure 9-2 on page 48 and Figure 9-10).
Bit error: $\quad$ a) $t_{e e}<T_{\text {Lim_min }}$ or $T_{\text {Lim_max }}<t_{e e}<T_{\text {Lim_min_2T }}$ or $t_{e e}>T_{\text {Lim_max_2T }}$
b) Logical error (no edge detected in the bit center)

Note: $\quad$ The byte consisting of the bit error will not be stored in the TX/RX data buffer. Thus, it is not available via the 4wire serial interface.
Writing the control register $1,4,5$ or 6 during receiving mode resets the TX/RX data buffer control logic and the counter which indicates the number of received bytes. If the bits OPM0 and OPM1 are still "1" after writing to a control register, the transceiver changes to the start-up mode (start-up signal processing).

Figure 9-10. Bit Error (TMODE = 0)


Table 9-2. RX Modulation Scheme

| Mode | ASK/_NFSK | T_MODE | $\mathrm{RF}_{\text {IN }}$ | Bit in TX/RX Data Buffer | Level on Pin SDO_TMDO |
| :---: | :---: | :---: | :---: | :---: | :---: |
| RX | 0 | 0 | $\mathrm{f}_{\text {FSK_L }} \rightarrow \mathrm{f}_{\text {FSK_H }}$ | 1 | X |
|  |  | 0 | $\mathrm{f}_{\text {FSK_H }} \rightarrow \mathrm{f}_{\text {FSK_L }}$ | 0 | X |
|  |  | 1 | $\mathrm{f}_{\text {FSK_H }}$ | - | 1 |
|  |  | 1 | $\mathrm{f}_{\text {FSK_L }}$ | - | 0 |
|  | 1 | 0 | $\mathrm{f}_{\text {ASK }}$ off $\rightarrow \mathrm{f}_{\text {ASK }}$ on | 1 | X |
|  |  | 0 | $\mathrm{f}_{\text {ASK }}$ on $\rightarrow \mathrm{f}_{\text {ASK }}$ off | 0 | X |
|  |  | 1 | $\mathrm{f}_{\text {ASK }}$ on | - | 1 |
|  |  | 1 | $\mathrm{f}_{\text {ASK }}$ off | - | 0 |

### 9.1.8 Recommended Lim_min and Lim_max for Maximum Sensitivity

The sensitivity measurements in the section "Low-IF Receiver" in Table 3-3 on page 11 and Table 3-4 on page 11 have been done with the Lim_min and Lim_max values according to Table 9-3. These values are optimized for maximum sensitivity. Note that since these limits are optimized for sensitivity, the number of checked bits, $\mathrm{N}_{\text {Bit-check }}$, has to be at least 6 to prevent the circuit from waking up to often in polling mode due to noise.

Table 9-3. Recommended Lim_min and Lim_max Values for Different Bit Rates

| $\begin{gathered} \mathrm{f}_{\mathrm{RF}}\left(\mathrm{f}_{\mathrm{XTAL}}\right) / \\ \mathrm{MHz} \end{gathered}$ | $\begin{gathered} \text { 1.0 Kbit/s } \\ \text { BR_Range_0 } \\ \text { XLim =1 } \end{gathered}$ | 2.4 Kbit/s <br> BR_Range_0 XLim = 0 | $\begin{gathered} 5 \text { Kbit/s } \\ \text { BR_Range_1 } \\ \text { XLim = } 0 \end{gathered}$ | 10 Kbit/s <br> BR_Range_2 <br> XLim $=0$ | $\begin{gathered} 20 \mathrm{Kbit} / \mathrm{s} \\ \text { BR_Range_3 } \\ \text { XLim }=0 \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{gathered} 433.92 \\ (13.25311) \end{gathered}$ | $\begin{aligned} \operatorname{Lim} \_\min & =13(251 \mu \mathrm{~s}) \\ \text { Lim_max } & =38(715 \mu \mathrm{~s}) \end{aligned}$ | $\begin{aligned} \text { Lim_min } & =12(116 \mu \mathrm{~s}) \\ \operatorname{Lim} \_\max & =34(319 \mu \mathrm{~s}) \end{aligned}$ | $\begin{gathered} \text { Lim_min }=11(53 \mu \mathrm{~s}) \\ \operatorname{Lim} \_\max \end{gathered}=32(150 \mu \mathrm{~s})$ | $\begin{aligned} & \text { Lim_min }=11(27 \mu \mathrm{~s}) \\ & \operatorname{Lim} \_\max =32(75 \mu \mathrm{~s}) \end{aligned}$ | $\begin{aligned} & \text { Lim_min }=11(13 \mu \mathrm{~s}) \\ & \text { Lim_max }^{2}=32(37 \mu \mathrm{~s}) \end{aligned}$ |
| $\begin{gathered} 868.3 \\ (13.41191) \end{gathered}$ | $\begin{aligned} \operatorname{Lim} \_\min & =13(248 \mu \mathrm{~s}) \\ \operatorname{Lim} \_\max & =38(706 \mu \mathrm{~s}) \end{aligned}$ | $\begin{aligned} & \text { Lim_min }=12(115 \mu \mathrm{~s}) \\ & \text { Lim_max }^{2}=34(315 \mu \mathrm{~s}) \end{aligned}$ | $\begin{gathered} \text { Lim_min }=11(52 \mu \mathrm{~s}) \\ \text { Lim_max }=32(148 \mu \mathrm{~s}) \end{gathered}$ | $\begin{aligned} & \text { Lim_min }=11(26 \mu \mathrm{~s}) \\ & \operatorname{Lim} \_\max =32(74 \mu \mathrm{~s}) \end{aligned}$ | $\begin{aligned} & \text { Lim_min }=11(13 \mu \mathrm{~s}) \\ & \text { Lim_max }=32(37 \mu \mathrm{~s}) \end{aligned}$ |

### 9.2 TX Operation

The transceiver is set to TX operation by using the bits OPM0 and OPM1 in the control register 1.

Table 9-4. Control Register 1

| OPM1 | OPM0 | Function |
| :---: | :---: | :---: |
| 0 | 1 | TX mode |

Before activating TX mode, the TX parameters (bit rate, modulation scheme, etc.) must be selected as illustrated in Figure 9-11 on page 55. The bit rate depends on Baud 0 and Baud 1 in control register 6, Lim_min0 to Lim_min5 in control register 5 and XLIM in control register 4 (see section "Control Register" on page 32). The modulation is selected with ASK/_NFSK in control register 4. The FSK frequency deviation is fixed to about $\pm 16 \mathrm{kHz}$. If $P_{-}$Mode is set to " 1 ", the Manchester modulator is disabled and pattern mode is active (NRZ, see Table 9-5 on page 57).
After the transceiver is set to TX mode, the start-up mode is active and the PLL is enabled. If the PLL is locked, the TX mode is active.

If the transceiver is in start-up or TX mode, the TX/RX data buffer can be loaded via the 4-wire serial interface. After the first byte is in the buffer and the TX mode is active, the transceiver starts transmitting automatically (beginning with the MSB). While transmitting it is always possible to load new data in the TX/RX data buffer. To prevent a buffer overflow or interruptions during transmitting, the user must ensure that data is loaded at the same speed as it is transmitted.
There is a counter that indicates the number of bytes to be transmitted (see section "Transceiver Configuration" on page 42). If a byte is loaded, the counter is incremented, if a byte is transmitted, the counter is decremented. The counter value is available via the 4-wire serial interface. An IRQ is issued if the counter (while counting down) reaches the value defined by the control bits IR0 and IR1 in control register 1.
Note: $\quad$ Writing to the control register $1,4,5$ or 6 during TX mode resets the TX/RX data buffer and the counter which indicates the number of bytes to be transmitted.
If T_Mode in control register 1 is set to " 1 ", the transceiver is in TX transparent mode. In this mode the TX/RX data buffer is disabled and the TX data stream must be applied on pin SDI_TMDI. Figure 9-11 on page 55 illustrates the flow chart of the TX transparent mode.

Figure 9-11. TX Operation (T_MODE = 0)


Idle Mode

Figure 9-12. TX Transparent Mode (T_MODE = 1)


Table 9-5. TX Modulation Schemes

| Mode | ASK/_NFSK | P_Mode | T_Mode | Bit in TX/RX <br> Data Buffer | Level on Pin SDI_TMDI | RFout |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TX | 0 | 0 | 0 | 1 | X | $\mathrm{f}_{\text {FSK_L }} \rightarrow \mathrm{f}_{\text {FSK_H }}$ |
|  |  | 0 | 0 | 0 | $x$ | $\mathrm{f}_{\text {FSK_H }} \rightarrow \mathrm{f}_{\text {FSK_L }}$ |
|  |  | 1 | 0 | 1 | X | $\mathrm{f}_{\text {FSK_H }}$ |
|  |  | 1 | 0 | 0 | X | $\mathrm{f}_{\text {FSK_L }}$ |
|  |  | $x$ | 1 | X | 1 | $\mathrm{f}_{\text {FSK_H }}$ |
|  |  | X | 1 | X | 0 | $\mathrm{f}_{\text {FSK_L }}$ |
|  | 1 | 0 | 0 | 1 | X | $\mathrm{f}_{\text {ASK }}$ off $\rightarrow \mathrm{f}_{\text {ASK }}$ on |
|  |  | 0 | 0 | 0 | $x$ | $\mathrm{f}_{\text {ASK }}$ on $\rightarrow \mathrm{f}_{\text {ASK }}$ off |
|  |  | 1 | 0 | 1 | X | $\mathrm{f}_{\text {ASK }}$ on |
|  |  | 1 | 0 | 0 | X | $\mathrm{f}_{\text {ASK }}$ off |
|  |  | $x$ | 1 | X | 1 | $\mathrm{f}_{\text {ASK }}$ on |
|  |  | X | 1 | X | 0 | $\mathrm{f}_{\text {ASK }}$ off |

### 9.3 Interrupts

Via pin IRQ, the transceiver signals different operating conditions to a connected microcontroller. If a specific operating condition occurs, pin IRQ is set to high.
If an interrupt occurs, it is recommended to delete the interrupt immediately by reading the status register, so that a further potential interrupt doesn't get lost. If the Interrupt pin doesn't switch to low by reading the status register, the interrupt was triggered by the RX/TX data buffer. In this case read or write the RX/TX data buffer according to Table 9-6.

Table 9-6. Interrupt Handling

| Operating Conditions Which Set Pin IRQ to High Level | Operations Which Set Pin IRQ to Low Level |
| :--- | :--- |
| Events in Status Register |  |
| State transition of status bit STn <br> $(0 \rightarrow 1 ; 1 \rightarrow 0)$ | Read status register or <br> Command Delete IRQ |
| Appearance of status bit Power_On <br> $(0 \rightarrow 1)$ |  |
| Appearance of status bit P_On_Aux <br> $(0 \rightarrow 1)$ | Write TX data buffer or <br> Write control register 1 or |
| Events During TX Operation (T_MODE = 0) | Write control register 4 or |
| W, 8 or 12 Bytes are in the TX data buffer or the TX data buffer <br> is empty (depends on IR0 and IR1 in control register 1). | Write control register 5 or <br> Cogister 6 or |
| Command delete IRQ |  |

Note: 1. During reading of the RX/TX buffer, no IRQ is issued, due to the received bytes or a receiving error.

## 10. Absolute Maximum Ratings

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

| Parameters | Symbol | Min. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: |
| Junction temperature | $\mathrm{T}_{\mathrm{j}}$ |  | 150 | ${ }^{\circ} \mathrm{C}$ |
| Storage temperature | $\mathrm{T}_{\text {stg }}$ | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Ambient temperature | $\mathrm{T}_{\text {amb }}$ | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| Supply voltage VS2 | $\mathrm{V}_{\text {MaxVS2 }}$ | -0.3 | +7.2 | V |
| Supply voltage VS1 | $\mathrm{V}_{\text {MaxVS1 }}$ | -0.3 | +4 | V |
| Supply voltage VAUX | $\mathrm{V}_{\text {MaxVAUX }}$ | -0.3 | +7.2 | V |
| Supply voltage VSINT | $\mathrm{V}_{\text {MaxVSINT }}$ | -0.3 | +5.5 | V |
| ESD (Human Body Model ESD S 5.1) every pin | HBM | -1.5 | + 1.5 | kV |
| ESD (Machine Model JEDEC A115A) every pin | MM | -200 | +200 | V |
| ESD (Field Induced Charge Device Model ESD STM 5.3.1-1999) every pin | FCDM | -1 | +1 | kV |
| Maximum input level, input matched to $50 \Omega$ | $\mathrm{P}_{\text {in_max }}$ |  | 10 | dBm |

## 11. Thermal Resistance

| Parameters | Symbol | Value | Unit |
| :--- | :---: | :---: | :---: |
| Junction ambient | $\mathrm{R}_{\mathrm{thJA}}$ | 25 | K/W |

## 12. Electrical Characteristics: General

This device is manufactured with an industrial (not automotive) grade process and process controls. Although this device may meet certain automotive grade criteria in performance, Atmel can not recommend that this device be used in any automotive application. All parameters refer to GND and are valid for $\mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{Vs} 1}=\mathrm{V}_{\mathrm{Vs} 2}=3.0 \mathrm{~V}$ (1-battery application), $\mathrm{V}_{\mathrm{Vs} 2}=6.0 \mathrm{~V}$ (2-battery application) and $\mathrm{V}_{\mathrm{VS} 2}=\mathrm{V}_{\mathrm{VAUX}}=5.0 \mathrm{~V}$ (Base-station Application). Typical values are given at $\mathrm{f}_{\mathrm{RF}}=433.92 \mathrm{MHz}$ unless otherwise specified. Details about current consumption, timing and digital pin properties can be found in the specific sections of the "Electrical Characteristics".

| No. | Parameters | Test Conditions | Pin ${ }^{(1)}$ | Symbol | Min. | Typ. | Max. | Unit | Type* |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | RtX_TX_IDLE Mode |  |  |  |  |  |  |  |  |
| 1.1 | RF operating frequency range | ATA5428 $\mathrm{V}_{433 \_\mathrm{N} 868}=\mathrm{AVCC}$ | 4, 10 | $\mathrm{f}_{\mathrm{RF}}$ | 431.5 |  | 436.5 | MHz | A |
|  |  | ATA5428 $V_{433 \_N 868}=G N D$ | 4, 10 | $\mathrm{f}_{\text {RF }}$ | 862 |  | 872 | MHz | A |
| 1.2 | Supply current OFF mode | $V_{V s 1}=V_{V s 2}=3 V$, <br> $\mathrm{V}_{\mathrm{VSINT}}=0 \mathrm{~V}$ <br> (1 battery) and <br> $\mathrm{V}_{\mathrm{Vs} 2}=6 \mathrm{~V}$ (2 battery) <br> OFF mode is not available if <br> $V_{V S 2}=V_{V A U X}=5 \mathrm{~V}$ <br> $\mathrm{V}_{\mathrm{VSINT}}=0 \mathrm{~V}$ (base <br> station) |  | $\mathrm{I}_{\text {S_OFF }}$ |  | < 10 |  | nA | A |
| 1.3 | Supply current IDLE mode | $\mathrm{V}_{\text {vsout }}$ disabled, <br> XTO running <br> $\mathrm{V}_{\mathrm{VS} 1}=\mathrm{V}_{\mathrm{VS} 2}=3 \mathrm{~V}$ <br> (1 battery) |  | $I_{\text {S_IDLE }}$ |  | 220 |  | $\mu \mathrm{A}$ | B |
|  |  | $\mathrm{V}_{\mathrm{Vs2} 2}=6 \mathrm{~V}$ (2 battery) |  | $\mathrm{I}_{\text {S_IDLE }}$ |  | 310 |  | $\mu \mathrm{A}$ | B |
|  |  | $V_{\mathrm{VS} 2}=\mathrm{V}_{\mathrm{VAUX}}=5 \mathrm{~V}$ <br> (base station) |  | $\mathrm{I}_{\text {S_IDLE }}$ |  | 310 |  | $\mu \mathrm{A}$ | B |
| 1.4 | System start-up time | From OFF mode to IDLE mode including reset and XTO start-up (see Figure 7-4 on page 40) XTAL: $\mathrm{C}_{\mathrm{m}}=5 \mathrm{fF}$, $\mathrm{C}_{0}=1.8 \mathrm{pF}, \mathrm{R}_{\mathrm{m}}=15 \Omega$ |  | TPWR_ON_IRQ_1 |  | 0.3 |  | ms | C |
| 1.5 | RX start-up time | From IDLE mode to receiving mode <br> $\mathrm{N}_{\text {Bit-check }}=3$ <br> Bit rate $=20 \mathrm{Kbit} / \mathrm{s}$, BR_Range_3 <br> (see Figure 9-1 on page 47, Figure 9-2 on page 48 and Figure 9-3 on page 49) |  | $\begin{gathered} \mathrm{T}_{\text {Startup_PLL }}+ \\ \mathrm{T}_{\text {Startup_Sig_Proc }} \\ +\mathrm{T}_{\text {Bit-chek }} \end{gathered}$ |  | 1.39 |  | ms | A |
| 1.6 | TX start-up time | From IDLE mode to TX mode (see Figure 9-11 on page 55) |  | $\mathrm{T}_{\text {Startup }}$ |  | 0.4 |  | ms | A |

*) Type means: $A=100 \%$ tested, $B=100 \%$ correlation tested, $C=$ Characterized on samples, $D=$ Design parameter
Note: 1. Pin numbers in brackets mean they were measured with RF_IN matched to $50 \Omega$ according to Figure 3-1 on page 11 with component values according to Table 3-2 on page 11 and RF_OUT matched to $50 \Omega$ according to Figure 3-10 on page 18 with component values according to Table 3-7 on page 19.

## 12. Electrical Characteristics: General (Continued)

This device is manufactured with an industrial (not automotive) grade process and process controls. Although this device may meet certain automotive grade criteria in performance, Atmel can not recommend that this device be used in any automotive application. All parameters refer to GND and are valid for $\mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{Vs} 1}=\mathrm{V}_{\mathrm{VS} 2}=3.0 \mathrm{~V}$ (1-battery application), $\mathrm{V}_{\mathrm{VS} 2}=6.0 \mathrm{~V}$ (2-battery application) and $V_{V S 2}=V_{V A U X}=5.0 \mathrm{~V}$ (Base-station Application). Typical values are given at $f_{R F}=433.92 \mathrm{MHz}$ unless otherwise specified. Details about current consumption, timing and digital pin properties can be found in the specific sections of the "Electrical Characteristics".

| No. | Parameters | Test Conditions | Pin ${ }^{(1)}$ | Symbol | Min. | Typ. | Max. | Unit | Type* |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 2 | Receiver/RX Mode |  |  |  |  |  |  |  |  |
| 2.1 | Supply current RX mode | $\mathrm{f}_{\mathrm{RF}}=433.92 \mathrm{MHz}$ | 17, 18 | $I_{\text {S_RX }}$ |  | 10.5 |  | mA | A |
|  |  | $\mathrm{f}_{\mathrm{RF}}=868 \mathrm{MHz}$ | 17, 18 | $I_{\text {S_RX }}$ |  | 10.3 |  | mA | A |
| 2.2 | Supply current RX polling mode | $\begin{aligned} & \mathrm{T}_{\text {Sleep }}=49.45 \mathrm{~ms} \\ & \mathrm{X}_{\text {SLEEP }}=8, \text { Sleep }=5 \\ & \text { Bit rate }=20 \mathrm{Kbit} / \mathrm{s} \text { FSK, } \\ & \mathrm{V}_{\text {Vsout }} \text { disabled } \end{aligned}$ | 17, 18 | $I_{P}$ |  | 444 |  | $\mu \mathrm{A}$ | B |
| 2.3 | Input sensitivity FSK$\mathrm{f}_{\mathrm{RF}}=433.92 \mathrm{MHz}$ | FSK deviation $\mathrm{f}_{\mathrm{DEV}}= \pm 16 \mathrm{kHz}$ <br> limits according to <br> Table 9-3 on page 54, $\begin{aligned} & \text { BER }=10^{-3} \\ & \mathrm{~T}_{\text {amb }}=25^{\circ} \mathrm{C} \end{aligned}$ |  |  |  |  |  |  |  |
|  |  | Bit rate 20Kbit/s | (4) | $\mathrm{P}_{\text {REF_FSK }}$ | -104.0 | -106.0 | -107.5 | dBm | B |
|  |  | Bit rate 2.4bit/s | (4) | $\mathrm{P}_{\text {REF_FSK }}$ | -107.5 | -109.5 | -111.0 | dBm | B |
| 2.4 | Input sensitivity ASK$\mathrm{f}_{\mathrm{RF}}=433.92 \mathrm{MHz}$ | ASK 100\%, level of carrier limits according to Table 9-3 on page $\begin{aligned} & 54, \mathrm{BER}=10^{-3} \\ & \mathrm{~T}_{\mathrm{amb}}=25^{\circ} \mathrm{C} \end{aligned}$ |  |  |  |  |  |  |  |
|  |  | Bit rate 10Kbit/s | (4) | $\mathrm{P}_{\text {REF_ASK }}$ | -110.5 | -112.5 | -114.0 | dBm | B |
|  |  | Bit rate $2.4 \mathrm{Kbit} / \mathrm{s}$ | (4) | $\mathrm{P}_{\text {REF_ASK }}$ | -114.5 | -116.5 | -118.0 | dBm | B |
| 2.5 | Sensitivity change at $\mathrm{f}_{\mathrm{RF}}=868.3 \mathrm{MHz}$ <br> compared to $\mathrm{f}_{\mathrm{RF}}=433.92 \mathrm{MHz}$ | $\begin{aligned} & \mathrm{f}_{\mathrm{RF}}=433.92 \mathrm{MHz} \\ & \text { to } \mathrm{f}_{\mathrm{RF}}=868.3 \mathrm{MHz} \\ & \mathrm{P}=\mathrm{P}_{\mathrm{REF}_{-} A S K}+\Delta \mathrm{P}_{\mathrm{REF} 1}+ \\ & \Delta \mathrm{P}_{\mathrm{REF} 2} \\ & \mathrm{P}=\mathrm{P}_{\text {REF_FSK }}+\Delta \mathrm{P}_{\mathrm{REF} 1}+ \\ & \Delta \mathrm{P}_{\text {REF2 }} \end{aligned}$ | (4) | $\Delta \mathrm{P}_{\text {REF1 }}$ |  | +2.7 |  | dB | B |
| 2.6 | Maximum frequency offset in FSK mode | Maximum frequency difference of $\mathrm{f}_{\mathrm{RF}}$ between receiver and transmitter in FSK mode ( $\mathrm{f}_{\mathrm{RF}}$ is the center frequency of the FSK signal with $\mathrm{f}_{\mathrm{DEV}}= \pm 16 \mathrm{kHz}$ ) | (4) | $\Delta \mathrm{f}_{\text {OFFSET }}$ | -58 |  | +58 | kHz | B |

*) Type means: $A=100 \%$ tested, $B=100 \%$ correlation tested, $C=$ Characterized on samples, $D=$ Design parameter
Note: 1. Pin numbers in brackets mean they were measured with RF_IN matched to $50 \Omega$ according to Figure 3-1 on page 11 with component values according to Table 3-2 on page 11 and RF_OUT matched to $50 \Omega$ according to Figure 3-10 on page 18 with component values according to Table 3-7 on page 19.

## 12. Electrical Characteristics: General (Continued)

This device is manufactured with an industrial (not automotive) grade process and process controls. Although this device may meet certain automotive grade criteria in performance, Atmel can not recommend that this device be used in any automotive application. All parameters refer to GND and are valid for $\mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{Vs} 1}=\mathrm{V}_{\mathrm{VS} 2}=3.0 \mathrm{~V}$ (1-battery application), $\mathrm{V}_{\mathrm{VS} 2}=6.0 \mathrm{~V}$ (2-battery application) and $\mathrm{V}_{\mathrm{VS} 2}=\mathrm{V}_{\mathrm{VAUX}}=5.0 \mathrm{~V}$ (Base-station Application). Typical values are given at $\mathrm{f}_{\mathrm{RF}}=433.92 \mathrm{MHz}$ unless otherwise specified. Details about current consumption, timing and digital pin properties can be found in the specific sections of the "Electrical Characteristics".

| No. | Parameters | Test Conditions | Pin ${ }^{(1)}$ | Symbol | Min. | Typ. | Max. | Unit | Type* |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 2.7 | Supported FSK frequency deviation | With up to 2dB loss of sensitivity. Note that the tolerable frequency offset is for $\mathrm{f}_{\mathrm{DEV}}= \pm 22 \mathrm{kHz}, 6 \mathrm{kHz}$ lower than for $\mathrm{f}_{\mathrm{DEV}}= \pm 16 \mathrm{kHz}$ hence $\Delta \mathrm{f}_{\text {OFFSET }} \leq \pm 52 \mathrm{kHz}$ | (4) | $\mathrm{f}_{\text {DEV }}$ | $\pm 14$ | $\pm 16$ | $\pm 22$ | kHz | B |
|  | m noise fig | $\mathrm{f}_{\mathrm{RF}}=433.92 \mathrm{MHz}$ | (4) | NF |  | 7.0 |  | dB | B |
|  | 俍 | $\mathrm{f}_{\mathrm{RF}}=868.3 \mathrm{MHz}$ | (4) | NF |  | 9.7 |  | dB | B |
|  | rmediate frequency | $\mathrm{f}_{\mathrm{RF}}=433.92 \mathrm{MHz}$ |  | $\mathrm{f}_{\mathrm{IF}}$ |  | 223 |  | kHz | A |
|  | mediate frequency | $\mathrm{f}_{\mathrm{RF}}=868.3 \mathrm{MHz}$ |  | $\mathrm{f}_{\mathrm{IF}}$ |  | 226 |  | kHz | A |
| 2.10 | System bandwidth | This value is for information only! Note that for crystal and system frequency offset calculations, $\Delta f_{\text {OFFSET }}$ must be used. | (4) | SBW |  | 185 |  | kHz | A |
| 2.11 | System outband 2nd-order input intercept point with respect to $f_{\text {IF }}$ | $\begin{aligned} & \Delta f_{\text {meas } 1}=1,800 \mathrm{MHz} \\ & \Delta f_{\text {meas2 }}=2,026 \mathrm{MHz} \\ & \mathrm{f}_{\mathrm{IF}}=\Delta \mathrm{f}_{\text {meas } 2}-\Delta \mathrm{f}_{\text {meas } 1} \end{aligned}$ | (4) | IIP2 |  | +50 |  | dBm | C |
| 2.12 | System outband 3rd-order input | $\begin{aligned} & \Delta f_{\text {meas } 1}=1.8 \mathrm{MHz} \\ & \Delta f_{\text {meas2 }}=3.6 \mathrm{MHz} \\ & \mathrm{f}_{\mathrm{RF}}=433.92 \mathrm{MHz} \end{aligned}$ | (4) | IIP3 |  | -21 |  | dBm | C |
|  |  | $\mathrm{f}_{\mathrm{RF}}=868.3 \mathrm{MHz}$ | (4) | IIP3 |  | -17 |  | dBm | C |
| 2.13 | System outband input 1dB compression point | $\begin{aligned} & \Delta \mathrm{f}_{\text {meas1 } 1}=1 \mathrm{MHz} \\ & \mathrm{f}_{\mathrm{RF}}=433.92 \mathrm{MHz} \end{aligned}$ | (4) | I1dBCP |  | -30 |  | dBm | C |
|  |  | $\mathrm{f}_{\mathrm{RF}}=868.3 \mathrm{MHz}$ | (4) | 11 dBCP |  | -27 |  | dBm | C |
| 2.14 |  | $\mathrm{f}_{\mathrm{RF}}=433.92 \mathrm{MHz}$ | 4 | $\mathrm{Z}_{\text {in_LNA }}$ |  | ( $32-\mathrm{j} 169$ ) |  | $\Omega$ | C |
|  |  | $\mathrm{f}_{\mathrm{RF}}=868.3 \mathrm{MHz}$ | 4 | $\mathrm{Z}_{\text {in_LNA }}$ |  | (21-j78) |  | $\Omega$ | C |
| 2.15 | Allowable peak RF input level, ASK and | $\begin{aligned} & \text { BER < 10 } 0^{-3} \text {, } \\ & \text { ASK: } 100 \% \end{aligned}$ | (4) | $\mathrm{P}_{\text {IN_max }}$ |  | +10 | -10 | dBm | C |
|  | FSK | FSK: $\mathrm{f}_{\mathrm{DEV}}= \pm 16 \mathrm{kHz}$ | (4) | $\mathrm{P}_{\text {IN_max }}$ |  | +10 | -10 | dBm | C |
|  |  | $\mathrm{f}<1 \mathrm{GHz}$ | (4) |  |  |  | -57 | dBm | C |
| 2.16 | LO spurious emission at LNA_IN | $\mathrm{f}>1 \mathrm{GHz}$ | (4) |  |  |  | -47 | dBm | C |
|  |  | $\mathrm{f}_{\mathrm{RF}}=433.92 \mathrm{MHz}$ | (4) |  |  | -97 |  | dBm | C |
|  |  | $\mathrm{f}_{\mathrm{RF}}=868.3 \mathrm{MHz}$ | (4) |  |  | -84 |  | dBm | C |

*) Type means: $A=100 \%$ tested, $B=100 \%$ correlation tested, $C=$ Characterized on samples, $D=$ Design parameter
Note: 1. Pin numbers in brackets mean they were measured with RF_IN matched to $50 \Omega$ according to Figure 3-1 on page 11 with component values according to Table 3-2 on page 11 and RF_OUT matched to $50 \Omega$ according to Figure 3-10 on page 18 with component values according to Table 3-7 on page 19.

## 12. Electrical Characteristics: General (Continued)

This device is manufactured with an industrial (not automotive) grade process and process controls. Although this device may meet certain automotive grade criteria in performance, Atmel can not recommend that this device be used in any automotive application. All parameters refer to GND and are valid for $\mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{VS} 1}=\mathrm{V}_{\mathrm{VS} 2}=3.0 \mathrm{~V}$ (1-battery application), $\mathrm{V}_{\mathrm{VS} 2}=6.0 \mathrm{~V}$ (2-battery application) and $V_{V S 2}=V_{V A U X}=5.0 \mathrm{~V}$ (Base-station Application). Typical values are given at $f_{R F}=433.92 \mathrm{MHz}$ unless otherwise specified. Details about current consumption, timing and digital pin properties can be found in the specific sections of the "Electrical Characteristics".

| No. | Parameters | Test Conditions | Pin ${ }^{(1)}$ | Symbol | Min. | Typ. | Max. | Unit | Type* |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 2.17 | Image rejection | Within the complete image band | (4) |  | 20 | 30 |  | dB | A |
| 2.18 | Useful signal to interfering signal ratio | Peak level of useful signal to peak level of interferer for $B E R<10^{-3}$ with any modulation scheme of interferer |  |  |  |  |  |  |  |
|  |  | FSK BR_Ranges 0, 1, 2 | (4) | $\mathrm{SNR}_{\text {FSKO-2 }}$ |  | 2 | 3 | dB | B |
|  |  | FSK BR_Range_3 | (4) | $\mathrm{SNR}_{\text {FSK3 }}$ |  | 4 | 6 | dB | B |
|  |  | ASK ( $\mathrm{P}_{\text {RF }}<\mathrm{P}_{\text {RFIN_High }}$ ) | (4) | SNR ${ }_{\text {ASK }}$ |  | 10 | 12 | dB | B |
| 2.19 | RSSI output | Dynamic range | (4), 36 | $\mathrm{D}_{\text {RSSI }}$ |  | 70 |  | dB | A |
|  |  | Lower level of range $\begin{aligned} & \mathrm{f}_{\mathrm{RF}}=433.92 \mathrm{MHz} \\ & \mathrm{f}_{\mathrm{RF}}=868.3 \mathrm{MHz} \end{aligned}$ | (4), 36 | $\mathrm{P}_{\text {RFIN_Low }}$ |  | $\begin{aligned} & -115 \\ & -112 \end{aligned}$ |  | dBm dBm | A |
|  |  | Upper level of range $\begin{aligned} & \mathrm{f}_{\mathrm{RF}}=433.92 \mathrm{MHz} \\ & \mathrm{f}_{\mathrm{RF}}=868.3 \mathrm{MHz} \end{aligned}$ | (4), 36 | $\mathrm{P}_{\text {RFIN_High }}$ |  | $\begin{aligned} & -45 \\ & -42 \end{aligned}$ |  | dBm dBm | A |
|  |  | Gain | (4), 36 |  | 5.5 | 8.0 | 10.5 | $\mathrm{mV} / \mathrm{dB}$ | A |
|  |  | Output voltage range | (4), 36 | $\mathrm{OV}_{\text {RSSI }}$ | 400 |  | 1100 | mV | A |
| 2.20 | Output resistance RSSI pin | RX mode TX mode | 36 | $\mathrm{R}_{\text {RSSI }}$ | $\begin{gathered} 8 \\ 32 \end{gathered}$ | $\begin{aligned} & 10 \\ & 40 \end{aligned}$ | $\begin{gathered} 12.5 \\ 50 \end{gathered}$ | k ת | C |

*) Type means: $A=100 \%$ tested, $B=100 \%$ correlation tested, $C=$ Characterized on samples, $D=$ Design parameter
Note: 1. Pin numbers in brackets mean they were measured with RF_IN matched to $50 \Omega$ according to Figure 3-1 on page 11 with component values according to Table 3-2 on page 11 and RF_OUT matched to $50 \Omega$ according to Figure 3-10 on page 18 with component values according to Table 3-7 on page 19.

## 12. Electrical Characteristics: General (Continued)

This device is manufactured with an industrial (not automotive) grade process and process controls. Although this device may meet certain automotive grade criteria in performance, Atmel can not recommend that this device be used in any automotive application. All parameters refer to GND and are valid for $\mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{VS} 1}=\mathrm{V}_{\mathrm{VS} 2}=3.0 \mathrm{~V}$ (1-battery application), $\mathrm{V}_{\mathrm{VS} 2}=6.0 \mathrm{~V}$ (2-battery application) and $V_{V S 2}=V_{V A U X}=5.0 \mathrm{~V}$ (Base-station Application). Typical values are given at $f_{R F}=433.92 \mathrm{MHz}$ unless otherwise specified. Details about current consumption, timing and digital pin properties can be found in the specific sections of the "Electrical Characteristics".

| No. | Parameters | Test Conditions | Pin ${ }^{(1)}$ | Symbol | Min. | Typ. | Max. | Unit | Type* |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 2.21 |  | Sensitivity (BER = $10^{-3}$ ) is reduced by 6 dB if a continuous wave blocking signal at $\pm \Delta f$ is $\Delta \mathrm{P}_{\text {Block }}$ higher than the useful signal level (bit rate $=20 \mathrm{bit} / \mathrm{s}$, FSK, $\mathrm{f}_{\mathrm{DEV}} \pm 16 \mathrm{kHz}$, Manchester code) |  |  |  |  |  |  |  |
|  | Blocking | $\begin{aligned} & \mathrm{f}_{\mathrm{RF}}=433.92 \mathrm{MHz} \\ & \Delta \mathrm{f} \pm 0.75 \mathrm{MHz} \\ & \Delta \mathrm{f} \pm 1.0 \mathrm{MHz} \\ & \Delta \mathrm{f} \pm 1.5 \mathrm{MHz} \\ & \Delta \mathrm{f} \pm 5 \mathrm{MHz} \\ & \Delta \mathrm{f} \pm 10 \mathrm{MHz} \end{aligned}$ | (4) | $\Delta \mathrm{P}_{\text {Block }}$ |  | $\begin{aligned} & 55 \\ & 59 \\ & 62 \\ & 68 \\ & 70 \end{aligned}$ |  | dBC | C |
|  |  | $\begin{aligned} & \mathrm{f}_{\mathrm{RF}}=868.3 \mathrm{MHz} \\ & \Delta \mathrm{f} \pm 0.75 \mathrm{MHz} \\ & \Delta \mathrm{f} \pm 1.0 \mathrm{MHz} \\ & \Delta \mathrm{f} \pm 1.5 \mathrm{MHz} \\ & \Delta \mathrm{f} \pm 5 \mathrm{MHz} \\ & \Delta \mathrm{f} \pm 10 \mathrm{MHz} \end{aligned}$ | (4) | $\Delta \mathrm{P}_{\text {Block }}$ |  | $\begin{aligned} & 50 \\ & 53 \\ & 57 \\ & 67 \\ & 69 \end{aligned}$ |  | dBC | C |
| 2.22 | CDEM | Capacitor connected to pin 37 (CDEM) | 37 |  | -5\% | 15 | +5\% | nF | D |
| 3 | Power Amplifier/TX Mode |  |  |  |  |  |  |  |  |
|  | Supply current TX | $\mathrm{f}_{\mathrm{RF}}=868.3 \mathrm{MHz}$ |  | $\mathrm{IS}_{\text {_TX_PAOFF }}$ |  | 6.50 |  | mA | A |
| 3.1 | mode power amplifier OFF | $\mathrm{f}_{\mathrm{RF}}=433.92 \mathrm{MHz}$ |  | $\mathrm{IS}_{\text {- TX_PAOFF }}$ |  | 6.95 |  | mA | A |
| 3.2 | Output power 1 | $\begin{aligned} & \mathrm{V}_{\mathrm{VS} 1}=\mathrm{V}_{\mathrm{VS} 2}=3 \mathrm{~V} \\ & \mathrm{~T}_{\text {amb }}=25^{\circ} \mathrm{C} \\ & \mathrm{~V}_{\mathrm{PWR} \text { _H }}=0 \mathrm{~V} \\ & \\ & \mathrm{f}_{\mathrm{RF}}=433.92 \mathrm{MHz} \\ & \mathrm{R}_{\mathrm{R} \_\mathrm{PWR}}=56 \mathrm{k} \Omega \\ & \mathrm{R}_{\mathrm{Lopt}}=2.3 \mathrm{k} \Omega \\ & \\ & \mathrm{f}_{\mathrm{RF}}=868.3 \mathrm{MHz} \\ & \mathrm{R}_{\mathrm{R} \_\mathrm{PWR}}=30 \mathrm{k} \Omega \\ & \mathrm{R}_{\mathrm{Lopt}}=1.3 \mathrm{k} \Omega \\ & \mathrm{RF}=\mathrm{OUT} \text { matched to } \\ & \mathrm{R}_{\mathrm{Lopt}} / / \\ & \mathrm{j} /\left(2 \times \pi \times \mathrm{f}_{\mathrm{RF}} \times 1.0 \mathrm{pF}\right) \end{aligned}$ | (10) | $\mathrm{P}_{\text {REF1 }}$ | -2.5 | 0 | +2.5 | dBm | B |

*) Type means: $A=100 \%$ tested, $B=100 \%$ correlation tested, $C=$ Characterized on samples, $D=$ Design parameter
Note: 1. Pin numbers in brackets mean they were measured with RF_IN matched to $50 \Omega$ according to Figure 3-1 on page 11 with component values according to Table 3-2 on page 11 and RF_OUT matched to $50 \Omega$ according to Figure 3-10 on page 18 with component values according to Table 3-7 on page 19.

## 12. Electrical Characteristics: General (Continued)

This device is manufactured with an industrial (not automotive) grade process and process controls. Although this device may meet certain automotive grade criteria in performance, Atmel can not recommend that this device be used in any automotive application. All parameters refer to GND and are valid for $\mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{Vs} 1}=\mathrm{V}_{\mathrm{VS} 2}=3.0 \mathrm{~V}$ (1-battery application), $\mathrm{V}_{\mathrm{VS} 2}=6.0 \mathrm{~V}$ (2-battery application) and $\mathrm{V}_{\mathrm{VS} 2}=\mathrm{V}_{\mathrm{VAUX}}=5.0 \mathrm{~V}$ (Base-station Application). Typical values are given at $\mathrm{f}_{\mathrm{RF}}=433.92 \mathrm{MHz}$ unless otherwise specified. Details about current consumption, timing and digital pin properties can be found in the specific sections of the "Electrical Characteristics".

| No. | Parameters | Test Conditions | Pin ${ }^{(1)}$ | Symbol | Min. | Typ. | Max. | Unit | Type* |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 3.3 | Supply current TX mode power amplifier ON 1 | PA on/0 dBm |  |  |  |  |  |  |  |
|  |  | $\mathrm{f}_{\mathrm{RF}}=433.92 \mathrm{MHz}$ | 17, 18 | $\mathrm{IS}_{\text {_TX_PAON1 }}$ |  | 8.6 |  | mA | B |
|  |  | $\mathrm{f}_{\mathrm{RF}}=868.3 \mathrm{MHz}$ | 17, 18 | $\mathrm{I}_{\text {S_TX_PAON1 }}$ |  | 9.6 |  | mA | B |
| 3.4 | Output power 2 | $\begin{aligned} & \mathrm{V}_{\mathrm{VS} 1}=\mathrm{V}_{\mathrm{VS} 2}=3 \mathrm{~V} \\ & \mathrm{~T}_{\mathrm{amb}}=25^{\circ} \mathrm{C} \\ & \mathrm{~V}_{\mathrm{PWR} \_\mathrm{H}}=0 \mathrm{~V} \\ & \mathrm{f}_{\mathrm{RF}}=433.92 \mathrm{MHz} \\ & \mathrm{R}_{\mathrm{R} \_\mathrm{PWR}}=27 \mathrm{k} \Omega \\ & \mathrm{R}_{\mathrm{Lopt}}=1.1 \mathrm{k} \Omega \\ & \\ & \mathrm{f}_{\mathrm{RF}}=868.3 \mathrm{MHz} \\ & \mathrm{R}_{\mathrm{R} \_\mathrm{PWR}}=16 \mathrm{k} \Omega \\ & \mathrm{R}_{\mathrm{Lopt}}=0.5 \mathrm{k} \Omega \end{aligned}$ <br> RF_OUT matched to $\mathrm{R}_{\text {Lopt }}$ // $\mathrm{j} /\left(2 \times \pi \times \mathrm{f}_{\mathrm{RF}} \times 1.0 \mathrm{pF}\right)$ | (10) | $\mathrm{P}_{\text {REF2 }}$ | 3.5 | 5.0 | 6.5 | dBm | B |
| 3.5 | Supply current TX mode power amplifier ON 2 | PA on/5 dBm |  |  |  |  |  |  |  |
|  |  | $\mathrm{f}_{\text {RF }}=433.92 \mathrm{MHz}$ | 17, 18 | $\mathrm{I}_{\text {S_TX_PAON2 }}$ |  | 10.5 |  | mA | B |
|  |  | $\mathrm{f}_{\text {RF }}=868.3 \mathrm{MHz}$ | 17, 18 | $\mathrm{IS}_{\text {_TX_PAON2 }}$ |  | 11.2 |  | mA | B |
| 3.6 | Output power 3 | $\begin{aligned} & \mathrm{V}_{\mathrm{Vs} 1}=\mathrm{V}_{\mathrm{VS} 2}=3 \mathrm{~V} \\ & \mathrm{~T}_{\mathrm{amb}}=25^{\circ} \mathrm{C} \\ & \mathrm{~V}_{\mathrm{PWR} \_\mathrm{H}}=\mathrm{AVCC} \\ & \mathrm{f}_{\mathrm{RF}}=433.92 \mathrm{MHz} \\ & \mathrm{R}_{\mathrm{R}_{2} \mathrm{PWR}}=27 \mathrm{k} \Omega \\ & \mathrm{R}_{\text {Lopt }}=0.36 \mathrm{k} \Omega \\ & \mathrm{f}_{\mathrm{RF}}=868.3 \mathrm{MHz} \\ & \mathrm{R}_{\mathrm{R}_{2} \mathrm{PWR}}=20 \mathrm{k} \Omega \\ & \mathrm{R}_{\text {Lopt }}=0.22 \mathrm{k} \Omega \end{aligned}$ <br> RF_OUT matched to $\mathrm{R}_{\text {Lopt }} / /$ $\mathrm{j} /\left(2 \times \pi \times \mathrm{f}_{\mathrm{RF}} \times 1.0 \mathrm{pF}\right)$ | (10) | $\mathrm{P}_{\text {REF3 }}$ | 8.5 | 10 | 11.5 | dBm | B |
| 3.7 | Supply current TX mode power amplifier ON 3 | PA on/10dBm |  |  |  |  |  |  |  |
|  |  | $\mathrm{f}_{\text {RF }}=433.92 \mathrm{MHz}$ | 17, 18 | $\mathrm{IS}_{\text {STX_PAON3 }}$ |  | 15.8 |  | mA | B |
|  |  | $\mathrm{f}_{\mathrm{RF}}=868.3 \mathrm{MHz}$ | 17, 18 | $\mathrm{I}_{\text {S_TX_PAON3 }}$ |  | 17.3 |  | mA | B |

${ }^{*}$ ) Type means: $A=100 \%$ tested, $B=100 \%$ correlation tested, $C=$ Characterized on samples, $D=$ Design parameter
Note: 1. Pin numbers in brackets mean they were measured with RF_IN matched to $50 \Omega$ according to Figure 3-1 on page 11 with component values according to Table 3-2 on page 11 and RF_OUT matched to $50 \Omega$ according to Figure 3-10 on page 18 with component values according to Table 3-7 on page 19.

## 12. Electrical Characteristics: General (Continued)

This device is manufactured with an industrial (not automotive) grade process and process controls. Although this device may meet certain automotive grade criteria in performance, Atmel can not recommend that this device be used in any automotive application. All parameters refer to GND and are valid for $\mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{Vs} 1}=\mathrm{V}_{\mathrm{VS} 2}=3.0 \mathrm{~V}$ (1-battery application), $\mathrm{V}_{\mathrm{VS} 2}=6.0 \mathrm{~V}$ (2-battery application) and $V_{V S 2}=V_{V A U X}=5.0 \mathrm{~V}$ (Base-station Application). Typical values are given at $f_{R F}=433.92 \mathrm{MHz}$ unless otherwise specified. Details about current consumption, timing and digital pin properties can be found in the specific sections of the "Electrical Characteristics".

| No. | Parameters | Test Conditions | Pin ${ }^{(1)}$ | Symbol | Min. | Typ. | Max. | Unit | Type* |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 3.8 | Output power variation for full temperature and supply voltage range | $\begin{aligned} & T_{\mathrm{amb}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ & \mathrm{P}_{\text {out }}=\mathrm{P}_{\mathrm{REFX}}+\Delta \mathrm{P}_{\mathrm{REFX}} \\ & \mathrm{X}=1,2 \text { or } 3 \\ & \mathrm{~V}_{\mathrm{VS} 1}=\mathrm{V}_{\mathrm{VS} 2}=3.0 \mathrm{~V} \end{aligned}$ | (10) | $\Delta \mathrm{P}_{\text {REF }}$ |  | -0.8 | -1.5 | dB | B |
|  |  | $\mathrm{V}_{\mathrm{Vs} 1}=\mathrm{V}_{\mathrm{Vs} 2}=2.7 \mathrm{~V}$ | (10) | $\Delta \mathrm{P}_{\text {REF }}$ |  |  | -2.5 | dB | B |
|  |  | $\mathrm{V}_{\mathrm{VS} 1}=\mathrm{V}_{\mathrm{VS} 2}=2.4 \mathrm{~V}$ | (10) | $\Delta \mathrm{P}_{\text {REF }}$ |  |  | -3.5 | dB | B |
| 3.9 | Impedance RF_OUT in RX mode | $\mathrm{f}_{\mathrm{RF}}=433.92 \mathrm{MHz}$ | 10 | $\mathrm{Z}_{\text {RF_OUT_RX }}$ |  | (19-j366) |  | $\Omega$ | C |
|  |  | $\mathrm{f}_{\mathrm{RF}}=868.3 \mathrm{MHz}$ | 10 | $\mathrm{Z}_{\text {RF_OUT_RX }}$ |  | (2.8-j141) |  | $\Omega$ | C |
| 3.10 | Noise floor power amplifier | at $\pm 10 \mathrm{MHz} /$ at 5 dBm |  |  |  |  |  |  |  |
|  |  | $\mathrm{f}_{\mathrm{RF}}=433.92 \mathrm{MHz}$ | (10) | $\mathrm{L}_{\text {TX10M }}$ |  | -126 |  | $\mathrm{dBC} / \mathrm{Hz}$ | C |
|  |  | $\mathrm{f}_{\mathrm{RF}}=868.3 \mathrm{MHz}$ | (10) | $\mathrm{L}_{\text {TX10M }}$ |  | -125 |  | $\mathrm{dBC} / \mathrm{Hz}$ | C |
| 3.11 | ASK modulation rate | This corresponds to 10Kbit/s Manchester coding and 20Kbit/s NRZ coding |  | $\mathrm{f}_{\text {Data_ASK }}$ | 1 |  | 10 | kHz | C |
| 4 | XTO |  |  |  |  |  |  |  |  |
| 4.1 | Pulling XTO due to $\mathrm{XTO}, \mathrm{C}_{\mathrm{L} 1}$ and $\mathrm{C}_{\mathrm{L} 2}$ tolerances | Pulling at nominal temperature and supply voltage <br> $\mathrm{f}_{\mathrm{XTAL}}=$ resonant frequency of the XTAL $\mathrm{C}_{0} \geq 1.0 \mathrm{pF}$ $R_{m} \leq 120 \Omega$ $\begin{aligned} & \mathrm{C}_{\mathrm{m}} \leq 7.0 \mathrm{fF} \\ & \mathrm{C}_{\mathrm{m}} \leq 14 \mathrm{fF} \end{aligned}$ | 24, 25 | $\Delta \mathrm{f}_{\text {XTO1 }}$ | $\begin{gathered} -50 \\ -100 \end{gathered}$ | $\mathrm{f}_{\text {XTAL }}$ | $\begin{gathered} +50 \\ +100 \end{gathered}$ | ppm | A |
| 4.2 | Transconductance XTO at start | At start-up; after start-up the amplitude is regulated to $\mathrm{V}_{\text {PPXTAL }}$ | 24, 25 | $\mathrm{gm}_{\mathrm{m}, \mathrm{XTO}}$ |  | 19 |  | ms | B |
| 4.3 | XTO start-up time | $\begin{aligned} & \mathrm{C}_{0} \leq 2.2 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{m}}<14 \mathrm{fF} \\ & \mathrm{R}_{\mathrm{m}} \leq 120 \Omega \end{aligned}$ | 24, 25 | TPWR_ON_IRQ_1 |  | 300 | 800 | $\mu \mathrm{s}$ | A |
| 4.4 | Maximum $\mathrm{C}_{0}$ of XTAL | Required for stable operation with internal load capacitors | 24, 25 | $\mathrm{C}_{0 \text { max }}$ |  |  | 3.8 | pF | D |
| 4.5 | Internal capacitors | $\mathrm{C}_{\mathrm{L} 1}$ and $\mathrm{C}_{\mathrm{L} 2}$ | 24, 25 | $\mathrm{C}_{\mathrm{L} 1}, \mathrm{C}_{\mathrm{L} 2}$ | 14.8 | 18 | 21.2 | pF | B |

*) Type means: $A=100 \%$ tested, $B=100 \%$ correlation tested, $C=$ Characterized on samples, $D=$ Design parameter
Note: 1. Pin numbers in brackets mean they were measured with RF_IN matched to $50 \Omega$ according to Figure 3-1 on page 11 with component values according to Table 3-2 on page 11 and RF_OUT matched to $50 \Omega$ according to Figure 3-10 on page 18 with component values according to Table 3-7 on page 19.

## 12. Electrical Characteristics: General (Continued)

This device is manufactured with an industrial (not automotive) grade process and process controls. Although this device may meet certain automotive grade criteria in performance, Atmel can not recommend that this device be used in any automotive application. All parameters refer to GND and are valid for $\mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{Vs} 1}=\mathrm{V}_{\mathrm{VS} 2}=3.0 \mathrm{~V}$ (1-battery application), $\mathrm{V}_{\mathrm{VS} 2}=6.0 \mathrm{~V}$ (2-battery application) and $V_{V S 2}=V_{V A U X}=5.0 \mathrm{~V}$ (Base-station Application). Typical values are given at $f_{R F}=433.92 \mathrm{MHz}$ unless otherwise specified. Details about current consumption, timing and digital pin properties can be found in the specific sections of the "Electrical Characteristics".

| No. | Parameters | Test Conditions | Pin ${ }^{(1)}$ | Symbol | Min. | Typ. | Max. | Unit | Type* |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 4.6 | Pulling of radio frequency $f_{R F}$ due to $\mathrm{XTO}, \mathrm{C}_{\mathrm{L} 1}$ and $\mathrm{C}_{\mathrm{L} 2}$ versus temperature and supply changes | $\begin{aligned} & 1.0 \mathrm{pF} \leq \mathrm{C}_{0} \leq 2.2 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{m}} \leq 14.0 \mathrm{fF} \\ & \mathrm{R}_{\mathrm{m}} \leq 120 \Omega \end{aligned}$ <br> PLL adjusted with FREQ at nominal temperature and supply voltage | 4, 10 | $\Delta \mathrm{f}_{\mathrm{XTO} 2}$ | -2 |  | +2 | ppm | C |
| 4.7 | Amplitude XTAL after start-up | $\begin{aligned} & \mathrm{C}_{\mathrm{m}}=5 \mathrm{fF}, \mathrm{C}_{0}=1.8 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{m}}=15 \Omega \end{aligned}$ |  |  |  |  |  |  |  |
|  |  | V(XTAL1, XTAL2) peak-to-peak value | 24, 25 | $\mathrm{V}_{\text {PPXTAL }}$ |  | 700 |  | mVpp | C |
|  |  | V(XTAL1) <br> peak-to-peak value | 24, 25 | $V_{\text {PPXTAL }}$ |  | 350 |  | mVpp | C |
| 4.8 | Real part of XTO impedance at start-up | $\mathrm{C}_{0} \leq 2.2 \mathrm{pF}$, small signal start impedance, this value is important for crystal oscillator startup | 24, 25 | $\mathrm{Re}_{\text {xto }}$ |  | -2,000 | -1,500 | $\Omega$ | B |
| 4.9 | Maximum series resistance $R_{m}$ of XTAL after start-up | $\begin{aligned} & \mathrm{C}_{0} \leq 2.2 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{m}} \leq 14 \mathrm{fF} \Omega \end{aligned}$ | 24, 25 | $\mathrm{R}_{\mathrm{m} \text { _ max }}$ |  | 15 | 120 | $\Omega$ | B |
| 4.10 | Nominal XTAL load resonant frequency | $\begin{aligned} & \mathrm{f}_{\mathrm{RF}}=433.92 \mathrm{MHz} \\ & \mathrm{f}_{\mathrm{RF}}=868.3 \mathrm{MHz} \end{aligned}$ | 24, 25 | $\mathrm{f}_{\text {XTAL }}$ |  | $\begin{gathered} 113.25311 \\ 13.41191 \end{gathered}$ |  | $\begin{aligned} & \mathrm{MHz} \\ & \mathrm{MHz} \\ & \mathrm{MHz} \end{aligned}$ | D |
| 4.11 | External CLK frequency | $\mathrm{f}_{\mathrm{RF}}=433.92 \mathrm{MHz}$ <br> CLK division ratio $=3$ CLK has nominal 50\% duty cycle | 30 | $\mathrm{f}_{\text {CLK }}$ |  | 4.418 |  | MHz | D |
|  |  | $\mathrm{f}_{\mathrm{RF}}=868.3 \mathrm{MHz}$ <br> CLK division ratio $=3$ <br> CLK has nominal 50\% duty cycle | 30 | $\mathrm{f}_{\text {CLK }}$ |  | 4.471 |  | MHz | D |
| 4.12 | DC voltage after startup | $\mathrm{V}_{\mathrm{DC}}$ (XTAL1, XTAL2) <br> XTO running <br> (IDLE mode, RX mode and TX mode) | 24, 25 | $V_{\text {DCXTO }}$ | -150 | -30 |  | mV | C |

*) Type means: $A=100 \%$ tested, $B=100 \%$ correlation tested, $C=$ Characterized on samples, $D=$ Design parameter
Note: 1. Pin numbers in brackets mean they were measured with RF_IN matched to $50 \Omega$ according to Figure 3-1 on page 11 with component values according to Table 3-2 on page 11 and RF_OUT matched to $50 \Omega$ according to Figure 3-10 on page 18 with component values according to Table 3-7 on page 19.

## 12. Electrical Characteristics: General (Continued)

This device is manufactured with an industrial (not automotive) grade process and process controls. Although this device may meet certain automotive grade criteria in performance, Atmel can not recommend that this device be used in any automotive application. All parameters refer to GND and are valid for $\mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{VS} 1}=\mathrm{V}_{\mathrm{VS} 2}=3.0 \mathrm{~V}$ (1-battery application), $\mathrm{V}_{\mathrm{VS} 2}=6.0 \mathrm{~V}$ (2-battery application) and $V_{V S 2}=V_{V A U X}=5.0 \mathrm{~V}$ (Base-station Application). Typical values are given at $f_{R F}=433.92 \mathrm{MHz}$ unless otherwise specified. Details about current consumption, timing and digital pin properties can be found in the specific sections of the "Electrical Characteristics".

| No. | Parameters | Test Conditions | Pin ${ }^{(1)}$ | Symbol | Min. | Typ. | Max. | Unit | Type* |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 5 | Synthesizer |  |  |  |  |  |  |  |  |
| 5.1 | Spurious TX mode | At $\pm \mathrm{f}_{\text {CLK }}$, CLK enabled $\begin{aligned} & \mathrm{f}_{\mathrm{RF}}=433.92 \mathrm{MHz} \\ & \mathrm{f}_{\mathrm{RF}}=868.3 \mathrm{MHz} \end{aligned}$ |  | $\mathrm{SP}_{\text {TX }}$ |  | $\begin{aligned} & -68 \\ & -70 \end{aligned}$ |  | dBC | C |
|  |  | $\begin{aligned} & \text { At } \pm \mathrm{f}_{\mathrm{XTO}} \\ & \mathrm{f}_{\mathrm{RF}}=433.92 \mathrm{MHz} \\ & \mathrm{f}_{\mathrm{RF}}=868.3 \mathrm{MHz} \end{aligned}$ |  | $\mathrm{SP}_{\text {TX }}$ |  | $\begin{aligned} & -66 \\ & -60 \end{aligned}$ |  | dBC | C |
| 5.2 | Spurious RX mode | At $\pm \mathrm{f}_{\text {CLK }}$, CLK enabled $\begin{aligned} & \mathrm{f}_{\mathrm{RF}}=433.92 \mathrm{MHz} \\ & \mathrm{f}_{\mathrm{RF}}=868.3 \mathrm{MHz} \end{aligned}$ |  | $\mathrm{SP}_{\mathrm{RX}}$ |  | $\begin{aligned} & <-75 \\ & <-75 \end{aligned}$ |  | dBC | C |
|  |  | At $\pm f_{\text {XTO }}$ $\begin{aligned} & \mathrm{f}_{\mathrm{RF}}=433.92 \mathrm{MHz} \\ & \mathrm{f}_{\mathrm{RF}}=868.3 \mathrm{MHz} \end{aligned}$ |  | $\mathrm{SP}_{\mathrm{RX}}$ |  | $\begin{aligned} & -75 \\ & -68 \end{aligned}$ |  | dBC | C |
| 5.3 | In loop phase noise TX mode | Measured at 20 kHz distance to carrier $\begin{aligned} & \mathrm{f}_{\mathrm{RF}}=433.92 \mathrm{MHz} \\ & \mathrm{f}_{\mathrm{RF}}=868.3 \mathrm{MHz} \end{aligned}$ |  | $\mathrm{L}_{\text {TX20k }}$ |  | $\begin{aligned} & -80 \\ & -75 \end{aligned}$ |  | $\mathrm{dBC} / \mathrm{Hz}$ | A |
| 5.4 | Phase noise at 1 M RX mode | $\begin{aligned} & \mathrm{f}_{\mathrm{RF}}=433.92 \mathrm{MHz} \\ & \mathrm{f}_{\mathrm{RF}}=868.3 \mathrm{MHz} \end{aligned}$ |  | $L_{\text {RX1M }}$ |  | $\begin{aligned} & -120 \\ & -113 \end{aligned}$ |  | $\mathrm{dBC} / \mathrm{Hz}$ | C |
| 5.5 | Phase noise at 1 M TX mode | $\begin{aligned} & \mathrm{f}_{\mathrm{RF}}=433.92 \mathrm{MHz} \\ & \mathrm{f}_{\mathrm{RF}}=868.3 \mathrm{MHz} \end{aligned}$ |  | $\mathrm{L}_{\text {TX1M }}$ |  | $\begin{aligned} & -111 \\ & -107 \end{aligned}$ |  | $\mathrm{dBC} / \mathrm{Hz}$ | C |
| 5.6 | Phase noise at 10 M RX mode | Noise floor PLL |  | $L_{\text {RX10M }}$ |  | -135 |  | $\mathrm{dBC} / \mathrm{Hz}$ | C |
| 5.7 | Loop bandwidth PLL TX mode | Frequency where the absolute value loop gain is equal to 1 |  | $\mathrm{f}_{\text {Loop_PLL }}$ |  | 70 |  | kHz | B |
| 5.8 | Frequency deviation TX mode | $\begin{aligned} & \mathrm{f}_{\mathrm{RF}}=433.92 \mathrm{MHz} \\ & \mathrm{f}_{\mathrm{RF}}=868.3 \mathrm{MHz} \end{aligned}$ |  | $\mathrm{f}_{\text {DEV_TX }}$ |  | $\begin{aligned} & \pm 16.17 \\ & \pm 16.37 \end{aligned}$ |  | kHz | D |
| 5.9 | Frequency resolution | $\begin{aligned} & \mathrm{f}_{\mathrm{RF}}=433.92 \mathrm{MHz} \\ & \mathrm{f}_{\mathrm{RF}}=868.3 \mathrm{MHz} \end{aligned}$ | 4, 10 | $\Delta \mathrm{f}_{\text {Step_PLL }}$ |  | $\begin{aligned} & 808.9 \\ & 818.6 \end{aligned}$ |  | Hz | D |
| 5.10 | FSK modulation rate | This correspond to 20Kbit/s Manchester coding and 40Kbit/s NRZ coding |  | $\mathrm{f}_{\text {Data_FSK }}$ | 1 |  | 20 | kHz | B |

*) Type means: $A=100 \%$ tested, $B=100 \%$ correlation tested, $C=$ Characterized on samples, $D=$ Design parameter
Note: 1. Pin numbers in brackets mean they were measured with RF_IN matched to $50 \Omega$ according to Figure 3-1 on page 11 with component values according to Table 3-2 on page 11 and RF_OUT matched to $50 \Omega$ according to Figure 3-10 on page 18 with component values according to Table 3-7 on page 19.

## 12. Electrical Characteristics: General (Continued)

This device is manufactured with an industrial (not automotive) grade process and process controls. Although this device may meet certain automotive grade criteria in performance, Atmel can not recommend that this device be used in any automotive application. All parameters refer to GND and are valid for $\mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{VS} 1}=\mathrm{V}_{\mathrm{VS} 2}=3.0 \mathrm{~V}$ (1-battery application), $\mathrm{V}_{\mathrm{VS} 2}=6.0 \mathrm{~V}$ (2-battery application) and $V_{V S 2}=V_{V A U X}=5.0 \mathrm{~V}$ (Base-station Application). Typical values are given at $f_{R F}=433.92 \mathrm{MHz}$ unless otherwise specified. Details about current consumption, timing and digital pin properties can be found in the specific sections of the "Electrical Characteristics".

| No. | Parameters | Test Conditions | Pin ${ }^{(1)}$ | Symbol | Min. | Typ. | Max. | Unit | Type* |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 6 | RX/TX Switch |  |  |  |  |  |  |  |  |
| 6.1 | Impedance RX mode | RX mode, pin 38 with short connection to GND, $\mathrm{f}_{\mathrm{RF}}=0 \mathrm{~Hz}$ (DC) | 39 | $\mathrm{Z}_{\text {Switch_RX }}$ |  | 23000 |  | $\Omega$ | A |
|  |  | $\begin{aligned} & \mathrm{f}_{\mathrm{RF}}=433.92 \mathrm{MHz} \\ & \mathrm{f}_{\mathrm{RF}}=868.3 \mathrm{MHz} \end{aligned}$ | 39 | $\mathrm{Z}_{\text {Switch_RX }}$ |  | $\begin{gathered} (10.3-j 153) \\ (8.9-j 73) \end{gathered}$ |  | $\Omega$ | C |
| 6.2 | Impedance TX mode | TX mode, pin 38 with short connection to GND, $\mathrm{f}_{\mathrm{RF}}=0 \mathrm{~Hz}(\mathrm{DC})$ | 39 | $\mathrm{Z}_{\text {Switch_TX }}$ |  | 5 |  | $\Omega$ | A |
|  |  | $\begin{aligned} & \mathrm{f}_{\mathrm{RF}}=433.92 \mathrm{MHz} \\ & \mathrm{f}_{\mathrm{RF}}=868.3 \mathrm{MHz} \end{aligned}$ | 39 | $\mathrm{Z}_{\text {Switch_RX }}$ |  | $\begin{gathered} (4.5+\mathrm{j} 4.3) \\ (5+\mathrm{j} 9) \end{gathered}$ |  | $\Omega$ | C |
| 7 | Microcontroller Interface |  |  |  |  |  |  |  |  |
| 7.1 | Voltage range for microcontroller interface | $\mathrm{I}_{\mathrm{VSINT}}<10 \mu \mathrm{~A}$ if CLK is disabled and all interface pins are in stable condition and unloaded | $\begin{gathered} 27,28, \\ 29,30, \\ 31,32, \\ 33,34, \\ 35 \end{gathered}$ |  | 2.4 |  | 5.25 | V | A |
| 7.2 | CLK output rise and fall time | $\begin{aligned} & \mathrm{f}_{\mathrm{CLK}}<4.5 \mathrm{MHz} \\ & \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=\text { Load capacitance } \\ & \text { on pin } \mathrm{CLK} \\ & 2.4 \mathrm{~V} \leq \mathrm{V}_{\text {VIIN }} \leq 5.25 \mathrm{~V} \\ & 20 \% \text { to } 80 \% \mathrm{~V}_{\text {VIINT }} \end{aligned}$ | 30 | $\begin{aligned} & \mathrm{t}_{\text {rise }} \\ & \mathrm{t}_{\text {fall }} \end{aligned}$ |  | $\begin{aligned} & 20 \\ & 20 \end{aligned}$ | $\begin{aligned} & 30 \\ & 30 \end{aligned}$ | ns ns | B |
| 7.4 | Current consumption of the microcontroller interface | CLK enabled $V_{\text {vsout }}$ enabled <br> CLK disabled $V_{\text {vsout }}$ enabled |  |  |  | $\begin{array}{r} \mathrm{NT}=\frac{\left(\mathrm{C}_{\mathrm{CLK}}+\right.}{} \\ < \end{array}$ | $\begin{aligned} & \left.\frac{1}{L}\right) \times V \\ & 3 \\ & 0 \mu \mathrm{~A} \end{aligned}$ | $\mathrm{NT}^{2} \times \mathrm{f}_{3}$ |  |
|  |  | $\mathrm{V}_{\text {Vsout }}$ disabled <br> $\mathrm{C}_{\mathrm{L}}=$ Load capacitance on pin CLK <br> (All interface pins, except pin CLK, are in stable condition and unloaded) | 27 | $\mathrm{I}_{\text {VSINT }}$ | < $10 \mu \mathrm{~A}$ |  |  |  |  |
| 7.5 | Internal equivalent capacitance | Used for current calculation | 30, 27 | $\mathrm{C}_{\text {CLK }}$ |  | 8 |  | pF | B |

*) Type means: $A=100 \%$ tested, $B=100 \%$ correlation tested, $C=$ Characterized on samples, $D=$ Design parameter
Note: 1. Pin numbers in brackets mean they were measured with RF_IN matched to $50 \Omega$ according to Figure 3-1 on page 11 with component values according to Table 3-2 on page 11 and RF_OUT matched to $50 \Omega$ according to Figure 3-10 on page 18 with component values according to Table 3-7 on page 19.

## 12. Electrical Characteristics: General (Continued)

This device is manufactured with an industrial (not automotive) grade process and process controls. Although this device may meet certain automotive grade criteria in performance, Atmel can not recommend that this device be used in any automotive application. All parameters refer to GND and are valid for $\mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{Vs} 1}=\mathrm{V}_{\mathrm{VS} 2}=3.0 \mathrm{~V}$ (1-battery application), $\mathrm{V}_{\mathrm{VS} 2}=6.0 \mathrm{~V}$ (2-battery application) and $\mathrm{V}_{\mathrm{VS} 2}=\mathrm{V}_{\mathrm{VAUX}}=5.0 \mathrm{~V}$ (Base-station Application). Typical values are given at $\mathrm{f}_{\mathrm{RF}}=433.92 \mathrm{MHz}$ unless otherwise specified. Details about current consumption, timing and digital pin properties can be found in the specific sections of the "Electrical Characteristics".

8.2 AUX mode


| 8.3 | Power supply output voltage | AUX mode <br> $V_{\text {VaUx }} \geq 4 \mathrm{~V}$ <br> $\mathrm{I}_{\text {VSOUT }} \leq 13.5 \mathrm{~mA}$ <br> (3.25V regulator mode, <br> V_REG2, see <br> Figure 5-1 on page 25) | 22 | $V_{\text {vsout }}$ | 2.7 |  | 3.5 | V | A |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 8.4 | Current in AUX mode on pin VAUX | $\begin{aligned} & \mathrm{I}_{\mathrm{VSOUT}}=0 \\ & \mathrm{~V}_{\mathrm{VAUX}}=6 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{VAUX}}=4 \mathrm{~V} \text { to } 7 \mathrm{~V} \end{aligned}$ | 19 | $\mathrm{I}_{\text {Aux_vaux }}$ |  | 380 | $\begin{aligned} & 500 \\ & 500 \end{aligned}$ | $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ | B |
| 8.5 | Supply current AUX mode | CLK enabled $V_{\text {Vsout }}$ enabled <br> CLK disabled $V_{\text {vsout }}$ enabled | $\begin{gathered} 19,22, \\ 27 \end{gathered}$ | $I_{\text {S_AUX }}$ |  | $I_{S_{\text {_AUX }}}=I_{\text {, }}$ <br> $I_{\text {S_AUX }}$ | $x+I_{v}$ <br> vaux | $I_{E X T}$ |  |
| 8.6 | Supported voltage range VAUX |  | 19 | $\mathrm{V}_{\text {VAUX }}$ | 4 | 6 | 7 | V |  |

*) Type means: $A=100 \%$ tested, $B=100 \%$ correlation tested, $C=$ Characterized on samples, $D=$ Design parameter
Note: 1. Pin numbers in brackets mean they were measured with RF_IN matched to $50 \Omega$ according to Figure 3-1 on page 11 with component values according to Table 3-2 on page 11 and RF_OUT matched to $50 \Omega$ according to Figure 3-10 on page 18 with component values according to Table 3-7 on page 19.

## 13. Electrical Characteristics: $\mathbf{1}$ Li Battery Application (3V)

All parameters refer to GND and are valid for $\mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{Vs} 1}=\mathrm{V}_{\mathrm{VS} 2}=3.0 \mathrm{~V}$. Application according to Figure 2-1 on page 7 . $\mathrm{f}_{\mathrm{RF}}=433.92 \mathrm{MHz} / 868.3 \mathrm{MHz}$ unless otherwise specified

| No. | Parameters | Test Conditions | Pin | Symbol | Min. | Typ. | Max. | Unit | Type* |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 9 | 1 Li Battery Application (3V) |  |  | $I_{\text {IDLE_VS } 1,2}$ or $I_{\text {RX_VS1,2 }}$ or $I_{\text {Startup_PLL_VS1,2 }}$ or $I_{\text {TX_VS } 1,2}$ |  |  |  |  |  |
| 9.1 | Supported voltage range (every mode except high power TX mode) | 1 Li battery application (3V) <br> PWR_H = GND | 17, 18 | $\mathrm{V}_{\mathrm{vs} 1}, \mathrm{~V}_{\mathrm{vs} 2}$ | 2.4 |  | 3.6 | V | A |
| 9.2 | Supported voltage range (high power TX mode) | 1 Li battery application (3V) PWR_H = AVCC | 17, 18 | $\mathrm{V}_{\mathrm{vs} 1}, \mathrm{~V}_{\mathrm{vs} 2}$ | 2.7 |  | 3.6 | V | A |
| 9.3 | Power supply output voltage | 1 Li battery application (3V) $V_{v s 1}=V_{v s 2} \geq 2.6 \mathrm{~V}$ <br> VAUX open ${ }^{(1)}$ <br> $\mathrm{I}_{\text {VSOUT }} \leq 13.5 \mathrm{~mA}$ (no voltage regulator to stabilize $\mathrm{V}_{\text {Vsout }}$ ) $\mathrm{V}_{\mathrm{Vs} 1}=\mathrm{V}_{\mathrm{Vs} 2} \geq 2.425 \mathrm{~V}$ <br> VAUX open ${ }^{(1)}$ $\mathrm{I}_{\text {VSOUT }} \leq 1.5 \mathrm{~mA}$ (no voltage regulator to stabilize $\mathrm{V}_{\text {Vsout }}$ ) | 22 | $V_{\text {Vsout }}$ | 2.4 |  | $\mathrm{V}_{\mathrm{vs} 1}$ | V | B |
| 9.4 | Supply voltage for microcontroller interface |  | 27 | $\mathrm{V}_{\text {VSINT }}$ | 2.4 |  | 5.25 | V | A |
| 9.5 | Threshold hysteresis | $\mathrm{V}_{\text {Thres_2 }}-\mathrm{V}_{\text {Thres_1 }}$ | 22 | $\Delta \mathrm{V}_{\text {Thres }}$ | 60 | 80 | 100 | mV | B |
| 9.6 | Reset threshold voltage at pin VSOUT (N_RESET) |  | 22 | $\mathrm{V}_{\text {Thres_1 }}$ | 2.18 | 2.3 | 2.42 | V | A |
| 9.7 | Reset threshold voltage at pin VSOUT (Low_Batt) |  | 22 | $\mathrm{V}_{\text {Thres_2 }}$ | 2.26 | 2.38 | 2.5 | V | A |
| 9.8 | Supply current OFF mode | $\begin{aligned} & V_{\mathrm{VS} 1}=V_{\mathrm{VS} 2} \leq 3.6 \mathrm{~V} \\ & V_{\mathrm{VSINT}}=0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 17,18 \\ & 22,27 \end{aligned}$ | $I_{\text {S_OFF }}$ |  | 2 | 350 | nA | A |

${ }^{*}$ ) Type means: $A=100 \%$ tested, $B=100 \%$ correlation tested, $C=$ Characterized on samples, $D=$ Design parameter
Note: 1. The voltage of VAUX may rise up to 2 V . The current $\mathrm{I}_{\mathrm{VAUX}}$ may not exceed $100 \mu \mathrm{~A}$.

## 13. Electrical Characteristics: 1 Li Battery Application (3V) (Continued)

All parameters refer to GND and are valid for $\mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{Vs} 1}=\mathrm{V}_{\mathrm{VS} 2}=3.0 \mathrm{~V}$. Application according to Figure 2-1 on page 7 . $f_{R F}=433.92 \mathrm{MHz} / 868.3 \mathrm{MHz}$ unless otherwise specified

\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|}
\hline No. \& Parameters \& Test Conditions \& Pin \& Symbol \& Min. \& Typ. \& Max. \& Unit \& Type* \\
\hline 9.9 \& Current in IDLE mode on pin VS1 and VS2 \& \begin{tabular}{l}
\[
\begin{aligned}
\& \mathrm{V}_{\mathrm{VS} 1}=\mathrm{V}_{\mathrm{VS} 2} \leq 3 \mathrm{~V} \\
\& \mathrm{I}_{\mathrm{VSOUT}}=0
\end{aligned}
\] \\
CLK enabled \\
\(V_{\text {vsout }}\) enabled \\
CLK disabled \\
\(V_{\text {Vsout }}\) enabled \\
\(\mathrm{V}_{\text {vsout }}\) disabled
\end{tabular} \& 17, 18 \& IIDLE_VS1, 2 \& \& \begin{tabular}{l}
312 \\
260 \\
225
\end{tabular} \& \begin{tabular}{l}
430 \\
370
\[
320
\]
\end{tabular} \& \begin{tabular}{l}
\(\mu \mathrm{A}\) \\
\(\mu \mathrm{A}\) \\
\(\mu \mathrm{A}\)
\end{tabular} \& \begin{tabular}{l}
A \\
B \\
B
\end{tabular} \\
\hline 9.10 \& Supply current IDLE mode \& \& \[
\begin{aligned}
\& 17,18 \\
\& 22,27
\end{aligned}
\] \& \(I_{\text {S_IDLE }}\) \& \& E \(=\) \& v1, 2 \& T \& \\
\hline 9.11 \& Current in RX mode on pin VS1and VS2 \& \[
\begin{aligned}
\& \mathrm{V}_{\mathrm{VS} 1}=\mathrm{V}_{\mathrm{VS} 2} \leq 3 \mathrm{~V} \\
\& \mathrm{I}_{\mathrm{VSOUT}}=0
\end{aligned}
\] \& 17, 18 \& \(\mathrm{I}_{\text {RX_VS1, } 2}\) \& \& 10.5 \& 14 \& mA \& A \\
\hline 9.12 \& Supply current RX mode \& CLK enabled \(V_{\text {vsout }}\) enabled \& \[
\begin{aligned}
\& 17,18 \\
\& 22,27
\end{aligned}
\] \& \(I_{\text {S_RX }}\) \& \& \(x=\) \& \(1,2+\) \& + \& \\
\hline 9.13 \& Current during \(\mathrm{T}_{\text {Startup PLL }}\) on pin VS1 and VS2 \& \[
\begin{aligned}
\& \mathrm{V}_{\mathrm{VS} 1}=\mathrm{V}_{\mathrm{VS} 2} \leq 3 \mathrm{~V} \\
\& \mathrm{I}_{\mathrm{VSOUT}}=0
\end{aligned}
\] \& 17, 18 \& \(\mathrm{I}_{\text {Startup_PLL_VS1, } 2}\) \& \& 8.8 \& 11.5 \& mA \& C \\
\hline 9.14 \& Current in RX polling mode on pin VS1 and VS2 \& \multicolumn{8}{|l|}{\[
\mathrm{I}_{\mathrm{P}}=\frac{\mathrm{I}_{\text {IDLE_VS } 1,2} \times \mathrm{T}_{\text {SLEEP }}+\mathrm{I}_{\text {Startup_PLL_VS } 1,2} \times \mathrm{T}_{\text {Startup_PLL }}+\mathrm{I}_{\text {RX_VS } 1,2} \times\left(\mathrm{T}_{\text {Startup_Sig_Proc }}+\mathrm{T}_{\text {Bitcheck }}\right)}{\mathrm{T}_{\text {Sleep }}+\mathrm{T}_{\text {Startup_PLL }}+\mathrm{T}_{\text {Startup_Sig_Proc }}+\mathrm{T}_{\text {Bitcheck }}}
\]} \\
\hline 9.15 \& Supply current RX polling mode \& \begin{tabular}{l}
CLK enabled \(V_{\text {vsout }}\) enabled \\
CLK disabled \(V_{\text {vsout }}\) enabled \\
\(\mathrm{V}_{\text {Vsout }}\) disabled
\end{tabular} \& \[
\begin{aligned}
\& 17,18 \\
\& 22,27
\end{aligned}
\] \& IS_Poll \& \& \(\mathrm{I}_{\text {S_Pol }}\) \& P \(+I_{\text {VSI }}\)

$=I_{P}+$

_Poll \& $$
-I_{\text {EXT }}
$$ \& <br>

\hline 9.16 \& Current in TX mode on pin VS1 and VS2 \& | $V_{V s 1}=V_{V S 2} \leq 3 V$ |
| :--- |
| $I_{\text {VSOUT }}=0$ |
| Pout $=5 \mathrm{dBm} / 10 \mathrm{dBm}$ |
| $433.92 \mathrm{MHz} / 5 \mathrm{dBm}$ |
| $433.92 \mathrm{MHz} / 10 \mathrm{dBm}$ |
| 868.3MHz/5dBm |
| 868.3MHz/10dBm | \& 17, 18 \& $\mathrm{I}_{\text {TX_Vs1_Vs2 }}$ \& \& \[

$$
\begin{aligned}
& 10.4 \\
& 15.8 \\
& 10.5 \\
& 15.8 \\
& 11.2 \\
& 17.3
\end{aligned}
$$

\] \& \[

$$
\begin{aligned}
& 13.5 \\
& 20.6 \\
& 13.5 \\
& 20.5 \\
& 14.5 \\
& 22.5
\end{aligned}
$$
\] \& mA \& B <br>

\hline 9.17 \& Supply current TX mode \& | CLK enabled $V_{\text {vsout }}$ enabled |
| :--- |
| CLK disabled $V_{\text {vsout }}$ enabled | \& \[

$$
\begin{aligned}
& 17,18 \\
& 22,27
\end{aligned}
$$
\] \& $\mathrm{IS}_{\text {_ }}$ TX \& \multicolumn{5}{|c|}{$I_{S_{-} T X}=I_{\text {TX_VS1, } 2}+I_{\text {VSINT }}+I_{\text {EXT }}$} <br>

\hline
\end{tabular}

*) Type means: $A=100 \%$ tested, $B=100 \%$ correlation tested, $C=$ Characterized on samples, $D=$ Design parameter
Note: 1. The voltage of VAUX may rise up to 2 V . The current $\mathrm{I}_{\mathrm{VAUX}}$ may not exceed $100 \mu \mathrm{~A}$.

## 14．Electrical Characteristics： $\mathbf{2}$ Li Battery Application（6V）

All parameters refer to GND and are valid for $\mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{Vs} 2}=6.0 \mathrm{~V}$ ．Application according to Figure 2－3 on page 9 $\mathrm{f}_{\mathrm{RF}}=433.92 \mathrm{MHz} / 868.3 \mathrm{MHz}$ unless otherwise specified

| No． | Parameters | Test Conditions | Pin | Symbol | Min． | Typ． | Max． | Unit | ype＊ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |

102 Li Battery Application（6V）


| 10.1 | Supported voltage range | 2 Li battery application（6V） | 17 | $\mathrm{V}_{\mathrm{VS} 2}$ | 4.4 | 6.6 | V | A |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 10.2 | Power supply output voltage | 2 Li battery <br> application（6V） <br> $V_{\text {vs2 }} \geq 4.4 \mathrm{~V}$ <br> VAUX open ${ }^{(1)}$ <br> $I_{\text {VSOUT }} \leq 13.5 \mathrm{~mA}$ <br> （3．3V regulator mode， <br> V＿REG1，see Figure <br> 5－1 on page 25） | 22 | $V_{\text {vsout }}$ | 3.0 | 3.5 | V | A |


| 10.3 | Supply voltage for microcontroller interface |  | 27 | $\mathrm{V}_{\text {VSINT }}$ | 2.4 |  | 5.25 | V | A |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 10.4 | Threshold hysteresis | $\mathrm{V}_{\text {Thres＿2 }}-\mathrm{V}_{\text {Thres＿1 }}$ | 22 | $\Delta \mathrm{V}_{\text {Thres }}$ | 60 | 80 | 100 | mV | B |
| 10.5 | Reset threshold voltage at pin VSOUT （N＿RESET） |  | 22 | $\mathrm{V}_{\text {Thres＿1 }}$ | 2.18 | 2.3 | 2.42 | V | A |
| 10.6 | Reset threshold voltage at pin VSOUT （Low＿Batt） |  | 22 | $V_{\text {Thres＿2 }}$ | 2.26 | 2.38 | 2.5 | V | A |
| 10.7 | Supply current OFF mode | $\begin{aligned} & \mathrm{V}_{\mathrm{VS2} 2} \leq 6.6 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{VSINT}}=0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 17, \\ 22,27 \end{gathered}$ | $I_{\text {S＿OFF }}$ |  | 10 | 350 | nA | A |
| 10.8 | Current in IDLE mode on pin VS2 | $\mathrm{V}_{\mathrm{Vs} 2} \leq 6 \mathrm{~V}$ <br> $I_{\text {VSOUT }}=0$ <br> CLK enabled $V_{\text {vsout }}$ enabled <br> CLK disabled $V_{\text {Vsout }}$ enabled <br> $V_{\text {Vsout }}$ disabled | 17 | $I_{\text {IDLE＿VS2 }}$ |  | $\begin{aligned} & 410 \\ & 348 \\ & 309 \end{aligned}$ | $\begin{aligned} & 560 \\ & 490 \\ & 430 \end{aligned}$ | $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ | A B B |
| 10.9 | Supply current IDLE mode |  | $\begin{gathered} 17, \\ 22,27 \end{gathered}$ | $\mathrm{I}_{\text {S＿IDLE }}$ | $I_{\text {S＿IDLE }}=I_{\text {IDLE＿VS2 }}+I_{\text {VSINT }}+I_{\text {EXT }}$ |  |  |  |  |

${ }^{*}$ ）Type means：$A=100 \%$ tested，$B=100 \%$ correlation tested，$C=$ Characterized on samples，$D=$ Design parameter
Note：1．The voltage of VAUX may rise up to 2 V ．The current $\mathrm{I}_{\mathrm{VAUX}}$ may not exceed $100 \mu \mathrm{~A}$ ．

## 14. Electrical Characteristics: $\mathbf{2}$ Li Battery Application (6V) (Continued)

All parameters refer to GND and are valid for $\mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{Vs} 2}=6.0 \mathrm{~V}$. Application according to Figure 2-3 on page 9 $\mathrm{f}_{\mathrm{RF}}=433.92 \mathrm{MHz} / 868.3 \mathrm{MHz}$ unless otherwise specified

| No. | Parameters | Test Conditions | Pin | Symbol | Min. | Typ. | Max. | Unit | Type* |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 10.10 | Current in RX mode on pin VS2 | $\mathrm{I}_{\text {VSOUT }}=0$ | 17 | $\mathrm{I}_{\text {RX_VS2 }}$ |  | 10.8 | 14.5 | mA | B |
| 10.11 | Supply current RX mode | CLK enabled $V_{\text {vsout }}$ enabled | $\begin{gathered} 17, \\ 22,27 \end{gathered}$ | $I_{\text {S_RX }}$ |  | $I_{\text {S_RX }}=$ | 2 + | $+\mathrm{I}_{\mathrm{EX}}$ |  |
| 10.12 | Current during <br> $\mathrm{T}_{\text {Startup_PLL }}$ on pin VS2 | $\mathrm{I}_{\text {VSOUT }}=0$ | 17 | $\mathrm{I}_{\text {Startup_PLL_VS2 }}$ |  | 9.1 | 12 | mA | C |
| 10.13 | Current in RX polling mode on pin VS2 | $\mathrm{I}_{\mathrm{P}}=\frac{\mathrm{I}_{\text {IDLE_VS2 }} \times \mathrm{T}_{\text {SLEEP }}+\mathrm{I}_{\text {Startup_PLL_VS2 }} \times \mathrm{T}_{\text {Startup_PLL }}+\mathrm{I}_{\text {RX_VS2 } 2} \times\left(\mathrm{T}_{\text {Startup_Sig_Proc }}+\mathrm{T}_{\text {Bitcheck }}\right)}{\mathrm{T}_{\text {Sleep }}+\mathrm{T}_{\text {Startup_PLL }}+\mathrm{T}_{\text {Startup_Sig_Proc }}+\mathrm{T}_{\text {Bitcheck }}}$ |  |  |  |  |  |  |  |

CLK enabled $V_{\text {vsout }}$ enabled

CLK disabled $V_{\text {Vsout }}$ enabled 22, 27 22, 27
$\mathrm{V}_{\text {vsout }}$ disabled
$I_{\text {VSOUT }}=0$
$P_{\text {out }}=5 \mathrm{dBm} / 10 \mathrm{dBm}$
10.15 Current in TX mode on pin VS2
$433.92 \mathrm{MHz} / 5 \mathrm{dBm}$
$433.92 \mathrm{MHz} / 10 \mathrm{dBm}$
$868.3 \mathrm{MHz} / 5 \mathrm{dBm}$
$868.3 \mathrm{MHz} / 10 \mathrm{dBm}$

$$
I_{S \_P o l l}=I_{P}+I_{V S I N T}+I_{E X T}
$$

$$
I_{S_{-} \text {Poll }}=I_{P}+I_{E X T}
$$

$$
I_{S_{\text {_Poll }}}=I_{P}
$$

| 10.9 | 14.0 |  | mA |
| :--- | :--- | :--- | :--- |
| 16.3 | 21.0 | B |  |
| 11.6 | 15.0 |  |  |
| 17.8 | 23.0 |  |  |

CLK enabled $\begin{array}{lcc}V_{\text {Vsout }} \text { enabled } & 17, & I_{S_{-} T X}=I_{T X-V S 2}+I_{V S I N T}+I_{\text {EXT }} \\ \text { CLK disabled } & 22,27 & I_{S_{-} T X}\end{array}$ $V_{\text {Vsout }}$ enabled
*) Type means: $A=100 \%$ tested, $B=100 \%$ correlation tested, $C=$ Characterized on samples, $D=$ Design parameter
Note: 1. The voltage of VAUX may rise up to 2 V . The current $I_{\text {Vaux }}$ may not exceed $100 \mu \mathrm{~A}$.

## 15. Electrical Characteristics: Base-station Application (5V)

All parameters refer to GND and are valid for $\mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{Vs} 2}=5.0 \mathrm{~V}$. Application according to Figure 2.2 on page 8 $\mathrm{f}_{\mathrm{RF}}=433.92 \mathrm{MHz} / 868.3 \mathrm{MHz}$ unless otherwise specified.

| No. | Parameters | Test Conditions | Pin | Symbol | Min. | Typ. | Max. | Unit | Type* |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 11 | Base-station Application (5V) |  |  | IIdLE_vS2,Vaux <br> or I IRX_vs2,vaux <br> or $\mathrm{I}_{\text {Startup_PLL_VS2,VAUX }}$ <br> or $\mathrm{I}_{\text {TX_vS2,VAUX }}$ |  |  | $J X$ |  |  |
| 11.1 | Supported voltage range | Base-station application (5V) | $\begin{gathered} 17,19 \\ 27 \end{gathered}$ | $\mathrm{V}_{\mathrm{VS} 2}, \mathrm{~V}_{\mathrm{Aux}}$ | 4.75 |  | 5.25 | V | A |
| 11.2 | Power supply output voltage | Base-station application (5V) <br> $\mathrm{V}_{\mathrm{VS} 2}=\mathrm{V}_{\mathrm{VAUX}}$ <br> $\mathrm{I}_{\text {VSOUT }} \leq 13.5 \mathrm{~mA}$ <br> (3.25V regulator mode, <br> V_REG2, see Figure 5- <br> 1 on page 25) | 22 | $V_{\text {vsout }}$ | 3.0 |  | 3.5 | V | A |
| 11.3 | Supply voltage for microcontrollerinterface |  | 27 | $\mathrm{V}_{\text {VSINT }}$ | 2.4 |  | 5.25 | V | A |
| 11.4 | Threshold hysteresis | $\mathrm{V}_{\text {Thres_2 }}-\mathrm{V}_{\text {Thres_1 }}$ | 22 | $\Delta \mathrm{V}_{\text {Thres }}$ | 60 | 80 | 100 | mV | B |
| 11.5 | Reset threshold voltage at pin VSOUT (N_RESET) |  | 22 | $\mathrm{V}_{\text {Thres_1 }}$ | 2.18 | 2.3 | 2.42 | V | A |
| 11.6 | Reset threshold voltage at pin VSOUT (Low_Batt) |  | 22 | $\mathrm{V}_{\text {Thres_2 }}$ | 2.26 | 2.38 | 2.5 | V | A |
| 11.7 | Current in IDLE mode on pin VS2 and VAUX | $I_{\text {VSOUT }}=0$ <br> CLK enabled $V_{\text {vsout }}$ enabled <br> CLK disabled $V_{\text {vsout }}$ enabled <br> $V_{\text {Vsout }}$ disabled | 17, 19 | IIDLE_vs2_VAux |  | $\begin{aligned} & 444 \\ & 380 \\ & 310 \end{aligned}$ | $\begin{aligned} & 580 \\ & 500 \\ & 400 \end{aligned}$ | $\mu \mathrm{A}$ | B |
| 11.8 | Supply current in IDLE mode |  | $\begin{aligned} & 17,19 \\ & 22,27 \end{aligned}$ | $I_{\text {S_IDLE }}$ |  | $=1$ | 2 _vaux | vSINT |  |
| 11.9 | Current in RX mode on pin VS2 and VAUX | $\mathrm{I}_{\text {VSOUT }}=0$ | 17, 19 | $I_{\text {RX_VS2_Vaux }}$ |  | 10.8 | 14.5 | mA | B |
| 11.10 | Supply current in RX mode | CLK enabled $\mathrm{V}_{\text {vsout }}$ enabled | $\begin{aligned} & 17,19 \\ & 22,27 \end{aligned}$ | $I_{\text {S_RX }}$ |  | $\mathrm{X}=\mathrm{I}_{\mathrm{RX}}$ | 2_VAux | ${ }_{\text {INT }}+$ |  |
| 11.11 | Current during <br> $\mathrm{T}_{\text {Startup_PLL }}$ on pin VS2 and VĀUX | $\mathrm{l}_{\text {VSOUT }}=0$ | 17, 19 | $\begin{gathered} \text { IStartup_PLL_VS2,VA }^{\text {UX }} \\ \hline \end{gathered}$ |  | 9.1 | 12 | mA | C |

*) Type means: $A=100 \%$ tested, $B=100 \%$ correlation tested, $C=$ Characterized on samples, $D=$ Design parameter

## 15. Electrical Characteristics: Base-station Application (5V) (Continued)

All parameters refer to GND and are valid for $\mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{Vs} 2}=5.0 \mathrm{~V}$. Application according to Figure 2.2 on page 8 $\mathrm{f}_{\mathrm{RF}}=433.92 \mathrm{MHz} / 868.3 \mathrm{MHz}$ unless otherwise specified.

| No. | Parameters | Test Conditions | Pin | Symbol | Min. | Typ. | Max. | Un |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Current in RX_Polling_Mode on pin VS2 and VAUX |  |  |  |  |  |  |  |
| 11.12 | $\mathrm{I}_{\mathrm{P}}=\frac{\mathrm{I}_{\text {IDLE VSS } 2, \mathrm{VAUX}} \times \mathrm{T}_{\text {SLEEP }}+\mathrm{I}_{\text {Startup PLL VS } 2, \mathrm{VAUX}} \times \mathrm{T}_{\text {Startup PLL }}+\mathrm{I}_{\text {RX VS2,VAUX }} \times\left(\mathrm{T}_{\text {Startup Sig Proc }}+\mathrm{T}_{\text {Bitcheck }}\right)}{\mathrm{T}_{\text {Sleen }}+\mathrm{T}_{\text {Startum PII }}+\mathrm{T}_{\text {Startum Sir Proc }}+\mathrm{T}_{\text {Bitcheck }}}$ |  |  |  |  |  |  |  |


| 11.13 | Supply current in RX polling mode | CLK enabled $V_{\text {vsout }}$ enabled <br> CLK disabled $V_{\text {vsout }}$ enabled <br> $V_{\text {vsout }}$ disabled | $\begin{aligned} & 17,19 \\ & 22,27 \end{aligned}$ | $I_{\text {S_Poll }}$ | $\begin{gathered} I_{S_{-P o l l}}=I_{P}+I_{\text {VSINT }}+I_{\text {EXT }} \\ I_{S_{\text {_Poll }}}=I_{P}+I_{E X T} \\ I_{S_{\text {_Poll }}}=I_{P} \end{gathered}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 11.14 | Current in TX mode on pin VS2 and VAUX | $I_{\text {VSOUT }}=0$ <br> $P_{\text {out }}=5 \mathrm{dBm} / 10 \mathrm{dBm}$ <br> $433.92 \mathrm{MHz} / 5 \mathrm{dBm}$ <br> $433.92 \mathrm{MHz} / 10 \mathrm{dBm}$ <br> 868.3MHz/10dBm <br> $868.3 \mathrm{MHz} / 10 \mathrm{dBm}$ | 17, 19 | $\mathrm{I}_{\text {TX_VS2_VAUX }}$ | 10.9 14.0 mA <br> 16.3 21.0  <br> 11.6 15.0  <br> 17.8 23.0  | B |
| 11.15 | Supply current in TX mode | CLK enabled $V_{\text {vsout }}$ enabled CLK disabled $V_{\text {vsout }}$ enabled | $\begin{aligned} & 17,19 \\ & 22,27 \end{aligned}$ | $I_{\text {S_TX }}$ | $\begin{gathered} I_{S_{-} T X}=I_{\text {TX_VS2_VAUX }}+I_{\text {VSINT }}+I_{\text {EXT }} \\ I_{I_{\text {_TX }}}=I_{\text {TX_VS2_VAUX }}+I_{\text {EXT }} \end{gathered}$ |  |

*) Type means: $A=100 \%$ tested, $B=100 \%$ correlation tested, $C=$ Characterized on samples, $D=$ Design parameter

## 16. Digital Timing Characteristics

All parameters refer to GND and are valid for $\mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C} . \mathrm{V}_{\mathrm{Vs} 1}=\mathrm{V}_{\mathrm{S} 2}=3.0 \mathrm{~V}$ (1 Li battery application (3V)), $\mathrm{V}_{\mathrm{VS} 2}=6.0 \mathrm{~V}$ (2 Li battery application $(6 \mathrm{~V})$ ) and $\mathrm{V}_{\mathrm{Vs} 2}=5.0 \mathrm{~V}$ (Base-station Application $(5 \mathrm{~V})$ ) unless otherwise specified.

| No. | Parameters | Test Conditions | Pin | Symbol | Min. | Typ. | Max. | Unit | Type* |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 12 | Basic Clock Cycle of the Digital Circuitry |  |  |  |  |  |  |  |  |
| 12.1 | Basic clock cycle |  |  | $\mathrm{T}_{\text {DCLK }}$ | $16 / \mathrm{f}_{\text {XTO }}$ |  | $16 / \mathrm{f}_{\text {ХTO }}$ | $\mu \mathrm{s}$ | A |
| 12.2 | Extended basic clock cycle | $\begin{aligned} & \text { XLIM = } 0 \\ & \text { BR_Range_0 } \\ & \text { BR_Range_1 } \\ & \text { BR_Range_2 } \\ & \text { BR_Range_3 } \\ & \text { XLIM =1 } \\ & \text { BR_Range_0 } \\ & \text { BR_Range_1 } \\ & \text { BR_Range_2 } \\ & \text { BR_Range_3 } \end{aligned}$ |  | $\mathrm{T}_{\text {XDCLK }}$ | $\begin{gathered} 8 \\ 4 \\ 2 \\ 1 \\ \times \mathrm{T}_{\mathrm{DCLK}} \\ \\ \\ 16 \\ 8 \\ 4 \\ 2 \\ \times \mathrm{T}_{\mathrm{DCLK}} \end{gathered}$ |  | $\begin{gathered} 8 \\ 4 \\ 2 \\ 1 \\ \times \mathrm{T}_{\mathrm{DCLK}} \\ \\ \\ 16 \\ 8 \\ 4 \\ 2 \\ \times \mathrm{T}_{\mathrm{DCLK}} \end{gathered}$ | $\mu \mathrm{s}$ | A |
| 13 | RX Mode/RX Polling Mode |  |  |  |  |  |  |  |  |
| 13.1 | Sleep time | Sleep and XSleep are defined in control register 4 |  | $\mathrm{T}_{\text {Sleep }}$ | Sleep $\times$ <br> $\mathrm{X}_{\text {Sleep }} \times$ <br> $1024 \times$ <br> $\mathrm{T}_{\text {DCLK }}$ |  | Sleep $\times$ <br> $X_{\text {Sleep }} \times$ <br> $1024 \times$ <br> $\mathrm{T}_{\text {DCLK }}$ | ms | A |
| 13.2 | Start-up PLL RX mode | from IDLE mode |  | $\mathrm{T}_{\text {Startup_PLL }}$ |  | $798.5 \times$ <br> TDCLK | $798.5 \times$ $\mathrm{T}_{\text {DCLK }}$ | $\mu \mathrm{s}$ | A |
| 13.3 | Start-up signal processing | BR_Range_0 <br> BR_Range_1 <br> BR_Range_2 <br> BR_Range_3 |  | $\begin{gathered} \mathrm{T}_{\text {Startup_Sig_Pro }} \\ c \end{gathered}$ | $\begin{gathered} 882 \\ 498 \\ 306 \\ 210 \\ \times \mathrm{T}_{\text {DCLK }} \end{gathered}$ |  | $\begin{gathered} 882 \\ 498 \\ 306 \\ 210 \\ \times \mathrm{T}_{\text {DCLK }} \end{gathered}$ |  | A |
| 13.4 | Time for bit check | Average time during polling. No RF signal applied. <br> $f_{\text {Signal }}=1 /\left(2 \times t_{\text {ee }}\right)$ <br> Signal data rate Manchester (Lim_min and Lim_max up to $\pm 50 \%$ of $t_{e e}$, see Figure 9-4 on page 49) <br> Bit-check time for a valid input signal $\mathrm{f}_{\text {Signal }}$ $\mathrm{N}_{\text {Bit-check }}=0$ <br> $\mathrm{N}_{\text {Bit-check }}=3$ <br> $N_{\text {Bit-check }}=6$ <br> $N_{\text {Bit-check }}=9$ |  | $\mathrm{T}_{\text {Bit_check }}$ | $3 / f_{\text {Signal }}$ $6 / \mathrm{f}_{\text {Signal }}$ $9 / f_{\text {Signal }}$ | $1 / \mathrm{f}_{\text {Signal }}$ | $\begin{aligned} & 3.5 / \mathrm{f}_{\text {Signal }} \\ & 6.5 / \mathrm{f}_{\text {Signal }} \\ & 9.5 / \mathrm{f}_{\text {Signal }} \end{aligned}$ | ms | C |

${ }^{*}$ ) Type means: $A=100 \%$ tested, $B=100 \%$ correlation tested, $C=$ Characterized on samples, $D=$ Design parameter

## 16. Digital Timing Characteristics (Continued)

All parameters refer to GND and are valid for $\mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C} . \mathrm{V}_{\mathrm{Vs} 1}=\mathrm{V}_{\mathrm{S} 2}=3.0 \mathrm{~V}$ (1 Li battery application (3V)), $\mathrm{V}_{\mathrm{Vs} 2}=6.0 \mathrm{~V}$ (2 Li battery application ( 6 V )) and $\mathrm{V}_{\mathrm{Vs} 2}=5.0 \mathrm{~V}$ (Base-station Application $(5 \mathrm{~V})$ ) unless otherwise specified.

| No. | Parameters | Test Conditions | Pin | Symbol | Min. | Typ. | Max. | Unit | Type* |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 13.5 | Bit-rate range | BR_Range = <br> BR_Range0 <br> BR_Range1 <br> BR_Range2 <br> BR_Range3 |  | BR_Range | $\begin{aligned} & 1.0 \\ & 2.0 \\ & 4.0 \\ & 8.0 \end{aligned}$ |  | $\begin{gathered} 2.5 \\ 5.0 \\ 10.0 \\ 20.0 \end{gathered}$ | Kbit/s | A |
| 13.6 | Minimum time period between edges at pin SDO_TMDO in RX transparent mode | $\begin{aligned} & \text { XLIM = } 0 \\ & \text { BR_Range_0 } \\ & \text { BR_Range_1 } \\ & \text { BR_Range_2 } \\ & \text { BR_Range_3 } \\ & \text { XLIM =1 } \\ & \text { BR_Range_0 } \\ & \text { BR_Range_1 } \\ & \text { BR_Range_2 } \\ & \text { BR_Range_3 } \end{aligned}$ | 31 | $\mathrm{T}_{\text {DATA_min }}$ | $\begin{gathered} 10 \times \\ \mathrm{T}_{\mathrm{XDCLK}} \end{gathered}$ |  |  | $\mu \mathrm{s}$ | A |
| 13.7 | Edge-to-edge time period of the data signal for full sensitivity in RX mode | BR_Range_0 <br> BR_Range_1 <br> BR_Range_2 <br> BR_Range_3 |  | $\mathrm{T}_{\text {DATA }}$ | $\begin{gathered} 200 \\ 100 \\ 50 \\ 25 \end{gathered}$ |  | $\begin{aligned} & 500 \\ & 250 \\ & 125 \\ & 62.5 \end{aligned}$ | $\mu \mathrm{s}$ | B |
| 14 | TX Mode |  |  |  |  |  |  |  |  |
| 14.1 | Start-up time | From IDLE mode |  | $\mathrm{T}_{\text {Startup }}$ |  | $\begin{gathered} 331.5 \\ \times \mathrm{T}_{\mathrm{DCLK}} \end{gathered}$ | $\begin{array}{r} 331.5 \\ \times \mathrm{T}_{\mathrm{DCLK}} \end{array}$ | $\mu \mathrm{s}$ | A |
| 15 | Configuration of the Tr | ansceiver with 4-w | rial Inte |  |  |  |  |  |  |
| 15.1 | CS set-up time to rising edge of SCK |  | 33, 35 | $\mathrm{T}_{\text {cs_setup }}$ | $\begin{aligned} & 1.5 \times \\ & T_{\text {DCLK }} \end{aligned}$ |  |  | $\mu \mathrm{s}$ | A |
| 15.2 | SCK cycle time |  | 33 | $\mathrm{T}_{\text {Cycle }}$ | 2 |  |  | $\mu \mathrm{s}$ | A |
| 15.3 | SDI_TMDI set-up time to rising edge of SCK |  | 32, 33 | $\mathrm{T}_{\text {Setup }}$ | 250 |  |  | ns | C |
| 15.4 | SDI_TMDI hold time from rising edge of SCK |  | 32, 33 | $\mathrm{T}_{\text {Hold }}$ | 250 |  |  | ns | C |
| 15.5 | SDO_TMDO enable time from rising edge of CS |  | 31, 35 | $\mathrm{T}_{\text {Out_enable }}$ |  |  | 250 | ns | C |
| 15.6 | SDO_TMDO output delay from falling edge of SCK | $C_{L}=10 \mathrm{pF}$ | 31, 35 | Tout_delay |  |  | 250 | ns | C |
| 15.7 | SDO_TMDO disable time from falling edge of CS |  | 31, 33 | $\mathrm{T}_{\text {Out_disable }}$ |  |  | 250 | ns | C |
| 15.8 | CS disable time period |  | 35 | $\mathrm{T}_{\text {CS_disable }}$ | $\begin{aligned} & 1.5 \times \\ & T_{\text {DCLK }} \end{aligned}$ |  |  | $\mu \mathrm{s}$ | A |

*) Type means: $A=100 \%$ tested, $B=100 \%$ correlation tested, $C=$ Characterized on samples, $D=$ Design parameter

## 16. Digital Timing Characteristics (Continued)

All parameters refer to GND and are valid for $\mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C} . \mathrm{V}_{\mathrm{VS} 1}=\mathrm{V}_{\mathrm{S} 2}=3.0 \mathrm{~V}$ (1 Li battery application (3V)), $\mathrm{V}_{\mathrm{VS} 2}=6.0 \mathrm{~V}$ (2 Li battery application (6V)) and $\mathrm{V}_{\mathrm{Vs} 2}=5.0 \mathrm{~V}$ (Base-station Application(5V)) unless otherwise specified.

| No. | Parameters | Test Conditions | Pin | Symbol | Min. | Typ. | Max. | Unit | Type* |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 15.9 | Time period SCK low to CS high |  | 33, 35 | $\mathrm{T}_{\text {SCK_setup1 }}$ | 250 |  |  | ns | C |
| 15.10 | Time period SCK low to CS low |  | 33, 35 | $\mathrm{T}_{\text {SCK_setup2 }}$ | 250 |  |  | ns | C |
| 15.11 | Time period CS low to SCK high |  | 33, 35 | TSCK_hold | 250 |  |  | ns | C |
| 16 | Start Time Push Button Tn and PWR_ON Timing of Wake-up via PWR_ON or Tn |  |  |  |  |  |  |  |  |

From OFF mode to
IDLE mode,
applications according
to Figure 2-1 on page 7,
Figure 2.2 on page 8
and
Figure 2-3 on page 9
XTAL:
$\mathrm{C}_{\mathrm{m}}<14 \mathrm{fF}$ (typ. 5fF)
$\mathrm{C}_{0}<2.2 \mathrm{pF}$ (typ. 1.8pF)
$\mathrm{R}_{\mathrm{m}} \leq 120 \Omega$ (typ. $15 \Omega$ )

PWR_ON high to positive edge on pin
IRQ (see Figure 7-4 on page 40)

1 Li battery application
(3V)
$\mathrm{C}_{1}=\mathrm{C}_{2}=68 \mathrm{nF} \quad 29,40 \quad \mathrm{~T}_{\text {PWR_ON_IRQ }}$
$0.3 \quad 0.8$
ms
$\mathrm{C}_{3}=\mathrm{C}_{4}=68 \mathrm{nF}$
$\mathrm{C}_{5}=10 \mathrm{nF}$
2 Li battery application
$\begin{array}{lll}(6 \mathrm{~V}) \\ \mathrm{C}_{1}=\mathrm{C}_{4}=68 \mathrm{nF} & 0.45 & 1.3\end{array}$
$\mathrm{C}_{2}=\mathrm{C}_{3}=2.2 \mu \mathrm{~F}$
$\mathrm{C}_{5}=10 \mathrm{nF}$
Base-station Application

| $(5 \mathrm{~V})$ | 0.45 | 1.3 |
| :--- | :--- | :--- |
| $\mathrm{C}_{1}=\mathrm{C}_{3}=\mathrm{C}_{4}=68 \mathrm{nF}$ | ms |  |
| $\mathrm{C}_{2}=\mathrm{C}_{12}=2.2 \mu \mathrm{~F}$ |  |  |
| $\mathrm{C}_{5}=10 \mathrm{nF}$ |  |  |

${ }^{*}$ ) Type means: $A=100 \%$ tested, $B=100 \%$ correlation tested, $C=$ Characterized on samples, $D=$ Design parameter

## 16. Digital Timing Characteristics (Continued)

All parameters refer to GND and are valid for $\mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C} . \mathrm{V}_{\mathrm{VS} 1}=\mathrm{V}_{\mathrm{S} 2}=3.0 \mathrm{~V}$ (1 Li battery application (3V)), $\mathrm{V}_{\mathrm{VS} 2}=6.0 \mathrm{~V}$ (2 Li battery application (6V)) and $\mathrm{V}_{\mathrm{Vs} 2}=5.0 \mathrm{~V}$ (Base-station Application(5V)) unless otherwise specified.

| No. | Parameters | Test Conditions | Pin | Symbol | Min. | Typ. | Max. | Unit | Type* |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 16.2 | PWR_ON high to positive edge on pin IRQ (see Figure 7-4 on page 40) | Every mode except OFF mode | 29, 40 | TPWR_ON_IRQ_ <br> 2 |  |  | $\begin{gathered} 2 \times \\ T_{\text {DCLK }} \end{gathered}$ | $\mu \mathrm{s}$ | A |
| 16.3 |  | From OFF mode to IDLE mode, applications according to Figure 2-1 on page 7, Figure 2.2 on page 8 and Figure 2-3 on page 9 <br> XTAL: $\begin{aligned} & \mathrm{C}_{\mathrm{m}}<14 \mathrm{fF}(\operatorname{typ} 5 \mathrm{fF}) \\ & \mathrm{C}_{0}<2.2 \mathrm{pF}(\operatorname{typ} 1.8 \mathrm{pF}) \\ & \mathrm{R}_{\mathrm{m}} \leq 120 \Omega(\text { typ } 15 \Omega) \end{aligned}$ |  |  |  |  |  |  |  |
|  | Tn low to positive edge on pin IRQ (see Figure $7-2$ on page 38) | 1 Li battery application (3V) $\begin{aligned} & \mathrm{C}_{1}=\mathrm{C}_{2}=68 \mathrm{nF} \\ & \mathrm{C}_{3}=\mathrm{C}_{4}=68 \mathrm{nF} \\ & \mathrm{C}_{5}=10 \mathrm{nF} \end{aligned}$ | $\begin{aligned} & 29,41 \\ & 42,43 \\ & 44,45 \end{aligned}$ | $\mathrm{T}_{\text {Tn_IRQ }}$ |  | 0.3 | 0.8 | ms | B |
|  |  | 2 Li battery application <br> (6V) $\begin{aligned} & \mathrm{C}_{1}=\mathrm{C}_{4}=68 \mathrm{nF} \\ & \mathrm{C}_{2}=\mathrm{C}_{3}=2.2 \mu \mathrm{~F} \\ & \mathrm{C}_{5}=10 \mathrm{nF} \end{aligned}$ |  |  |  | 0.45 | 1.3 | ms |  |
|  |  | Base-station Application (5V) $\begin{aligned} & \mathrm{C}_{1}=\mathrm{C}_{3}=\mathrm{C}_{4}=68 \mathrm{nF} \\ & \mathrm{C}_{2}=\mathrm{C}_{12}=2.2 \mu \mathrm{~F} \\ & \mathrm{C}_{5}=10 \mathrm{nF} \end{aligned}$ |  |  |  | 0.45 | 1.3 | ms |  |
| 16.4 | Push button debounce time | Every mode except OFF mode | $\begin{aligned} & 29,41 \\ & 42,43 \\ & 44,45 \end{aligned}$ | $\mathrm{T}_{\text {Debounce }}$ | $\begin{gathered} 8195 \\ \times \mathrm{T}_{\mathrm{DCLK}} \end{gathered}$ |  | $\begin{array}{r} 8195 \\ \times \mathrm{T}_{\mathrm{DCLK}} \end{array}$ | $\mu \mathrm{s}$ | A |

${ }^{*}$ ) Type means: $A=100 \%$ tested, $B=100 \%$ correlation tested, $C=$ Characterized on samples, $D=$ Design parameter

## 17. Digital Port Characteristics

All parameters refer to GND and are valid for $\mathrm{T}_{\mathrm{amb}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{Vs} 1}=\mathrm{V}_{\mathrm{S} 2}=2.4 \mathrm{~V}$ to 3.6 V (1 Li battery application (3V)) and $\mathrm{V}_{\mathrm{VS} 2}=4.4 \mathrm{~V}$ to $6.6 \mathrm{~V}\left(2 \mathrm{Li}\right.$ battery application ( 6 V )) and $\mathrm{V}_{\mathrm{VS} 2}=4.75 \mathrm{~V}$ to 5.25 V (Base-station Application ( 5 V )). Typical values at $V_{V s 1}=V_{V s 2}=3 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$ unless otherwise specified.

| No. | Parameters | Test Conditions | Pin | Symbol | Min. | Typ. | Max. | Unit | Type* |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 17 | Digital Ports |  |  |  |  |  |  |  |  |
| 17.1 | CS input Low level input voltage | $\mathrm{V}_{\mathrm{VSINT}}=2.4 \mathrm{~V}$ to 5.25 V | 35 | $\mathrm{V}_{\text {II }}$ |  |  | $\begin{gathered} 0.2 \times \\ \text { V VSINT }^{2} \end{gathered}$ | V | A |
|  | High level input voltage | $\mathrm{V}_{\mathrm{VSINT}}=2.4 \mathrm{~V}$ to 5.25 V | 35 | $\mathrm{V}_{\text {lh }}$ | $\begin{aligned} & 0.8 \times \\ & \text { VVSINT }^{\text {V }} \end{aligned}$ |  | $\mathrm{V}_{\text {VSIINT }}$ | V | A |
| 17.2 | SCK input Low level input voltage | $\mathrm{V}_{\mathrm{VSINT}}=2.4 \mathrm{~V}$ to 5.25 V | 33 | $\mathrm{V}_{\text {II }}$ |  |  | $\begin{aligned} & 0.2 \times \\ & \mathrm{V}_{\mathrm{VSINT}} \end{aligned}$ | V | A |
|  | High level input voltage | $\mathrm{V}_{\mathrm{VSINT}}=2.4 \mathrm{~V}$ to 5.25 V | 33 | $\mathrm{V}_{\text {Ih }}$ | $\begin{gathered} 0.8 \times \\ \text { V VSINT }^{2} \end{gathered}$ |  | $\mathrm{V}_{\text {VSIINT }}$ | V | A |
| 17.3 | SDI_TMDI input <br> Low level input voltage | $\mathrm{V}_{\mathrm{VSINT}}=2.4 \mathrm{~V}$ to 5.25 V | 32 | $V_{\text {II }}$ |  |  | $\begin{aligned} & 0.2 \times \\ & \mathrm{V}_{\mathrm{VSINT}} \end{aligned}$ | V | A |
|  | High level input voltage | $\mathrm{V}_{\mathrm{VSINT}}=2.4 \mathrm{~V}$ to 5.25 V | 32 | $\mathrm{V}_{\text {lh }}$ | $\begin{aligned} & 0.8 \times \\ & \mathrm{V}_{\mathrm{VSINT}} \end{aligned}$ |  | $\mathrm{V}_{\text {VSINT }}$ | V | A |
| 17.4 | TEST1 input | TEST1 input must always be directly connected to GND | 20 |  | 0 |  | 0 | V |  |
| 17.5 | TEST2 input | TEST2 input must always be direct connected to GND | 23 |  | 0 |  | 0 | V |  |
| 17.6 | PWR_ON input Low level input voltage | Internal pull-down with series connection of $40 \mathrm{k} \Omega \pm 20 \%$ resistor and diode | 40 | $V_{\text {II }}$ |  |  | 0.4 | V | A |
|  | High level input voltage ${ }^{(1)}$ | Internal pull-down with series connection of $40 \mathrm{k} \Omega \pm 20 \%$ resistor and diode | 40 | $\mathrm{V}_{\text {Ih }}$ | $\begin{gathered} 0.8 \\ \times V_{\mathrm{Vs} 2} \end{gathered}$ |  |  | V | A |
| 17.7 | Tn input Low level input voltage | Internal pull-up resistor of $50 \mathrm{k} \Omega \pm 20 \%$ | $\begin{gathered} 41,42 \\ 43,44 \\ 45 \end{gathered}$ | $V_{\text {II }}$ |  |  | $\begin{gathered} 0.2 \\ \times V_{\mathrm{Vs} 2} \end{gathered}$ | V | A |
|  | High level input voltage ${ }^{(1)}$ | Internal pull-up resistor of $50 \mathrm{k} \Omega \pm 20 \%$ | $\begin{gathered} 41,42, \\ 43,44 \\ 45 \end{gathered}$ | $\mathrm{V}_{\text {In }}$ | $\begin{gathered} \times \mathrm{V}_{\mathrm{Vs2} 2}- \\ 0.5 \mathrm{~V} \end{gathered}$ |  |  | V | A |
| 17.8 | 433_N868 input <br> Low level input voltage |  | 6 | $\mathrm{V}_{\text {II }}$ |  |  | 0.25 | V | A |
|  | Input current low |  | 6 | $I_{11}$ |  |  | -5 | $\mu \mathrm{A}$ | A |
|  | High level input voltage |  | 6 | $\mathrm{V}_{\text {Ih }}$ | 1.7 |  | AVCC | V | A |
|  | Input current high |  | 6 | $\mathrm{I}_{\mathrm{l}}$ |  |  | 1 | $\mu \mathrm{A}$ | A |

*) Type means: $A=100 \%$ tested, $B=100 \%$ correlation tested, $C=C h a r a c t e r i z e d$ on samples, $D=$ Design parameter
Note: 1. If a logic high level is applied to this pin, a minimum serial impedance of $100 \Omega$ must be ensured for proper operation over full temperature range.

## 17. Digital Port Characteristics (Continued)

All parameters refer to GND and are valid for $\mathrm{T}_{\mathrm{amb}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{Vs} 1}=\mathrm{V}_{\mathrm{S} 2}=2.4 \mathrm{~V}$ to 3.6 V (1 Li battery application (3V)) and $\mathrm{V}_{\mathrm{VS} 2}=4.4 \mathrm{~V}$ to $6.6 \mathrm{~V}\left(2 \mathrm{Li}\right.$ battery application $(6 \mathrm{~V})$ ) and $\mathrm{V}_{\mathrm{VS} 2}=4.75 \mathrm{~V}$ to 5.25 V (Base-station Application ( 5 V )). Typical values at $V_{V s 1}=V_{V s 2}=3 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$ unless otherwise specified.

| No. | Parameters | Test Conditions | Pin | Symbol | Min. | Typ. | Max. | Unit | Type* |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 17.9 | PWR H input Low level input voltage |  | 9 | $\mathrm{V}_{1}$ |  |  | 0.25 | V | A |
|  | Input current low |  | 9 | $I_{11}$ |  |  | -5 | $\mu \mathrm{A}$ | A |
|  | High level input voltage |  | 9 | $\mathrm{V}_{\text {lh }}$ | 1.7 |  | AVCC | V | A |
|  | Input current high |  | 9 | $\mathrm{I}_{\mathrm{ln}}$ |  |  | 1 | $\mu \mathrm{A}$ | A |
| 17.10 | SDO_TMDO output Saturation voltage low | $\begin{aligned} & \mathrm{V}_{\text {VIITT }}=2.4 \mathrm{~V} \text { to } 5.25 \mathrm{~V} \\ & \mathrm{I}_{\text {SDO_TMDO }}=250 \mu \mathrm{~A} \end{aligned}$ | 31 | $V_{0}$ |  | 0.15 | 0.4 | V | B |
|  | Saturation voltage high | $\begin{aligned} & \mathrm{V}_{\text {VSINT }}=2.4 \mathrm{~V} \text { to } 5.25 \mathrm{~V} \\ & \mathrm{I}_{\text {SDO_TMDO }}=-250 \mu \mathrm{~A} \end{aligned}$ | 31 | $\mathrm{V}_{\text {oh }}$ | $\underset{0.4}{\mathrm{~V}_{\mathrm{VSINT}}}$ | $\frac{\mathrm{V}_{\mathrm{VSINT}}-}{0.15}$ |  | V | B |
| 17.11 | IRQ output Saturation voltage low | $\begin{aligned} & \mathrm{V}_{\mathrm{VSINT}}=2.4 \mathrm{~V} \text { to } 5.25 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{RQ}}=250 \mu \mathrm{~A} \end{aligned}$ | 29 | $V_{0}$ |  | 0.15 | 0.4 | V | B |
|  | Saturation voltage high | $\begin{aligned} & \mathrm{V}_{\mathrm{VSINT}}=2.4 \mathrm{~V} \text { to } 5.25 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{RQ}}=-250 \mu \mathrm{~A} \end{aligned}$ | 29 | $\mathrm{V}_{\text {oh }}$ | $\underset{0.4}{\mathrm{~V}_{\mathrm{VSINT}}-}$ | $\begin{gathered} \mathrm{V}_{\mathrm{VSINT}}- \\ 0.15 \end{gathered}$ |  | V | B |
| 17.12 | CLK output Saturation voltage low | $\begin{aligned} & \mathrm{V}_{\text {VIINT }}=2.4 \mathrm{~V} \text { to } 5.25 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{CLK}}=100 \mu \mathrm{~A} \end{aligned}$ <br> internal series resistor of $1 \mathrm{k} \Omega$ for spurious emission reduction in PLL | 30 | $V_{01}$ |  | 0.15 | 0.4 | V | B |
|  | Saturation voltage high | $\begin{aligned} & \mathrm{V}_{\mathrm{VIINT}}=2.4 \mathrm{~V} \text { to } 5.25 \mathrm{~V} \\ & \mathrm{I}_{\text {CLK }}=-100 \mu \mathrm{~A} \end{aligned}$ <br> internal series resistor of $1 \mathrm{k} \Omega$ for spurious emission reduction in PLL | 30 | $\mathrm{V}_{\text {oh }}$ | $\underset{0.4}{\mathrm{~V}_{\mathrm{VSINT}}-}$ | $\begin{gathered} \mathrm{V}_{\text {VSINT }}- \\ 0.15 \end{gathered}$ |  | V | B |
| 17.13 | N_RESET output Saturation voltage low | $\begin{aligned} & \mathrm{V}_{\text {VIINT }}=2.4 \mathrm{~V} \text { to } 5.25 \mathrm{~V} \\ & \mathrm{I}_{\text {N_RESET }}=250 \mu \mathrm{~A} \end{aligned}$ | 28 | $V_{\text {ol }}$ |  | 0.15 | 0.4 | V | B |
|  | Saturation voltage high | $\begin{aligned} & \mathrm{V}_{\text {VSINT }}=2.4 \mathrm{~V} \text { to } 5.25 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{N} \_ \text {RESET }}=-250 \mu \mathrm{~A} \end{aligned}$ | 28 | $\mathrm{V}_{\text {oh }}$ | $\underset{0.4}{\mathrm{~V}_{\text {VSINT }}}$ | $\begin{gathered} \mathrm{V}_{\text {VSINT }}-1 \\ 0.15 \end{gathered}$ |  | V | B |
| 17.14 | RX_ACTIVE output Saturation voltage low | $\begin{aligned} & \mathrm{V}_{\text {VIITT }}=2.4 \mathrm{~V} \text { to } 5.25 \mathrm{~V} \\ & \mathrm{I}_{\text {RX_ACTIVE }}=25 \mu \mathrm{~A} \end{aligned}$ | 46 | $V_{0}$ |  | 0.25 | 0.4 | V | B |
|  | Saturation voltage high | $\begin{aligned} & \mathrm{V}_{\text {VSINT }}=2.4 \mathrm{~V} \text { to } 5.25 \mathrm{~V} \\ & \mathrm{I}_{\text {RX_ACTIVE }}=-1500 \mu \mathrm{~A} \end{aligned}$ | 46 | $\mathrm{V}_{\text {oh }}$ | $\begin{gathered} \mathrm{V}_{\mathrm{AVCC}}- \\ 0.5 \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{AVCC}}- \\ 0.15 \end{gathered}$ |  | V | B |
| 17.15 | DEM_OUT output Saturation voltage low | Open drain output $\mathrm{I}_{\text {DEM_OUT }}=250 \mu \mathrm{~A}$ | 34 | $V_{0}$ |  | 0.15 | 0.4 | V | B |

*) Type means: $A=100 \%$ tested, $B=100 \%$ correlation tested, $C=$ Characterized on samples, $D=$ Design parameter
Note: 1. If a logic high level is applied to this pin, a minimum serial impedance of $100 \Omega$ must be ensured for proper operation over full temperature range.

## 18. Ordering Information

| Extended Type Number | Package | Remarks | Delivery |
| :--- | :---: | :---: | :--- |
| ATA5428-PLQW | QFN48 | $7 \mathrm{~mm} \times 7 \mathrm{~mm}$ | Taped and reeled + Dry pack |
| ATA5428-PLSW | QFN48 | $7 \mathrm{~mm} \times 7 \mathrm{~mm}$ | Tubes + Dry pack |
| Note: $\quad$ W = RoHS compliant |  |  |  |

## 19. Package Information

## Package: QFN 48-7x7

Exposed pad $5.1 \times 5.1$
Dimensions in mm
Not indicated tolerances $\pm 0.05$


technical drawings according to DIN specifications

Drawing-No.: 6.543-5089.02-4
Issue: 1; 14.01.03

## 20. Revision History

Please note that the following page numbers referred to in this section refer to the specific revision mentioned, not to this document.

| Revision No. | History |
| :--- | :--- |
| 4841E-WIRE-03/12 | - Put datasheet in a new template |
|  | - Deleted all the cancelled Parts (ATA5423, ATA5425, ATA5429) |
| 4841D-WIRE-10/07 | - Put datasheet in a new template |
|  | - Put datasheet in a new template |
|  | - kBaud replaced through Kbit/s |
| 4841C-WIRE-05/06 | - Baud replaced through bit |
|  | - Table 9-6 "Interrupt Handling" on page 65 changed |

## 21. Table of Contents

Features ..... 1
Applications .....  2
Benefits ..... 2
0.1 Typical Remote Control Unit Application with 1 Li Battery (3V) ..... 7
0.2 Low-IF Receiver ..... 10
0.3 Input Matching at RF_IN ..... 10
0.4 Frequency Accuracy of the Crystals ..... 12
0.5 RX Supply Current versus Temperature and Supply Voltage ..... 12
0.6 Blocking, Selectivity ..... 13
0.7 In-band Disturbers, Data Filter, Quasi-peak Detector, Data Slicer ..... 14
0.8 DEM_OUT Output ..... 15
0.9 RSSI Output ..... 15
0.10 Frequency Synthesizer ..... 15
0.11 Output Power and TX Supply Current versus Supply Voltage and Temperature ..... 19
0.12 RX/TX Switch ..... 20
0.13 Matching Network in TX Mode ..... 20

1. XTO ..... 21
1.1 Pin CLK ..... 24
1.2 Basic Clock Cycle of the Digital Circuitry ..... 24
1.3 OFF Mode ..... 27
1.4 IDLE Mode ..... 28
1.5 Reset Timing and Reset Logic ..... 28
1.6 2 Li Battery Application (6V) ..... 30
2. Digital Control Logic ..... 31
2.1 Register Structure ..... 31
2.2 Control Register ..... 32
2.3 Status Register ..... 37
2.4 Pin Tn ..... 38
2.5 Pin VAUX ..... 41
3. Transceiver Configuration ..... 42
3.1 Command: Read TXIRX Data Buffer ..... 42
3.2 Command: Read Control/Status Register ..... 43
3.3 Command: Write Control Register ..... 43
3.4 Command: OFF Command ..... 43
3.5 Command: Delete IRQ ..... 44
3.6 Command Structure ..... 44
3.7 4-wire Serial Interface ..... 44
4. Operation Modes ..... 45
4.1 RX Operation ..... 45
4.2 TX Operation ..... 54
4.3 Interrupts ..... 57
5. Absolute Maximum Ratings ..... 58
6. Thermal Resistance ..... 58
7. Electrical Characteristics: General ..... 59
8. Electrical Characteristics: 1 Li Battery Application (3V) ..... 70
9. Electrical Characteristics: 2 Li Battery Application (6V) ..... 72
10. Electrical Characteristics: Base-station Application (5V) ..... 74
11. Digital Timing Characteristics ..... 76
12. Digital Port Characteristics ..... 80
13. Ordering Information ..... 82
14. Package Information ..... 82

## A11) Enabling Unlimited Possibilities ${ }^{\text {m }}$

| Atmel Corporation | Atmel Asia Limited |
| :--- | :--- |
| 2325 Orchard Parkway | Unit 01-5 \& 16, 19F |
| San Jose, CA 95131 | BEA Tower, Millennium City 5 |
| USA | 418 Kwun Tong Roa |
| Tel: $(+1)(408) 441-0311$ | Kwun Tong, Kowloon |
| Fax: $(+1)(408) 487-2600$ | HONG KONG |
| www.atmel.com | Tel: $(+852) 2245-6100$ |
|  | Fax: $(+852) 2722-1369$ |

Atmel Munich GmbH
Business Campus
Parkring 4
D-85748 Garching b. Munich
GERMANY
Tel: (+49) 89-31970-0
Fax: (+49) 89-3194621

Atmel Japan G.K.
16F Shin-Osaki Kangyo Building 1-6-4 Osaki Shinagawa-ku, Tokyo 141-0032 JAPAN
Tel: (+81) (3) 6417-0300
Fax: (+81) (3) 6417-0370

Atmel ${ }^{\circledR}$, logo and combinations thereof, and others are registered trademarks or trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be trademarks of others.

