## intersil

## Single, Dual, and Quad Micropower, Low Drift, RRIO Operational Amplifiers

## ISL28130, ISL28230, ISL28430

The ISL28130, ISL28230 and ISL28430 are single, dual and quad micropower, low offset drift operational amplifiers that are optimized for single and dual supply operation from 1.8 V to 5.5 V and $\pm 0.9 \mathrm{~V}$ to $\pm 2.75 \mathrm{~V}$. Their low supply current of $20 \mu \mathrm{~A}$ and rail-to-rail input/output enable the ISL28130, ISL28230, and ISL28430 to be an excellent general-purpose op amp for a range of applications. The ISL28130, ISL28230 and ISL28430 are ideal for handheld devices that operate off 2AA or single Li-ion batteries.

The ISL28130 is available in industry standard pinouts for 5 Ld SOT-23, 5 Ld SC70 and 8 Ld SOIC packages. The ISL28230 is available in industry standard pinouts for 8 Ld MSOP, 8 Ld SOIC and 8 Ld DFN packages. The ISL28430 is available in 14 Ld TSSOP and 14 Ld SOIC packages. Commercial devices operate over the temperature range of $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$. Full temperature range devices operate over the temperature range of $40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

## Features

- Low input offset voltage . . . . . . . . . . . . . . . . . . . . . 40 4 V , Max.
- Low offset drift .150nV/ ${ }^{\circ} \mathrm{C}$, Max.
- Input bias current $\qquad$
- Quiescent current (per amplifier). . . . . . . . . . . . . . . $20 \mu \mathrm{~A}$, Typ.
- Single supply range $\qquad$
- Dual supply range . . . . . . . . . . . . . . . . . . . . . . $\pm 0.9 \mathrm{~V}$ to $\pm 2.75 \mathrm{~V}$
- Low noise ( 0.01 Hz to 10 Hz ) . . . . . . . . . . . . . . . . $1.1 \mu \mathrm{~V}_{\mathrm{P}-\mathrm{p},}$ Typ.
- Rail-to-rail inputs and output


## Applications

- Bi-directional current sense
- Temperature measurement
- Medical equipment
- Electronic weigh scales
- Precision/strain gauge sensor
- Precision regulation
- Low Ohmic current sense
- High gain analog front ends


BI-DIRECTIONAL CURRENT SENSE AMPLIFIER

FIGURE 1. TYPICAL APPLICATION DIAGRAM


FIGURE 2. IB vs TEMPERATURE

## Ordering Information

| PART NUMBER (Notes 3, 4) | PART MARKING | TEMP RANGE $\left({ }^{\circ} \mathrm{C}\right)$ | TEMPERATURE GRADE | PACKAGE <br> (Pb-Free) | PKG. DWG. \# |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ISL28130CHZ-T7 (Note 2) | BDPA (Note 5) | 0 to +70 | Commercial | 5 Ld SOT-23 | P5.064A |
| ISL28130CHZ-T7A (Note 2) | BDPA (Note 5) | 0 to +70 | Commercial | 5 Ld SOT-23 | P5.064A |
| ISL28130FHZ-T7 (Note 2) | BEFA (Note 5) | -40 to +125 | Full | 5 Ld SOT-23 | P5.064A |
| ISL28130FHZ-T7A (Note 2) | BEFA (Note 5) | -40 to +125 | Full | 5 Ld SOT-23 | P5.064A |
| ISL28130CEZ-T7 (Note 2) | BLA (Note 5) | 0 to +70 | Commercial | 5 Ld SC-70 | P5.049 |
| ISL28130CEZ-T7A (Note 2) | BLA (Note 5) | 0 to +70 | Commercial | 5 Ld SC-70 | P5.049 |
| ISL28130FEZ-T7 (Note 2) | BNA (Note 5) | -40 to +125 | Full | 5 Ld SC-70 | P5.049 |
| ISL28130FEZ-T7A (Note 2) | BNA (Note 5) | -40 to +125 | Full | 5 Ld SC-70 | P5.049 |
| ISL28230CUZ (Note 1) | 8230Z | 0 to +70 | Commercial | 8 Ld MSOP | M8.118A |
| ISL28230FUZ (Note 1) | 8230F | -40 to +125 | Full | 8 Ld MSOP | M8.118A |
| ISL28230CBZ (Note 1) | 28230 CBZ | 0 to +70 | Commercial | 8 Ld SOIC | M8.15E |
| ISL28230FBZ (Note 1) | 28230 FBZ | -40 to +125 | Full | 8 Ld SOIC | M8.15E |
| ISL28230CRZ (Note 1) | 230Z | 0 to +70 | Commercial | 8 Ld 3mmx3mm DFN | L8.3x3J |
| ISL28230FRZ (Note 1) | 230F | -40 to +125 | Full | 8 Ld 3mmx3mm DFN | L8.3x3J |
| ISL28430CBZ (Note 1) | 28430 CBZ | 0 to +70 | Commercial | 14 Ld SOIC | MDP0027 |
| ISL28430FBZ (Note 1) | 28430 FBZ | -40 to +125 | Full | 14 Ld SOIC | MDP0027 |
| ISL28430CVZ (Note 1) | 28430 CVZ | 0 to +70 | Commercial | 14 Ld TSSOP | MDP0044 |
| ISL28430FVZ (Note 1) | 28430 FVZ | -40 to +125 | Full | 14 Ld TSSOP | MDP0044 |

NOTES:

1. Add "-T*" suffix for tape and reel. Please refer to TB347 for details on reel specifications.
2. Please refer to $\overline{T B 347}$ for details on reel specifications.
3. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100\% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb -free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.
4. For Moisture Sensitivity Level (MSL), please see device information page for ISL28130, ISL28230, ISL28430. For more information on MSL please see Tech Brief TB363.
5. The part marking is located on the bottom of the part.

## Pin Configurations



ISL28130
(5 LD SC-70)


## Pin Descriptions

| $\begin{aligned} & \text { ISL28130 } \\ & \text { (5 Ld SOT-23) } \end{aligned}$ | $\begin{array}{\|l} \hline \text { ISL28130 } \\ \text { (8 Ld SOIC) } \end{array}$ | $\begin{aligned} & \text { ISL28130 } \\ & \text { (5 LD SC-70) } \end{aligned}$ | ISL28230 (8 Ld MSOP, SOIC, DFN) | $\begin{array}{\|c\|} \hline \text { ISL28430 } \\ \text { (14 Ld } \\ \text { TSSOP, SOIC) } \end{array}$ | PIN NAME | FUNCTION | EQUIVALENT CIRCUIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 3 | 3 | 1 | $3$ | $\begin{gathered} 3 \\ 5 \\ 10 \\ 12 \end{gathered}$ | $\begin{gathered} \text { IN+ } \\ \text { IN+_A } \\ \text { IN+_B } \\ \text { IN+_C } \\ \text { IN+_D } \end{gathered}$ | Non-inverting input | Circuit 1 |
| 2 | 4 | 2 | 4 | 11 | V- | Negative supply |  |
| 4 | 2 | 3 | $\begin{aligned} & 2 \\ & 6 \end{aligned}$ | $\begin{gathered} 2 \\ 6 \\ 9 \\ 13 \end{gathered}$ | $\begin{aligned} & \text { IN- } \\ & \text { IN-_A } \\ & \text { IN-_B } \\ & \text { IN-_C } \\ & \text { IN-_D } \end{aligned}$ | Inverting input | (See "Circuit 1") |
| 1 | 6 | 4 | $\begin{aligned} & 1 \\ & 7 \end{aligned}$ | $\begin{gathered} 1 \\ 7 \\ 8 \\ 14 \end{gathered}$ | OUT OUT_A OUT_B OUT_C OUT_D | Output |  |
| 5 | 7 | 5 | 8 | 4 | V+ | Positive supply |  |
| - | 1, 5, 8 | - | - | - | NC | Not Connected - This pin is not electrically connected internally. |  |
| - | - | - | PAD | - | Paddle | Thermal Pad. Connect to most negative supply. DFN packages only. |  |

Absolute Maximum Ratings


## Thermal Information

| Thermal Resistance (Typical) | $\theta_{\mathrm{JA}}\left({ }^{\circ} \mathbf{C} / \mathbf{W}\right)$ | $\theta_{\text {JC }}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right.$ ) |
| :---: | :---: | :---: |
| 5 Ld SOT-23 (Notes 6, 8) | 225 | 110 |
| 5 Ld SC70 (Notes 6, 8). | 206 | 146 |
| 8 Ld SOIC (ISL28130) (Notes 6, 8) | 135 | 95 |
| 8 Ld MSOP (Notes 6, 8) . | 180 | 65 |
| 8 Ld SOIC (ISL28230) (Notes 6, 8) | 125 | 90 |
| 8 Ld DFN (Notes 7, 9). | 53 | 12 |
| 14 Ld TSSOP (Notes 6, 8) | 110 | 40 |
| 14 Ld SOIC (Notes 6, 8). | 75 | 47 |

Maximum Storage Temperature Range.............$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Pb-Free Reflow Profile . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . see link below http://www.intersil.com/pbfree/Pb-FreeReflow.asp

## Operating Conditions

Temperature Range
Full Grade Devices . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Commercial Grade Devices. . . . . . . . . . . . . . . . . . . . . . . . . $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

NOTES:
6. $\theta_{\mathrm{JA}}$ is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief TB379 for details.
7. $\theta_{\mathrm{JA}}$ is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. See Tech Brief TB379.
8. For $\theta_{\mathrm{J}}$, the "case temp" location is taken at the package top center.
9. For $\theta_{\mathrm{JC}}$, the "case temp" location is the center of the exposed metal pad on the package underside.

Electrical Specifications $\mathrm{V}_{+}=5 \mathrm{~V}, \mathrm{~V}_{-}=0 \mathrm{~V}, \mathrm{v}_{\mathrm{CM}}=2.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$, unless otherwise specified. Boldface limits apply over the entire operating temperature range.

| PARAMETER | DESCRIPTION | CONDITIONS | MIN (Note 10) | TYP | MAX <br> (Note 10) | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DC SPECIFICATIONS |  |  |  |  |  |  |
| $\mathrm{V}_{\text {OS }}$ | Input Offset Voltage | $\mathrm{Vs}=1.8 \mathrm{~V}$ to 5.5 V | -40 | $\pm 5$ | 40 | $\mu \mathrm{V}$ |
|  |  | $\begin{aligned} & \text { Vs }=1.8 \text { to } 5.5 \mathrm{~V} ; \\ & \mathrm{T}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \end{aligned}$ | -46.8 |  | 46.8 | $\mu \mathrm{V}$ |
|  |  | $\begin{aligned} & \text { Vs }=1.8 \mathrm{~V} \text { to } 5.5 \mathrm{~V} ; \\ & \mathrm{T}=-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \end{aligned}$ | -55 |  | 55 | $\mu \mathrm{V}$ |
| $\mathrm{TCV}_{\text {OS }}$ | Input Offset Voltage Temperature Coefficient |  | -150 | 20 | 150 | $\mathrm{nV} /{ }^{\circ} \mathrm{C}$ |
| los | Input Offset Current |  |  | -60 |  | pA |
| $\mathrm{TCl}_{\text {OS }}$ | Input Offset Current Temperature Coefficient |  |  | 0.11 |  | $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ |
| $\mathrm{I}_{\mathrm{B}}$ | Input Bias Current | $\mathrm{T}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | -250 |  | 250 | pA |
|  |  | $\mathrm{T}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | -700 |  | 700 | pA |
| Common Mode Input Voltage Range |  | Guaranteed by CMRR | -0.1 |  | 5.1 | V |
| CMRR | Common Mode Rejection Ratio | $\mathrm{V}_{C M}=-0.1 \mathrm{~V}$ to 5.1V | 110 | 125 |  | dB |
|  |  |  | 105 |  |  | dB |
| PSRR | Power Supply Rejection Ratio | $\mathrm{Vs}=2.0 \mathrm{~V}$ to 5.5 V | 105 | 138 |  | dB |
|  |  |  | 105 |  |  | dB |
| $\mathrm{V}_{\mathrm{OH}}$ | Output Voltage Swing, High |  | 4.950 | 4.981 |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Voltage Swing, Low |  |  | 18 | 50 | mV |

Electrical Specifications $\mathrm{V}_{+}=5 \mathrm{~V}, \mathrm{~V}_{-}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=2.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$, unless otherwise specified. Boldface limits apply over the entire operating temperature range. (Continued)

| PARAMETER | DESCRIPTION | CONDITIONS | $\begin{gathered} \text { MIN } \\ \text { (Note 10) } \end{gathered}$ | TYP | $\begin{gathered} \text { MAX } \\ \text { (Note 10) } \end{gathered}$ | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{A}_{\mathrm{OL}}$ | Open Loop Gain | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{M} \Omega$ |  | 150 |  | dB |
| $\mathrm{v}_{+}$ | Supply Voltage | Guaranteed by $\mathrm{V}_{\mathrm{OS}}$ | 1.8 |  | 5.5 | V |
| Is | Supply Current, Per Amplifier | $\mathrm{R}_{\mathrm{L}}=$ OPEN |  | 20 | 25 | $\mu \mathrm{A}$ |
|  |  |  |  |  | 35 | $\mu \mathrm{A}$ |
| ISC+ | Output Source Short Circuit Current | $\mathrm{R}_{\mathrm{L}}=$ Short $\mathrm{V}-$ |  | 15 |  | mA |
| 1 sc - | Output Sink Short Circuit Current | $\mathrm{R}_{\mathrm{L}}=$ Short $\mathrm{V}+$ |  | -15 |  | mA |

AC SPECIFICATIONS

| GBWP | Gain Bandwidth Product | $\begin{aligned} & A_{V}=100, R_{F}=100 \mathrm{k} \Omega, R_{G}=1 \mathrm{k} \Omega, \\ & R_{L}=10 \mathrm{k} \Omega \text { to } V_{C M} \end{aligned}$ | 400 | kHz |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{e}_{\mathrm{N}} \mathrm{V}_{\text {P-P }}$ | Peak-to-Peak Input Noise Voltage | $\mathrm{f}=0.01 \mathrm{~Hz}$ to 10 Hz | 1.1 | $\mu \mathrm{V}_{\text {P-P }}$ |
| $\mathrm{e}_{\mathrm{N}}$ | Input Noise Voltage Density | $\mathrm{f}=1 \mathrm{kHz}$ | 65 | $\mathrm{nV} / \sqrt{ }(\mathrm{Hz})$ |
| $\mathrm{i}_{\mathrm{N}}$ | Input Noise Current Density | $\mathrm{f}=1 \mathrm{kHz}$ | 72 | $\mathrm{ff} / \sqrt{ }(\mathrm{Hz})$ |
|  |  | $\mathrm{f}=10 \mathrm{~Hz}$ | 80 | fA $/ \sqrt{ }(\mathrm{Hz})$ |
| $\mathrm{c}_{\text {in }}$ | Differential Input Capacitance | $\mathrm{f}=1 \mathrm{MHz}$ | 1.6 | pF |
|  | Common Mode Input Capacitance |  | 1.12 | pF |

## TRANSIENT RESPONSE

| SR | Positive Slew Rate | $\mathrm{V}_{\text {OUT }}=1 \mathrm{~V}$ to $4 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ | 0.2 | V/us |
| :---: | :---: | :---: | :---: | :---: |
|  | Negative Slew Rate |  | 0.1 | V/us |
| $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$, Small Signal | Rise Time, $\mathrm{tr}_{\mathrm{r}} \mathbf{1 0 \%}$ to 90\% | $\begin{aligned} & A_{V}=+1, V_{\text {OUT }}=0.1 V_{P-P,} R_{F}=0 \Omega, \\ & R_{L}=10 \mathrm{k} \Omega, C_{L}=1.2 \mathrm{pF} \end{aligned}$ | 1.1 | $\mu \mathrm{s}$ |
|  | Fall Time, $\mathrm{t}_{\mathrm{f}} 10 \%$ to $90 \%$ |  | 1.1 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ Large Signal | Rise Time, $\mathrm{t}_{\mathrm{r}} \mathbf{1 0 \%}$ to 90\% | $\begin{aligned} & A_{V}=+1, V_{O U T}=2 V_{P-P}, R_{F}=0 \Omega \\ & R_{L}=10 \mathrm{k} \Omega, C_{L}=1.2 \mathrm{pF} \end{aligned}$ | 20 | $\mu \mathrm{s}$ |
|  | Fall Time, $\mathrm{t}_{\mathrm{f}} 10 \%$ to $90 \%$ |  | 30 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {s }}$ | Settling Time to 0.1\%, $2 \mathrm{~V}_{\text {P-P }}$ Step | $\begin{aligned} & A_{V}=+1, R_{F}=0 \Omega, R_{L}=10 \mathrm{k} \Omega, \\ & C_{L}=1.2 \mathrm{pF} \end{aligned}$ | 35 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {recover }}$ | Output Overload Recovery Time, Recovery to 90\% of Output Saturation | $\begin{aligned} & A_{V}=+2, R_{F}=10 \mathrm{k} \Omega, R_{\mathrm{L}}=0 \mathrm{pen}, \\ & \mathrm{C}_{\mathrm{L}}=3.7 \mathrm{pF} \end{aligned}$ | 10.5 | $\mu \mathrm{s}$ |

NOTE:
10. Compliance to datasheet limits is assured by one or more methods: production test, characterization and/or design.

Typical Performance Curves $V+=5, V, V=o v, V_{c M}=2.5 V, R_{L}=0$ pen, $T=+25^{\circ} \mathrm{C}$, unless otherwise specified.


FIGURE 3. $\mathrm{I}_{\mathrm{B}}{ }^{+}$vs TEMPERATURE


FIGURE 5. SUPPLY CURRENT vs TEMPERATURE, Vs $= \pm 0.9 \mathrm{~V}$


FIGURE 7. SUPPLY CURRENT vs SUPPLY VOLTAGE


FIGURE 4. $\mathrm{I}_{\mathrm{B}}$ - vs TEMPERATURE


FIGURE 6. SUPPLY CURRENT vs TEMPERATURE, Vs = $\pm 2.5 \mathrm{~V}$


FIGURE 8. FREQUENCY RESPONSE vs OPEN LOOP GAIN, $R_{L}=10 \mathrm{M} \Omega$

## Typical Performance Curves



FIGURE 9. GAIN vs FREQUENCY vs $\mathbf{R}_{\mathrm{L}}, \mathbf{V}_{\mathbf{S}}= \pm 0.9 \mathrm{~V}$


FIGURE 11. GAIN vs FREQUENCY vs FEEDBACK RESISTOR VALUES $\mathbf{R}_{\mathbf{F}} / \mathbf{R}_{\mathbf{G}}$


FIGURE 13. FREQUENCY RESPONSE vs CLOSED LOOP GAIN


FIGURE 10. GAIN vs FREQUENCY vs $R_{L}, V_{S}= \pm 2.5 \mathrm{~V}$


FIGURE 12. GAIN vs FREQUENCY vs $\mathbf{V}_{\text {OUT }}$


FIGURE 14. GAIN vs FREQUENCY vs SUPPLY VOLTAGE

Typical Performance Curves $v+=5 v, v-=0 v, v_{c M}=2.5 v, R_{L}=0$ en, $T=+25^{\circ} \mathrm{C}$, unless otherwise specified.


FIGURE 15. GAIN vs FREQUENCY vs $C_{L}$


FIGURE 17. LARGE SIGNAL STEP RESPONSE (1V)


FIGURE 19. $\mathrm{V}_{\mathrm{OH}}$ vs TEMPERATURE


FIGURE 16. LARGE SIGNAL STEP RESPONSE (4V)


FIGURE 18. SMALL SIGNAL STEP RESPONSE (100mV)


FIGURE 20. $\mathbf{V}_{\text {OL }}$ vs TEMPERATURE

Typical Performance Curves $\mathrm{v}+=5 \mathrm{~V}, \mathrm{v}-=0 \mathrm{~V}, \mathrm{v}_{\mathrm{CM}}=2.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=0$ pen, $\mathrm{T}=+25^{\circ} \mathrm{C}$, unless otherwise specified.


FIGURE 21. CROSSTALK vs FREQUENCY, $\mathrm{v}_{\mathbf{S}}= \pm 0.9 \mathrm{v}$


FIGURE 22. CROSSTALK vs FREQUENCY, $\mathrm{V}_{\mathbf{S}}= \pm 2.5 \mathrm{~V}$

## Applications Information

## Functional Description

The ISL28130, ISL28230 and ISL28430 are low offset and low drift operational amplifiers with a very high open loop gain ( 150 dB ) and rail-to-rail input/output. They are designed to operate on a single supply range of 1.8 V to 5.5 V or a dual supply range of $\pm 0.9 \mathrm{~V}$ to $\pm 2.75 \mathrm{~V}$ while consuming only $20 \mu \mathrm{~A}$ of supply current per channel. The ISL28130, ISL28230 and ISL28430 have a 400 kHz gain-bandwidth.

The high open loop gain, low offset voltage, high bandwidth and low 1/f noise make the ISL28130, ISL28230 and ISL28430 ideal for precision applications.

## Rail-to-rail Input and Output (RRIO)

The RRIO CMOS amplifier uses parallel input PMOS and NMOS that enable the inputs to swing 100 mV beyond either supply rail. The inverting and non-inverting inputs do not have back-to-back input clamp diodes and are capable of maintaining high input impedance at high differential input voltages. This is effective in eliminating output distortion caused by high slew rate input signals.
The output stage uses common source connected PMOS and NMOS devices to achieve rail-to-rail output drive capability with 15 mA current limit and the capability to swing to within 50 mV of either rail while driving a $10 \mathrm{k} \Omega$ load.

## IN+ and IN- Protection

All input terminals have internal ESD protection diodes to both positive and negative supply rails, limiting the input voltage to within one diode beyond the supply rails. For applications in which either input is expected to exceed the rails by 0.5 V , an external series resistor must be used to ensure the input currents never exceed 20 mA (see Figure 23).


FIGURE 23. INPUT CURRENT LIMITING

## Layout Guidelines for High Impedance Inputs

To achieve maximum performance from the high input impedance and low offset voltage of the ISL28130, ISL28230 and ISL28430 amplifiers, care should be taken in the circuit board layout. The PC board surface must remain clean and free of moisture to avoid leakage currents between adjacent traces. Surface coating of the circuit board reduces surface moisture and provides a humidity barrier, reducing parasitic resistance on the board.

## High Gain, Precision DC-Coupled Amplifier

The circuit in Figure 24 implements a single-stage DC-coupled amplifier with an input DC sensitivity of under 100 nV that is only possible using a low VOS amplifier with high open loop gain. High gain DC amplifiers operating from low voltage supplies are not practical using typical low offset precision op amps. For example, consider a typical precision amplifier in a gain of $10 \mathrm{kV} / \mathrm{V}$. A low offset op amp with $\pm 100 \mu \mathrm{~V} \mathrm{~V}_{\text {OS }}$ and $0.5 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ offset drift yields a DC error of $>1 \mathrm{~V}$, with an additional $5 \mathrm{mV} /{ }^{\circ} \mathrm{C}$ of temperature-dependent error. This amount of error makes it difficult to resolve DC input voltage changes in the mV range.

The $\pm 40 \mu \mathrm{~V}$ max $\mathrm{V}_{\mathrm{OS}}$ and $150 \mathrm{nV} /{ }^{\circ} \mathrm{C}$ temperature drift of the ISL28130, ISL28230, and ISL28430 produce a temperature-stable maximum DC output error of only $\pm 400 \mathrm{mV}$, with a maximum output temperature drift of $1.5 \mathrm{mV} /{ }^{\circ} \mathrm{C}$. The additional benefit of a very low $1 / \mathrm{f}$ noise corner frequency and some feedback filtering allows DC voltages and voltage fluctuations well below $10 \mu \mathrm{~V}$ to be easily detected with a simple, single-stage amplifier.


FIGURE 24. HIGH GAIN, PRECISION DC-COUPLED AMPLIFIER

[^0][^1]
## Revision History

The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to web to make sure you have the latest revision.

| DATE | REVISION | CHANGE |
| :---: | :---: | :---: |
| February 13, 2014 | FN7623.7 | Ordering information table on page 2: Added part number ISL28230FRZ <br> - Absolute Maximum Ratings table on page 5: changed Max Voltage VOUT to GND (10s) : from $\pm 3.0 \mathrm{~V}$ to: $(\mathrm{V}-\mathrm{-} 0.5 \mathrm{~V})$ to $(\mathrm{V}++0.5 \mathrm{~V}) \mathrm{V}$.. |
| November 22, 2013 | FN7623.6 | Removed "Coming Soon" from ISL28430FBZ in "Ordering Information" on page 2. |
| November 8, 2012 | FN7623.5 | Removed "Coming Soon" from ISL28130FHZ-T7, ISL28130FEZ-T7, ISL28130CBZ, ISL28130FBZ, ISL28230FUZ, ISL28230FRZ, ISL28430FVZ, ISL28230FRZ, ISL28130CBZ and ISL28130FBZ in "Ordering Information" on page 2. |
| February 10, 2012 | FN7623.4 | Removed "Coming Soon" from ISL28230FBZ in "Ordering Information" on page 2. |
| June 13, 2011 | FN7623.3 | - Changed minimum operating supply voltage from +1.65 V to +1.8 V throughout datasheet. Modified Electrical Specifications table, beginning on page 5 , for all specs related at +1.65 V to +1.8 V , and all other text references accordingly. <br> - On page 1, paragraph 2, last sentence: changed from "All devices operate over the temperature range of $40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$." to "Commercial temp range devices operate over the temperature range of $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$. Full temp range devices operate over the temperature range of $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$." <br> - On page 2, Ordering Information: added "Coming Soon" to all devices with $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ temp range and to $\operatorname{ISL} 28130 \mathrm{CBZ}$ at $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temp range. |
| March 1, 2011 | FN7623.2 | -Ordering Information Table: Removed all 'Coming Soon' under part numbers (except for ISL28130FBZ and ISL28230FRZ), added part markings for all $125^{\circ} \mathrm{C}$ grade parts. Added new data column called 'TEMPERATURE GRADE' to distinguish between 'Commercial' and 'Full' temp grades. <br> - Electrical Specifications Table: added new text to common conditions: "Boldface limits apply over the entire operating temperature range". This note allows bold face limits to apply both to commercial and full grade temp devices. <br> - Added over temperature $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ spec for Vos in addition to $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ Vos spec. Original Vos spec of $46.8 \mu \mathrm{~V}$ for $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ is a typo based on a TCVos of $150 \mathrm{nV} / \mathrm{C} .-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ limit corrected as $55 \mu \mathrm{~V}$ over temp. |
| December 7, 2010 | FN7623.1 | Corrected Thermals for DFN package in "Tja from 125 to 53, "Tjc from 90 to 12" |
| December 3, 2010 |  | Removed Part Markings from Full temp grade parts and changed to TBD until availability is validated. |
| December 2, 2010 |  | -Updated front page text to add DFN packaging and extended temp range $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ -Removed previous lb vs Temp plot and added new $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C} \mathrm{lb}$ vs Temp plot on front page. <br> -Updated ordering information table by adding a full temp range option to all parts and temp range column. Also added in DFN part to ordering table. All full temp parts are stamped Coming Soon. <br> -Added DFN package to Pin Configurations table. <br> -Added $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temp range under Operating Conditions page 5. <br> -Added the testing standards performance information to the ESD ratings in Abs Max Table <br> -Added new Input Bias Current lb spec of 700pA MIN/MAX in Electrical Spec table for $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temp range <br> -Revised Note 10 for Electrical Spec table as: "Compliance to datasheet limits is assured by one or more methods: production test, characterization and/or design." <br> -Updated all curves in the datasheet with $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temp range to $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temp range. <br> -Added DFN package L8.3×3J outline drawing to the end of datasheet. |
| October 19, 2010 |  | On page 6 changed "Supply Current, Per Amplifier" from a typical of $18 \mu \mathrm{~A}$ to $20 \mu \mathrm{~A}$ to comply with front page. |
| August 17, 2010 | FN7623.0 | Initial Release |

## About Intersil

Intersil Corporation is a leader in the design and manufacture of high-performance analog, mixed-signal and power management semiconductors. The company's products address some of the largest markets within the industrial and infrastructure, personal computing and high-end consumer markets. For more information about Intersil, visit our website at www.intersil.com.

For the most updated datasheet, application notes, related documentation and related parts, please see the respective product information page found at www.intersil.com. You may report errors or suggestions for improving this datasheet by visiting www.intersil.com/en/support/ask-an-expert.html. Reliability reports are also available from our website at http://www.intersil.com/en/support/qualandreliability.html\#reliability

Small Outline Transistor Plastic Packages (SC70-5)


P5.049
5 LEAD SMALL OUTLINE TRANSISTOR PLASTIC PACKAGE

| SYMBOL | INCHES |  | MILLIMETERS |  | NOTES |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | MAX | MIN | MAX |  |
| A | 0.031 | 0.043 | 0.80 | 1.10 | - |
| A1 | 0.000 | 0.004 | 0.00 | 0.10 | - |
| A2 | 0.031 | 0.039 | 0.80 | 1.00 | - |
| b | 0.006 | 0.012 | 0.15 | 0.30 | - |
| b1 | 0.006 | 0.010 | 0.15 | 0.25 |  |
| c | 0.003 | 0.009 | 0.08 | 0.22 | 6 |
| c1 | 0.003 | 0.009 | 0.08 | 0.20 | 6 |
| D | 0.073 | 0.085 | 1.85 | 2.15 | 3 |
| E | 0.071 | 0.094 | 1.80 | 2.40 | - |
| E1 | 0.045 | 0.053 | 1.15 | 1.35 | 3 |
| e | 0.02 | Ref |  |  | - |
| e1 | 0.05 | Ref |  |  | - |
| L | 0.010 | 0.018 | 0.26 | 0.46 | 4 |
| L1 | 0.0 | Ref. |  | Ref. | - |
| L2 | 0.00 | SC |  | SC |  |
| $\alpha$ | $0^{0}$ | $8^{0}$ | $0^{0}$ | $8^{0}$ | - |
| N | 5 |  | 5 |  | 5 |
| R | 0.004 | - | 0.10 | - |  |
| R1 | 0.004 | 0.010 | 0.15 | 0.25 |  |

Rev. 3 7/07
NOTES:

1. Dimensioning and tolerances per ASME Y14.5M-1994.
2. Package conforms to EIAJ SC70 and JEDEC MO-203AA.
3. Dimensions D and E1 are exclusive of mold flash, protrusions, or gate burrs.
4. Footlength $L$ measured at reference to gauge plane.
5. " N " is the number of terminal positions.
6. These Dimensions apply to the flat section of the lead between 0.08 mm and 0.15 mm from the lead tip.
7. Controlling dimension: MILLIMETER. Converted inch dimensions are for reference only.

## Package Outline Drawing

## P5.064A

5 LEAD SMALL OUTLINE TRANSISTOR PLASTIC PACKAGE Rev 0, 2/10


TOP VIEW


TYPICAL RECOMMENDED LAND PATTERN


DETAIL "X"

NOTES:

1. Dimensions are in millimeters. Dimensions in ( ) for Reference Only.
2. Dimensioning and tolerancing conform to ASME Y14.5M-1994.
3. Dimension is exclusive of mold flash, protrusions or gate burrs.
4. Foot length is measured at reference to guage plane.
5. This dimension is measured at Datum " H ".
6. Package conforms to JEDEC MO-178AA.

## Package Outline Drawing

## M8.118A

8 LEAD MINI SMALL OUTLINE PLASTIC PACKAGE (MSOP)

## Rev 0, 9/09



TOP VIEW


SIDE VIEW 1


TYPICAL RECOMMENDED LAND PATTERN


NOTES:

1. Dimensions are in millimeters.
2. Dimensioning and tolerancing conform to JEDEC MO-187-AA and AMSE Y14.5m-1994.
3. Plastic or metal protrusions of 0.15 mm max per side are not included.
4. Plastic interlead protrusions of 0.25 mm max per side are not included.
5. Dimensions " D " and " E 1 " are measured at Datum Plane " H ".
6. This replaces existing drawing \# MDP0043 MSOP 8L.

Thin Shrink Small Outline Package Family (TSSOP)


MDP0044
THIN SHRINK SMALL OUTLINE PACKAGE FAMILY

|  | MILLIMETERS |  |  |  |  | SYMBOL |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 14 LD | 16 LD | 20 LD | 24 LD | 28 LD |  |
| A | 1.20 | 1.20 | 1.20 | 1.20 | 1.20 | Max |
| A1 | 0.10 | 0.10 | 0.10 | 0.10 | 0.10 | $\pm 0.05$ |
| A2 | 0.90 | 0.90 | 0.90 | 0.90 | 0.90 | $\pm 0.05$ |
| b | 0.25 | 0.25 | 0.25 | 0.25 | 0.25 | $+0.05 /-0.06$ |
| c | 0.15 | 0.15 | 0.15 | 0.15 | 0.15 | $+0.05 /-0.06$ |
| D | 5.00 | 5.00 | 6.50 | 7.80 | 9.70 | $\pm 0.10$ |
| E | 6.40 | 6.40 | 6.40 | 6.40 | 6.40 | Basic |
| E1 | 4.40 | 4.40 | 4.40 | 4.40 | 4.40 | $\pm 0.10$ |
| e | 0.65 | 0.65 | 0.65 | 0.65 | 0.65 | Basic |
| L | 0.60 | 0.60 | 0.60 | 0.60 | 0.60 | $\pm 0.15$ |
| L1 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | Reference |

Rev. F 2/07
NOTES:

1. Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusions or gate burrs shall not exceed 0.15 mm per side.
2. Dimension "E1" does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25 mm per side.
3. Dimensions "D" and "E1" are measured at dAtum Plane H.
4. Dimensioning and tolerancing per ASME Y14.5M-1994.

## Small Outline Package Family (SO)



DETAIL $X$

## MDP0027

SMALL OUTLINE PACKAGE FAMILY (SO)

| SYMBOL | INCHES |  |  |  |  |  |  | TOLERANCE | NOTES |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | SO-8 | SO-14 | $\begin{gathered} \text { SO16 } \\ (0.150 ") \end{gathered}$ | $\begin{gathered} \text { SO16 (0.300") } \\ \text { (SOL-16) } \end{gathered}$ | SO20 (SOL-20) | $\begin{gathered} \text { SO24 } \\ \text { (SOL-24) } \end{gathered}$ | $\begin{gathered} \text { SO28 } \\ (\mathrm{SOL}-28) \end{gathered}$ |  |  |
| A | 0.068 | 0.068 | 0.068 | 0.104 | 0.104 | 0.104 | 0.104 | MAX | - |
| A1 | 0.006 | 0.006 | 0.006 | 0.007 | 0.007 | 0.007 | 0.007 | $\pm 0.003$ | - |
| A2 | 0.057 | 0.057 | 0.057 | 0.092 | 0.092 | 0.092 | 0.092 | $\pm 0.002$ | - |
| b | 0.017 | 0.017 | 0.017 | 0.017 | 0.017 | 0.017 | 0.017 | $\pm 0.003$ | - |
| c | 0.009 | 0.009 | 0.009 | 0.011 | 0.011 | 0.011 | 0.011 | $\pm 0.001$ | - |
| D | 0.193 | 0.341 | 0.390 | 0.406 | 0.504 | 0.606 | 0.704 | $\pm 0.004$ | 1, 3 |
| E | 0.236 | 0.236 | 0.236 | 0.406 | 0.406 | 0.406 | 0.406 | $\pm 0.008$ | - |
| E1 | 0.154 | 0.154 | 0.154 | 0.295 | 0.295 | 0.295 | 0.295 | $\pm 0.004$ | 2, 3 |
| e | 0.050 | 0.050 | 0.050 | 0.050 | 0.050 | 0.050 | 0.050 | Basic | - |
| L | 0.025 | 0.025 | 0.025 | 0.030 | 0.030 | 0.030 | 0.030 | $\pm 0.009$ | - |
| L1 | 0.041 | 0.041 | 0.041 | 0.056 | 0.056 | 0.056 | 0.056 | Basic | - |
| h | 0.013 | 0.013 | 0.013 | 0.020 | 0.020 | 0.020 | 0.020 | Reference | - |
| N | 8 | 14 | 16 | 16 | 20 | 24 | 28 | Reference | - |

NOTES:
Rev. M 2/07

1. Plastic or metal protrusions of 0.006 " maximum per side are not included.
2. Plastic interlead protrusions of $0.010^{\prime \prime}$ maximum per side are not included.
3. Dimensions "D" and "E1" are measured at Datum Plane "H".
4. Dimensioning and tolerancing per ASME Y14.5M-1994

## Package Outline Drawing

## M8.15E

8 LEAD NARROW BODY SMALL OUTLINE PLASTIC PACKAGE
Rev 0, 08/09

$\underline{\underline{\text { TOP VIEW }}}$


TYPICAL RECOMMENDED LAND PATTERN


NOTES:

1. Dimensions are in millimeters.

Dimensions in ( ) for Reference Only.
2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994.
3. Unless otherwise specified, tolerance : Decimal $\pm 0.05$
4. Dimension does not include interlead flash or protrusions. Interlead flash or protrusions shall not exceed 0.25 mm per side.
5. The pin \#1 identifier may be either a mold or mark feature.
6. Reference to JEDEC MS-012.

## Package Outline Drawing

## L8.3x3J

8 LEAD DUAL FLAT NO-LEAD PLASTIC PACKAGE
Rev 0 9/09


TOP VIEW


TYPICAL RECOMMENDED LAND PATTERN


NOTES:

1. Dimensions are in millimeters.

Dimensions in ( ) for Reference Only.
2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994.
3. Unless otherwise specified, tolerance: Decimal $\pm 0.05$
4. Dimension applies to the metallized terminal and is measured between 0.15 mm and 0.30 mm from the terminal tip.
5. Tiebar shown (if present) is a non-functional feature.
6. The configuration of the pin \#1 identifier is optional, but must be located within the zone indicated. The pin \#1 identifier may be either a mold or mark feature.


[^0]:    Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

[^1]:    For information regarding Intersil Corporation and its products, see www.intersil.com

