## Low-Voltage, Single and Dual Supply, Quad SPDT, Analog Switches

The Intersil ISL8394 device is a precision, quad SPDT analog switches designed to operate from a single +2 V to +12 V supply or from a $\pm 2 \mathrm{~V}$ to $\pm 6 \mathrm{~V}$ supply. Targeted applications include battery powered equipment that benefit from the devices' low power consumption ( $5 \mu \mathrm{~W}$ ), low leakage currents ( 2.5 nA max), and fast switching speeds ( $\mathrm{t} \mathrm{ON}=50 \mathrm{~ns}$, $t_{\mathrm{OFF}}=30 \mathrm{~ns}$ ). A $4 \Omega$ maximum $\mathrm{R}_{\mathrm{ON}}$ flatness ensures signal fidelity, while channel to channel mismatch is guaranteed to be less than $2 \Omega$.

The ISL8394 is a quad single-pole/double-throw (SPDT) device and can be used as a quad SPDT, a quad $2: 1$ multiplexer, a single 4:1 multiplexer, or a dual 2-channel differential multiplexer.

Table 1 summarizes the performance of this family. For higher performance, pin compatible versions, see the ISL43240 data sheet.

TABLE 1. FEATURES AT A GLANCE

|  | ISL8394 |
| :---: | :---: |
| Configuration | Quad SPDT |
| $\pm 5 \mathrm{~V}$ R ON | $17 \Omega$ |
| $\pm 5 \mathrm{~V}$ ton/toff | $50 \mathrm{~ns} / 30 \mathrm{~ns}$ |
| 5 V R ON | $25 \Omega$ |
| 5 V ton/toff | $80 \mathrm{~ns} / 40 \mathrm{~ns}$ |
| 3 V R ON | $75 \Omega$ |
| 3 V ton/toff | 150ns/75ns |
| Package | 20 Ld SOIC |

## Ordering Information

| PART <br> NUMBER | PART <br> MARKING | TEMP. <br> RANGE ( ${ }^{\circ}$ C) | PACKAGE | PKG. <br> DWG. \# |
| :--- | :--- | :---: | :---: | :---: |
| ISL8394IB | ISL8394IB | -40 to 85 | 20 Ld SOIC | M20.3 |
| ISL8394IBZ <br> (See Note) | ISL8394IBZ | -40 to 85 | 20 Ld SOIC <br> (Pb-free) | M20.3 |

*Add "-T" suffix for tape and reel.
NOTE: Intersil Pb-free plus anneal products employ special Pb-free material sets; molding compounds/die attach materials and $100 \%$ matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb -free soldering operations. Intersil Pb -free products are MSL classified at Pb -free peak reflow temperatures that meet or exceed the Pb -free requirements of IPC/JEDEC J STD-020.

## Features

- Drop-in Replacement for MAX394
- Four Separately Controlled SPDT Switches
- ON Resistance (RON) . . . . . . . . . . 17 17 (Typ) $35 \Omega$ (Max)
- $\mathrm{R}_{\mathrm{ON}}$ Matching Between Channels. . . . . . . . . . . . . . . . . $<1 \Omega$
- Low Charge Injection . . . . . . . . . . . . . . . . . . . . . 10pC (Max)
- Low Power Consumption ( $\mathrm{P}_{\mathrm{D}}$ ). . . . . . . . . . . . . . . . . . . . $<5 \mu \mathrm{~W}$
- Low Leakage Current (Max at $85^{\circ} \mathrm{C}$ ) . . . . . . . . . . . . 2.5nA
- Fast Switching Action

- torf . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30ns
- Guaranteed Break-Before-Make
- Minimum 2000V ESD Protection per Method 3015.7
- TTL, CMOS Compatible
- Pb-Free Plus Anneal Available (RoHS Compliant)


## Applications

- Battery Powered, Handheld, and Portable Equipment
- Barcode Scanners
- Laptops, Notebooks, Palmtops
- Communications Systems
- Radios
- Base Stations
- RF "Tee" Switches
- Test Equipment
- Ultrasound
- CAT/PET SCAN
- Electrocardiograph
- Audio and Video Switching
- General Purpose Circuits
- +3V/+5V DACs and ADCs
- Digital Filters
- Operational Amplifier Gain Switching Networks
- High Frequency Analog Switching
- High Speed Multiplexing


## Related Literature

- Technical Brief TB363 "Guidelines for Handling and Processing Moisture Sensitive Surface Mount Devices (SMDs)"
- Application Note AN557 "Recommended Test Procedures for Analog Switches"

Pinout (Note 1)


NOTE:

1. Switches Shown for Logic "0" Input.

## Truth Table

| LOGIC | ISL8394 <br> NO SW | ISL8394 <br> NC SW |
| :---: | :---: | :---: |
| 0 | OFF | ON |
| 1 | ON | OFF |

NOTE: Logic " 0 " $\leq 0.8 \mathrm{~V}$. Logic " 1 " $\geq 2.4 \mathrm{~V}$.

## Pin Descriptions

| PIN | FUNCTION |
| :---: | :--- |
| V+ | Positive Power Supply Input |
| V- | Negative Power Supply Input. Connect to GND for <br> Single Supply Configurations. |
| GND | Ground Connection |
| IN | Digital Control Input |
| COM | Analog Switch Common Pin |
| NO | Analog Switch Normally Open Pin |
| NC | Analog Switch Normally Closed Pin |
| N.C. | No Internal Connection |

## Absolute Maximum Ratings

| $V+$ to $V$ - | -0.3 to15V |
| :---: | :---: |
| V+ to GND | -0.3 to15V |
| V- to GND. | -15 to 0.3V |
| All Other Pins (Note 2) | ((V-) - 0.3V) to ((V+) + 0.3V) |
| Continuous Current (Any Terminal) | 30 mA |
| Peak Current, IN, NO, NC, or COM (Pulsed 1ms, 10\% Duty Cycle, Max) | 100mA |
| ESD Rating (Per MIL-STD-883 Met |  |

V+ to GND . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3 to15V
V- to GND. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 to 0.3 V
All Other Pins (Note 2) . . . . . . . . . . . . . ( $(\mathrm{V}-)-0.3 \mathrm{~V})$ to $((\mathrm{V}+)+0.3 \mathrm{~V})$
Continuous Current (Any Terminal)

100 mA
ESD Rating (Per MIL-STD-883 Method 3015). . . . . . . . . . . . . . >2kV

## Thermal Information

| Thermal Resistance (Typical, Note 3) | $\theta_{\mathrm{JA}}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)$ |
| :---: | :---: |
| 20 Ld SOIC Package | 95 |
| Maximum Junction Temperature (Plastic Package). | $150^{\circ} \mathrm{C}$ |
| Moisture Sensitivity (See Technical Brief TB363) SOIC Package | Level 1 |
| Maximum Storage Temperature Range | $5^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |
| Maximum Lead Temperature (Soldering 10s) (Lead Tips Only) | $300^{\circ} \mathrm{C}$ |

## Operating Conditions

Temperature Range
ISL8394IX $\qquad$ $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

NOTES:
2. Signals on NC, NO, COM, or IN exceeding V+ or V - are clamped by internal diodes. Limit forward diode current to maximum current ratings.
3. $\theta_{\mathrm{JA}}$ is measured with the component mounted on a low effective thermal conductivity test board in free air. See Tech Brief TB379 for details.

Electrical Specifications: $\pm 5 \mathrm{~V}$ Supply Test Conditions: $\mathrm{V}_{\text {SUPPLY }}= \pm 4.5 \mathrm{~V}$ to $\pm 5.5 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}=2.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{INL}}=0.8 \mathrm{~V}$ (Note 4 ), Unless Otherwise Specified

| PARAMETER | TEST CONDITIONS | $\begin{aligned} & \text { TEMP } \\ & \left({ }^{\circ} \mathrm{C}\right) \end{aligned}$ | (NOTE 5) <br> MIN | TYP | (NOTE 5) MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ANALOG SWITCH CHARACTERISTICS |  |  |  |  |  |  |
| Analog Signal Range, $\mathrm{V}_{\text {ANALOG }}$ |  | Full | V- | - | V+ | V |
| ON Resistance, R ${ }_{\text {ON }}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}= \pm 4.5 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=10 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}= \pm 3.5 \mathrm{~V} \text {, } \\ & \text { (See Figure 5) } \end{aligned}$ | 25 | - | 17 | 35 | $\Omega$ |
|  |  | Full | - | - | 45 | $\Omega$ |
| RON Matching Between Channels, $\Delta \mathrm{R}_{\mathrm{ON}}$ | $\mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=10 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}= \pm 3 \mathrm{~V}$ | 25 | - | 0.5 | 2 | $\Omega$ |
|  |  | Full | - | - | 4 | $\Omega$ |
| RoN Flatness, R ${ }_{\text {FLAT(ON) }}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=10 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}= \pm 3 \mathrm{~V}, 0 \mathrm{~V}, \\ & (\text { Note } 7) \end{aligned}$ | 25 | - | - | 4 | $\Omega$ |
|  |  | Full | - | - | 6 | $\Omega$ |
| NO or NC OFF Leakage Current, $\mathrm{I}_{\mathrm{NO}(\mathrm{OFF})}$ or $\mathrm{I}_{\mathrm{NC}(\mathrm{OFF})}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}= \pm 5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}= \pm 4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=\overline{+} 4.5 \mathrm{~V}, \\ & \text { (Note 6) } \end{aligned}$ | 25 | -0.2 | - | 0.2 | nA |
|  |  | Full | -2.5 | - | 2.5 | nA |
| COM ON Leakage Current, ${ }^{\text {ICOM(ON) }}$ | $\mathrm{V}_{\mathrm{S}}= \pm 5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=\mathrm{V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}= \pm 4.5 \mathrm{~V}$, (Note 6) | 25 | -0.4 | - | 0.4 | nA |
|  |  | Full | -5 | - | 5 | nA |
| DIGITAL INPUT CHARACTERISTICS |  |  |  |  |  |  |
| Input Voltage High, VINH |  | Full | 2.4 | - | - | V |
| Input Voltage Low, $\mathrm{V}_{\text {INL }}$ |  | Full | - | - | 0.8 | V |
| Input Current, ${ }_{\text {I }}$ INH, $\mathrm{I}_{\text {INL }}$ | $\mathrm{V}_{\mathrm{S}}= \pm 5.5 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=0 \mathrm{~V}$ or $\mathrm{V}+$ | Full | -1 |  | 1 | $\mu \mathrm{A}$ |
| DYNAMIC CHARACTERISTICS |  |  |  |  |  |  |
| Turn-ON Time, ton | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}= \pm 4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}= \pm 3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}, \\ & \mathrm{~V}_{\text {IN }}=0 \text { to } 3 \mathrm{~V} \text {, (See Figure 1) } \end{aligned}$ | 25 | - | 50 | 130 | ns |
|  |  | Full | - | - | 175 | ns |
| Turn-OFF Time, toff | $\begin{aligned} & V_{S}= \pm 4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}= \pm 3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}, \\ & \mathrm{~V}_{\text {IN }}=0 \text { to } 3 \mathrm{~V} \text {, (See Figure 1) } \end{aligned}$ | 25 | - | 30 | 75 | ns |
|  |  | Full | - | - | 100 | ns |
| Break-Before-Make Time Delay, $\mathrm{t}_{\mathrm{D}}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}= \pm 5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF} \text {, } \\ & \mathrm{V}_{\text {IN }}=0 \text { to } 3 \mathrm{~V} \text {, (See Figure 3) } \end{aligned}$ | 25 | 2 | 10 | - | ns |
| Charge Injection, Q | $\mathrm{C}_{\mathrm{L}}=1.0 \mathrm{nF}, \mathrm{V}_{\mathrm{G}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{G}}=0 \Omega$, (See Figure 2) | 25 | - | 5 | 10 | pC |
| NO OFF Capacitance, C OFF | $\mathrm{f}=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\mathrm{COM}}=0 \mathrm{~V}$, (See Figure 7 ) | 25 | - | 12 | - | pF |

Electrical Specifications: $\pm 5 \mathrm{~V}$ Supply Test Conditions: $\mathrm{V}_{\text {SUPPLY }}= \pm 4.5 \mathrm{~V}$ to $\pm 5.5 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}=2.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{INL}}=0.8 \mathrm{~V}$ (Note 4), Unless Otherwise Specified (Continued)

| PARAMETER | TEST CONDITIONS | TEMP <br> ( ${ }^{\circ} \mathrm{C}$ ) | (NOTE 5) MIN | TYP | (NOTE 5) MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| NC OFF Capacitance, COFF | $\mathrm{f}=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\mathrm{COM}}=0 \mathrm{~V}$, (See Figure 7) | 25 | - | 12 | - | pF |
| COM ON Capacitance, $\mathrm{C}_{\text {COM(ON) }}$ | $\mathrm{f}=1 \mathrm{MHz}, \mathrm{V}_{\text {NO }}$ or $\mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\mathrm{COM}}=0 \mathrm{~V}$, (See Figure 7) | 25 | - | 39 | - | pF |
| OFF Isolation | $\begin{aligned} & R_{L}=50 \Omega, C_{L}=15 p F, f=1 \mathrm{MHz}, \\ & \left.V_{N O} \text { or } V_{N C}=1 V_{R M S} \text {, (See Figures } 4 \text { and } 6\right) \end{aligned}$ | 25 | - | 71 | - | dB |
| Crosstalk, (Note 8) |  | 25 | - | -92 | - | dB |
| POWER SUPPLY CHARACTERISTICS |  |  |  |  |  |  |
| Power Supply Range |  | Full | $\pm 2.0$ | - | $\pm 6$ | V |
| Positive Supply Current, I+ | $\mathrm{V}_{\mathrm{S}}= \pm 5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V}$ or $\mathrm{V}+$, Switch On or Off | 25 | -1 | 0.01 | 1 | $\mu \mathrm{A}$ |
|  |  | Full | -1 | - | 1 | $\mu \mathrm{A}$ |
| Negative Supply Current, I- |  | 25 | -1 | 0.01 | 1 | $\mu \mathrm{A}$ |
|  |  | Full | -1 | - | 1 | $\mu \mathrm{A}$ |

NOTES:
4. $\mathrm{V}_{\mathrm{IN}}=$ Input voltage to perform proper function.
5. The algebraic convention, whereby the most negative value is a minimum and the most positive a maximum, is used in this data sheet.
6. Leakage parameter is $100 \%$ tested at high temp, and guaranteed by correlation at $25^{\circ} \mathrm{C}$.
7. Flatness is defined as the difference between maximum and minimum value of on-resistance over the specified analog signal range. Flatness specifications are guaranteed only with specified voltages.
8. Between any two switches.

Electrical Specifications: 5V Supply Test Conditions: $\mathrm{V}+=+4.5 \mathrm{~V}$ to $+5.5 \mathrm{~V}, \mathrm{~V}-=\mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}=2.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{INL}}=0.8 \mathrm{~V}$ (Note 4), Unless Otherwise Specified

| PARAMETER | TEST CONDITIONS | $\begin{aligned} & \text { TEMP } \\ & \left({ }^{\circ} \mathrm{C}\right) \end{aligned}$ | $\begin{gathered} \hline \text { MIN } \\ \text { (NOTE 5) } \end{gathered}$ | TYP | $\begin{gathered} \text { MAX } \\ (\text { NOTE 5) } \end{gathered}$ | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |

## ANALOG SWITCH CHARACTERISTICS

| Analog Signal Range, $\mathrm{V}_{\text {ANALOG }}$ |  | Full | 0 | - | V+ | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ON Resistance, R ON | $\begin{aligned} & \mathrm{V}+=5 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=1.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=3.5 \mathrm{~V} \text {, } \\ & \text { (See Figure } 5 \text { ) } \end{aligned}$ | 25 | - | 25 | 65 | $\Omega$ |
|  |  | Full | - | - | 75 | $\Omega$ |
| RON Matching Between Channels, $\Delta \mathrm{R}_{\mathrm{ON}}$ | $\mathrm{V}+=5 \mathrm{~V}, \mathrm{I}_{\text {COM }}=1.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=3 \mathrm{~V}$ | 25 | - | 0.5 | 2 | $\Omega$ |
|  |  | Full | - | - | 4 | $\Omega$ |
| RON Flatness, $\mathrm{R}_{\text {FLAT(ON) }}$ | $\begin{aligned} & \mathrm{V}+=5 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=1.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=1 \mathrm{~V}, 2 \mathrm{~V}, 3 \mathrm{~V} \text {, } \\ & (\text { Note } 7) \end{aligned}$ | 25 | - | - | 6 | $\Omega$ |
|  |  | Full | - | - | 8 | $\Omega$ |
| NO or NC OFF Leakage Current, $\mathrm{I}_{\mathrm{NO}(\mathrm{OFF})}$ or $\mathrm{I}_{\mathrm{NC}(\mathrm{OFF})}$ | $\begin{aligned} & \mathrm{V}+=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=1 \mathrm{~V}, 4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=4.5 \mathrm{~V}, 1 \mathrm{~V} \text {, } \\ & \text { (Note 6) } \end{aligned}$ | 25 | -0.2 | - | 0.2 | nA |
|  |  | Full | -2.5 | - | 2.5 | nA |
| COM ON Leakage Current, ICOM(ON) | $\mathrm{V}+=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=\mathrm{V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=4.5 \mathrm{~V}$, (Note 6) | 25 | -0.4 | - | 0.4 | nA |
|  |  | Full | -5 | - | 5 | nA |
| DIGITAL INPUT CHARACTERISTICS |  |  |  |  |  |  |
| Input Voltage High, VINH |  | Full | 2.4 | - | - | V |
| Input Voltage Low, $\mathrm{V}_{\text {INL }}$ |  | Full | - | - | 0.8 | V |
|  | $\mathrm{V}+=5.5 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=0 \mathrm{~V}$ or $\mathrm{V}+$ | Full | -1 | - | 1 | $\mu \mathrm{A}$ |
| DYNAMIC CHARACTERISTICS |  |  |  |  |  |  |
| Turn-ON Time, ton | $\mathrm{V}+=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}$, $\mathrm{V}_{\mathrm{IN}}=0$ to 3 V , (See Figure 1) | 25 | - | 80 | 250 | ns |
|  |  | Full | - | - | 300 | ns |

## Electrical Specifications: 5V Supply

Test Conditions: $\mathrm{V}+=+4.5 \mathrm{~V}$ to $+5.5 \mathrm{~V}, \mathrm{~V}-=\mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}=2.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{INL}}=0.8 \mathrm{~V}$ (Note 4 ), Unless Otherwise Specified (Continued)

| PARAMETER | TEST CONDITIONS | TEMP $\left({ }^{\circ} \mathrm{C}\right)$ | MIN (NOTE 5) | TYP | MAX <br> (NOTE 5) | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Turn-OFF Time, toff | $\mathrm{V}+=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}$, $V_{I N}=0$ to 3 V , (See Figure 1) | 25 | - | 40 | 125 | ns |
|  |  | Full | - | - | 175 | ns |
| Break-Before-Make Time Delay, $\mathrm{t}_{\mathrm{D}}$ | $\mathrm{V}+=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}$, $\mathrm{V}_{\mathrm{IN}}=0$ to 3 V , (See Figure 3) | 25 | 5 | 20 | - | ns |
| Charge Injection, Q | $\mathrm{C}_{\mathrm{L}}=1.0 \mathrm{nF}, \mathrm{V}_{\mathrm{G}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{G}}=0 \Omega$, (See Figure 2) | 25 | - | 3 | 5 | pC |
| POWER SUPPLY CHARACTERISTICS |  |  |  |  |  |  |
| Power Supply Range |  | Full | 2 | - | 12 | V |
| Positive Supply Current, I+ | $\mathrm{V}+=5.5 \mathrm{~V}, \mathrm{~V}-=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V}$ or $\mathrm{V}+$, Switch On or Off | 25 | -1 | 0.01 | 1 | $\mu \mathrm{A}$ |
|  |  | Full | -1 | - | 1 | $\mu \mathrm{A}$ |
| Negative Supply Current, I- |  | 25 | -1 | 0.01 | 1 | $\mu \mathrm{A}$ |
|  |  | Full | -1 | - | 1 | $\mu \mathrm{A}$ |

## Electrical Specifications: 3.3V Supply

Test Conditions: $\mathrm{V}+=+3.0 \mathrm{~V}$ to $+3.6 \mathrm{~V}, \mathrm{~V}-=\mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}=2.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{INL}}=0.8 \mathrm{~V}$ (Note 4), Unless Otherwise Specified

| PARAMETER | TEST CONDITIONS | TEMP ( ${ }^{\circ} \mathrm{C}$ ) | MIN (NOTE 5) | TYP | MAX (NOTE 5) | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ANALOG SWITCH CHARACTERISTICS |  |  |  |  |  |  |
| Analog Signal Range, V ${ }_{\text {ANALOG }}$ |  | Full | 0 | - | V+ | V |
| ON Resistance, $\mathrm{R}_{\text {ON }}$ | $\mathrm{V}+=3 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=1.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=1.5 \mathrm{~V}$ | 25 | - | 75 | 185 | $\Omega$ |
|  |  | Full | - | - | 250 | $\Omega$ |
| NO or NC OFF Leakage Current, $\mathrm{I}_{\mathrm{NO}(\mathrm{OFF})}$ or $\mathrm{I}_{\mathrm{NC}(\mathrm{OFF})}$ | $\begin{aligned} & \mathrm{V}+=3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=0 \mathrm{~V}, 4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=3 \mathrm{~V}, 1 \mathrm{~V} \text {, } \\ & \text { (Note 6) } \end{aligned}$ | 25 | -0.2 | - | 0.2 | nA |
|  |  | Full | -2.5 | - | 2.5 | nA |
| COM ON Leakage Current, ICOM(ON) | $\mathrm{V}+=3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=\mathrm{V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=3 \mathrm{~V}$, (Note 6) | 25 | -0.4 | - | 0.4 | nA |
|  |  | Full | -5 | - | 5 | nA |
| DIGITAL INPUT CHARACTERISTICS |  |  |  |  |  |  |
| Input Voltage High, VINH |  | Full | 2.4 | - | - | V |
| Input Voltage Low, $\mathrm{V}_{\text {INL }}$ |  | Full | - | - | 0.8 | V |
| Input Current, ${ }^{\text {INH, }}$, ${ }_{\text {INL }}$ | $\mathrm{V}+=3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V}$ or $\mathrm{V}+$ | Full | -1 | - | 1 | $\mu \mathrm{A}$ |
| DYNAMIC CHARACTERISTICS |  |  |  |  |  |  |
| Turn-ON Time, ${ }_{\text {ON }}$ | $\mathrm{V}+=3.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=1.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}$, $\mathrm{V}_{\mathrm{IN}}=0$ to 3 V , (See Figure 1) | 25 | - | 150 | 400 | ns |
| Turn-OFF Time, toff | $\begin{aligned} & \mathrm{V}+=3.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=1.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}, \\ & \mathrm{~V}_{\mathrm{IN}}=0 \text { to } 3 \mathrm{~V} \text {, (See Figure 1) } \end{aligned}$ | 25 | - | 75 | 150 | ns |
| Break-Before-Make Time Delay, $\mathrm{t}_{\mathrm{D}}$ | $\mathrm{V}+=3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=1.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}$, $\mathrm{V}_{\mathrm{IN}}=0$ to 3 V , (See Figure 3) | 25 | 5 | 20 | - | ns |
| Charge Injection, Q | $\mathrm{C}_{\mathrm{L}}=1.0 \mathrm{nF}, \mathrm{V}_{\mathrm{G}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{G}}=0 \Omega$, (See Figure 2) | 25 | - | 1 | 5 | pC |
| POWER SUPPLY CHARACTERISTICS |  |  |  |  |  |  |
| Power Supply Range |  | Full | 2 | - | 12 | V |
| Positive Supply Current, I+ | $\mathrm{V}+=3.6 \mathrm{~V}, \mathrm{~V}-=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V}$ or $\mathrm{V}+$, Switch On or Off | 25 | -1 | 0.01 | 1 | $\mu \mathrm{A}$ |
|  |  | Full | -1 | - | 1 | $\mu \mathrm{A}$ |
| Negative Supply Current, I- |  | 25 | -1 | 0.01 | 1 | $\mu \mathrm{A}$ |
|  |  | Full | -1 | - | 1 | $\mu \mathrm{A}$ |

## Test Circuits and Waveforms



Logic input waveform is inverted for switches that have the opposite logic sense.


Repeat test for all switches. $C_{L}$ includes fixture and stray capacitance.

$$
V_{\mathrm{OUT}}=\mathrm{V}_{(\mathrm{NO} \text { or } \mathrm{NC})} \frac{R_{\mathrm{L}}}{R_{\mathrm{L}}+R_{(\mathrm{ON})}}
$$

FIGURE 1B. TEST CIRCUIT

FIGURE 1. SWITCHING TIMES


Logic input waveform is inverted for switches that have the opposite logic sense.

FIGURE 2A. MEASUREMENT POINTS


Repeat test for all switches. CL includes fixture and stray capacitance.

FIGURE 2B. TEST CIRCUIT

FIGURE 2. CHARGE INJECTION


FIGURE 3A. MEASUREMENT POINTS
FIGURE 3B. TEST CIRCUIT
FIGURE 3. BREAK-BEFORE-MAKE TIME

## Test Circuits and Waveforms (Continued)



Repeat test for all switches.
FIGURE 4. OFF ISOLATION TEST CIRCUIT


FIGURE 6. CROSSTALK TEST CIRCUIT

## Detailed Description

The ISL8394 quad analog switches offer precise switching capability from a bipolar $\pm 2 \mathrm{~V}$ to $\pm 6 \mathrm{~V}$ or a single 2 V to 12 V supply with low on-resistance (17 $\Omega$ ) and high speed operation ( $\mathrm{t}_{\mathrm{ON}}=50 \mathrm{~ns}, \mathrm{t}_{\mathrm{OFF}}=30 \mathrm{~ns}$ ). The devices are especially well suited to portable battery powered equipment thanks to the low operating supply voltage $(2 \mathrm{~V})$, low power consumption $(5 \mu \mathrm{~W})$, low leakage currents ( 2.5 nA max). High frequency applications also benefit from the wide bandwidth, and the very high off isolation and crosstalk rejection.

## Supply Sequencing And Overvoltage Protection

With any CMOS device, proper power supply sequencing is required to protect the device from excessive input currents which might permanently damage the IC. All I/O pins contain ESD protection diodes from the pin to $\mathrm{V}+$ and to V - (see


Repeat test for all switches.
FIGURE 5. RON TEST CIRCUIT


FIGURE 7. CAPACITANCE TEST CIRCUIT

Figure 8). To prevent forward biasing these diodes, V+ and V - must be applied before any input signals, and input signal voltages must remain between $V+$ and $V$-. If these conditions cannot be guaranteed, then one of the following two protection methods should be employed.

Logic inputs can easily be protected by adding a $1 \mathrm{k} \Omega$ resistor in series with the input (see Figure 8). The resistor limits the input current below the threshold that produces permanent damage, and the sub-microamp input current produces an insignificant voltage drop during normal operation.

Adding a series resistor to the switch input defeats the purpose of using a low $\mathrm{R}_{\mathrm{ON}}$ switch, so two small signal diodes can be added in series with the supply pins to provide overvoltage protection for all pins (see Figure 8). These additional diodes limit the analog signal from 1 V below $\mathrm{V}+$ to

1 V above V -. The low leakage current performance is unaffected by this approach, but the switch resistance may increase, especially at low supply voltages.


FIGURE 8. OVERVOLTAGE PROTECTION

## Power-Supply Considerations

The ISL8394 construction is typical of most CMOS analog switches, in that they have three supply pins: $\mathrm{V}+, \mathrm{V}$-, and GND. V+ and $V$ - drive the internal CMOS switches and set their analog voltage limits, so there are no connections between the analog signal path and GND. Unlike switches with a 13 V maximum supply voltage, the ISL8394 15V maximum supply voltage provides plenty of room for the $10 \%$ tolerance of 12 V supplies ( $\pm 6 \mathrm{~V}$ or 12 V single supply), as well as room for overshoot and noise spikes.
This family of switches performs equally well when operated with bipolar or single voltage supplies. The minimum recommended supply voltage is 2 V or $\pm 2 \mathrm{~V}$. It is important to note that the input signal range, switching times, and onresistance degrade at lower supply voltages. Refer to the electrical specification tables and Typical Performance curves for details.

V+ and GND power the internal logic (thus setting the digital switching point) and level shifters. The level shifters convert the logic levels to switched $V+$ and $V$ - signals to drive the analog switch gate terminals.

## Logic-Level Thresholds

V+ and GND power the internal logic stages, so V- has no affect on logic thresholds. This switch family is TTL compatible ( 0.8 V and 2.4 V ) over a $\mathrm{V}+$ supply range of 2.7 V to 10 V . At 12 V the $\mathrm{V}_{\mathrm{IH}}$ level is about 2.5 V . This is still below the TTL guaranteed high output minimum level of 2.8 V , but noise margin is reduced. For best results with a 12 V supply, use a logic family that provides a $\mathrm{V}_{\mathrm{OH}}$ greater than 3 V .
The digital input stages draw supply current whenever the digital input voltage is not at one of the supply rails. Driving the digital input signals from GND to $\mathrm{V}+$ with a fast transition time minimizes power dissipation.

## High-Frequency Performance

In $50 \Omega$ systems, signal response is reasonably flat even past 200 MHz (see Figure 15), with a small signal -3 dB bandwidth in excess of 300 MHz , and a large signal bandwidth exceeding 300 MHz .

An off switch acts like a capacitor and passes higher frequencies with less attenuation, resulting in signal feedthrough from a switch's input to its output. Off Isolation is the resistance to this feedthrough, while Crosstalk indicates the amount of feedthrough from one switch to another. Figure 16 details the high Off Isolation and Crosstalk rejection provided by this switch. At 10 MHz , off isolation is about 50 dB in $50 \Omega$ systems, decreasing approximately 20 dB per decade as frequency increases. Higher load impedances decrease Off Isolation and Crosstalk rejection due to the voltage divider action of the switch OFF impedance and the load impedance.

## Leakage Considerations

Reverse ESD protection diodes are internally connected between each analog-signal pin and both $V+$ and $V$-. One of these diodes conducts if any analog signal exceeds $\mathrm{V}+$ or V-.
Virtually all the analog leakage current comes from the ESD diodes to $V+$ or $V$-. Although the ESD diodes on a given signal pin are identical and therefore fairly well balanced, they are reverse biased differently. Each is biased by either $\mathrm{V}+$ or V - and the analog signal. This means their leakages will vary as the signal varies. The difference in the two diode leakages to the $V+$ and $V$ - pins constitutes the analog-signalpath leakage current. All analog leakage current flows between each pin and one of the supply terminals, not to the other switch terminal. This is why both sides of a given switch can show leakage currents of the same or opposite polarity. There is no connection between the analog signal paths and GND.

Typical Performance Curves $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, Unless Otherwise Specified


FIGURE 9. ON RESISTANCE vs SUPPLY VOLTAGE


FIGURE 11. ON RESISTANCE vs SWITCH VOLTAGE


FIGURE 10. ON RESISTANCE vs SWITCH VOLTAGE


FIGURE 12. CHARGE INJECTION vs SWITCH VOLTAGE

Typical Performance Curves $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, Unless Otherwise Specified (Continued)


FIGURE 13. TURN - ON TIME vs SUPPLY VOLTAGE


FIGURE 15. FREQUENCY RESPONSE


FIGURE 14. TURN - OFF TIME vs SUPPLY VOLTAGE


FIGURE 16. CROSSTALK AND OFF ISOLATION

## Die Characteristics

SUBSTRATE POTENTIAL (POWERED UP):
V-

## TRANSISTOR COUNT:

ISL8394: 418

## PROCESS:

Si Gate CMOS

## Small Outline Plastic Packages (SOIC)



NOTES:
M20.3 (JEDEC MS-013-AC ISSUE C)
20 LEAD WIDE BODY SMALL OUTLINE PLASTIC PACKAGE

| SYMBOL | INCHES |  | MILLIMETERS |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | MAX | MIN | MAX |  |
| A | 0.0926 | 0.1043 | 2.35 | 2.65 | - |
| A1 | 0.0040 | 0.0118 | 0.10 | 0.30 | - |
| B | 0.014 | 0.019 | 0.35 | 0.49 | 9 |
| C | 0.0091 | 0.0125 | 0.23 | 0.32 | - |
| D | 0.4961 | 0.5118 | 12.60 | 13.00 | 3 |
| E | 0.2914 | 0.2992 | 7.40 | 7.60 | 4 |
| e | 0.050 BSC |  | 1.27 |  | BSC |
| H | 0.394 | 0.419 | 10.00 | 10.65 | - |
| h | 0.010 | 0.029 | 0.25 | 0.75 | 5 |
| L | 0.016 | 0.050 | 0.40 | 1.27 | 6 |
| N | 20 |  | 20 |  | 7 |
| Q | $0^{\circ}$ | $8^{\circ}$ | $0^{\circ}$ | $8^{\circ}$ | - |

1. Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication Number 95.
2. Dimensioning and tolerancing per ANSI Y14.5M-1982.
3. Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.15 mm ( 0.006 inch) per side.
4. Dimension "E" does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25 mm ( 0.010 inch) per side.
5. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area.
6. " $L$ " is the length of terminal for soldering to a substrate.
7. " N " is the number of terminal positions.
8. Terminal numbers are shown for reference only.
9. The lead width " $B$ ", as measured 0.36 mm ( 0.014 inch) or greater above the seating plane, shall not exceed a maximum value of 0.61 mm ( 0.024 inch)
10. Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact.

All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems.
Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

[^0]For information regarding Intersil Corporation and its products, see www.intersil.com


[^0]:    Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

