GAL ${ }^{\circledR}$ 26CV12 Device Datasheet
September 2010

## All Devices Discontinued!

Product Change Notifications (PCNs) have been issued to discontinue all devices in this data sheet.

The original datasheet pages have not been modified and do not reflect those changes. Please refer to the table below for reference PCN and current product status.

| Product Line | Ordering Part Number | Product Status | Reference PCN |
| :---: | :---: | :---: | :---: |
| GAL26CV12B | GAL26CV12B-10LP | Discontinued | PCN\#06-07 |
|  | GAL26CV12B-15LP |  |  |
|  | GAL26CV12B-20LP |  |  |
|  | GAL26CV12B-15LPI |  |  |
|  | GAL26CV12B-20LPI |  |  |
|  | GAL26CV12B-10LJ |  | PCN\#13-10 |
|  | GAL26CV12B-15LJ |  |  |
|  | GAL26CV12B-20LJ |  |  |
|  | GAL26CV12B-15LJI |  |  |
|  | GAL26CV12B-20LJI |  |  |
| GAL26CV12C | GAL26CV12C-7LP |  | PCN\#06-07 |
|  | GAL26CV12C-10LPI |  |  |
|  | GAL26CV12C-7LJ |  | PCN\#13-10 |

Functional Block Diagram

- HIGH PERFORMANCE E²CMOS ${ }^{\circledR}$ TECHNOLOGY
- 7.5 ns Maximum Propagation Delay
- Fmax $=142.8 \mathrm{MHz}$
- 4.5ns Maximum from Clock Input to Data Output
- TTL Compatible 16 mA Outputs
- UltraMOS ${ }^{\circledR}$ Advanced CMOS Technology
- ACTIVE PULL-UPS ON ALL PINS
- LOW POWER CMOS
- 90 mA Typical Icc
- E² CELL TECHNOLOGY
- Reconfigurable Logic
- Reprogrammable Cells
- 100\% Tested/100\% Yields
- High Speed Electrical Erasure (<100ms)
- 20 Year Data Retention
- TWELVE OUTPUT LOGIC MACROCELLS
- Uses Standard 22V10 Macrocells
- Maximum Flexibility for Complex Logic Designs
- PRELOAD AND POWER-ON RESET OF REGISTERS - 100\% Functional Testability
- APPLICATIONS INCLUDE:
- DMA Control
- State Machine Control
- High Speed Graphics Processing
- Standard Logic Speed Upgrade
- ELECTRONIC SIGNATURE FOR IDENTIFICATION


## Description

The GAL26CV12, at 7.5 ns maximum propagation delay time, combines a high performance CMOS process with Electrically Erasable ( $E^{2}$ ) floating gate technology to provide the highest performance 28-pin PLD available on the market. $\mathrm{E}^{2}$ technology offers high speed ( $<100 \mathrm{~ms}$ ) erase times, providing the ability to reprogram or reconfigure the device quickly and efficiently.
Expanding upon the industry standard 22 V 10 architecture, the GAL26CV12 eliminates the learning curve typically associated with using a new device architecture. The generic architecture provides maximum design flexibility by allowing the Output Logic Macrocell (OLMC) to be configured by the user. The GAL26CV12 OLMC is fully compatible with the OLMC in standard bipolar and CMOS 22V10 devices.

Unique test circuitry and reprogrammable cells allow complete AC, DC, and functional testing during manufacture. As a result, Lattice Semiconductor delivers $100 \%$ field programmability and functionality of all GAL products. In addition, 100 erase/write cycles and data retention in excess of 20 years are specified.

## Pin Configuration



## Specifications GAL26CV12

GAL26CV12 Ordering Information
Commercial Grade Specifications

| Tpd (ns) | Tsu (ns) | Tco (ns) | Icc (mA) | Ordering \# | Package |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 7.5 | 6 | 4.5 | 130 | GAL26CV12C-7LP ${ }^{1}$ | 28-Pin Plastic DIP |
|  |  |  | 130 | GAL26CV12C-7LJ | 28-Lead PLCC |
| 10 | 7 | 7 | 130 | GAL26CV12B-10LP ${ }^{1}$ | 28-Pin Plastic DIP |
|  |  |  | 130 | GAL26CV12B-10LJ | 28-Lead PLCC |
| 15 | 10 | 8 | 130 | GAL26CV12B-15LP ${ }^{1}$ | 28-Pin Plastic DIP |
|  |  |  | 130 | GAL26CV12B-15LJ | 28-Lead PLCC |
| 20 | 12 | 12 | 130 | GAL26CV12B-20LP ${ }^{1}$ | 28-Pin Plastic DIP |
|  |  |  | 130 | GAL26CV12B-20LJ | 28-Lead PLCC |

Industrial Grade Specifications

| Tpd (ns) | Tsu (ns) | Tco (ns) | Icc (mA) | Ordering \# | Packag |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 10 | 7 | 7 | 150 | GAL26CV12C-10LPI ${ }^{\text {² }}$ | 28-Pin Plastic DIP |
|  |  |  | 150 | GAL26CV12C-10LJI | 28-Lead PLCC |
| 15 | 10 | 8 | 150 | GAL26CV12B-15LPI ${ }^{1}$ | 28-Pin Plastic DIP |
|  |  |  | 150 | GAL26CV12B-15LJI | 28-Lead PLCC |
| 20 | 12 | 12 | 150 | GAL26CV12B-20LP\| ${ }^{1 /}$ | 28-Pin Plastic DIP |
|  |  |  | 150 | GAL26CV12B-20LJ | 28-Lead PLCC |

1. Discontinued per PCN \#06-07. Contact Rochester Electronics for available inventory.

Part Number Description


## Output Logic Macrocell (OLMC)

The GAL26CV12 has a variable number of product terms per OLMC. Of the twelve available OLMCs, two OLMCs have access to twelve product terms (pins 20 and 22), two have access to ten product terms (pins 19 and 23), and the other eight OLMC s have eight product terms each. In addition to the product terms available for logic, each OLMC has an additional product term dedicated to output enable control.

The output polarity of each OLMC can be individually programmed to be true or inverting, in either combinatorial or registered mode. This allows each output to be individually configured as either active high or active low.

The GAL26CV12 has a product term for Asynchronous Reset (AR) and a product term for Synchronous Preset (SP). These two product terms are common to all registered OLMCs. The Asynchronous Reset sets all registered outputs to zero any time this dedicated product term is asserted. The Synchronous Preset sets all registers to a logic one on the rising edge of the next clock pulse after this product term is asserted.

NOTE: The AR and SP product terms will force the Q output of the flip-flop into the same state regardless of the polarity of the output. Therefore, a reset operation, which sets the register output to a zero, may result in either a high or low at the output pin, depending on the pin polarity chosen.


## Output Logic Macrocell Configurations

Each of the Macrocells of the GAL26CV12 has two primary functional modes: registered, and combinatorial I/O. The modes and the output polarity are set by two bits (SO and S1), which are normally controlled by the logic compiler. Each of these two primary modes, and the bit settings required to enable them, are described below and on the the following page.

## REGISTERED

In registered mode the output pin associated with an individual OLMC is driven by the Q output of that OLMC's D-type flip-flop. Logic polarity of the output signal at the pin may be selected by specifying that the output buffer drive either true (active high) or inverted (active low). Output tri-state control is available as an individual product term for each OLMC, and can therefore be defined by a logic equation. The D flip-flop's /Q output is fed back into the AND array, with both the true and complement of the feedback available as inputs to the AND array.

NOTE: In registered mode, the feedback is from the /Q output of the register, and not from the pin; therefore, a pin defined as registered is an output only, and cannot be used for dynamic I/O, as can the combinatorial pins.

## COMBINATORIAL I/O

In combinatorial mode the pin associated with an individual OLMC is driven by the output of the sum term gate. Logic polarity of the output signal at the pin may be selected by specifying that the output buffer drive either true (active high) or inverted (active low). Output tri-state control is available as an individual product term for each output, and may be individually set by the compiler as either "on" (dedicated output), "off" (dedicated input), or "product term driven" (dynamic I/O). Feedback into the AND array is from the pin side of the output enable buffer. Both polarities (true and inverted) of the pin are fed back into the AND array.

## Specifications GAL26CV12

Registered Mode


Combinatorial Mode


GAL26CV12 Logic Diagram/JEDEC Fuse Map
DIP \& PLCC Package Pinouts


## Specifications GAL26CV12C

## Absolute Maximum Ratings(1)

Supply voltage $\mathrm{V}_{\mathrm{cc}}$.
Input voltage applied $\qquad$ -2.5 to $\mathrm{V}_{\mathrm{cc}}+1.0 \mathrm{~V}$
Off-state output voltage applied ......... -2.5 to $\mathrm{V}_{\mathrm{CC}}+1.0 \mathrm{~V}$
Storage Temperature $\qquad$ -65 to $150^{\circ} \mathrm{C}$

## Ambient Temperature with

## Power Applied

$\qquad$ -55 to $125^{\circ} \mathrm{C}$

1. Stresses above those listed under the "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress only ratings and functional operation of the device at these or at any other conditions above those indicated in the operational sections of this specification is not implied (while programming, follow the programming specifications).

## Recommended Operating Conditions

## Commercial Devices:

Ambient Temperature $\left(T_{A}\right)$............................ 0 to $+75^{\circ} \mathrm{C}$
Supply voltage ( $\mathrm{V}_{\mathrm{cc}}$ )
with Respect to Ground
+4.75 to +5.25 V

## Industrial Devices:

Ambient Temperature ( $\mathrm{T}_{\mathrm{A}}$ ) .......................... -40 to $85^{\circ} \mathrm{C}$
$\begin{aligned} & \text { Supply voltage }\left(\mathrm{V}_{\mathrm{Cc}}\right) \\ & \text { with Respect to Ground ........................ }+4.5 \text { to }+5.5 \mathrm{~V}\end{aligned}$

## DC Electrical Characteristics

Over Recommended Operating Conditions (Unless Otherwise Specified)

| SYMBOL | PARAMETER | CONDITION | MIN. | TYP. ${ }^{3}$ | MAX. | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VIL | Input Low Voltage | $\cdots$ | Vss-0.5 | - | 0.8 | V |
| VIH | Input High Voltage |  | 2.0 | - | Vcc+1 | V |
| IIL ${ }^{1}$ | Input or I/O Low Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\text {IV }} \leq \mathrm{V}_{\text {IL }}$ (MAX.) | - | - | -100 | $\mu \mathrm{A}$ |
| IIH | Input or I/O High Leakage Current | $3.5 \mathrm{~V} \leq \mathrm{V}_{\text {In }} \leq \mathrm{V}_{\mathrm{cc}}$ | - | - | 10 | $\mu \mathrm{A}$ |
| VOL | Output Low Voltage | Iol $=$ MAX. $\quad$ Vin $=\mathrm{V}_{\text {IL }}$ or $\mathrm{V}_{\text {IH }}$ | - | - | 0.5 | V |
| VOH | Output High Voltage |  | 2.4 | - | - | V |
| IOL | Low Level Output Current |  | - | - | 16 | mA |
| IOH | High Level Output Current |  | - | - | -3.2 | mA |
| IOS ${ }^{2}$ | Output Short Circuit Current | $\mathbf{V C C}=5 \mathrm{~V}$ Vout $=0.5 \mathrm{~V} \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | -30 | - | -130 | mA |

## COMMERCIAL

| ICC | Operating Power <br> Supply Current | $V_{\mathrm{IL}}=0.5 \mathrm{~V} \quad \mathrm{~V}_{\mathrm{H}}=3.0 \mathrm{~V}$ ftoggle $=15 \mathrm{MHz}$ <br> Outputs Open | $\mathrm{L}-7$ | - | 90 | 130 | mA |
| :---: | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

INDUSTRIAL

| ICC | Operating Power <br> Supply Current | $\mathbf{V}_{\mathrm{IL}}=0.5 \mathrm{~V} \quad \mathbf{V}_{\mathrm{IH}}=3.0 \mathrm{~V}$ ftoggle $=15 \mathrm{MHz}$ <br> Outputs Open | $\mathrm{L}-10$ | - | 90 | 150 |
| :---: | :--- | :--- | :--- | :--- | :--- | :--- |

[^0]
## Specifications GAL26CV12C

## AC Switching Characteristics

## Over Recommended Operating Conditions (Unless Otherwise Specified)

| PARAM | $\begin{aligned} & \text { TEST } \\ & \text { COND. } \end{aligned}$ | DESCRIPTION | $\begin{gathered} \hline \text { COM } \\ \hline-7 \end{gathered}$ |  | $\begin{gathered} \hline \text { IND } \\ \hline-10 \end{gathered}$ |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |  |  |
|  |  |  | MIN. | MAX. | MIN. | MAX. |  |
| tpd | A | Input or I/O to Comb. Output | 1 | 7.5 | 1 | 10 | ns |
| tco | A | Clock to Output Delay | 1 | 4.5 | 1 | 7 | ns |
| $\mathbf{t c f}{ }^{2}$ | - | Clock to Feedback Delay |  | 2.5 | - | 2.5 | ns |
| tsu ${ }_{1}$ | - | Setup Time, Input or Fdbk before CIk $\uparrow$ | 6 | - | 7 |  | ns |
| tsu ${ }_{2}$ | - | Setup Time, SP before Clock $\uparrow$ | 6 |  | 7 |  | ns |
| th | - | Hold Time, Input or Fdbk after CIk $\uparrow$ | 0 |  | 0 | - | ns |
| $\mathrm{fmax}^{3}$ | A | Maximum Clock Frequency with External Feedback, 1/(tsu + tco) |  |  | 71.4 | - | MHz |
|  | A | Maximum Clock Frequency with Internal Feedback, 1/(tsu + tcf) | 117.6 |  | 105 | - | MHz |
|  | A | Maximum Clock Frequency with No Feedback | 142.8 | - | 105 | - | MHz |
| twh | - | Clock Pulse Duration, High | 3.5 | - | 4 | - | ns |
| $t_{\text {wl }}$ | - | Clock Pulse Duration, Low | 3.5 | - | 4 | - | ns |
| ten | B | Input or I/O to Output Enabled | 1 | 7.5 | 1 | 10 | ns |
| tdis | C | Input or $1 / O$ to Output Disabled | 1 | 7.5 | 1 | 9 | ns |
| tar | A | Input or I/O to Asynch. Reset of Reg. | 1 | 9 | 1 | 13 | ns |
| tarw | - | Asynchronous Reset Pulse Duration | 7 | - | 8 | - | ns |
| tarr | - | Asynch. Reset to $\mathrm{Clk} \uparrow$ Recovery Time | 5 | - | 8 | - | ns |
| tspr | - | Synch. Preset to CIk $\uparrow$ Recovery Time | 5 | - | 10 | - | ns |

1) Refer to Switching Test Conditions section.
2) Calculated from fmax with internal feedback. Refer to fmax Specification section.
3) Refer to fmax Specification section

## Capacitance ( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}$ )

| SYMBOL | PARAMETER | MAXIMUM $^{*}$ | UNITS | TEST CONDITIONS |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{1}$ | Input Capacitance | 8 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~V}_{1}=2.0 \mathrm{~V}$ |
| $\mathrm{C}_{I / \mathrm{O}}$ | I/O Capacitance | 8 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~V}_{1 / \mathrm{O}}=2.0 \mathrm{~V}$ |

*Characterized but not $100 \%$ tested.

## Specifications GAL26CV12B

## Absolute Maximum Ratings(1)


#### Abstract

Supply voltage $\mathrm{V}_{\mathrm{cc}}$ Input voltage applied $\qquad$ -2.5 to $\mathrm{V}_{\mathrm{cc}}+1.0 \mathrm{~V}$ Off-state output voltage applied ......... -2.5 to $\mathrm{V}_{\mathrm{cc}}+1.0 \mathrm{~V}$ Storage Temperature $\qquad$ -65 to $150^{\circ} \mathrm{C}$

\section*{Ambient Temperature with}

\section*{Power Applied} $\qquad$ -55 to $125^{\circ} \mathrm{C}$ 1. Stresses above those listed under the "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress only ratings and functional operation of the device at these or at any other conditions above those indicated in the operational sections of this specification is not implied (while programming, follow the programming specifications).


## Recommended Operating Conditions

## Commercial Devices:

Ambient Temperature $\left(T_{A}\right)$............................ 0 to $+75^{\circ} \mathrm{C}$
Supply voltage ( $\mathrm{V}_{\mathrm{cc}}$ )
with Respect to Ground
+4.75 to +5.25 V

## Industrial Devices:

Ambient Temperature ( $\mathrm{T}_{\mathrm{A}}$ ) .......................... -40 to $85^{\circ} \mathrm{C}$
$\begin{aligned} & \text { Supply voltage }\left(\mathrm{V}_{\mathrm{Cc}}\right) \\ & \text { with Respect to Ground ........................ }+4.5 \text { to }+5.5 \mathrm{~V}\end{aligned}$

## DC Electrical Characteristics

Over Recommended Operating Conditions (Unless Otherwise Specified)

| SYMBOL | PARAMETER | CONDITION | MIN. | TYP. ${ }^{3}$ | MAX. | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VIL | Input Low Voltage | $\checkmark$ | Vss - 0.5 | - | 0.8 | V |
| VIH | Input High Voltage |  | 2.0 | - | Vcc+1 | V |
| IIL ${ }^{1}$ | Input or I/O Low Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{IL}}(\mathrm{MAX}$. | - | - | -100 | $\mu \mathrm{A}$ |
| IIH | Input or I/O High Leakage Current | $3.5 \mathrm{~V} \leq \mathrm{V}^{\text {in }} \leq \mathrm{VCc}$ | - | - | 10 | $\mu \mathrm{A}$ |
| VOL | Output Low Voltage | $\mathrm{loL}_{\text {= MAX }}$ M Vin $=\mathrm{V}_{\mathrm{IL}}$ or $\mathbf{V}_{\text {IH }}$ | - | - | 0.5 | V |
| VOH | Output High Voltage |  | 2.4 | - | - | V |
| IOL | Low Level Output Current |  | - | - | 16 | mA |
| IOH | High Level Output Current |  | - | - | -3.2 | mA |
| IOS ${ }^{2}$ | Output Short Circuit Current | $\mathrm{V}_{\mathrm{cc}}=5 \mathrm{~V} \quad$ VOUT $=0.5 \mathrm{~V}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | -30 | - | -130 | mA |

## COMMERCIAL

| ICC | Operating Power <br> Supply Current | $\mathbf{V}_{\mathrm{IL}}=0.5 \mathrm{~V} \quad \mathbf{V}_{\mathrm{H}}=3.0 \mathrm{~V} \mathbf{f}_{\text {toggle }}=15 \mathrm{MHz}$ <br> Outputs Open | $\mathrm{L}-10 /-15 /-20$ | - | 90 | 130 | mA |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :---: |

## INDUSTRIAL

| ICC | Operating Power <br> Supply Current | $\mathbf{V}_{\mathrm{LL}}=0.5 \mathrm{~V} \quad \mathbf{V}_{\mathrm{H}}=3.0 \mathrm{~V}$ foggle $=15 \mathrm{MHz}$ <br> Outputs Open | $\mathrm{L}-15 /-20$ | - | 90 | 150 | mA |
| :---: | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

1) The leakage current is due to the internal pull-up on all pins. See Input Buffer section for more information.
2) One output at a time for a maximum duration of one second. Vout $=0.5 \mathrm{~V}$ was selected to avoid test problems caused by tester ground degradation. Characterized but not 100\% tested.
3) Typical values are at $\mathrm{Vcc}=5 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

## Specifications GAL26CV12B

## AC Switching Characteristics

Over Recommended Operating Conditions

| PARAMETER | $\begin{aligned} & \text { TEST } \\ & \text { COND. }{ }^{1} \end{aligned}$ | DESCRIPTION | $\begin{gathered} \hline \text { COM } \\ \hline-10 \end{gathered}$ |  | $\begin{gathered} \hline \text { COM / IND } \\ \hline-15 \\ \hline \end{gathered}$ |  | $\begin{gathered} \hline \text { COM / IND } \\ \hline-20 \end{gathered}$ |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |  |  |  |  |
|  |  |  | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. |  |
| tpd | A | Input or I/O to Combinatorial Output | 3 | 10 | 3 | 15 | 3 | 20 | ns |
| tco | A | Clock to Output Delay | 2 | 7 | 2 | 8 | 2 | 12 | ns |
| tct ${ }^{2}$ | - | Clock to Feedback Delay | - | 2.5 | - | 2.5 | - | 10 | ns |
| tsu ${ }_{1}$ | - | Setup Time, Input or Feedback before Clock $\uparrow$ | 7 |  | 10 | - | 12 | - | ns |
| tsu ${ }_{2}$ | - | Setup Time, SP before Clock $\uparrow$ | 10 |  | 10 |  | 12 |  | ns |
| th | - | Hold Time, Input or Feedback after Clock $\uparrow$ | 0 |  | 0 |  | 0 | - | ns |
| $\mathrm{fmax}^{3}$ | A | Maximum Clock Frequency with External Feedback, 1/(tsu + tco) | 71.4 | - | 55.5 |  | 41.6 | - | MHz |
|  | A | Maximum Clock Frequency with Internal Feedback, $1 /($ tsu + tcf) | 105 |  | 80 | $-$ | 45.4 | - | MHz |
|  | A | Maximum Clock Frequency with No Feedback | 105 | - | $83.3$ | - | 62.5 | - | MHz |
| twh | - | Clock Pulse Duration, High | 4 |  | 6 | - | 8 | - | ns |
| twl | - | Clock Pulse Duration, Low | 4 | $\triangle$ | 6 | - | 8 | - | ns |
| ten | B | Input or I/O to Output Enabled | $3$ | 10 | 3 | 15 | 3 | 20 | ns |
| tdis | C | Input or I/O to Output Disabled | 3 | 10 | 3 | 15 | 3 | 20 | ns |
| tar | A | Input or I/O to Asynchronous Reset of Register | 3 | 13 | 3 | 20 | 3 | 25 | ns |
| tarw | - | Asynchronous Reset Pulse Duration | 8 | - | 10 | - | 15 | - | ns |
| tarr | - | Asynchronous Reset to Clock Recovery Time | 8 | - | 10 | - | 15 | - | ns |
| tspr | $-$ | Synchronous Preset to Clock Recovery Time | 10 | - | 10 | - | 12 | - | ns |

1) Refer to Switching Test Conditions section.
2) Calculated from fmax with internal feedback. Refer to fmax Specification section.
3) Refer to fmax Specification section

## Capacitance ( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}$ )

| SYMBOL | PARAMETER | MAXIMUM $^{*}$ | UNITS | TEST CONDITIONS |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{1}$ | Input Capacitance | 8 | pF | $\mathrm{V}_{\mathrm{cc}}=5.0 \mathrm{~V}, \mathrm{~V}_{1}=2.0 \mathrm{~V}$ |
| $\mathrm{C}_{1 / \mathrm{o}}$ | I/O Capacitance | 8 | pF | $\mathrm{V}_{\mathrm{cc}}=5.0 \mathrm{~V}, \mathrm{~V}_{1 / 0}=2.0 \mathrm{~V}$ |

[^1]
## Specifications GAL26CV12

Switching Waveforms

| INPUT or <br> I/O FEEDBACK |  |
| :---: | :---: |
| COMBINATORIAL OUTPUT |  |

Combinatorial Output

INPUT o I/O FEEDBACK

Input or I/O to Output Enable/Disable


CLK


INPUT or I/O FEEDBACK DRIVING SP

CLK

REGISTERED OUTPUT


Synchronous Preset

INPUT or
I/O FEEDBACK
CLK
REGISTERED
OUTPUT
fmax with Feedback


REGISTERED FEEDBACK
fmax

## Specifications GAL26CV12

## fmax Definitions


fmax with External Feedback 1/(tsu+tco)
Note: fmax with external feedback is calculated from measured tsu and tco.


## fmax with No Feedback

Note: fmax with no feedback may be less than $1 /(\mathbf{t w h}+\mathbf{t w l})$. This is to allow for a clock duty cycle of other than $50 \%$.

## Switching Test Conditions

| Input Pulse Levels | GND to 3.0V |
| :--- | :---: |
| Input Rise and | C-7/-10/-15 |
| Fall Times | 1.5ns 10\%-90\% |
| B-10/-15/-20 | $3 \mathrm{~ns} \mathrm{10} \mathrm{\%-90} \mathrm{\%}$ |
| Input Timing Reference Levels | 1.5 V |
| Output Timing Reference Levels | 1.5 V |
| Output Load | See Figure |

3 -state levels are measured 0.5 V from steady-state active level.

GAL26CV12 Output Load Conditions (see figure)

| Test Condition |  | $\mathbf{R}_{1}$ | $\mathbf{R}_{\mathbf{2}}$ | $\mathbf{C L}^{\prime}$ |
| :---: | :--- | :---: | :---: | :---: |
| A |  | $300 \Omega$ | $390 \Omega$ | 50 pF |
| B | Active High | $\infty$ | $390 \Omega$ | 50 pF |
|  | Active Low | $300 \Omega$ | $390 \Omega$ | 50 pF |
| C | Active High | $\infty$ | $390 \Omega$ | 5 pF |
|  | Active Low | $300 \Omega$ | $390 \Omega$ | 5 pF |


${ }^{*} C_{L}$ INCLUDES TEST FIXTURE AND PROBE CAPACITANCE

## Specifications GAL26CV12

## Electronic Signature

An electronic signature is provided in every GAL26CV12 device. It contains 64 bits of reprogrammable memory that can contain user-defined data. Some uses include user ID codes, revision numbers, or inventory control. The signature data is always available to the user independent of the state of the security cell.

## Security Cell

A security cell is provided in every GAL26CV12 device to prevent unauthorized copying of the array patterns. Once programmed, this cell prevents further read access to the functional bits in the device. This cell can only be erased by re-programming the device, so the original configuration can never be examined once this cell is programmed. The Electronic Signature is always available to the user, regardless of the state of this control cell.

## Latch-Up Protection

GAL26CV12 devices are designed with an on-board charge pump to negatively bias the substrate. The negative bias minimizes the potential for latch-up caused by negative input undershoots. Additionally, outputs are designed with n-channel pull-ups instead of the traditional p-channel pull-ups in order to eliminate latch-up due to output overshoots.

## Device Programming

GAL devices are programmed using a Lattice Semiconductorapproved Logic Programmer, available from a number of manufacturers (see the the GAL Development Tools section). Complete programming of the device takes only a few seconds. Erasing of the device is transparent to the user, and is done automatically as part of the programming cycle.


## Output Register Preload

When testing state machine designs, all possible states and state transitions must be verified in the design, not just those required in normal machine operation. This is because certain events may occur during system operation that throw the logic into an illegal state (power-up, line voltage glitches, brown-outs, etc.). To test a design for proper treatment of these conditions, a way must be provided to break the feedback paths, and force any desired (i.e., illegal) state into the registers. Then the machine can be sequenced and the outputs tested for correct next state conditions.

The GAL26CV12 device includes circuitry that allows each registered output to be synchronously set either high or low. Thus, any present state condition can be forced for test sequencing. If necessary, approved GAL programmers capable of executing test vectors perform output register preload automatically.

## Input Buffers

GAL26CV12 devices are designed with TTL- evel compatible input buffers. These buffers have a characteristically high impedance, and present a much lighter load to the driving logic than bipolar TTL logic.

The input and I/O pins also have built-in active pull-ups. As a result, floating inputs will float to a TTL high (logic 1). However, Lattice Semiconductor recommends that all unused inputs and tri-stated I/O pins be connected to an adjacent active input, Vcc, or ground. Doing so will tend to improve noise immunity and reduce Icc for the device.


## Specifications GAL26CV12

Power-Up Reset


Circuitry within the GAL26CV12 provides a reset signal to all registers during power-up. All internal registers will have their $Q$ outputs set low after a specified time (tpr, $1 \mu \mathrm{~s}$ MAX). As a result, the state on the registered output pins (if they are enabled) will be either high or low on power-up, depending on the programmed polarity of the output pins. This feature can greatly simplify state machine design by providing a known state on power-up. Because of the asynchronous nature of system power-up, some conditions must be met to
provide a valid power-up reset of the device. First, the Vcc rise must be monotonic. Second, the clock input must be at static TTL level as shown in the diagram during power up. The registers will reset within a maximum of tpr time. As in normal system operation, avoid clocking the device until all input and feedback path setup times have been met. The clock must also meet the minimum pulse width requirements.

Input/Output Equivalent Schematics


## Specifications GAL26CV12

## GAL26CV12C: Typical AC and DC Characteristic Diagrams



Normalized Tpd vs Temp


Normalized Tco vs Vcc


Normalized Tco vs Temp


Normalized Tsu vs Vcc


Normalized Tsu vs Temp


Delta Tpd vs \# of Outputs
Switching


Delta Tpd vs Output Loading


Delta Tco vs \# of Outputs Switching


Delta Tco vs Output Loading


## Specifications GAL26CV12

GAL26CV12C: Typical AC and DC Characteristic Diagrams


Normalized Icc vs Vcc



Voh vs loh


Normalized Icc vs Temp


Temperature (deg. C)

Input Clamp (Vik)


## Specifications GAL26CV12

GAL26CV12B: Typical AC and DC Characteristic Diagrams



Normalized Tco vs Vcc


Normalized Tco vs Temp


Normalized Tsu vs Vcc


Normalized Tsu vs Temp


Delta Tpd vs \# of Outputs Switching

Delta Tco vs \# of Outputs
Switching


Delta Tco vs Output Loading


## Specifications GAL26CV12

GAL26CV12B: Typical AC and DC Characteristic Diagrams


Normalized Icc vs Vcc


Delta Icc vs Vin (1 input)


Voh vs loh


Normalized Icc vs Temp


Input Clamp (Vik)


■■■■■■ Corporation
Notes



[^0]:    1) The leakage current is due to the internal pull-up on all pins. See Input Buffer section for more information.
    2) One output at a time for a maximum duration of one second. Vout $=0.5 \mathrm{~V}$ was selected to avoid test problems caused by tester ground degradation. Characterized but not $100 \%$ tested.
    3) Typical values are at $\mathrm{Vcc}=5 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
[^1]:    *Characterized but not 100\% tested.

