# 74F827

# 10-bit buffer/line driver; non-inverting; 3-state Rev. 04 — 29 January 2010

Product data sheet

#### **General description** 1.

The 74F827 10-bit buffer, provides high performance bus interface buffering for wide data/address paths or buses carrying parity. The device has NOR output enables (OE0, OE1) for maximum control flexibility.

#### 2. **Features**

- High impedance NPN base inputs for reduced loading (20 μA input current in HIGH and LOW states)
- I<sub>IL</sub> = 20 μA compared to 600 μA in FAST family specification
- Ideal for high speed, light bus loading with increased fan-in
- Controlled rise and fall times to minimize ground bounce
- Glitch-free power-up in 3-state
- Flow-through pinout architecture for microprocessor oriented applications
- Output sink capability, I<sub>OL</sub> = 64 mA

#### **Ordering information** 3.

Table 1. **Ordering information** 

| Type number | Package           |        |                                                                   |          |  |  |  |  |  |
|-------------|-------------------|--------|-------------------------------------------------------------------|----------|--|--|--|--|--|
|             | Temperature range | Name   | Description                                                       | Version  |  |  |  |  |  |
| N74F827D    | 0 °C to 70 °C     | SO24   | plastic small outline package; 24 leads;<br>body width 7.5 mm     | SOT137-1 |  |  |  |  |  |
| N74F827DB   | 0 °C to 70 °C     | SSOP24 | plastic shrink small outline package; 24 leads; body width 5.3 mm | SOT340-1 |  |  |  |  |  |



10-bit buffer/line driver; non-inverting; 3-state

## 4. Functional diagram





10-bit buffer/line driver; non-inverting; 3-state

## 5. Pinning information

### 5.1 Pinning



## 5.2 Pin description

Table 2. Pin description

| Symbol   | Pin                                    | Description                      | Unit load<br>HIGH/LOW | Load value[1]<br>HIGH/LOW |
|----------|----------------------------------------|----------------------------------|-----------------------|---------------------------|
| ŌĒ0      | 1                                      | output enable input (active LOW) | 1.0/0.033             | 20 μΑ/20 μΑ               |
| A0 to A9 | 2, 3, 4, 5, 6, 7, 8, 9, 10, 11         | data input                       | 1.0/0.033             | 20 μΑ/20 μΑ               |
| GND      | 12                                     | ground (0 V)                     | -                     | -                         |
| ŌE1      | 13                                     | output enable input (active LOW) | 1.0/0.033             | 20 μΑ/20 μΑ               |
| Y0 to Y9 | 23, 22, 21, 20, 19, 18, 17, 16, 15, 14 | data output                      | 1200/106.7            | 24 mA/64 mA               |
| $V_{CC}$ | 24                                     | supply voltage                   | -                     | -                         |

<sup>[1]</sup> One FAST Unit Load (UL) is defined as 20  $\mu A$  in HIGH state, 0.6  $\mu A$  in LOW state.

10-bit buffer/line driver; non-inverting; 3-state

## 6. Functional description

#### 6.1 Function table

Table 3. Function selection<sup>[1]</sup>

| Input           |    | Output | Status      |
|-----------------|----|--------|-------------|
| <del>OE</del> n | An | Yn     |             |
| L               | L  | L      | transparent |
| L               | Н  | Н      |             |
| Н               | X  | Z      | disabled    |

<sup>[1]</sup> H = HIGH voltage level;

L = LOW voltage level;

## 7. Limiting values

Table 4. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol           | Parameter              | Conditions           | Min              | Max  | Unit |
|------------------|------------------------|----------------------|------------------|------|------|
| $V_{CC}$         | supply voltage         |                      | -0.5             | +7.0 | V    |
| $V_{I}$          | input voltage          |                      | [ <u>1]</u> -0.5 | +7.0 | V    |
| Vo               | output voltage         | output in HIGH-state | [ <u>1]</u> -0.5 | +7.0 | V    |
| I <sub>IK</sub>  | input clamping current | V <sub>I</sub> < 0 V | -30              | +5   | mA   |
| I <sub>O</sub>   | output current         | output in LOW-state  | -                | 128  | mA   |
| T <sub>amb</sub> | ambient temperature    | in free-air          | [2] 0            | 70   | °C   |
| T <sub>stg</sub> | storage temperature    |                      | -65              | +150 | °C   |

<sup>[1]</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

## 8. Recommended operating conditions

Table 5. Recommended operating conditions

| Symbol          | Parameter                 | Conditions | Min | Тур | Max | Unit |
|-----------------|---------------------------|------------|-----|-----|-----|------|
| $V_{CC}$        | supply voltage            |            | 4.5 | 5.0 | 5.5 | V    |
| $V_{IH}$        | HIGH-level input voltage  |            | 2.0 | -   | -   | V    |
| $V_{IL}$        | LOW-level input voltage   |            | -   | -   | 0.8 | V    |
| I <sub>IK</sub> | input clamping current    |            | -18 | -   | -   | mA   |
| I <sub>OH</sub> | HIGH-level output current |            | -24 | -   | -   | mA   |
| I <sub>OL</sub> | LOW-level output current  |            | -   | -   | 64  | mA   |

© NXP B.V. 2010. All rights reserved.

X = don't care;

Z = high-impedance OFF-state.

<sup>[2]</sup> The performance capability of a high-performance integrated circuit in conjunction with its thermal environment can create junction temperatures which are detrimental to reliability. The maximum junction temperature of this integrated circuit should not exceed 150 °C.

10-bit buffer/line driver; non-inverting; 3-state

## 9. Static characteristics

Table 6. Static characteristics

| Symbol          | Parameter                | Conditions                                                               |     |      | 25 °C  |     | 0 °C to | 70 °C | Unit |
|-----------------|--------------------------|--------------------------------------------------------------------------|-----|------|--------|-----|---------|-------|------|
|                 |                          |                                                                          |     | Min  | Typ[1] | Max | Min     | Max   |      |
| V <sub>IK</sub> | input clamping voltage   | $V_{CC} = 4.5 \text{ V}; I_{IK} = -18 \text{ mA}$                        | ·   | -1.2 | -0.73  | -   | -1.2    | -     | ٧    |
| V <sub>OH</sub> | HIGH-level output        | $V_{CC} = 4.5 \text{ V}; V_{IL} = 0.8 \text{ V}; V_{IH} = 2.0 \text{ V}$ |     |      |        |     |         |       |      |
|                 | voltage                  | $I_{OH} = -15 \text{ mA}$                                                |     |      |        |     |         |       |      |
|                 |                          | V <sub>CC</sub> = ±10 %                                                  |     | -    | -      | -   | 2.4     | -     | V    |
|                 |                          | V <sub>CC</sub> = ±5 %                                                   |     | -    | 3.3    | -   | 2.4     | -     | V    |
|                 |                          | $I_{OH} = -24 \text{ mA}$                                                |     |      |        |     |         |       |      |
|                 |                          | V <sub>CC</sub> = ±10 %                                                  |     | -    | -      | -   | 2.0     | -     | V    |
|                 |                          | V <sub>CC</sub> = ±5 %                                                   |     | -    | -      | -   | 2.0     | -     | V    |
| V <sub>OL</sub> | LOW-level output         | $V_{CC} = 4.5 \text{ V}; V_{IL} = 0.8 \text{ V}; V_{IH} = 2.0 \text{ V}$ |     |      |        |     |         |       |      |
|                 | voltage                  | I <sub>OL</sub> = 64 mA                                                  |     |      |        |     |         |       |      |
|                 |                          | V <sub>CC</sub> = ±10 %                                                  |     | -    | -      | -   | -       | 0.55  | V    |
|                 |                          | V <sub>CC</sub> = ±5 %                                                   |     | -    | 0.42   | -   | -       | 0.55  | V    |
| l <sub>l</sub>  | input leakage current    | $V_{CC} = 0 \text{ V}; V_{I} = 7.0 \text{ V}$                            |     | -    | -      | -   | -       | 100   | μΑ   |
| l <sub>IH</sub> | HIGH-level input current | $V_{CC} = 5.5 \text{ V}; V_I = 2.7 \text{ V}$                            |     | -    | -      | -   | -       | 20    | μΑ   |
| I <sub>IL</sub> | LOW-level input current  | $V_{CC} = 5.5 \text{ V}; V_I = 0.5 \text{ V}$                            |     | -    | -      | -   | -       | -20   | μΑ   |
| l <sub>oz</sub> | OFF-state output current | V <sub>CC</sub> = 5.5 V                                                  |     |      |        |     |         |       |      |
|                 |                          | $V_0 = 2.7 \text{ V}$                                                    |     | -    | -      | -   | -       | 50    | μΑ   |
|                 |                          | $V_0 = 0.5 \text{ V}$                                                    |     | -    | -      | -   | -       | -50   | μΑ   |
| lo              | output current           | V <sub>CC</sub> = 5.5 V                                                  | [2] | -    | -      | -   | -100    | -225  | mΑ   |
| Icc             | supply current           | $V_{CC}$ = 5.5 V; $V_I$ = GND or $V_{CC}$                                |     |      |        |     |         |       |      |
|                 |                          | outputs HIGH-state                                                       |     | -    | 50     | -   | -       | 70    | mΑ   |
|                 |                          | outputs LOW-state                                                        |     | -    | 70     | -   | -       | 100   | mΑ   |
|                 |                          | outputs OFF-state                                                        |     | -    | 60     | -   | -       | 90    | mΑ   |

<sup>[1]</sup> All typical values are measured at  $V_{CC} = 5 \text{ V}$ .

# 10. Dynamic characteristics

**Table 7. Dynamic characteristics** *GND* = 0 *V; for test circuit, see Figure 7.* 

| Symbol    | Parameter         | Conditions                                         | 25 °C; | V <sub>CC</sub> = | 5.0 V | 0 °C to<br>V <sub>CC</sub> = 5.0 | Unit |    |
|-----------|-------------------|----------------------------------------------------|--------|-------------------|-------|----------------------------------|------|----|
|           |                   |                                                    | Min    | Тур               | Max   | Min                              | Max  |    |
| $t_{PLH}$ | LOW to HIGH       | An to Yn; see Figure 5                             |        |                   |       |                                  |      |    |
|           | propagation delay | $C_L = 50 \text{ pF}$                              | 2.0    | 5.5               | 8.5   | 2.0                              | 9.0  | ns |
|           |                   | $C_L = 300 \text{ pF}, 1 \text{ output switching}$ | -      | 9.5               | 13.0  | -                                | 14.0 | ns |
|           |                   | C <sub>L</sub> = 300 pF, 10 outputs switching      | -      | 12.0              | 16.0  | -                                | 17.0 | ns |

% NXP B.V. 2010. All rights reserved.

<sup>[2]</sup> Not more than one output should be tested at a time, and the duration of the test should not exceed one second.

10-bit buffer/line driver; non-inverting; 3-state

**Table 7. Dynamic characteristics** ...continued GND = 0 V; for test circuit, see Figure 7.

| Symbol           | Parameter         | Conditions                                           | 25 °C | ; V <sub>CC</sub> = | 5.0 V |     | 70 °C;<br>V ± 0.5 V | Unit |
|------------------|-------------------|------------------------------------------------------|-------|---------------------|-------|-----|---------------------|------|
|                  |                   |                                                      | Min   | Тур                 | Max   | Min | Max                 |      |
| t <sub>PHL</sub> | HIGH to LOW       | An to Yn; see Figure 5                               |       |                     |       |     |                     |      |
|                  | propagation delay | C <sub>L</sub> = 50 pF                               | 2.0   | 4.5                 | 8.5   | 2.0 | 9.0                 | ns   |
|                  |                   | C <sub>L</sub> = 300 pF, 1 output switching          | -     | 7.5                 | 10.0  | -   | 11.0                | ns   |
|                  |                   | $C_L = 300 \text{ pF}$ , 10 outputs switching        | -     | 14.0                | 17.0  | -   | 18.0                | ns   |
| $t_{PZH}$        | OFF-state to HIGH | OEn to Yn; see Figure 6                              |       |                     |       |     |                     |      |
|                  | propagation delay | C <sub>L</sub> = 50 pF                               | 5.0   | 8.0                 | 12.0  | 4.5 | 14.0                | ns   |
|                  |                   | C <sub>L</sub> = 300 pF, 1 output switching          | -     | 15.0                | 20.0  | -   | 21.0                | ns   |
|                  |                   | $C_L = 300 \text{ pF}$ , 10 outputs switching        | -     | 15.0                | 20.0  | -   | 21.0                | ns   |
| t <sub>PZL</sub> | OFF-state to LOW  | OEn to Yn; see Figure 6                              |       |                     |       |     |                     |      |
|                  | propagation delay | C <sub>L</sub> = 50 pF                               | 4.0   | 6.0                 | 10.5  | 4.0 | 11.5                | ns   |
|                  |                   | C <sub>L</sub> = 300 pF, 1 output switching          | -     | 9.5                 | 13.0  | -   | 14.0                | ns   |
|                  |                   | $C_L = 300 \text{ pF}$ , 10 outputs switching        | -     | 17.0                | 21.0  | -   | 21.5                | ns   |
| t <sub>PHZ</sub> | HIGH to OFF-state | OEn to Yn; see Figure 6                              |       |                     |       |     |                     |      |
|                  | propagation delay | C <sub>L</sub> = 50 pF                               | 2.5   | 5.0                 | 8.0   | 2.0 | 8.5                 | ns   |
|                  |                   | C <sub>L</sub> = 300 pF, 1 output switching          | -     | 15.0                | 19.0  | -   | 20.0                | ns   |
|                  |                   | $C_L = 300 \text{ pF}$ , 10 outputs switching        | -     | 15.0                | 19.0  | -   | 20.0                | ns   |
| t <sub>PLZ</sub> | LOW to OFF-state  | OEn to Yn; see Figure 6                              |       |                     |       |     |                     |      |
|                  | propagation delay | C <sub>L</sub> = 50 pF                               | 2.5   | 5.0                 | 8.0   | 2.0 | 8.5                 | ns   |
|                  |                   | C <sub>L</sub> = 300 pF, 1 output switching          | -     | 9.5                 | 13.5  | -   | 14.0                | ns   |
|                  |                   | $C_L = 300 \text{ pF}, 10 \text{ outputs switching}$ | -     | 12.5                | 15.5  | -   | 16.0                | ns   |

## 11. Waveforms



10-bit buffer/line driver; non-inverting; 3-state



## 10-bit buffer/line driver; non-inverting; 3-state





a. Input pulse definition

b. Test circuit

Test data and V<sub>EXT</sub> levels are given in Table 8.

R<sub>L</sub> = Load resistance.

 $C_L$  = Load capacitance including jig and probe capacitance.

 $R_T$  = Termination resistance should be equal to output impedance  $Z_o$  of the pulse generator.

 $V_{\text{EXT}}$  = Test voltage for switching times.

Fig 7. Test circuit for measuring switching times

Table 8. Test data

| Input |                                |        |                | Load           |                                     | V <sub>EXT</sub> |                                     |       |  |
|-------|--------------------------------|--------|----------------|----------------|-------------------------------------|------------------|-------------------------------------|-------|--|
| VI    | $f_{l}$ $t_{W}$ $t_{r}, t_{f}$ |        | C <sub>L</sub> | R <sub>L</sub> | t <sub>PHL</sub> , t <sub>PLH</sub> |                  | t <sub>PZL</sub> , t <sub>PLZ</sub> |       |  |
| 3.0 V | 1 MHz                          | 500 ns | ≤ 2.5 ns       | 50 pF          | 500 Ω                               | open             | open                                | 7.0 V |  |

10-bit buffer/line driver; non-inverting; 3-state

## 12. Package outline

#### SO24: plastic small outline package; 24 leads; body width 7.5 mm

SOT137-1



#### Note

1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included.

| OUTLINE  | OUTLINE REFERENCES |        |            |  |            | ISSUE DATE                       |
|----------|--------------------|--------|------------|--|------------|----------------------------------|
| VERSION  | IEC                | JEDEC  | EDEC JEITA |  | PROJECTION | ISSUE DATE                       |
| SOT137-1 | 075E05             | MS-013 |            |  |            | <del>-99-12-27</del><br>03-02-19 |

Fig 8. Package outline SOT137-1 (SO24)

F827\_4 © NXP B.V. 2010. All rights reserved.

74F827 **NXP Semiconductors** 

10-bit buffer/line driver; non-inverting; 3-state

SSOP24: plastic shrink small outline package; 24 leads; body width 5.3 mm

SOT340-1



| UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | А3   | bp           | С            | D <sup>(1)</sup> | E <sup>(1)</sup> | е    | HE         | L    | Lp           | Q          | v   | w    | у   | Z <sup>(1)</sup> | θ        |
|------|-----------|----------------|----------------|------|--------------|--------------|------------------|------------------|------|------------|------|--------------|------------|-----|------|-----|------------------|----------|
| mm   | 2         | 0.21<br>0.05   | 1.80<br>1.65   | 0.25 | 0.38<br>0.25 | 0.20<br>0.09 | 8.4<br>8.0       | 5.4<br>5.2       | 0.65 | 7.9<br>7.6 | 1.25 | 1.03<br>0.63 | 0.9<br>0.7 | 0.2 | 0.13 | 0.1 | 0.8<br>0.4       | 8°<br>0° |

#### Note

1. Plastic or metal protrusions of 0.2 mm maximum per side are not included.

| OUTLINE  |     | EUROPEAN | ISSUE DATE |            |                                 |
|----------|-----|----------|------------|------------|---------------------------------|
| VERSION  | IEC | JEDEC    | JEITA      | PROJECTION | ISSUE DATE                      |
| SOT340-1 |     | MO-150   |            |            | <del>99-12-27</del><br>03-02-19 |

Fig 9. Package outline SOT340-1 (SSOP24)

74F827\_4 © NXP B.V. 2010. All rights reserved.

10-bit buffer/line driver; non-inverting; 3-state

## 13. Abbreviations

#### Table 9. Abbreviations

| Acronym | Description             |
|---------|-------------------------|
| DUT     | Device Under Test       |
| ESD     | ElectroStatic Discharge |
| НВМ     | Human Body Model        |
| MM      | Machine Model           |

## 14. Revision history

### Table 10. Revision history

| Document ID     | Release date                                                                                                                                | Data sheet status                    | Change notice       | Supersedes               |  |  |
|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|---------------------|--------------------------|--|--|
| 74F827_4        | 20100129                                                                                                                                    | Product data sheet                   | -                   | 74F827_3                 |  |  |
| Modifications:  | <ul> <li>The format of this data sheet has been redesigned to comply with the new identity<br/>guidelines of NXP Semiconductors.</li> </ul> |                                      |                     |                          |  |  |
|                 | <ul> <li>Legal texts have been adapted to the new company name where appropriate.</li> </ul>                                                |                                      |                     |                          |  |  |
|                 | <ul> <li>DIP 24 (SOT<br/>12 "Package</li> </ul>                                                                                             | 222-1) package removed from outline" | Section 3 "Ordering | information" and Section |  |  |
| 74F827_3        | 20040121                                                                                                                                    | Product specification                | -                   | 74F827_74F828_2          |  |  |
| 74F827_74F828_2 | 19941205                                                                                                                                    | Product specification                | -                   | -                        |  |  |

10-bit buffer/line driver; non-inverting; 3-state

## 15. Legal information

#### 15.1 Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions"
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

#### 15.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

#### 15.3 Disclaimers

**General** — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental

damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability.

Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities.

### 15.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

#### 16. Contact information

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

% NXP B.V. 2010. All rights reserved.

## 10-bit buffer/line driver; non-inverting; 3-state

## 17. Contents

| 1    | General description                |
|------|------------------------------------|
| 2    | Features                           |
| 3    | Ordering information               |
| 4    | Functional diagram 2               |
| 5    | Pinning information 3              |
| 5.1  | Pinning                            |
| 5.2  | Pin description                    |
| 6    | Functional description 4           |
| 6.1  | Function table 4                   |
| 7    | Limiting values 4                  |
| 8    | Recommended operating conditions 4 |
| 9    | Static characteristics 5           |
| 10   | Dynamic characteristics 5          |
| 11   | Waveforms 6                        |
| 12   | Package outline 9                  |
| 13   | Abbreviations11                    |
| 14   | Revision history                   |
| 15   | Legal information                  |
| 15.1 | Data sheet status                  |
| 15.2 | Definitions                        |
| 15.3 | Disclaimers                        |
| 15.4 | Trademarks12                       |
| 16   | Contact information 12             |
| 17   | Contents 13                        |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.



© NXP B.V. 2010.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 29 January 2010 Document identifier: 74F827\_4