GTL1655 16-bit LVTTL-to-GTL/GTL+ bus transceiver with live insertion Rev. 01 — 11 May 2004 Product da

Product data

#### Description 1.

The GTL1655 is a 16-bit bus transceiver that incorporates HIGH-drive LOW-output-impedance (100 mA/12  $\Omega$ ) with LVTTL-to-GTL/GTL+ and GTL/GTL+-to-LVTTL logic level translation.

The device is configured as two 8-bit transceivers that share a common clock and a master output enable pin, but also have individual latch timing and output enable signals. D-type flip-flops and D-type latches enable three modes of data transfer; Clocked, Latched, or Transparent. The GTL1655 provides the ideal interface between cards operating at LVTTL levels and backplanes using GTL/GTL+ signal levels. The combination of reduced output swing, reduced input threshold levels and configurable edge control provides the higher speed operation of GTL/GTL+ backplanes.

The GTL1655 can be used at GTL ( $V_{TT}$  = 1.2 V,  $V_{REF}$  = 0.8 V) or GTL+ ( $V_{TT}$  = 1.5 V,  $V_{REF}$  = 1.0 V) signalling levels. Port A and the control inputs are compliant with LVTTL signal levels and are 5 V tolerant. Port B is designed to operate at GTL or GTL+ signal levels, with V<sub>REF</sub> providing the reference voltage input.

The latch enable pins (nLEAB and nLEBA), the output enable pins (nOEAB, nOEBA) and the clock pin (CP) are used to control the data flow through the two 8-bit transceivers (n = 1 or 2). When nLEAB is set HIGH, the device will operate in the transparent mode Port A to Port B. HIGH-to-LOW transitions of nLEAB will latch A data independently of CP HIGH or LOW (latched mode). LOW-to-HIGH transitions of CP will clock A data to the B port if nLEAB is LOW (clocked mode). Using the control pins nLEBA, nOEBA and CP in the same way, data flow from Port B to Port A can be controlled. The  $\overline{OE}$  pin can be used to disable all of the I/O pins.

To optimize signal integrity, the GTL1655 features an adjustable edge rate control (V<sub>ERC</sub>). By adjusting V<sub>ERC</sub> between GND and V<sub>CC</sub>, a designer can adjust the Port B edge rate to suit an application's load conditions.

The GTL1655 permits true live insertion capability by incorporating:

- BIAS V<sub>CC</sub>, to pre-charge outputs and avoid disturbing active data during card insertion.
- I<sub>off</sub> to disable current flow through powered-off I/Os.
- Power-up 3-state, which ensures outputs are high-impedance during power-up, thus preventing bus contention issues. Once V<sub>CC</sub> is above 1.5 V, the power-up 3-state circuit relinquishes control of the outputs to the OE pin. To ensure the outputs remain 3-state, the  $\overline{OE}$  pin should be tied to V<sub>CC</sub> via a pull-up resistor.





# 2. Features

- Combination of D-type latches and D-type flip-flops for transceiver operation in clocked, latched or transparent mode
- Logic level translation between LVTTL and GTL/GTL+ signals
- HIGH-drive LOW-output-impedance (100 mA/12 Ω) on Port B
- Configurable rise and fall times on Port B
- Supports live insertion (I<sub>off</sub>, Power-up 3-state, and BIAS V<sub>CC</sub>)
- Bus Hold on Port A inputs
- Over voltage tolerance on Port A
- Minimized switching noise through use of distributed V<sub>CC</sub> and GND pins
- Available in TSSOP64 package
- Industrial temperature range (–40 °C to +85 °C)
- ESD protection
  - HBM EIA/JESD22-A114-A exceeds 2000 V
  - CDM EIA/JESD22-C101 exceeds 1000 V
- Latch-up EIA/JEDS78 exceeds 200 mA

# 3. Quick reference data

#### Table 1:Quick reference data

 $GND = 0 V; T_{amb} = 25 \circ C; t_r = t_f \le 2.5 \text{ ns}$ 

| Symbol           | Parameter                        | Conditions                                                                                          | Min | Тур | Max | Unit |
|------------------|----------------------------------|-----------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>PLH</sub> | propagation delay, nAn to nBn    | V <sub>CC</sub> = 3.3 V; V <sub>ERC</sub> = GND;<br>V <sub>TT</sub> = 1.5 V; V <sub>REF</sub> = 1 V | -   | 3.9 | -   | ns   |
|                  |                                  | V <sub>CC</sub> = 3.3 V; V <sub>ERC</sub> = GND;<br>V <sub>TT</sub> = 1.5 V; V <sub>REF</sub> = 1 V | -   | 4.4 | -   | ns   |
|                  | propagation delay, nBn to nAn    | V <sub>CC</sub> = 3.3 V                                                                             | -   | 2.6 | -   | ns   |
| t <sub>PHL</sub> | propagation delay, nAn to nBn    | V <sub>CC</sub> = 3.3 V; V <sub>ERC</sub> = GND;<br>V <sub>TT</sub> = 1.5 V; V <sub>REF</sub> = 1 V | -   | 3.1 | -   | ns   |
|                  |                                  | V <sub>CC</sub> = 3.3 V; V <sub>ERC</sub> = GND;<br>V <sub>TT</sub> = 1.5 V; V <sub>REF</sub> = 1 V | -   | 2.7 | -   | ns   |
|                  | propagation delay, nBn to nAn    | $V_{CC} = 3.3 V$                                                                                    | -   | 4.2 | -   | ns   |
| Ci               | input capacitance (control pins) | $V_i = V_{CC}$ or GND                                                                               | -   | 3   | -   | pF   |
| C <sub>I/O</sub> | I/O capacitance, Port A          | $V_i = V_{CC}$ or GND                                                                               | -   | 7   | -   | pF   |
|                  | I/O capacitance, Port B          | $V_i = V_{CC}$ or GND                                                                               | -   | 8   | -   | pF   |

# 4. Ordering information

| Table 2:         Ordering information |         |                                                                           |          |  |  |  |  |  |
|---------------------------------------|---------|---------------------------------------------------------------------------|----------|--|--|--|--|--|
| Type number                           | Package | Package                                                                   |          |  |  |  |  |  |
|                                       | Name    | Description                                                               | Version  |  |  |  |  |  |
| GTL1655DGG                            | TSSOP64 | plastic thin shrink small outline package; 64 leads;<br>body width 6.1 mm | SOT646-1 |  |  |  |  |  |

Standard packing quantities and other packaging data are available at www.philipslogic.com/packaging.

## 4.1 Ordering options

### Table 3:Part marking

| Type number | Topside mark | Temperature range            |
|-------------|--------------|------------------------------|
| GTL1655DGG  | GTL1655DGG   | $T_{amb}$ = -40 °C to +85 °C |

# 5. Pinning information

## 5.1 Pinning



# 5.2 Pin description

| SymbolPinDescription $1OEAB$ 1output enable 1A-to-1B (active-LOW) $1OEBA$ 2output enable 1B-to-1A (active-LOW) $V_{CC}$ 3, 15, 28, 50DC supply voltage $1A1$ to 1A84, 6, 7, 9, 11, 13,<br>14, 16data inputs/outputs port 1A $GND$ 5, 8, 10, 12, 18,<br>21, 24, 26, 30,<br>39, 44, 47, 53,<br>57, 60ground (0 V) $2A1$ to 2A817, 19, 20, 22,<br>23, 25, 27, 29data inputs/outputs port 2A $2OEAB$ 31output enable 2A-to-2B (active-LOW) $OE$ 33output enable 2B-to-2A (active-LOW) $OE$ 33output enable 2B-to-2A $2LEBA$ 34latch enable 2B-to-2B $BIAS_V_{CC}$ 36bias supply voltage $2B8$ to 2B137, 38, 40, 42,<br>43, 45, 46, 48data inputs/outputs port 2B $V_{REF}$ 41reference voltage $1B8$ to 1B149, 51, 52, 54,<br>55, 56, 58, 59data inputs/outputs port 1B $V_{ERC}$ 61edge-rate control voltage Port B $1LEBA$ 62latch enable 2B-to-2A $1LEBA$ 63latch enable 2B-to-2A                                                                                                                                                                                                                                                                                            | Table 4: Pin o   | description                        |                                          |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------------------------|------------------------------------------|
| $1\overline{OEBA}$ 2output enable 1B-to-1A (active-LOW) $V_{CC}$ 3, 15, 28, 50DC supply voltage1A1 to 1A84, 6, 7, 9, 11, 13,<br>14, 16data inputs/outputs port 1A<br>14, 16GND5, 8, 10, 12, 18,<br>21, 24, 26, 30,<br>39, 44, 47, 53,<br>57, 60ground (0 V)2A1 to 2A817, 19, 20, 22,<br>23, 25, 27, 29data inputs/outputs port 2A<br>23, 25, 27, 292OEAB31output enable 2A-to-2B (active-LOW)2OEBA32output enable 2B-to-2A (active-LOW)2OEBA32output enable 2B-to-2A<br>1atch enable 2B-to-2A2LEBA34latch enable 2A-to-2BBIAS_VCC36bias supply voltage2B8 to 2B137, 38, 40, 42,<br>43, 45, 46, 48data inputs/outputs port 2B<br>43, 45, 46, 48V <sub>REF</sub> 41reference voltage1B8 to 1B149, 51, 52, 54,<br>55, 56, 58, 59data inputs/outputs port 1B<br>55, 56, 58, 59V <sub>ERC</sub> 61edge-rate control voltage Port B1LEBA62latch enable 2B-to-2A1LEBA63latch enable 1A-to-1B                                                                                                                                                                                                                                                                                       | Symbol           | Pin                                | Description                              |
| $V_{CC}$ 3, 15, 28, 50DC supply voltage1A1 to 1A84, 6, 7, 9, 11, 13,<br>14, 16data inputs/outputs port 1A<br>14, 16GND5, 8, 10, 12, 18,<br>21, 24, 26, 30,<br>39, 44, 47, 53,<br>57, 60ground (0 V)2A1 to 2A817, 19, 20, 22,<br>23, 25, 27, 29data inputs/outputs port 2A<br>23, 25, 27, 292OEAB31output enable 2A-to-2B (active-LOW)2OEBA32output enable 2B-to-2A (active-LOW)OE33output enable 2B-to-2A (active-LOW)QEBA34latch enable 2B-to-2A2LEBA34latch enable 2A-to-2BBIAS_Vcc36bias supply voltage2B8 to 2B137, 38, 40, 42,<br>43, 45, 46, 48data inputs/outputs port 2B<br>43, 45, 56, 58, 59V <sub>REF</sub> 41reference voltage1B8A01B149, 51, 52, 54,<br>55, 56, 58, 59V <sub>ERC</sub> 61edge-rate control voltage Port B1LEBA62latch enable 2B-to-2A1LEBA63latch enable 2B-to-2A                                                                                                                                                                                                                                                                                                                                                                              | 1OEAB            | 1                                  | output enable 1A-to-1B (active-LOW)      |
| 1A1 to 1A84, 6, 7, 9, 11, 13,<br>14, 16data inputs/outputs port 1A<br>14, 16GND5, 8, 10, 12, 18,<br>21, 24, 26, 30,<br>39, 44, 47, 53,<br>57, 60ground (0 V)2A1 to 2A817, 19, 20, 22,<br>23, 25, 27, 29data inputs/outputs port 2A<br>23, 25, 27, 292OEAB31output enable 2A-to-2B (active-LOW)2OEBA32output enable 2B-to-2A (active-LOW)2OEBA32output enable 2B-to-2A (active-LOW)2OEBA32output enable 2B-to-2A (active-LOW)2DEBA34latch enable 2B-to-2A2LEBA34latch enable 2B-to-2A2LEAB35latch enable 2A-to-2BBIAS_Vcc36bias supply voltage2B8 to 2B137, 38, 40, 42,<br>43, 45, 46, 48data inputs/outputs port 2B $V_{REF}$ 41reference voltage1B8 to 1B149, 51, 52, 54,<br>55, 56, 58, 59data inputs/outputs port 1B $V_{ERC}$ 61edge-rate control voltage Port B1LEBA62latch enable 2B-to-2A1LEBA63latch enable 1A-to-1B                                                                                                                                                                                                                                                                                                                                                | 10EBA            | 2                                  | output enable 1B-to-1A (active-LOW)      |
| 14, 16       14, 16         GND       5, 8, 10, 12, 18, 21, 24, 26, 30, 39, 44, 47, 53, 57, 60       ground (0 V)         2A1 to 2A8       17, 19, 20, 22, 23, 25, 27, 29       data inputs/outputs port 2A         2OEAB       31       output enable 2A-to-2B (active-LOW)         2OEBA       32       output enable 2B-to-2A (active-LOW)         OE       33       output enable 2B-to-2A (active-LOW)         QEBA       34       latch enable 2B-to-2A (active-LOW)         QEBA       32       output enable 2B-to-2A (active-LOW)         QEBA       34       latch enable 2B-to-2A (active-LOW)         QEBA       34       latch enable 2B-to-2A         2LEBA       34       latch enable 2A-to-2B         BIAS_Vcc       36       bias supply voltage         2B8 to 2B1       37, 38, 40, 42, 43, 45, 46, 48       data inputs/outputs port 2B         V <sub>REF</sub> 41       reference voltage         1B8 to 1B1       49, 51, 52, 54, 58, 59       data inputs/outputs port 1B         V <sub>ERC</sub> 61       edge-rate control voltage Port B         1LEBA       62       latch enable 2B-to-2A         1LEBA       63       latch enable 1A-to-1B | V <sub>CC</sub>  | 3, 15, 28, 50                      | DC supply voltage                        |
| $\begin{array}{c} 21, 24, 26, 30, \\ 39, 44, 47, 53, \\ 57, 60 \end{array}$ $\begin{array}{c} 2A1 \text{ to } 2A8 & 17, 19, 20, 22, \\ 23, 25, 27, 29 \end{array}  data inputs/outputs port 2A \\ 23, 25, 27, 29 \end{array}$ $\begin{array}{c} 2\overline{\text{OEAB}} & 31 & \text{output enable } 2A-\text{to-}2B (active-LOW) \\ 2\overline{\text{OEBA}} & 32 & \text{output enable } 2B-\text{to-}2A (active-LOW) \\ \overline{\text{OE}} & 33 & \text{output enable } 2B-\text{to-}2A (active-LOW) \\ 2\overline{\text{OEBA}} & 34 & \text{latch enable } 2B-\text{to-}2A \\ 2LEBA & 34 & \text{latch enable } 2B-\text{to-}2A \\ 2LEAB & 35 & \text{latch enable } 2A-\text{to-}2B \\ BIAS_V_{CC} & 36 & \text{bias supply voltage} \\ 2B8 \text{ to } 2B1 & 37, 38, 40, 42, \\ 43, 45, 46, 48 \end{array}$ $\begin{array}{c} V_{\text{REF}} & 41 & \text{reference voltage} \\ 1B8 \text{ to } 1B1 & 49, 51, 52, 54, \\ 55, 56, 58, 59 \end{array}$ $\begin{array}{c} V_{\text{ERC}} & 61 & \text{edge-rate control voltage Port B} \\ 1LEBA & 62 & \text{latch enable } 2B-\text{to-}2A \\ 1LEAB & 63 & \text{latch enable } 2B-\text{to-}2A \end{array}$          | 1A1 to 1A8       |                                    | data inputs/outputs port 1A              |
| 23, 25, 27, 292OEAB31output enable 2A-to-2B (active-LOW)2OEBA32output enable 2B-to-2A (active-LOW)OE33output enable, all I/O pins (active-LOW)2LEBA34latch enable 2B-to-2A2LEAB35latch enable 2A-to-2BBIAS_VCC36bias supply voltage2B8 to 2B137, 38, 40, 42, 43, 45, 46, 48data inputs/outputs port 2BVREF41reference voltage1B8 to 1B149, 51, 52, 54, 55, 56, 58, 59data inputs/outputs port 1BVERC61edge-rate control voltage Port B1LEBA62latch enable 2B-to-2A1LEAB63latch enable 1A-to-1B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | GND              | 21, 24, 26, 30,<br>39, 44, 47, 53, | ground (0 V)                             |
| 2OEBA32output enable 2B-to-2A (active-LOW)OE33output enable, all I/O pins (active-LOW)2LEBA34latch enable 2B-to-2A2LEAB35latch enable 2A-to-2BBIAS_V <sub>CC</sub> 36bias supply voltage2B8 to 2B137, 38, 40, 42,<br>43, 45, 46, 48data inputs/outputs port 2BV <sub>REF</sub> 41reference voltage1B8 to 1B149, 51, 52, 54,<br>55, 56, 58, 59data inputs/outputs port 1BV <sub>ERC</sub> 61edge-rate control voltage Port B1LEBA62latch enable 2B-to-2A1LEAB63latch enable 1A-to-1B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 2A1 to 2A8       |                                    | data inputs/outputs port 2A              |
| $\overline{\text{OE}}$ 33output enable, all I/O pins (active-LOW)2LEBA34latch enable 2B-to-2A2LEAB35latch enable 2A-to-2BBIAS_V <sub>CC</sub> 36bias supply voltage2B8 to 2B137, 38, 40, 42,<br>43, 45, 46, 48data inputs/outputs port 2B $V_{\text{REF}}$ 41reference voltage1B8 to 1B149, 51, 52, 54,<br>55, 56, 58, 59data inputs/outputs port 1B $V_{\text{ERC}}$ 61edge-rate control voltage Port B1LEBA62latch enable 2B-to-2A1LEAB63latch enable 1A-to-1B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 20EAB            | 31                                 | output enable 2A-to-2B (active-LOW)      |
| 2LEBA34latch enable 2B-to-2A2LEAB35latch enable 2A-to-2BBIAS_V <sub>CC</sub> 36bias supply voltage2B8 to 2B137, 38, 40, 42,<br>43, 45, 46, 48data inputs/outputs port 2BV <sub>REF</sub> 41reference voltage1B8 to 1B149, 51, 52, 54,<br>55, 56, 58, 59data inputs/outputs port 1BV <sub>ERC</sub> 61edge-rate control voltage Port B1LEBA62latch enable 2B-to-2A1LEAB63latch enable 1A-to-1B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 20EBA            | 32                                 | output enable 2B-to-2A (active-LOW)      |
| 2LEAB35latch enable 2A-to-2BBIAS_V <sub>CC</sub> 36bias supply voltage2B8 to 2B137, 38, 40, 42,<br>43, 45, 46, 48data inputs/outputs port 2B $V_{REF}$ 41reference voltage1B8 to 1B149, 51, 52, 54,<br>55, 56, 58, 59data inputs/outputs port 1B $V_{ERC}$ 61edge-rate control voltage Port B1LEBA62latch enable 2B-to-2A1LEAB63latch enable 1A-to-1B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | ŌĒ               | 33                                 | output enable, all I/O pins (active-LOW) |
| BIAS_Vcc36bias supply voltage2B8 to 2B137, 38, 40, 42,<br>43, 45, 46, 48data inputs/outputs port 2BVREF41reference voltage1B8 to 1B149, 51, 52, 54,<br>55, 56, 58, 59data inputs/outputs port 1BVERC61edge-rate control voltage Port B1LEBA62latch enable 2B-to-2A1LEAB63latch enable 1A-to-1B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 2LEBA            | 34                                 | latch enable 2B-to-2A                    |
| $2B8$ to $2B1$ $37, 38, 40, 42, \\ 43, 45, 46, 48$ data inputs/outputs port $2B$ $V_{REF}$ 41reference voltage $1B8$ to $1B1$ 49, 51, 52, 54, \\ 55, 56, 58, 59data inputs/outputs port $1B$ $V_{ERC}$ 61edge-rate control voltage Port B $1LEBA$ 62latch enable $2B$ -to- $2A$ $1LEAB$ 63latch enable $1A$ -to- $1B$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 2LEAB            | 35                                 | latch enable 2A-to-2B                    |
| 43, 45, 46, 48V <sub>REF</sub> 41reference voltage1B8 to 1B149, 51, 52, 54,<br>55, 56, 58, 59data inputs/outputs port 1BV <sub>ERC</sub> 61edge-rate control voltage Port B1LEBA62latch enable 2B-to-2A1LEAB63latch enable 1A-to-1B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | $BIAS_V_{CC}$    | 36                                 | bias supply voltage                      |
| 1B8 to 1B149, 51, 52, 54,<br>55, 56, 58, 59data inputs/outputs port 1BV <sub>ERC</sub> 61edge-rate control voltage Port B1LEBA62latch enable 2B-to-2A1LEAB63latch enable 1A-to-1B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 2B8 to 2B1       |                                    | data inputs/outputs port 2B              |
| 55, 56, 58, 59V <sub>ERC</sub> 61edge-rate control voltage Port B1LEBA62latch enable 2B-to-2A1LEAB63latch enable 1A-to-1B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | V <sub>REF</sub> | 41                                 | reference voltage                        |
| 1LEBA62latch enable 2B-to-2A1LEAB63latch enable 1A-to-1B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1B8 to 1B1       |                                    | data inputs/outputs port 1B              |
| 1LEAB 63 latch enable 1A-to-1B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | V <sub>ERC</sub> | 61                                 | edge-rate control voltage Port B         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 1LEBA            | 62                                 | latch enable 2B-to-2A                    |
| CP 64 clock input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 1LEAB            | 63                                 | latch enable 1A-to-1B                    |
| · · · · · · · · · · · · · · · · · · ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | СР               | 64                                 | clock input                              |

# 6. Functional description





## 6.1 Function table

| Table 5:  | <b>Function table</b> |
|-----------|-----------------------|
| See Table | note [1].             |

| Inputs |      |            |        | Output              | Mode           |  |
|--------|------|------------|--------|---------------------|----------------|--|
| OEAB   | LEAB | СР         | Port A | Port B              |                |  |
| Н      | Х    | Х          | Х      | Z                   | isolation      |  |
| L      | Н    | Х          | L      | L                   | transparent    |  |
| L      | Н    | Х          | Н      | Н                   | transparent    |  |
| L      | L    | $\uparrow$ | L      | L                   | registered     |  |
| L      | L    | $\uparrow$ | Н      | Н                   | registered     |  |
| L      | L    | Н          | Х      | B0 <sup>[2]</sup>   | previous state |  |
| L      | L    | L          | Х      | B0 <mark>[3]</mark> | previous state |  |

# Table 6:Output Enable function tableSee Table note [1].

| Inputs |      |      | Outputs |        |  |  |
|--------|------|------|---------|--------|--|--|
| OE     | OEAB | OEBA | Port A  | Port B |  |  |
| L      | L    | L    | active  | active |  |  |
| L      | L    | Н    | Z       | active |  |  |
| L      | Н    | L    | active  | Z      |  |  |
| L      | Н    | Н    | Z       | Z      |  |  |
| Н      | Х    | Х    | Z       | Z      |  |  |

# Table 7:Port B edge-rate control (V<sub>ERC</sub>) function tableSee Table note [1].

| Input V <sub>ERC</sub>      |                 | Output port B edge-rate |  |  |
|-----------------------------|-----------------|-------------------------|--|--|
| Logic level Nominal voltage |                 |                         |  |  |
| Н                           | V <sub>CC</sub> | slow                    |  |  |
| L                           | GND             | fast                    |  |  |

[1] A-to-B data flow is shown. B-to-A is similar, but uses OEBA, LEBA, and CP. It is not recommended to set OEAB and OEBA LOW at the same time.

X — don't care

H - HIGH voltage level

L - LOW voltage level

**Z** — high-impedance OFF-state

 $\uparrow$  — LOW-to-HIGH transition

[2] Output level before the indicated steady-state input conditions were established, provided that CP was HIGH before LEAB went LOW.

[3] Output level before the indicated steady-state input conditions were established.

# 7. Limiting values

#### Table 8: Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134). See Table note [1] and Table note [2]

|                    | -                                  |                                              |     |      |      |      |
|--------------------|------------------------------------|----------------------------------------------|-----|------|------|------|
| Symbol             | Parameter                          | Conditions                                   |     | Min  | Max  | Unit |
| V <sub>CC</sub>    | DC supply voltage                  |                                              |     | -0.5 | +4.6 | V    |
| $BIAS V_{CC}$      | BIAS supply voltage                |                                              |     | -0.5 | +4.6 | V    |
| I <sub>IK</sub>    | input clamping diode current       | V <sub>i</sub> < 0 V                         |     | -    | -50  | mA   |
| V <sub>i</sub>     | DC input voltage                   | port A                                       | [3] | -0.5 | +7.0 | V    |
|                    |                                    | port B; V <sub>ERC</sub> , V <sub>REF</sub>  | [3] | -0.5 | +4.6 | V    |
| Vo                 | DC output voltage                  | output in HIGH or power-OFF state;<br>port A |     | -0.5 | +7.0 | V    |
|                    |                                    | output in HIGH or power-OFF state;<br>port B |     | -0.5 | +4.6 | V    |
| I <sub>OL(d)</sub> | DC LOW-level diode output current  | port A                                       |     | -    | 48   | mA   |
|                    |                                    | port B                                       |     | -    | 200  | mA   |
| I <sub>OH(d)</sub> | DC HIGH-level diode output current | port A                                       |     | -    | 48   | mA   |
| T <sub>stg</sub>   | storage temperature                |                                              |     | -65  | +150 | °C   |
|                    |                                    |                                              |     |      |      |      |

[1] Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any conditions beyond those indicated under Section 8 "Recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

[2] The performance capability of a high-performance integrated circuit in conjunction with its thermal environment can create junction temperatures which are detrimental to reliability. The maximum junction temperature of this integrated circuit should not exceed 150 °C.

[3] The input and output negative voltage ratings may be exceeded if the input and output clamp current ratings are observed.

# 8. Recommended operating conditions

| Symbol                     | Parameter                     | Conditions       | Min               | Max                       | Unit |
|----------------------------|-------------------------------|------------------|-------------------|---------------------------|------|
| BIAS V <sub>CC</sub>       | DC supply voltage             |                  | 3.0               | 3.6                       | V    |
| VTT                        | termination voltage           | GTL              | 1.14              | 1.26                      | V    |
|                            |                               | GTL+             | 1.35              | 1.65                      | V    |
| V <sub>REF</sub>           | GTL reference voltage         | GTL              | 0.74              | 0.87                      | V    |
|                            |                               | GTL+             | 0.87              | 1.10                      | V    |
| Vi                         | input voltage                 | port B           | 0                 | V <sub>TT</sub>           | V    |
|                            |                               | except port B    | 0                 | 5.5                       | V    |
| V <sub>IH</sub>            | HIGH-level input voltage      | port B           | $V_{REF}$ + 50 mV | -                         | V    |
|                            |                               | except port B    | 2.0               | -                         | V    |
|                            |                               | V <sub>ERC</sub> | $V_{CC}-0.6$      | -                         | V    |
| V <sub>IL</sub>            | LOW-level input voltage       | port B           | -                 | $V_{REF} - 50 \text{ mV}$ | V    |
|                            |                               | except port B    | -                 | 0.8                       | V    |
|                            |                               | V <sub>ERC</sub> | -                 | 0.6                       | V    |
| I <sub>IK</sub>            | input clamp current           |                  | -                 | 18                        | mA   |
| I <sub>OH</sub>            | HIGH-level output current     | port A           | -                 | -24                       | mA   |
| I <sub>OL</sub>            | LOW-level output current      | port A           | -                 | 24                        | mA   |
|                            |                               | port B           | -                 | 100                       | mA   |
| $\Delta t / \Delta V_{CC}$ | power-up ramp rate            |                  | 200               | -                         | μs/V |
| T <sub>amb</sub>           | operating ambient temperature |                  | -40               | 85                        | °C   |

# 9. Static characteristics

### Table 10: DC characteristics

 $T_{amb} = -40 \circ C$  to +85 °C; values otherwise stated  $V_{REF} = 1$  V;  $V_{TT} = 1.5$  V.

| Symbol          | Parameter                            | Conditions                                         |                                                                            |     | Min            | Typ <sup>[1]</sup> | Max   | Unit |
|-----------------|--------------------------------------|----------------------------------------------------|----------------------------------------------------------------------------|-----|----------------|--------------------|-------|------|
| V <sub>IK</sub> | input clamp voltage                  | V <sub>CC</sub> = 3.0 V;                           | I <sub>IK</sub> = 19 mA                                                    |     | -              | -                  | -1.2  | V    |
| V <sub>ОН</sub> | HIGH-level output voltage            | port A                                             | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V};$<br>$I_{OH} = -100 \mu\text{A}$ |     | $V_{CC} - 0.2$ | -                  | -     | V    |
|                 |                                      |                                                    | $V_{CC} = 3.0 \text{ V};$<br>$I_{OH} = -12 \text{ mA}$                     |     | 2.4            | -                  | -     | V    |
|                 |                                      |                                                    | $V_{CC} = 3.0 \text{ V};$<br>$I_{OH} = -24 \text{ mA}$                     |     | 2.2            | -                  | -     | V    |
| V <sub>OL</sub> | LOW-level output voltage             | port A                                             | $V_{CC}$ = 3.0 to 3.6 V;<br>$I_{OL}$ = 100 $\mu$ A                         |     | -              | -                  | 0.2   | V    |
|                 |                                      |                                                    | $V_{CC} = 3.0 \text{ V};$<br>$I_{OL} = 12 \text{ mA}$                      |     | -              | -                  | 0.4   | V    |
|                 |                                      |                                                    | $V_{CC} = 3.0 \text{ V};$<br>$I_{OL} = 24 \text{ mA}$                      |     | -              | -                  | 0.55  | V    |
|                 |                                      | port B                                             | V <sub>CC</sub> = 3.0 V;<br>I <sub>OL</sub> = 40 mA                        |     | -              | -                  | 0.2   | V    |
|                 |                                      |                                                    | V <sub>CC</sub> = 3.0 V;<br>I <sub>OL</sub> = 80 mA                        |     | -              | -                  | 0.4   | V    |
|                 |                                      |                                                    | V <sub>CC</sub> = 3.0 V;<br>I <sub>OL</sub> = 100 mA                       |     | -              | -                  | 0.5   | V    |
| li              | input leakage current                | control pins                                       | $V_{CC} = 3.6 V;$<br>$V_i = V_{CC} \text{ or GND}$                         |     | -              | -                  | ± 10  | μA   |
|                 |                                      | port B                                             | $V_{CC} = 3.6 V;$<br>$V_i = V_{TT} \text{ or GND}$                         |     | -              | -                  | ± 10  | μA   |
| off             | output OFF current                   | port A +<br>control pin                            | $V_{CC} = 0 V;$<br>$V_{o} = 0 V \text{ to } 3.6 V$                         |     | -              | -                  | ± 100 | μA   |
|                 |                                      | port B                                             | $V_{CC} = 0 V;$<br>$V_{o} = 0 V \text{ to } 1.5 V$                         |     | -              | -                  | ± 300 | μA   |
| HOLD            | bus hold current,<br>A outputs       | port A                                             | $V_{CC} = 3.0 V;$<br>$V_i = 0.8 V$                                         |     | 75             | -                  | -     | μA   |
|                 |                                      |                                                    | $V_{CC} = 3.0 V;$<br>$V_i = 2.0 V$                                         |     | -75            | -                  | -     | μA   |
|                 | overdrive current                    | port A                                             | $V_{CC} = 3.6 V;$<br>$V_i = 0 V \text{ to } V_{CC}$                        | [2] | -              | -                  | ± 500 | μA   |
| оzн             | HIGH OFF-state output<br>current     | port B                                             | V <sub>CC</sub> = 3.6 V;<br>V <sub>o</sub> = 1.5 V                         |     | -              | -                  | 10    | μA   |
| OZL             | LOW OFF-state<br>output current      | port B                                             | $V_{CC} = 3.6 V;$<br>$V_{o} = 0.4 V$                                       |     | -              | -                  | -10   | μA   |
| oz              | OFF-state output<br>current          | port A                                             | $V_{CC} = 3.6 \text{ V};$<br>$V_{o} = V_{CC} \text{ or GND}$               | [3] | -              | -                  | 10    | μA   |
| OZPU            | power-up 3-state output<br>current   | $\frac{V_{CC}}{OE} = 0 \text{ to } 3.$             |                                                                            | -   | -              | ± 50               | μA    |      |
| OZPD            | power-down 3-state<br>output current | $V_{CC} = 3.6 \text{ to}$<br>$\overline{OE} = LOW$ | 0 V; $V_0 = 0.5$ V to 3 V;                                                 |     | -              | -                  | ± 50  | μA   |

© Koninklijke Philips Electronics N.V. 2004. All rights reserved.

| unno            |                                                                        |                                                                               |                                                                                                                                      |       |                    |     |      |
|-----------------|------------------------------------------------------------------------|-------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|-------|--------------------|-----|------|
| Symbol          | Parameter                                                              | Conditions                                                                    |                                                                                                                                      | Min   | Typ <sup>[1]</sup> | Max | Unit |
| I <sub>CC</sub> | quiescent supply current                                               | outputs<br>HIGH                                                               | $\label{eq:V_CC} \begin{array}{l} V_{CC} = 3.6 \ V; \\ V_i = V_{CC} \ \text{or GND}; \\ I_o = 0 \ \text{mA} \end{array}$             | -     | -                  | 45  | mA   |
|                 |                                                                        | outputs<br>LOW                                                                | $\label{eq:V_CC} \begin{array}{l} V_{CC} = 3.6 \text{ V}; \\ V_i = V_{CC} \text{ or } \text{GND}; \\ I_o = 0 \text{ mA} \end{array}$ | -     | -                  | 45  | mA   |
|                 |                                                                        | disabled                                                                      | $\label{eq:V_CC} \begin{array}{l} V_{CC} = 3.6 \text{ V}; \\ V_i = V_{CC} \text{ or } GND; \\ I_o = 0 \text{ mA} \end{array}$        | -     | -                  | 45  | mA   |
| $\Delta I_{CC}$ | additional quiescent<br>supply current per input<br>pin; except port B | $V_{CC} = 3.6 \text{ V};$ $V_{CC} - 0.6 \text{ V};$ $at V_{CC} \text{ or GN}$ | port A or control inputs                                                                                                             | [4] _ | 0.1                | -   | mA   |
| Ci              | input capacitance                                                      | control pins                                                                  | $V_{CC} = 3.6 V;$<br>$V_i = V_{CC} \text{ or } 0$                                                                                    | -     | 3                  | 5   | pF   |
| C <sub>IO</sub> | I/O capacitance                                                        | port A                                                                        | $V_{CC} = 3.6 V;$<br>$V_i = V_{CC} \text{ or } 0$                                                                                    | -     | 7                  | 8   | pF   |
|                 |                                                                        | port B                                                                        | $V_{CC} = 3.6 V;$<br>$V_i = V_{CC} \text{ or } 0$                                                                                    | -     | 8                  | 10  | pF   |

#### Table 10: DC characteristics...continued

 $T_{amb} = -40 \circ C$  to +85  $\circ C$ ; values otherwise stated  $V_{REF} = 1$  V;  $V_{TT} = 1.5$  V.

[1] All typical values are measured at V<sub>CC</sub> = 3.3 V and T<sub>amb</sub> = 25 °C.

[2] This is the bus-hold maximum dynamic current. It is the minimum overdrive current required to switch the input from one state to another.

[3] For I/O ports, this parameter  $I_{\text{OZ}}$  includes the input leakage current.

[4] This is the increase in supply current for each input that is at the specified TTL voltage level rather than V<sub>CC</sub> or GND.

### Table 11: Live insertion characteristics

 $T_{amb} = -40 \circ C$  to +85  $\circ C$ 

| Symbol                                     | Parameter      | Condition  | IS                                                                                                                                                  | Min | Тур | Max | Unit |
|--------------------------------------------|----------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| I <sub>CC</sub><br>(BIAS V <sub>CC</sub> ) | supply current |            | to 3.0 V; V (port B) = 0 to 1.2 V;<br>/ <sub>CC</sub> ) = 3.0 V to 3.6 V                                                                            | -   | -   | 5   | mA   |
|                                            |                | V (port B) | V to 3.6 V;<br>= 0 to 1.2 V;<br>V <sub>CC</sub> ) = 3.0 V to 3.6 V                                                                                  | -   | -   | 10  | μA   |
| Vo                                         | output voltage | port B     | $V_{CC} = 0 V;$<br>$V_i (BIAS V_{CC}) = 3.3 V$                                                                                                      | 1   | -   | 1.2 | V    |
| l <sub>o</sub>                             | output current | port B     | $V_{CC} = 0 \text{ V}; \text{ V} \text{ (port B)} = 0.4 \text{ V};$<br>$V_i \text{ (BIAS } V_{CC} \text{)} = 3 \text{ V} \text{ to } 3.6 \text{ V}$ | -1  | -   | -   | μΑ   |
|                                            |                |            | $V_{CC} = 0 V \text{ to } 3.6 V; \overline{OE} = 3.3 V;$<br>V (port B) = 0 V to 1.5 V                                                               | -   | -   | 300 | μΑ   |
|                                            |                |            | $\begin{split} & V_{CC} = 0 \ V \ to \ 1.5 \ V; \\ & \overline{OE} = 0 \ V \ to \ 3.3 \ V; \\ & V \ (port \ B) = 0 \ V \ to \ 1.5 \ V \end{split}$  | -   | -   | 300 | μΑ   |

# **10. Dynamic characteristics**

### Table 12: Timing requirements over recommended supply voltage

 $V_{TT} = 1.2 V$ ;  $V_{REF} = 0.8 V$  and  $V_{ERC} = V_{CC}$  or GND for GTL (unless otherwise noted; see Figures 15 and 16).  $T_{amb} = -40 \degree C$  to  $+85 \degree C$ .

| Symbol          | Parameter      | Conditions                                        | Min | Тур | Мах | Unit |
|-----------------|----------------|---------------------------------------------------|-----|-----|-----|------|
| t <sub>W</sub>  | pulse duration | CP HIGH or LOW; see Figures 4 and 5               | 3.0 | -   | -   | ns   |
|                 |                | LE HIGH; see Figures 6 and 7                      | 3.0 | -   | -   | ns   |
| t <sub>su</sub> | set-up time    | data before CP↑; see Figures 4 and 5              | 2.7 | -   | -   | ns   |
|                 |                | data before LE $\downarrow$ ; see Figures 6 and 7 | 2.8 | -   | -   | ns   |
| t <sub>h</sub>  | hold time      | data after CP $\uparrow$ ; see Figures 4 and 5    | 0.4 | -   | -   | ns   |
|                 |                | data after LE $\downarrow$ ; see Figures 6 and 7  | 1.2 | -   | -   | ns   |

#### Table 13: Port A to Port B switching

 $V_{TT} = 1.2 V$ ;  $V_{REF} = 0.8 V$  and  $V_{ERC} = V_{CC}$  or GND for GTL (see Figure 16).  $T_{amb} = -40 \degree C$  to  $+85 \degree C$ .

| Symbol                | Parameter                                 | Conditions                                                     |                                                       | Min | Тур | Max | Unit |
|-----------------------|-------------------------------------------|----------------------------------------------------------------|-------------------------------------------------------|-----|-----|-----|------|
| t <sub>PLH</sub>      | A to B                                    |                                                                | 3.1                                                   | 5.3 | 6.2 | ns  |      |
| t <sub>PHL</sub>      |                                           | LEAB = 3 V                                                     | see Figure 10                                         | 2.2 | 3.8 | 6.2 | ns   |
| t <sub>PLH</sub>      | CP to B                                   | $\overline{OEAB} = \overline{OE} = 0 V;$                       | $V_{ERC} = V_{CC};$                                   | 3.4 | 5.9 | 7.2 | ns   |
| t <sub>PHL</sub>      |                                           | LEAB = 0 V                                                     | see Figure 4                                          | 2.4 | 4.1 | 6.0 | ns   |
| t <sub>PLH</sub>      | LEAB to B                                 | $\overline{OEAB} = \overline{OE} = 0 V;$                       | $V_{ERC} = V_{CC};$                                   | 3.3 | 5.7 | 7.0 | ns   |
| t <sub>PHL</sub>      |                                           | CP = 0 or 3 V                                                  | see Figure 8                                          | 2.6 | 4.6 | 6.8 | ns   |
| t <sub>PLH</sub>      | $\overline{OEAB}$ or $\overline{OE}$ to B | LEAB = 3.0 V;                                                  | $V_{ERC} = V_{CC};$                                   | 2.7 | 5.3 | 6.5 | ns   |
| t <sub>PHL</sub>      |                                           | Port A = 0 V see Figure 12                                     | see Figure 12                                         | 2.5 | 3.9 | 6.4 | ns   |
| t <sub>PLH</sub>      | A to B                                    | $\overline{OEAB} = \overline{OE} = 0 \text{ V};$<br>LEAB = 3 V | V <sub>ERC</sub> = GND;<br>see <mark>Figure 10</mark> | 2.3 | 4.4 | 5.3 | ns   |
| t <sub>PHL</sub>      |                                           |                                                                |                                                       | 1.7 | 2.7 | 4.4 | ns   |
| t <sub>PLH</sub>      | CP to B                                   | $\overline{OEAB} = \overline{OE} = 0 V;$                       | V <sub>ERC</sub> = GND;                               | 2.7 | 5.2 | 6.1 | ns   |
| t <sub>PHL</sub>      |                                           | LEAB = 0 V                                                     | see Figure 4                                          | 1.8 | 3.7 | 5.3 | ns   |
| t <sub>PLH</sub>      | LEAB to B                                 | $\overline{OEAB} = \overline{OE} = 0 V;$                       | V <sub>ERC</sub> = GND;                               | 2.5 | 4.8 | 6.5 | ns   |
| t <sub>PHL</sub>      |                                           | CP = 0 or 3 V                                                  | see Figure 8                                          | 2.0 | 3.6 | 5.3 | ns   |
| t <sub>PLH</sub>      | $\overline{OEAB}$ or $\overline{OE}$ to B | LEAB = 3.0 V;                                                  | V <sub>ERC</sub> = GND;                               | 2.0 | 4.8 | 6.2 | ns   |
| t <sub>PHL</sub>      |                                           | Port A = 0 V                                                   | see Figure 12                                         | 2.0 | 3.1 | 4.9 | ns   |
| $\Delta V / \Delta t$ | output slew rate                          | 0.6 V to 1.0 V                                                 | $V_{ERC} = V_{CC}$                                    | -   | -   | 1   | V/ns |
|                       |                                           |                                                                | $V_{ERC} = GND$                                       | -   | -   | 1   | V/ns |
| t <sub>sk(o)</sub>    | output edge skew                          | measured at $V_{\text{REF}}$                                   |                                                       | -   | -   | 1   | ns   |

## Table 14: Port B to Port A switching

 $V_{TT} = 1.2 V$ ;  $V_{REF} = 0.8 V$  for GTL (see Figure 15).  $T_{amb} = -40 \degree C$  to +85  $\degree C$ .

| · and              |                                           |                                                                        |               |     |     |     |      |
|--------------------|-------------------------------------------|------------------------------------------------------------------------|---------------|-----|-----|-----|------|
| Symbol             | Parameter                                 | Conditions                                                             |               | Min | Тур | Max | Unit |
| f <sub>max</sub>   | maximum<br>frequency                      |                                                                        |               | 160 | -   | -   | MHz  |
| t <sub>PLH</sub>   | B to A                                    | $\overline{OEBA} = \overline{OE} = 0 V;$                               | see Figure 11 | 1.8 | 2.6 | 4.9 | ns   |
| t <sub>PHL</sub>   |                                           | LEBA = 3 V                                                             |               | 2.3 | 4.2 | 5.3 | ns   |
| t <sub>PLH</sub>   | CP to A                                   | $\overline{OEBA} = \overline{OE} = 0 V;$                               | see Figure 5  | 1.5 | 3.1 | 4.4 | ns   |
| t <sub>PHL</sub>   |                                           | LEBA = 0 V                                                             |               | 1.5 | 3.7 | 4.6 | ns   |
| t <sub>PLH</sub>   | LEBA to A                                 | $\overline{OEBA} = \overline{OE} = 0 V \qquad \text{see Figure 9}$     | 1.3           | 2.7 | 4.0 | ns  |      |
| t <sub>PHL</sub>   |                                           |                                                                        |               | 1.4 | 3.1 | 3.9 | ns   |
| t <sub>PZL</sub>   | $\overline{OEBA}$ or $\overline{OE}$ to A | $\overrightarrow{OE}$ to A LEBA = 3.0 V; see Figure 13<br>Port B = 0 V | see Figure 13 | 1.3 | 3.1 | 5.1 | ns   |
| t <sub>PLZ</sub>   |                                           |                                                                        |               | 1.7 | 2.8 | 6.1 | ns   |
| t <sub>PZH</sub>   |                                           | LEBA = 3 V;                                                            | see Figure 14 | 1.3 | 3.3 | 5.1 | ns   |
| t <sub>PHZ</sub>   |                                           | Port B = $V_{TT}$                                                      |               | 1.7 | 3.3 | 6.1 | ns   |
| t <sub>sk(o)</sub> | output edge skew                          | measured at 1.5 V                                                      |               | -   | -   | 1   | ns   |
|                    |                                           |                                                                        |               |     |     |     |      |

### Table 15: Timing requirements over recommended supply voltage

 $V_{TT}$  = 1.5 V;  $V_{REF}$  = 1 V and  $V_{ERC}$  =  $V_{CC}$  or GND for GTL+ (unless otherwise noted).  $T_{amb}$  = -40 °C to +85 °C.

| Symbol          | Parameter      | Conditions                                        | Min | Тур | Max | Unit |
|-----------------|----------------|---------------------------------------------------|-----|-----|-----|------|
| t <sub>W</sub>  | pulse duration | CP HIGH or LOW; see Figures 4 and 5               | 3.0 | -   | -   | ns   |
|                 |                | LE HIGH; see Figures 6 and 7                      | 3.0 | -   | -   | ns   |
| t <sub>su</sub> | set-up time    | data before CP <sup>↑</sup> ; see Figures 4 and 5 | 2.7 | -   | -   | ns   |
|                 |                | data before LE $\downarrow$ ; see Figures 6 and 7 | 2.8 | -   | -   | ns   |
| t <sub>h</sub>  | hold time      | data after CP $\uparrow$ ; see Figures 4 and 5    | 0.4 | -   | -   | ns   |
|                 |                | data after LE $\downarrow$ ; see Figures 6 and 7  | 1.2 | -   | -   | ns   |

#### Table 16: Port A to Port B switching

 $V_{TT}$  = 1.5 V;  $V_{REF}$  = 1 V and  $V_{ERC}$  =  $V_{CC}$  or GND for GTL+ (see Figures 15 and 16).  $T_{amb}$  = -40 °C to +85 °C.

| Symbol                | Parameter                                 | Conditions                                             |                                                       | Min | Тур | Max | Unit |
|-----------------------|-------------------------------------------|--------------------------------------------------------|-------------------------------------------------------|-----|-----|-----|------|
| t <sub>PLH</sub>      | A to B                                    | $\overline{OEAB} = \overline{OE} = 0 V;$               | V <sub>ERC</sub> = V <sub>CC</sub> ;                  | 3.0 | 4.7 | 6.1 | ns   |
| t <sub>PHL</sub>      |                                           | LEAB = 3 V                                             | see Figure 10                                         | 2.3 | 4.4 | 6.5 | ns   |
| t <sub>PLH</sub>      | CP to B                                   | $\overline{OEAB} = \overline{OE} = 0 V;$               | $V_{ERC} = V_{CC};$                                   | 3.3 | 5.3 | 7.0 | ns   |
| t <sub>PHL</sub>      |                                           | LEAB = 0 V                                             | see Figure 4                                          | 2.7 | 4.7 | 6.2 | ns   |
| t <sub>PLH</sub>      | LEAB to B                                 | $\overline{OEAB} = \overline{OE} = 0 V;$               | $V_{ERC} = V_{CC};$                                   | 3.2 | 5.2 | 6.8 | ns   |
| t <sub>PHL</sub>      |                                           | CP = 0 or 3 V                                          | see Figure 8                                          | 2.8 | 5.2 | 7.1 | ns   |
| t <sub>PLH</sub>      | $\overline{OEAB}$ or $\overline{OE}$ to B | LEAB = 3.0 V;                                          | $V_{ERC} = V_{CC};$                                   | 3.2 | 4.8 | 6.5 | ns   |
| t <sub>PHL</sub>      |                                           | Port A = 0 V see Figu                                  | see Figure 12                                         | 2.6 | 4.6 | 6.6 | ns   |
| t <sub>PLH</sub>      | A to B                                    | $\overline{OEAB} = \overline{OE} = 0 V;$<br>LEAB = 3 V | V <sub>ERC</sub> = GND;<br>see <mark>Figure 10</mark> | 2.3 | 3.9 | 5.2 | ns   |
| t <sub>PHL</sub>      |                                           |                                                        |                                                       | 1.7 | 3.1 | 4.5 | ns   |
| t <sub>PLH</sub>      | CP to B                                   | $\overline{OEAB} = \overline{OE} = 0 V;$               | V <sub>ERC</sub> = GND;<br>see <mark>Figure 4</mark>  | 2.5 | 4.8 | 6.0 | ns   |
| t <sub>PHL</sub>      |                                           | LEAB = 0 V                                             |                                                       | 1.9 | 4.1 | 5.4 | ns   |
| t <sub>PLH</sub>      | LEAB to B                                 | $\overline{OEAB} = \overline{OE} = 0 V;$               | V <sub>ERC</sub> = GND;                               | 2.5 | 4.3 | 6.5 | ns   |
| t <sub>PHL</sub>      |                                           | CP = 0 or 3 V                                          | see Figure 8                                          | 2.1 | 4.0 | 5.4 | ns   |
| t <sub>PLH</sub>      | $\overline{OEAB}$ or $\overline{OE}$ to B | LEAB = 3.0 V;                                          | V <sub>ERC</sub> = GND;                               | 2.1 | 4.4 | 6.1 | ns   |
| t <sub>PHL</sub>      |                                           | Port A = 0 V                                           | see Figure 12                                         | 2.0 | 3.4 | 5.0 | ns   |
| $\Delta V / \Delta t$ | output slew rate                          | te 0.6 V to 1.3 V                                      | $V_{ERC} = V_{CC}$                                    | -   | -   | 1   | V/ns |
|                       |                                           |                                                        | $V_{ERC} = GND$                                       | -   | -   | 1   | V/ns |
| t <sub>sk(o)</sub>    | output edge skew                          | measured at $V_{\text{REF}}$                           |                                                       | -   | -   | 1   | ns   |

### Table 17: Port B to Port A switching

 $V_{TT} = 1.5 V$ ;  $V_{REF} = 1 V$  for GTL+ (see Figures 15 and 16).  $T_{amb} = -40 \degree C$  to +85  $\degree C$ .

| Symbol             | Parameter                                               | Conditions                               |               | Min | Тур | Max | Unit |
|--------------------|---------------------------------------------------------|------------------------------------------|---------------|-----|-----|-----|------|
| f <sub>max</sub>   | maximum<br>frequency                                    |                                          |               | 160 | -   | -   | MHz  |
| t <sub>PLH</sub>   | B to A                                                  | $\overline{OEBA} = \overline{OE} = 0 V;$ | see Figure 11 | 1.8 | 2.6 | 4.9 | ns   |
| t <sub>PHL</sub>   |                                                         | LEBA = 3 V                               |               | 2.3 | 4.2 | 5.3 | ns   |
| t <sub>PLH</sub>   | CP to A                                                 | $\overline{OEBA} = \overline{OE} = 0 V;$ | see Figure 5  | 1.5 | 3.1 | 4.4 | ns   |
| t <sub>PHL</sub>   |                                                         | LEBA = 0 V                               |               | 1.5 | 3.7 | 4.6 | ns   |
| t <sub>PLH</sub>   | LEBA to A                                               | $\overline{OEBA} = \overline{OE} = 0 V$  | see Figure 9  | 1.3 | 2.7 | 4.0 | ns   |
| t <sub>PHL</sub>   |                                                         |                                          |               | 1.4 | 3.1 | 3.9 | ns   |
| t <sub>PZL</sub>   | $\overline{\text{OEBA}}$ or $\overline{\text{OE}}$ to A | LEBA = 3.0 V;                            | see Figure 13 | 1.3 | 3.1 | 5.1 | ns   |
| t <sub>PLZ</sub>   |                                                         | Port $B = 0 V$                           |               | 1.7 | 2.8 | 6.1 | ns   |
| t <sub>PZH</sub>   |                                                         | LEBA = 3 V; see Figure 14                | see Figure 14 | 1.3 | 3.3 | 5.1 | ns   |
| t <sub>PHZ</sub>   |                                                         | Port B = $V_{TT}$                        |               | 1.7 | 3.3 | 6.1 | ns   |
| t <sub>sk(o)</sub> | output edge skew                                        | measured at 1.5 V                        |               | -   | -   | 1   | ns   |
|                    |                                                         |                                          |               |     |     |     |      |

## 10.1 AC waveforms



# GTL1655

#### 16-bit LVTTL-to-GTL/GTL+ bus transceiver with live insertion



# **11. Test information**



R<sub>L</sub> = Load resistor.

 $C_L$  = Load capacitance including jig and probe capacitance.

 $R_{\rm T}$  = Termination resistance should be equal to the output impedance  $Z_{\rm O}$  of the pulse generator.

002aaa778

Fig 16. Load circuitry for Port B output switching times.

GTL1655

#### 16-bit LVTTL-to-GTL/GTL+ bus transceiver with live insertion

# 12. Package outline



## Fig 17. TSSOP64 package outline (SOT646-1).

## **13. Soldering**

## 13.1 Introduction to soldering surface mount packages

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our *Data Handbook IC26; Integrated Circuit Packages* (document order number 9398 652 90011).

There is no soldering method that is ideal for all surface mount IC packages. Wave soldering can still be used for certain surface mount ICs, but it is not suitable for fine pitch SMDs. In these situations reflow soldering is recommended. In these situations reflow soldering is recommended.

## 13.2 Reflow soldering

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement. Driven by legislation and environmental forces the worldwide use of lead-free solder pastes is increasing.

Several methods exist for reflowing; for example, convection or convection/infrared heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 100 and 200 seconds depending on heating method.

Typical reflow peak temperatures range from 215 to 270 °C depending on solder paste material. The top-surface temperature of the packages should preferably be kept:

- below 225 °C (SnPb process) or below 245 °C (Pb-free process)
  - for all BGA, HTSSON..T and SSOP..T packages
  - for packages with a thickness  $\geq$  2.5 mm
  - for packages with a thickness < 2.5 mm and a volume ≥ 350 mm<sup>3</sup> so called thick/large packages.
- below 240 °C (SnPb process) or below 260 °C (Pb-free process) for packages with a thickness < 2.5 mm and a volume < 350 mm<sup>3</sup> so called small/thin packages.

Moisture sensitivity precautions, as indicated on packing, must be respected at all times.

## 13.3 Wave soldering

Conventional single wave soldering is not recommended for surface mount devices (SMDs) or printed-circuit boards with a high component density, as solder bridging and non-wetting can present major problems.

To overcome these problems the double-wave soldering method was specifically developed.

If wave soldering is used the following conditions must be observed for optimal results:

• Use a double-wave soldering method comprising a turbulent wave with high upward pressure followed by a smooth laminar wave.

© Koninklijke Philips Electronics N.V. 2004. All rights reserved.

9397 750 12936

- For packages with leads on two sides and a pitch (e):
  - larger than or equal to 1.27 mm, the footprint longitudinal axis is preferred to be parallel to the transport direction of the printed-circuit board;
  - smaller than 1.27 mm, the footprint longitudinal axis must be parallel to the transport direction of the printed-circuit board.

The footprint must incorporate solder thieves at the downstream end.

• For packages with leads on four sides, the footprint must be placed at a 45° angle to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves downstream and at the side corners.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Typical dwell time of the leads in the wave ranges from 3 to 4 seconds at 250 °C or 265 °C, depending on solder material applied, SnPb or Pb-free respectively.

A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

## 13.4 Manual soldering

Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage (24 V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to  $300 \,^{\circ}$ C.

When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320  $^\circ$ C.

## 13.5 Package related soldering information

| Table 18: | Suitability of surface mount IC packages for wave and reflow soldering |
|-----------|------------------------------------------------------------------------|
|           | methods                                                                |

| Package <sup>[1]</sup>                                                                        | Soldering method                  |                       |  |
|-----------------------------------------------------------------------------------------------|-----------------------------------|-----------------------|--|
|                                                                                               | Wave                              | Reflow <sup>[2]</sup> |  |
| BGA, HTSSONT <sup>[3]</sup> , LBGA, LFBGA, SQFP,<br>SSOPT <sup>[3]</sup> , TFBGA, USON, VFBGA | not suitable                      | suitable              |  |
| DHVQFN, HBCC, HBGA, HLQFP, HSO, HSOP,<br>HSQFP, HSSON, HTQFP, HTSSOP, HVQFN,<br>HVSON, SMS    | not suitable <sup>[4]</sup>       | suitable              |  |
| PLCC <sup>[5]</sup> , SO, SOJ                                                                 | suitable                          | suitable              |  |
| LQFP, QFP, TQFP                                                                               | not recommended <sup>[5][6]</sup> | suitable              |  |
| SSOP, TSSOP, VSO, VSSOP                                                                       | not recommended <sup>[7]</sup>    | suitable              |  |
| CWQCCNL <sup>[8]</sup> , PMFP <sup>[9]</sup> , WQCCNL <sup>[8]</sup>                          | not suitable                      | not suitable          |  |

[1] For more detailed information on the BGA packages refer to the *(LF)BGA Application Note* (AN01026); order a copy from your Philips Semiconductors sales office.

[2] All surface mount (SMD) packages are moisture sensitive. Depending upon the moisture content, the maximum temperature (with respect to time) and body size of the package, there is a risk that internal or external package cracks may occur due to vaporization of the moisture in them (the so called popcorn effect). For details, refer to the Drypack information in the Data Handbook IC26; Integrated Circuit Packages; Section: Packing Methods.

- [3] These transparent plastic packages are extremely sensitive to reflow soldering conditions and must on no account be processed through more than one soldering cycle or subjected to infrared reflow soldering with peak temperature exceeding 217 °C ± 10 °C measured in the atmosphere of the reflow oven. The package body peak temperature must be kept as low as possible.
- [4] These packages are not suitable for wave soldering. On versions with the heatsink on the bottom side, the solder cannot penetrate between the printed-circuit board and the heatsink. On versions with the heatsink on the top side, the solder might be deposited on the heatsink surface.
- [5] If wave soldering is considered, then the package must be placed at a 45° angle to the solder wave direction. The package footprint must incorporate solder thieves downstream and at the side corners.
- [6] Wave soldering is suitable for LQFP, QFP and TQFP packages with a pitch (e) larger than 0.8 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.65 mm.
- [7] Wave soldering is suitable for SSOP, TSSOP, VSO and VSOP packages with a pitch (e) equal to or larger than 0.65 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5 mm.
- [8] Image sensor packages in principle should not be soldered. They are mounted in sockets or delivered pre-mounted on flex foil. However, the image sensor package can be mounted by the client on a flex foil by using a hot bar soldering process. The appropriate soldering profile can be provided on request.
- [9] Hot bar soldering or manual soldering is suitable for PMFP packages.

# 14. Revision history

| Table | 19: Revis | ion history |                                |
|-------|-----------|-------------|--------------------------------|
| Rev   | Date      | CPCN        | Description                    |
| 01    | 20040511  | -           | Product data (9397 750 12936). |

# **15. Data sheet status**

| Level | Data sheet status <sup>[1]</sup> | Product status <sup>[2][3]</sup> | Definition                                                                                                                                                                                                                                                                                     |
|-------|----------------------------------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I     | Objective data                   | Development                      | This data sheet contains data from the objective specification for product development. Philips<br>Semiconductors reserves the right to change the specification in any manner without notice.                                                                                                 |
| II    | Preliminary data                 | Qualification                    | This data sheet contains data from the preliminary specification. Supplementary data will be published<br>at a later date. Philips Semiconductors reserves the right to change the specification without notice, in<br>order to improve the design and supply the best possible product.       |
| 111   | Product data                     | Production                       | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). |

[1] Please consult the most recently issued data sheet before initiating or completing a design.

[2] The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.

[3] For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status.

## **16. Definitions**

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

**Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

# **17. Disclaimers**

Life support — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

**Right to make changes** — Philips Semiconductors reserves the right to make changes in the products - including circuits, standard cells, and/or software - described or contained herein in order to improve design and/or performance. When the product is in full production (status 'Production'), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no licence or title under any patent, copyright, or mask work right to these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

# **Contact information**

For additional information, please visit http://www.semiconductors.philips.com. For sales office addresses, send e-mail to: sales.addresses@www.semiconductors.philips.com.

Fax: +31 40 27 24825

© Koninklijke Philips Electronics N.V. 2004. All rights reserved.

9397 750 12936

## **Contents**

| 1    | Description 1                            |
|------|------------------------------------------|
| 2    | Features 2                               |
| 3    | Quick reference data 2                   |
| 4    | Ordering information 3                   |
| 4.1  | Ordering options 3                       |
| 5    | Pinning information 4                    |
| 5.1  | Pinning 4                                |
| 5.2  | Pin description 5                        |
| 6    | Functional description 6                 |
| 6.1  | Function table 7                         |
| 7    | Limiting values 8                        |
| 8    | Recommended operating conditions         |
| 9    | Static characteristics 10                |
| 10   | Dynamic characteristics 12               |
| 10.1 | AC waveforms 15                          |
| 11   | Test information 17                      |
| 12   | Package outline 18                       |
| 13   | Soldering 19                             |
| 13.1 | Introduction to soldering surface mount  |
|      | packages                                 |
| 13.2 | Reflow soldering 19                      |
| 13.3 | Wave soldering 19                        |
| 13.4 | Manual soldering 20                      |
| 13.5 | Package related soldering information 20 |
| 14   | Revision history 21                      |
| 15   | Data sheet status 22                     |
| 16   | Definitions 22                           |
| 17   | Disclaimers 22                           |

# © Koninklijke Philips Electronics N.V. 2004. Printed in the U.S.A.

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.



Let's make things better.