## LD6806 series

# Ultra low-dropout regulator, low noise, 200 mA

Rev. 3 — 9 December 2011

Product data sheet

### 1. Product profile

#### 1.1 General description

The LD6806 series is a small-size Low-DropOut regulator (LDO) family with a typical voltage drop of 60 mV at 200 mA current rating.

The device is available in three different surface-mounted packages, one 0.4 mm pitch CSP, one leadless plastic package SOT886 and one gull wing package SOT753.

The operating voltage ranges from 2.3 V to 5.5 V and the output voltage ranges from 1.2 V to 3.6 V.

LD6806x/xxH devices show a high-ohmic state at the output pin, while the LD6806x/xxP contains a pull-down switching transistor, to provide a low-ohmic output stage when the device is disabled. All devices use the same regulator design and are manufactured in monolithic silicon technology.

These features make the LD6806 series ideal for use in applications requiring component miniaturization, such as mobile phone handsets, cordless telephones and personal digital devices.

#### 1.2 Features and benefits

- Input voltage range 2.3 V to 5.5 V
- Output voltage range 1.2 V to 3.6 V
- Dropout voltage 60 mV at 200 mA output rating
- Low quiescent current in shutdown mode (typical 1.0 μA)
- 30 μV RMS output noise voltage (typical value) at 10 Hz to 100 kHz
- Turn-on time just 200 μs
- 55 dB Power Supply Rejection Ratio (PSRR) at 1 kHz
- Temperature watchdog
- Current limiter
- LD6806xxxH: high-ohmic (3-state) output state when disabled
- LD6806xxxP: low-ohmic output state when disabled
- Integrated ESD protection of 10 kV Human Body Model
- WLCSP with 0.4 mm pitch and package size of 0.76 mm × 0.76 mm × 0.47 mm
- SOT886 leadless package 1.0 mm × 1.45 mm × 0.5 mm
- SOT753 plastic surface-mounted device
- Pb-free, RoHS compliant and free of Halogen and Antimony (dark green compliant)



#### 1.3 Applications

Analog and digital interfaces requiring lower than standard supply voltage in mobile appliances such as mobile phones, media players and so on.

## 2. Pinning information

#### 2.1 Pinning



### 2.2 Pin description

Table 1. Pin description for SOT753

| Symbol | Pin | Description                      |
|--------|-----|----------------------------------|
| IN     | 1   | supply voltage input             |
| GND    | 2   | supply ground                    |
| EN     | 3   | device enable input; active HIGH |
| n.c.   | 4   | not connected                    |
| OUT    | 5   | regulator output voltage         |

Table 2. Pin description for WLCSP4

| Symbol | Pin | Description                      |
|--------|-----|----------------------------------|
| GND    | A1  | supply ground                    |
| EN     | A2  | device enable input; active HIGH |
| OUT    | B1  | regulator output voltage         |
| IN     | B2  | supply voltage input             |

Table 3. Pin description for SOT886

| Symbol | Pin | Description              |
|--------|-----|--------------------------|
| OUT    | 1   | regulator output voltage |
| n.c.   | 2   | not connected            |
| GND    | 3   | supply ground            |

Table 3. Pin description for SOT886

| Symbol | Pin | Description                      |
|--------|-----|----------------------------------|
| EN     | 4   | device enable input; active HIGH |
| n.c.   | 5   | not connected                    |
| IN     | 6   | supply voltage input             |

## 3. Ordering information

Table 4. Ordering information

| Type number     | Package |                                                                                                         |         |  |  |
|-----------------|---------|---------------------------------------------------------------------------------------------------------|---------|--|--|
|                 | Name    | Description                                                                                             | Version |  |  |
| LD6806CX4/xxx   | WLCSP4  | wafer level chip-size package; 4 bumps $(2 \times 2)^{[1]}$                                             | -       |  |  |
| LD6806CX4/C/xxx | WLCSP4  | wafer level chip-size package; 4 bumps (2 $\times$ 2) with backside coating[1]                          | -       |  |  |
| LD6806F/xxx     | XSON6   | plastic extremely thin small outline package; no leads; 6 terminals; body $1 \times 1.45 \times 0.5$ mm | SOT886  |  |  |
| LD6806TD/xxx    | TSOP5   | plastic surface-mounted package; 5 leads                                                                | SOT753  |  |  |

<sup>[1]</sup> Size  $0.76 \text{ mm} \times 0.76 \text{ mm}$ .

#### 3.1 Ordering options

Further information on output voltage is available on request; see <u>Section 21 "Contact information"</u>.

Table 5. Type number and nominal output voltage of high-ohmic output

| Type number                   | Nominal output voltage | Type number                   | Nominal<br>output<br>voltage |
|-------------------------------|------------------------|-------------------------------|------------------------------|
| LD6806[CX4, CX4/C, F, TD]/12H | 1.2 V                  | LD6806[CX4, CX4/C, F, TD]/23H | 2.3 V                        |
| LD6806[CX4, CX4/C, F, TD]/13H | 1.3 V                  | LD6806[CX4, CX4/C, F, TD]/25H | 2.5 V                        |
| LD6806[CX4, CX4/C, F, TD]/14H | 1.4 V                  | LD6806[CX4, CX4/C, F, TD]/28H | 2.8 V                        |
| LD6806[CX4, CX4/C, F, TD]/16H | 1.6 V                  | LD6806[CX4, CX4/C, F, TD]/29H | 2.9 V                        |
| LD6806[CX4, CX4/C, F, TD]/18H | 1.8 V                  | LD6806[CX4, CX4/C, F, TD]/30H | 3.0 V                        |
| LD6806[CX4, CX4/C, F, TD]/20H | 2.0 V                  | LD6806[CX4, CX4/C, F, TD]/33H | 3.3 V                        |
| LD6806[CX4, CX4/C, F, TD]/22H | 2.2 V                  | LD6806[CX4, CX4/C, F, TD]/36H | 3.6 V                        |
|                               |                        |                               |                              |

Table 6. Type number and nominal output voltage of low.ohmic output

| Type number                   | Nominal<br>output<br>voltage | Type number                   | Nominal<br>output<br>voltage |
|-------------------------------|------------------------------|-------------------------------|------------------------------|
| LD6806[CX4, CX4/C, F, TD]/12P | 1.2 V                        | LD6806[CX4, CX4/C, F, TD]/23P | 2.3 V                        |
| LD6806[CX4, CX4/C, F, TD]/13P | 1.3 V                        | LD6806[CX4, CX4/C, F, TD]/25P | 2.5 V                        |
| LD6806[CX4, CX4/C, F, TD]/14P | 1.4 V                        | LD6806[CX4, CX4/C, F, TD]/28P | 2.8 V                        |
| LD6806[CX4, CX4/C, F, TD]/16P | 1.6 V                        | LD6806[CX4, CX4/C, F, TD]/29P | 2.9 V                        |

 Table 6.
 Type number and nominal output voltage of low.ohmic output ...continued

| Type number                   | Nominal output voltage | Type number                   | Nominal output voltage |
|-------------------------------|------------------------|-------------------------------|------------------------|
| LD6806[CX4, CX4/C, F, TD]/18P | 1.8 V                  | LD6806[CX4, CX4/C, F, TD]/30P | 3.0 V                  |
| LD6806[CX4, CX4/C, F, TD]/20P | 2.0 V                  | LD6806[CX4, CX4/C, F, TD]/33P | 3.3 V                  |
| LD6806[CX4, CX4/C, F, TD]/22P | 2.2 V                  | LD6806[CX4, CX4/C, F, TD]/36P | 3.6 V                  |

## 4. Block diagram





## 5. Limiting values

Table 7. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V).

| Symbol           | Parameter                       | Conditions                       | Min          | Max  | Unit |
|------------------|---------------------------------|----------------------------------|--------------|------|------|
| V <sub>IN</sub>  | voltage on pin IN               | 4 ms transient                   | -0.5         | +6.0 | V    |
| P <sub>tot</sub> | total power dissipation         | LD6806CX4/xxx,<br>LD6806CX4/Cxxx | <u>[1]</u> - | 770  | mW   |
|                  |                                 | LD6806F/xxx                      | <u>[1]</u> - | 450  | mW   |
|                  |                                 | LD6806TD/xxx                     | [1] -        | 800  | mW   |
| T <sub>stg</sub> | storage temperature             |                                  | -55          | +150 | °C   |
| Tj               | junction temperature            |                                  | -40          | +125 | °C   |
| T <sub>amb</sub> | ambient temperature             |                                  | -40          | +85  | °C   |
| $V_{ESD}$        | electrostatic discharge voltage | human body model level 6         | <u>[2]</u>   | ±10  | kV   |
|                  |                                 | machine model class 3            | [3] _        | ±400 | V    |

<sup>[1]</sup> The (absolute) maximum power dissipation depends on the junction temperature  $T_j$ . Higher power dissipation is allowed with lower ambient temperatures. The conditions to determine the specified values are  $T_{amb} = 25$  °C and the use of a two layer PCB.

## 6. Recommended operating conditions

Table 8. Operating conditions

Voltages are referenced to GND (ground = 0 V).

| Symbol       | Parameter                 | Conditions | Min            | Max      | Unit |
|--------------|---------------------------|------------|----------------|----------|------|
| $T_{amb}$    | ambient temperature       |            | -40            | +85      | °C   |
| Tj           | junction temperature      |            | -              | +125     | °C   |
| Pin IN       |                           |            |                |          |      |
| $V_{IN}$     | voltage on pin IN         |            | 2.3            | 5.5      | V    |
| Pin EN       |                           |            |                |          |      |
| $V_{EN}$     | voltage on pin EN         |            | 0              | $V_{IN}$ | V    |
| Pin OUT      |                           |            |                |          |      |
| $C_{L(ext)}$ | external load capacitance |            | <u>[1]</u> 1.0 | -        | μF   |

<sup>[1]</sup> See Section 10.1 "Output capacitor values".

<sup>[2]</sup> According to IEC 61340-3-1.

<sup>[3]</sup> According to JESD22-A115C.

#### 7. Thermal characteristics

Table 9. Thermal characteristics

| Symbol        | Parameter                                   | Conditions                       | Тур        | Unit |
|---------------|---------------------------------------------|----------------------------------|------------|------|
| $R_{th(j-a)}$ | thermal resistance from junction to ambient | LD6806CX4/xxx,<br>LD6806CX4/Cxxx | [1][2] 130 | K/W  |
|               |                                             | LD6806F/xxx                      | [1][2] 220 | K/W  |
|               |                                             | LD6806TD/xxx                     | [1][2] 125 | K/W  |

<sup>[1]</sup> The overall  $R_{th(j-a)}$  can vary depending on the board layout. To minimize the effective  $R_{th(j-a)}$ , all pins must have a solid connection to larger Cu layer areas for example to the power and ground layer. In multi-layer PCB applications, the second layer should be used to create a large heat spreader area directly below the LDO. If this layer is either ground or power, it should be connected with several vias to the top layer connecting to the device ground or supply. Avoid the use of solder-stop varnish under the chip.

#### 8. Characteristics

Table 10. Electrical characteristics

At recommended input voltages and  $T_{amb} = -40$  °C to +85 °C; voltages are referenced to GND (ground = 0 V); unless otherwise specified.

| Symbol                              | Parameter                                             | Conditions                                                           | Min               | Тур    | Max  | Unit |
|-------------------------------------|-------------------------------------------------------|----------------------------------------------------------------------|-------------------|--------|------|------|
| $\Delta V_{O}$                      | output voltage variation                              | $V_{OUT}$ < 1.8 V; $I_{OUT}$ = 1 mA                                  |                   |        |      |      |
|                                     |                                                       | T <sub>amb</sub> = +25 °C                                            | -3                | ±0.5   | +3   | %    |
|                                     |                                                       | $-30  ^{\circ}\text{C} \le \text{T}_{amb} \le +85  ^{\circ}\text{C}$ | -4                | -      | +4   | %    |
|                                     |                                                       | $V_{OUT} \ge 1.8 \text{ V}; I_{OUT} = 1 \text{ mA}$                  |                   |        |      |      |
|                                     |                                                       | T <sub>amb</sub> = +25 °C                                            | -2                | ±0.5   | +2   | %    |
|                                     |                                                       | $-30  ^{\circ}\text{C} \le \text{T}_{amb} \le +85  ^{\circ}\text{C}$ | -3                | -      | +3   | %    |
| Line regulation                     | n error                                               |                                                                      |                   |        |      |      |
| $\Delta V_{O}/(V_{O}x\Delta V_{I})$ | relative output voltage variation with input voltage  | $V_{IN} = (V_{O(nom)} + 0.2 \text{ V}) \text{ to } 5.5 \text{ V}$    | [ <u>1</u> ] -0.1 | -      | +0.1 | %/V  |
| Load regulation                     | on error                                              |                                                                      |                   |        |      |      |
| $\Delta V_{O}/(V_{O}x\Delta I_{O})$ | relative output voltage variation with output current | 1 mA $\leq$ I <sub>OUT</sub> $\leq$ 200 mA                           |                   |        |      |      |
|                                     |                                                       | LD6806CX4/xxx, LD6806CX4/Cxxx                                        | -                 | 0.0025 | 0.01 | %/mA |
|                                     |                                                       | LD6806F/xxx, LD6806TD/xxx                                            | -                 | 0.005  | 0.02 | %/mA |
| $V_{do}$                            | dropout voltage                                       | $I_{OUT}$ = 200 mA; $V_{IN} > V_{O(nom)}$                            | <u>[1]</u>        |        |      |      |
|                                     |                                                       | LD6806CX4/xxx, LD6806CX4/Cxxx                                        | -                 | 60     | 100  | mV   |
|                                     |                                                       | LD6806F/xxx, LD6806TD/xxx                                            | -                 | 80     | 130  | mV   |
| V <sub>IL</sub>                     | LOW-level input voltage                               | pin EN                                                               | 0                 | -      | 0.4  | V    |
| V <sub>IH</sub>                     | HIGH-level input voltage                              | pin EN                                                               | 1.4               | -      | 5.5  | V    |
| I <sub>OUT</sub>                    | current on pin OUT                                    |                                                                      | -                 | -      | 200  | mΑ   |
| I <sub>OM</sub>                     | peak output current                                   | $V_{IN} = (V_{O(nom)} + 0.2 \text{ V}) \text{ to } 5.5 \text{ V}$    | <u>[1]</u>        |        |      |      |
|                                     |                                                       | $V_{O(nom)} > 1.8 \text{ V};$                                        | 300               | -      | -    | mΑ   |
|                                     |                                                       | $V_{OUT} = 0.95 \times V_{O(nom)}$                                   |                   |        |      |      |
|                                     |                                                       | V <sub>O(nom)</sub> < 1.8 V;                                         | 300               | -      | -    | mΑ   |
|                                     |                                                       | $V_{OUT} = 0.9 \times V_{O(nom)}$                                    |                   |        |      |      |

<sup>[2]</sup> Use the measurement data given for a rough estimation of the R<sub>th(j-a)</sub> in your application. The actual R<sub>th(j-a)</sub> value can vary in applications using different layer stacks and layouts.

Table 10. Electrical characteristics ... continued

At recommended input voltages and  $T_{amb} = -40$  °C to +85 °C; voltages are referenced to GND (ground = 0 V); unless otherwise specified.

|                           | •                               |                                                                                                                                                                                       |       |     |     |      |
|---------------------------|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|-----|------|
| Symbol                    | Parameter                       | Conditions                                                                                                                                                                            | Min   | Тур | Max | Unit |
| I <sub>sc</sub>           | short-circuit current           | pin OUT                                                                                                                                                                               | -     | 600 | -   | mΑ   |
| Iq                        | quiescent current               | $V_{EN} = 1.4 \text{ V}; I_{OUT} = 0 \text{ mA}$                                                                                                                                      | -     | 70  | 100 | μΑ   |
|                           |                                 | $V_{EN}$ = 1.4 V; 1 mA $\leq$ I <sub>OUT</sub> $\leq$ 200 mA                                                                                                                          | -     | 155 | 250 | μΑ   |
|                           |                                 | V <sub>EN</sub> ≤ 0.4 V                                                                                                                                                               | -     | 0.1 | 1.0 | μΑ   |
| T <sub>sd</sub>           | shutdown temperature            |                                                                                                                                                                                       | -     | 160 | -   | °C   |
| $T_{sd(hys)}$             | shutdown temperature hysteresis |                                                                                                                                                                                       | [2] _ | 20  | -   | °K   |
| PSRR                      | power supply rejection ratio    | $V_{IN} = V_{O(nom)} + 1 \text{ V}; I_{OUT} = 30 \text{ mA};$<br>$f_{ripple} = 1 \text{ kHz}$                                                                                         | [1] - | -55 | -   | dB   |
| $V_{n(o)(RMS)} \\$        | RMS output noise voltage        | bandwidth = 10 Hz to 100 kHz; $C_{L(ext)} = 1 \mu F$                                                                                                                                  | -     | 30  | -   | μV   |
| t <sub>startup(reg)</sub> | regulator start-up time         | $\begin{split} &V_{\text{IN}} = 5.5 \text{ V; } V_{\text{OUT}} = 0.95 \times V_{\text{O(nom)}}; \\ &I_{\text{OUT}} = 200 \text{ mA; } C_{\text{L(ext)}} = 1  \mu\text{F} \end{split}$ | [1] - | -   | 200 | μS   |
| t <sub>sd(reg)</sub>      | regulator shutdown time         | $V_{IN} = 5.5 \text{ V}; C_{L(ext)} = 1 \mu F$                                                                                                                                        | [3] _ | 300 | -   | μS   |
| R <sub>pd</sub>           | pull-down resistance            |                                                                                                                                                                                       | [3] _ | 100 | -   | Ω    |
|                           |                                 |                                                                                                                                                                                       |       |     |     |      |

<sup>[1]</sup>  $V_{O(nom)} = nominal output voltage (device specific).$ 

## 9. Dynamic behavior

All results described in <u>Section 9</u> are based on measurements of types LD6806CX4xxx and LD6806Fxxx from the LD6806 product series within <u>Section 6 "Recommended operating conditions"</u>.

#### 9.1 Dropout

The dropout voltage is defined as the smallest input to output voltage difference at a specified load current when the regulator operates within its linear region with the pass transistor functioning as a plain resistor. This means that the input voltage is below the nominal output voltage value.

A small dropout voltage guaranties lower power consumption and efficiency maximization.

<sup>[2]</sup> The junction temperature must decrease by T<sub>sd(hys)</sub> to enable the device after T<sub>sd</sub> was reached and the device was disabled.

<sup>[3]</sup> LD6806x/xxP only.



- (1) +85 °C
- (2) +25 °C
- (3) -40 °C

Fig 6. Dropout as a function of temperature for LD6806CX4/25H



- (1) +85 °C
- (2) +25 °C
- (3) -40 °C

Fig 7. Dropout as a function of temperature for LD6806F/25H



- (1) +85 °C
- (2) +25 °C
- (3) -40 °C

Fig 8. Dropout as a function of temperature for LD6806CX4/36H



- (1) +85 °C
- (2) +25 °C
- (3) -40 °C

Fig 9. Dropout as a function of temperature for LD6806F/36H



#### 9.2 Output voltage variation

The guaranteed output voltages are specified in Table 10.



#### 9.3 Quiescent current

Quiescent or ground current is the difference between the input and the output current of the regulator.



- (1)  $I_{OUT} = 10 \text{ mA}$
- (2)  $I_{OUT} = 0 \text{ mA}$

Fig 13. Quiescent current for LD6806CX4/12H



- (1)  $I_{OUT} = 10 \text{ mA}$
- (2)  $I_{OUT} = 0 \text{ mA}$

Fig 14. Quiescent current for LD6806CX4/25H

#### 9.4 Noise

Output noise voltage of an LDO circuit is given as noise density or RMS output noise voltage over a defined range of frequencies (10 Hz to 100 kHz). Permanent conditions are a constant output current and a ripple-free input voltage. The output noise voltage is generated by the LDO regulator.



- (2) 1 mA
- 50 mA
- 100 mA
- 150 mA
- 200 mA

Fig 15. Noise density for LD6806CX4/25H



- (1) 0 mA
- 1 mA
- 50 mA
- 100 mA (5) 150 mA
- 200 mA

Fig 16. Noise density for LD6806CX4/36H

#### 9.5 Line regulation

Line regulation response is the capability of the circuit to maintain the nominal output voltage while varying the input voltage.

$$Regulation[\%/V] = \frac{\Delta V_{OUT}}{\Delta V_{IN}} \times \frac{100}{V_{OUT}}$$



Fig 17. Line regulation for LD6806CX4/12H



(1) VIN

(2) V<sub>OUT</sub>

Fig 18. Line regulation for LD6806F/12H



(1) V<sub>IN</sub>

(Z) VOUT

Fig 19. Line regulation for LD6806CX4/25H



(1) V<sub>IN</sub>

(2) V<sub>OUT</sub>

Fig 20. Line regulation for LD6806F/25H



### 9.6 Load regulation

Load regulation is the capability of the circuit to maintain the nominal output voltage while varying the output load current.

$$Load\ regulation[\%/mA] = \frac{\frac{\Delta V_{OUT}}{V_{O(nom)}} \times 100}{I_{OUT(max)}}$$







## 9.7 Start-up and shut down

Start-up time defines the time needed for the LDO to achieve 95 % of its typical output voltage level after activation via the enable pin.

Shut down time defines the time needed for the LDO to pull-down the output voltage to 10% of its nominal output voltage after deactivation via the enable pin.





Fig 30. Shut down for LD6806F/25P

(2) V<sub>OUT</sub>.

## 9.8 Power Supply Rejection Ratio (PSRR)

PSRR stands for the capability of the regulator to suppress unwanted signals on the input voltage like noise or ripples.

$$PSRR[dB] = 20log \frac{V_{out(ripple)}}{V_{in(ripple)}}$$
 for all frequencies



- (3) 100 mA
- (4) 200 mA

Fig 31. PSRR for LD6806CX4/25H



- (1) 1 mA
- (2) 50 mA
- (3) 100 mA
- (4) 200 mA

Fig 32. PSRR for LD6806CX4/36H

#### 9.9 Enable threshold voltage

An active HIGH signal enables the LDO when the signal exceeds the minimum input HIGH voltage threshold. The device is in Off state as long the signal is below the maximum LOW threshold. The input voltage threshold is independent from the LDO supply voltage.



## 10. Application information

#### 10.1 Output capacitor values

The LD6806 series requires external capacitors at the output to guarantee a stable regulator behavior. Also an input capacitor is recommended to keep the input voltage stable. These capacitors should not under-run the specified minimum Equivalent Series Resistance (ESR).

The absolute value of the total capacitance attached to the output pin OUT influences the shutdown time ( $t_{sd(rea)}$ ) of the LD6806 series.

Table 11. External load capacitor

| Symbol              | Parameter                    | Conditions | Min          | Тур | Max | Unit |
|---------------------|------------------------------|------------|--------------|-----|-----|------|
| C <sub>L(ext)</sub> | external load capacitance    |            | <u>[1]</u> - | 1.0 | -   | μF   |
| ESR                 | equivalent series resistance |            | 5            | -   | 500 | mΩ   |

[1] The minimum value of capacitance for stability and correct operation is 0.7  $\mu$ F. The capacitor tolerance should be  $\pm 30$  % or better over the temperature range. The full range of operating conditions for the capacitor in the application should be considered during device selection to ensure that this minimum capacitance specification is met. The recommended capacitor type is X7R to meet the full device temperature specification of -40 °C to +125 °C.



#### 11. Test information

### 11.1 Quality information

This product has been qualified in accordance with *NX2-00001 NXP Semiconductors Quality and Reliability Specification* and is suitable for use in consumer applications.

## 12. Package outline



Fig 35. Package outline WLCSP4

Table 12. Dimensions of LD6806CX4/xxx for package outline WLCSP4; see Figure 35

| Symbol         | Min  | Тур  | Max  | Unit |
|----------------|------|------|------|------|
| A              | 0.44 | 0.47 | 0.50 | mm   |
| A <sub>1</sub> | 0.18 | 0.20 | 0.22 | mm   |
| A <sub>2</sub> | 0.26 | 0.27 | 0.28 | mm   |
| b              | 0.21 | 0.26 | 0.31 | mm   |
| D              | 0.71 | 0.76 | 0.81 | mm   |
| Е              | 0.71 | 0.76 | 0.81 | mm   |
| е              | -    | 0.4  | -    | mm   |



Fig 36. Package outline WLCSP4 with backside coating

Table 13. Dimensions of LD6806CX4/Cxxx for package outline WLCSP4 with backside coating; see Figure 36

| Symbol         | Min  | Тур  | Max  | Unit |
|----------------|------|------|------|------|
| Α              | 0.47 | 0.51 | 0.55 | mm   |
| A <sub>1</sub> | 0.18 | 0.20 | 0.22 | mm   |
| $A_2$          | 0.26 | 0.27 | 0.28 | mm   |
| A <sub>3</sub> | 0.03 | 0.04 | 0.05 | mm   |
| b              | 0.21 | 0.26 | 0.31 | mm   |
| D              | 0.71 | 0.76 | 0.81 | mm   |
| E              | 0.71 | 0.76 | 0.81 | mm   |
| е              | -    | 0.4  | -    | mm   |



Fig 37. Package outline SOT886 (XSON6)

#### Plastic surface-mounted package; 5 leads

**SOT753** 



Fig 38. SOT753; Plastic surface-mounted package; 5 leads

6806\_SER All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2011. All rights reserved.

## 13. Soldering



Table 14. Dimensions of soldering footprint WLCSP4; see Figure 39

| Symbol | Min  | Тур   | Max  | Unit |
|--------|------|-------|------|------|
| С      | -    | 0.25  | -    | mm   |
| D      | 0.71 | 0.76  | 0.81 | mm   |
| Е      | 0.71 | 0.76  | 0.81 | mm   |
| е      | -    | 0.4   | -    | mm   |
| f      | -    | 0.325 | -    | mm   |







## 14. Soldering of WLCSP packages

#### 14.1 Introduction to soldering WLCSP packages

This text provides a very brief insight into a complex technology. A more in-depth account of soldering WLCSP (Wafer Level Chip-Size Packages) can be found in application note AN10439 "Wafer Level Chip Scale Package" and in application note AN10365 "Surface mount reflow soldering description".

Wave soldering is not suitable for this package.

LD6806\_SER

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2011. All rights reserved.

All NXP WLCSP packages are lead-free.

#### 14.2 Board mounting

Board mounting of a WLCSP requires several steps:

- 1. Solder paste printing on the PCB
- 2. Component placement with a pick and place machine
- 3. The reflow soldering itself

#### 14.3 Reflow soldering

Key characteristics in reflow soldering are:

- Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see <u>Figure 43</u>) than a PbSn process, thus reducing the process window
- Solder paste printing issues, such as smearing, release, and adjusting the process window for a mix of large and small components on one board
- Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature), and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic) while being low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with Table 15.

Table 15. Lead-free process (from J-STD-020C)

| Package thickness (mm) | m) Package reflow temperature (°C) |             |        |  |
|------------------------|------------------------------------|-------------|--------|--|
|                        | Volume (mm <sup>3</sup> )          |             |        |  |
|                        | < 350                              | 350 to 2000 | > 2000 |  |
| < 1.6                  | 260                                | 260         | 260    |  |
| 1.6 to 2.5             | 260                                | 250         | 245    |  |
| > 2.5                  | 250                                | 245         | 245    |  |

Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 43.



For further information on temperature profiles, refer to application note *AN10365* "Surface mount reflow soldering description".

#### 14.3.1 Stand off

The stand off between the substrate and the chip is determined by:

- The amount of printed solder on the substrate
- The size of the solder land on the substrate
- The bump height on the chip

The higher the stand off, the better the stresses are released due to TEC (Thermal Expansion Coefficient) differences between substrate and chip.

#### 14.3.2 Quality of solder joint

A flip-chip joint is considered to be a good joint when the entire solder land has been wetted by the solder from the bump. The surface of the joint should be smooth and the shape symmetrical. The soldered joints on a chip should be uniform. Voids in the bumps after reflow can occur during the reflow process in bumps with high ratio of bump diameter to bump height, i.e. low bumps with large diameter. No failures have been found to be related to these voids. Solder joint inspection after reflow can be done with X-ray to monitor defects such as bridging, open circuits and voids.

#### 14.3.3 Rework

In general, rework is not recommended. By rework we mean the process of removing the chip from the substrate and replacing it with a new chip. If a chip is removed from the substrate, most solder balls of the chip will be damaged. In that case it is recommended not to re-use the chip again.

NXP Semiconductors

LD6806 series

#### Ultra low-dropout regulator, low noise, 200 mA

Device removal can be done when the substrate is heated until it is certain that all solder joints are molten. The chip can then be carefully removed from the substrate without damaging the tracks and solder lands on the substrate. Removing the device must be done using plastic tweezers, because metal tweezers can damage the silicon. The surface of the substrate should be carefully cleaned and all solder and flux residues and/or underfill removed. When a new chip is placed on the substrate, use the flux process instead of solder on the solder lands. Apply flux on the bumps at the chip side as well as on the solder pads on the substrate. Place and align the new chip while viewing with a microscope. To reflow the solder, use the solder profile shown in application note *AN10365 "Surface mount reflow soldering description"*.

#### 14.3.4 Cleaning

Cleaning can be done after reflow soldering.

### 15. Soldering of SMD packages

This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365* "Surface mount reflow soldering description".

#### 15.1 Introduction to soldering

Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization.

#### 15.2 Wave and reflow soldering

Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following:

- Through-hole components
- Leaded or leadless SMDs, which are glued to the surface of the printed circuit board

Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging.

The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable.

Key characteristics in both wave and reflow soldering are:

- Board specifications, including the board finish, solder masks and vias
- Package footprints, including solder thieves and orientation

LD6806\_SEF

- The moisture sensitivity level of the packages
- Package placement
- Inspection and repair
- · Lead-free soldering versus SnPb soldering

#### 15.3 Wave soldering

Key characteristics in wave soldering are:

- Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave
- Solder bath specifications, including temperature and impurities

#### 15.4 Reflow soldering

Key characteristics in reflow soldering are:

- Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see <u>Figure 44</u>) than a SnPb process, thus reducing the process window
- Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board
- Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with Table 16 and 17

Table 16. SnPb eutectic process (from J-STD-020C)

| Package thickness (mm) | Package reflow temperature (°C) |       |  |
|------------------------|---------------------------------|-------|--|
|                        | Volume (mm³)                    |       |  |
|                        | < 350                           | ≥ 350 |  |
| < 2.5                  | 235                             | 220   |  |
| ≥ 2.5                  | 220                             | 220   |  |

Table 17. Lead-free process (from J-STD-020C)

| Package thickness (mm) | Package reflow temperature (°C) |             |        |  |
|------------------------|---------------------------------|-------------|--------|--|
|                        | Volume (mm <sup>3</sup> )       |             |        |  |
|                        | < 350                           | 350 to 2000 | > 2000 |  |
| < 1.6                  | 260                             | 260         | 260    |  |
| 1.6 to 2.5             | 260                             | 250         | 245    |  |
| > 2.5                  | 250                             | 245         | 245    |  |

Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 44.



For further information on temperature profiles, refer to Application Note *AN10365* "Surface mount reflow soldering description".

## 16. Mounting

#### 16.1 PCB design guidelines

It is recommended, for optimum performance, to use a Non-Solder Mask Defined (NSMD), also known as a copper-defined design, incorporating laser-drilled micro-vias connecting the ground pads to a buried ground-plane layer. This results in the lowest possible ground inductance and provides the best high frequency and ESD performance. Refer to Table 18 for the recommended PCB design parameters.

Table 18. Recommended PCB design parameters

| Parameter                     | Value or specification |
|-------------------------------|------------------------|
| PCB pad diameter              | 250 μm                 |
| Micro-via diameter            | 100 μm (0.004 inch)    |
| Solder mask aperture diameter | 325 μm                 |
| Copper thickness              | 20 μm to 40 μm         |
| Copper finish                 | AuNi or OSP            |
| PCB material                  | FR4                    |

## 16.2 PCB assembly guidelines for Pb-free soldering

Table 19. Assembly recommendations

| Parameter                       | Value or specification                 |
|---------------------------------|----------------------------------------|
| Solder screen aperture diameter | 250 μm                                 |
| Solder screen thickness         | 100 μm (0.004 inch)                    |
| Solder paste: Pb-free           | SnAg (3 % to 4 %); Cu (0.5 % to 0.9 %) |
| Solder to flux ratio            | 50 : 50                                |
| Solder reflow profile           | see Figure 45                          |



The device is capable of withstanding at least three reflows at this profile.

Table 20. Characteristics

Fig 45. Pb-free solder reflow profile

| Symbol             | Parameter               | Conditions                  | Min | Тур | Max | Unit |
|--------------------|-------------------------|-----------------------------|-----|-----|-----|------|
| $T_{reflow(peak)}$ | peak reflow temperature |                             | 230 | -   | 260 | °C   |
| t <sub>1</sub>     | time 1                  | soak time                   | 60  | -   | 180 | S    |
| t <sub>2</sub>     | time 2                  | time during T $\geq$ 250 °C | -   | -   | 30  | S    |
| t <sub>3</sub>     | time 3                  | time during T $\geq$ 230 °C | 10  | -   | 50  | S    |
| t <sub>4</sub>     | time 4                  | time during T > 217 °C      | 30  | -   | 150 | S    |
| t <sub>5</sub>     | time 5                  |                             | -   | -   | 540 | S    |
| dT/dt              | rate of change of       | cooling rate                | -   | -   | -6  | °C/s |
|                    | temperature             | preheat                     | 2.5 | -   | 4.0 | °C/s |

#### 17. Abbreviations

Table 21. Abbreviations

| Acronym | Description                           |
|---------|---------------------------------------|
| CSP     | Chip-Size Package                     |
| DUT     | Device Under Test                     |
| EMI     | ElectroMagnetic Interference          |
| ESD     | ElectroStatic Discharge               |
| FR4     | Flame Retard 4                        |
| НВМ     | Human Body Model                      |
| LDO     | Low DropOut                           |
| MM      | Machine Model                         |
| NSMD    | Non-Solder Mask Design                |
| OSP     | Organic Solderability Preservation    |
| PCB     | Printed-Circuit Board                 |
| PSRR    | Power Supply Rejection Ratio          |
| PSU     | Power Supply Unit                     |
| QRS     | Quality and Reliability Specification |
| RMS     | Root Mean Square                      |
| WLCSP   | Wafer Level Chip-Size Package         |
| ·       |                                       |

#### 18. References

- [1] IEC 60134 Rating systems for electronic tubes and valves and analogous semiconductor devices
- [2] IEC 61340-3-1 Methods for simulation of electrostatic effects Human body model (HBM) electrostatic discharge test waveforms
- [3] JESD22-A115C Electrostatic discharge (ESD) Sensitivity Testing Machine Model (MM)
- [4] NX2-00001 NXP Semiconductors Quality and Reliability Specification
- [5] AN10439 Wafer Level Chip Size Package
- [6] AN10365 Surface mount reflow soldering description

## 19. Revision history

#### Table 22. Revision history

| Document ID    | Release date                                                                              | Data sheet status      | Change notice | Supersedes     |  |  |
|----------------|-------------------------------------------------------------------------------------------|------------------------|---------------|----------------|--|--|
| LD6806_SER v.3 | 20111209                                                                                  | Product data sheet     | -             | LD6806_SER v.2 |  |  |
| Modifications: | <ul><li>WLCSP4 package with backside coating added</li><li>SOT753 package added</li></ul> |                        |               |                |  |  |
|                |                                                                                           |                        |               |                |  |  |
|                | <ul> <li>Subtype LD6806x/xxP introduced</li> </ul>                                        |                        |               |                |  |  |
|                | <ul> <li>Minor text cl</li> </ul>                                                         | hanges                 |               |                |  |  |
| LD6806_SER v.2 | 20110719                                                                                  | Product data sheet     | -             | LD6806_SER v.1 |  |  |
| Modifications: | Descriptive title updated                                                                 |                        |               |                |  |  |
|                | • Table 5: title                                                                          | changed                |               |                |  |  |
|                | • <u>Table 10</u> : three parameters updated                                              |                        |               |                |  |  |
|                | • <u>Table 3</u> : pin number updated                                                     |                        |               |                |  |  |
|                | <ul> <li>Section 9.4 and Section 9.8 drawings updated</li> </ul>                          |                        |               |                |  |  |
|                | <ul> <li>Section 16: values updated</li> </ul>                                            |                        |               |                |  |  |
|                | Minor text changes                                                                        |                        |               |                |  |  |
| LD6806_SER v.1 | 20110516                                                                                  | Preliminary data sheet | -             | -              |  |  |
|                |                                                                                           |                        |               |                |  |  |

### 20. Legal information

#### 20.1 Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design
- [2] The term 'short data sheet' is explained in section "Definitions"
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

#### 20.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 20.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

**Suitability for use** — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or

malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

LD6806\_SER

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2011. All rights reserved.

## LD6806 series

#### Ultra low-dropout regulator, low noise, 200 mA

Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond

NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

#### 20.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

#### 21. Contact information

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

## 22. Tables

| Table 1. | · ·                                                   | outline WLCSP4; see Figure 35                                 |
|----------|-------------------------------------------------------|---------------------------------------------------------------|
| Table 2. | ·                                                     | Table 13. Dimensions of LD6806CX4/Cxxx for package            |
| Table 3. | · ·                                                   | outline WLCSP4 with backside coating;                         |
| Table 4. | 0                                                     | see <u>Figure 36</u> 20                                       |
| Table 5. | 71                                                    | Table 14. Dimensions of soldering footprint WLCSP4;           |
|          | high-ohmic output                                     | see <u>Figure 39</u> 23                                       |
| Table 6. | , ,                                                   | Table 15. Lead-free process (from J-STD-020C) 25              |
|          | low.ohmic output3                                     | Table 16. SnPb eutectic process (from J-STD-020C) 28          |
| Table 7. |                                                       | Table 17. Lead-free process (from J-STD-020C) 28              |
| Table 8. | 3                                                     | Table 18. Recommended PCB design parameters 29                |
| Table 9. |                                                       | Table 19. Assembly recommendations                            |
|          | O. Electrical characteristics                         | Table 20. Characteristics                                     |
|          | 1. External load capacitor                            | Table 21. Abbreviations                                       |
| Table 12 | 2. Dimensions of LD6806CX4/xxx for package            | Table 22. Revision history                                    |
| 23. F    | igures                                                |                                                               |
| Fig 1.   | Configuration for SOT753                              | Fig 34. Application diagram18                                 |
| Fig 2.   | Configuration for WLCSP42                             | Fig 35. Package outline WLCSP419                              |
| Fig 3.   | Configuration for SOT886                              | Fig 36. Package outline WLCSP4 with backside                  |
| Fig 4.   | Block diagram of LD6806x/xxH 4                        | coating                                                       |
| Fig 5.   | Block diagram of LD6806x/xxP 4                        | Fig 37. Package outline SOT886 (XSON6)21                      |
| Fig 6.   | Dropout as a function of temperature for              | Fig 38. SOT753; Plastic surface-mounted package;              |
|          | LD6806CX4/25H                                         | 5 leads22                                                     |
| Fig 7.   | Dropout as a function of temperature for              | Fig 39. Soldering footprint WLCSP423                          |
|          | LD6806F/25H8                                          | Fig 40. Soldering footprint SOT886 (XSON6)23                  |
| Fig 8.   | Dropout as a function of temperature for              | Fig 41. SOT753 (TSOP5); Reflow soldering footprint 24         |
|          | LD6806CX4/36H                                         | Fig 42. SOT753 (TSOP5); Wave soldering footprint24            |
| Fig 9.   | Dropout as a function of temperature for LD6806F/36H8 | Fig 43. Temperature profiles for large and small components26 |
| Fig 10.  | Dropout as a function of temperature for              | Fig 44. Temperature profiles for large and small              |
|          | LD6806TD/36P                                          | components29                                                  |
| Fig 11.  | Output voltage variation for LD6806CX4/12H 9          | Fig 45. Pb-free solder reflow profile30                       |
|          | Output voltage variation for LD6806CX4/25H 9          |                                                               |
|          | Quiescent current for LD6806CX4/12H10                 |                                                               |
| -        | Quiescent current for LD6806CX4/25H10                 |                                                               |
|          | Noise density for LD6806CX4/25H                       |                                                               |
| •        | Noise density for LD6806CX4/36H                       |                                                               |
|          | Line regulation for LD6806CX4/12H                     |                                                               |
|          | Line regulation for LD6806F/12H12                     |                                                               |
| -        | Line regulation for LD6806CX4/25H                     |                                                               |
|          | Line regulation for LD6806F/25H                       |                                                               |
|          | Line regulation for LD6806CX4/36H                     |                                                               |
|          | Line regulation for LD6806F/36H                       |                                                               |
|          | Load regulation for LD6806CX4/12H                     |                                                               |
|          | Load regulation for LD6806F/12H                       |                                                               |
|          | Load regulation for LD6806CX4/25H14                   |                                                               |
|          | Load regulation for LD6806F/25H                       |                                                               |
|          | Load regulation for LD6806F/36H                       |                                                               |
|          | Start-up for LD6806CX4/23H                            |                                                               |
|          | Shut down for LD6806F/25P                             |                                                               |
|          | PSRR for LD6806CX4/25H                                |                                                               |
| Fig 32.  |                                                       |                                                               |
| J        | Enable threshold voltage                              |                                                               |
| . 19 00. | Zilasis allositota voltago                            |                                                               |
|          |                                                       |                                                               |

#### Ultra low-dropout regulator, low noise, 200 mA

#### 24. Contents

| 1            | Product profile                          | . 1 | 16.1              | PCB design guidelines               | 29 |
|--------------|------------------------------------------|-----|-------------------|-------------------------------------|----|
| 1.1          | General description                      |     | 16.2              | PCB assembly guidelines for Pb-free | 00 |
| 1.2          | Features and benefits                    |     |                   | soldering                           |    |
| 1.3          | Applications                             |     | 17                | Abbreviations                       |    |
| 2            | Pinning information                      |     | 18                | References                          | -  |
| 2.1<br>2.2   | Pinning                                  |     | 19                | Revision history                    |    |
| 3            | Pin description                          |     | 20                | Legal information                   |    |
| <b>3</b> .1  | Ordering information                     |     | 20.1              | Data sheet status                   |    |
| -            |                                          |     | 20.2              | Definitions                         |    |
| 4            | Block diagram                            |     | 20.3<br>20.4      | Disclaimers                         |    |
| 5            | Limiting values                          |     | 20.4<br><b>21</b> | Contact information                 |    |
| 6            | Recommended operating conditions         |     | 22                | Tables                              |    |
| 7            | Thermal characteristics                  | -   |                   |                                     |    |
| 8            | Characteristics                          | -   | 23                | Figures                             |    |
| 9            | Dynamic behavior                         |     | 24                | Contents                            | 36 |
| 9.1          | Dropout                                  |     |                   |                                     |    |
| 9.2          | Output voltage variation                 |     |                   |                                     |    |
| 9.3<br>9.4   | Quiescent current                        |     |                   |                                     |    |
| 9.4          | Noise                                    |     |                   |                                     |    |
| 9.6          | Load regulation                          |     |                   |                                     |    |
| 9.7          | Start-up and shut down                   |     |                   |                                     |    |
| 9.8          | Power Supply Rejection Ratio (PSRR)      |     |                   |                                     |    |
| 9.9          | Enable threshold voltage                 |     |                   |                                     |    |
| 10           | Application information                  | 18  |                   |                                     |    |
| 10.1         | Output capacitor values                  |     |                   |                                     |    |
| 11           | Test information                         | 18  |                   |                                     |    |
| 11.1         | Quality information                      | 18  |                   |                                     |    |
| 12           | Package outline                          | 19  |                   |                                     |    |
| 13           | Soldering                                | 23  |                   |                                     |    |
| 14           | Soldering of WLCSP packages              | 24  |                   |                                     |    |
| 14.1         | Introduction to soldering WLCSP packages |     |                   |                                     |    |
| 14.2         | Board mounting                           |     |                   |                                     |    |
| 14.3         | Reflow soldering                         | 25  |                   |                                     |    |
| 14.3.1       | Stand off                                |     |                   |                                     |    |
| 14.3.2       | Quality of solder joint                  |     |                   |                                     |    |
| 14.3.3       | Rework                                   |     |                   |                                     |    |
| 14.3.4       | Cleaning                                 |     |                   |                                     |    |
| 15           | Soldering of SMD packages                |     |                   |                                     |    |
| 15.1<br>15.2 | Introduction to soldering                |     |                   |                                     |    |
| 15.2         | Wave soldering                           |     |                   |                                     |    |
| 15.4         | Reflow soldering                         |     |                   |                                     |    |
| 16           | Mounting                                 |     |                   |                                     |    |
| 10           | moundig                                  | 23  |                   |                                     |    |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP B.V. 2011.

All rights reserved.