### 0.145" 10-Character 5x5 Dot Matrix Serial Input Dot Addressable Intelligent Display® Devices

Lead (Pb) Free Product - RoHS Compliant<br>Standard Red SCD55100A<br>Yellow SCD55101A<br>High Efficiency Red SCD55102A<br>Green SCD55103A<br>High Efficiency Green SCD55104A



## Slimline

## DESCRIPTION

The SCD55100A (Red), SCD55101A (Yellow), SCD55102A (HER), SCD55103A (Green) and SCD55104A (HEG) are eight digit dot addressable $5 \times 5$ matrix, Serial Input, Intelligent Display devices.
The ten $3.68 \mathrm{~mm}(0.145$ ") high digits are packaged in a rugged, high quality optically transparent, standard 7.62 mm (0.3") pin spacing 28 pin plastic DIP.

The on-board CMOS has a 250 bit RAM, one bit associated with one LED, each to generate User Defined Characters. Due to the reduced LED count, power requirement and heat dissipation are reduced by $30 \%$. Additionally in Power Down Mode quiescent current is $<50 \mu \mathrm{~A}$.
The SCD5510XA is designed to work with the Serial port of most common microprocessors. The multiplex Clock I/O (CLK I/O) and multiplex Clock Select (CLKSEL) pins offer the user the capability to supply a high speed external multiplex clock. This feature can minimize audio in-band interference for portable communication equipment or eliminate the visual synchronization effects found in high vibration environments such as avionics equipment.

## FEATURES

- Low Profile Package: 60\% Smaller than Industry Standard 10-Digit Display
- Ten $3.68 \mathrm{~mm}(0.145$ ") $5 \times 5$ Dot Matrix Characters in Red, Yellow, High Efficiency Red, Green, or High Efficiency Green
- Optimum Display Surface Efficiency (display area to package ratio)
- Low Power-30\% Less Power Dissipation than $5 \times 7$ Format
- High Speed Data Input Rate: 5.0 MHz
- ROMless Serial Input, Dot Addressable Display—Ideal for User Defined Characters
- Built-in Decoders, Multiplexers and LED Drivers
- Readable from 1.8 meters (6 Feet)
- Wide Viewing Angle, X Axis $\pm 55^{\circ}$, Y Axis $\pm 65^{\circ}$
- Attributes:
- 250 bit RAM for User Defined Characters
- Eight Dimming Levels
- Power Down Mode (<250 $\mu \mathrm{W}$ )
- Hardware/Software Clear Function
- Lamp Test
- Internal or External Clock
- End-Stackable Dual-in-line Plastic Package
- 3.3 V Capability

```
SCD55100A, SCD55101A, SCD55102A, SCD55103A, SCD55104A
```

Ordering Information

| Type | Color of Emission | Character Height mm (inch) | Ordering Code |
| :---: | :---: | :---: | :---: |
| SCD55104A | standard red | 3.68 (0.145) | Q68100A0988 |
| SCD55101A | yellow |  | Q68100A0989 |
| SCD55102A | high efficiency red |  | Q68100A0990 |
| SCD55103A | green |  | Q68100A0991 |
| SCD55104A | high efficiency green |  | Q68100A0992 |

Package Outlines Dimensions in mm (inch)


1. Dimension is at Seating Plane.
2. Display matrix and pins centered on package outline.
3. Display matrix centered to pin array.
4. Tolerance: $\pm . \mathrm{XXX}(0.010)$
5. Lead dim .018 wide $x .012$ THK

IDOD5211

## Maximum Ratings

| Parameter | Symbol | Value | Unit |
| :--- | :--- | :--- | :--- |
| Operating temperature range | $T_{\text {op }}$ | $-40 \ldots+85$ | ${ }^{\circ} \mathrm{C}$ |
| Storage temperature range | $T_{\text {stg }}$ | $-40 \ldots+100$ | ${ }^{\circ} \mathrm{C}$ |
| DC Supply Voltage | $V_{\mathrm{CC}}$ | -0.5 to +7.0 | V |
| Input Voltage Levels Relative to GND |  | -0.5 to $V_{\mathrm{CC}}$ to 0.5 | V |
| Solder Temperature |  |  |  |
| 1.59 mm (0.063") below seating plane, $\mathrm{t}<5.0 \mathrm{~s}$ | $T_{\mathrm{S}}$ | 260 | ${ }^{\circ} \mathrm{C}$ |
| Relative Humidity |  | 85 | $\%$ |
| ESD (100 pF, $1.5 \mathrm{k} \Omega$ ) | $\mathrm{V}_{\mathrm{Z}}$ | 2.0 | kV |
| Input Current |  | $\pm 100$ | mA |
| Power Dissipation at $85^{\circ} \mathrm{C}$ |  | 1.7 | W |
| Maximum Number of LEDs on at $100 \%$ Brightness |  | 160 |  |
| IC Junction Temperature |  | 125 | ${ }^{\circ} \mathrm{C}$ |

## Optical Characteristics at $\mathbf{2 5}^{\circ} \mathrm{C}$

( $V_{\mathrm{CC}}=5.0 \mathrm{~V}$ at $100 \%$ brightness level, viewing angle: X axis $\pm 55^{\circ}, \mathrm{Y}$ axis $\pm 65^{\circ}$ )

| Description |  | Symbol | Values |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |  |  |  |
| Luminous Intensity | $\begin{gathered} (\min .) \\ \text { (typ.) } \end{gathered}$ | $I_{V}$ | $\begin{array}{\|l\|} \hline 36 \\ 78 \end{array}$ | $\begin{aligned} & 124 \\ & 208 \end{aligned}$ | $\begin{aligned} & 124 \\ & 237 \end{aligned}$ | $\begin{aligned} & 124 \\ & 238 \end{aligned}$ | $\begin{aligned} & 124 \\ & 500 \end{aligned}$ | $\mu \mathrm{cd} / \mathrm{dot}$ $\mu \mathrm{cd} / \mathrm{dot}$ |
| Peak Wavelength | (typ.) | $\lambda_{\text {peak }}$ | 665 | 583 | 630 | 565 | 568 | nm |
| Dominant Wavelength | (typ.) | $\lambda_{\text {dom }}$ | 639 | 584 | 626 | 569 | 572 | nm |

Notes:

1. Dot to dot intensity matching at $100 \%$ brightness is 1.8:1.
2. Displays are binned for hue at 2.0 nm intervals.
3. Displays within a given intensity category have an intensity matching of 1.5:1 (max.).

Data Write Cycle


Instruction Cycle


Maximum Power Dissipation vs. Temperature
$\qquad$

Electrical Characteristics (over operating temperature)

| Parameter | Min. | Typ. | Max. | Units | Conditions |
| :--- | :--- | :--- | :--- | :--- | :--- |
| $V_{\mathrm{CC}}$ | 4.5 | 5.0 | 5.5 | V | - |
| $I_{\mathrm{CC}}$ (Pwr Dwn Mode) ${ }^{(4)}$ | - | 50 | - | $\mu \mathrm{A}$ | $V_{\mathrm{CC}}=5.0 \mathrm{~V}$, all inputs $=0 \mathrm{~V}$ or $V_{\mathrm{CC}}$ |
| $I_{\mathrm{CC}} 10$ digits 16 dots $/$ character | - | 250 | 365 | mA | $V_{\mathrm{CC}}=5.0 \mathrm{~V}$, "\#" displayed in all 10 digits <br> at $100 \%$ brightness at $25^{\circ} \mathrm{C}$ |
| $I_{\mathrm{L}}$ Input current | - | - | -10 | $\mu \mathrm{~A}$ | $V_{\mathrm{CC}}=5.0 \mathrm{~V}, V_{\mathrm{IN}}=0 \mathrm{~V}$ (all inputs) |
| $I_{\mathrm{IH}}$ Input current | - | - | 10 | $\mu \mathrm{~A}$ | $V_{\mathrm{CC}}=V_{\mathrm{IN}}=5.0 \mathrm{~V}$ (all inputs) |
| $V_{\mathrm{IH}}$ | 3.5 | - | - | V | $V_{\mathrm{CC}}=4.5 \mathrm{~V}$ to 5.5 V |
| $V_{\mathrm{IL}}$ | - | - | 1.5 | V | $V_{\mathrm{CC}}=4.5 \mathrm{~V}$ to 5.5 V |
| $I_{\mathrm{OH}}$ (CLK I/O) | - | -8.9 | - | mA | $V_{\mathrm{CC}}=4.5 \mathrm{~V}, V_{\mathrm{OH}}=2.4 \mathrm{~V}$ |
| $I_{\mathrm{OL}}$ (CLK I/O) | - | 1.6 | - | mA | $V_{\mathrm{CC}}=4.5 \mathrm{~V}, V_{\mathrm{OL}}=0.4 \mathrm{~V}$ |
| $\theta_{\mathrm{JA}}$ | - | - | 31 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | - |
| $\mathrm{F}_{\text {ext }}$ External Clock Input Frequency | 120 | - | 347 | kHz | $V_{\mathrm{CC}}=5.0 \mathrm{~V}, \overline{\mathrm{CLKSEL}}=0$ |
| $\mathrm{~F}_{\text {osc }}$ Internal Clock Input Frequency | 120 | - | 347 | kHz | $V_{\mathrm{CC}}=5.0 \mathrm{~V}, \overline{\mathrm{CLKSEL}=1}$ |
| Clock I/O Bus Loading | - | - | 240 | pF | - |
| Clock Out Rise Time | - | - | 500 | ns | $V_{\mathrm{CC}}=4.5 \mathrm{~V}, V_{\mathrm{OH}}=2.4 \mathrm{~V}$ |
| Clock Out Fall Time | - | - | 500 | ns | $V_{\mathrm{CC}}=4.5 \mathrm{~V}, V_{\mathrm{OH}}=0.4 \mathrm{~V}$ |
| FM, Digit | 375 | 768 | 1086 | Hz | - |

Notes:

1) Peak current ${ }^{5} / 3 \times I_{C C}$.
2) Unused inputs must be tied high.
3) Contact Infineon for 3.3 V operation.
4) External oscillator must be stopped if being used to maintain an $I_{C C}<50 \mu \mathrm{~A}$.

## Input/Output Circuits

Figures "Inputs" and "Clock I/O" show the input and output resistor/diode networks used for ESD protection and to eliminate substrate latch-up caused by input voltage over/under shoot.

Inputs


Top View


## Clock I/O



## Pin Assignment

| Pin | Function | Pin | Function |
| :--- | :--- | :--- | :--- |
| 1 | SDCLK | 28 | GND |
| 2 | LOAD | 27 | DATA |
| 3 | NP | 26 | NP |
| 4 | NP | 25 | NP |
| 5 | NP | 24 | NP |
| 6 | NP | 23 | NP |
| 7 | NP | 22 | NP |
| 8 | NP | 21 | NP |
| 9 | NP | 20 | NP |
| 10 | NP | 19 | $V_{\text {CC }}$ |
| 11 | NP | 18 | NC |
| 12 | NP | 17 | NP |
| 13 | $\overline{R S T}$ | 16 | $\overline{\text { CLKSEL }}$ |
| 14 | GND | 15 | CLK I/O |

## Switching Specifications

(over operating temperature range and $V_{\mathrm{CC}}=4.5 \mathrm{~V}$ to 5.5 V )

| Symbol | Description | Min. | Units |
| :--- | :--- | :--- | :--- |
| $T_{\mathrm{RC}}$ | Reset Active Time | 600 | ns |
| $T_{\mathrm{LDS}}$ | Load Setup Time | 50 | ns |
| $T_{\mathrm{DS}}$ | Data Setup Time | 50 | ns |
| $T_{\text {SDCLK }}$ | Clock Period | 200 | ns |
| $T_{\text {SDCW }}$ | Clock Width | 70 | ns |
| $T_{\mathrm{LDH}}$ | Load Hold Time | 0 | ns |
| $T_{\mathrm{DH}}$ | Data Hold Time | 25 | ns |
| $T_{\mathrm{WR}}$ | Total Write Time | 2.2 | $\mu \mathrm{~s}$ |
| $T_{\mathrm{BL}}$ | Time Between Loads | 600 | ns |

Note: $T_{\text {sDow }}$ is the minimum time the SDCLK may be low or high. The SDCLK period must be a minimum of 200 ns .
Dot Matrix Format mm (inch)


## Pin Definitions

| Pin | Function | Definitions |
| :---: | :---: | :---: |
| 1 | SDCLK | Loads data into the 8-bit serial data register on a low to high transition. |
| 2 | LOAD | Low input enables data clocking into 8-bit serial shift register. When LOAD goes high, the contents of 8 -bit serial Shift Register will be decoded. |
| 3 | NP | No Pin |
| 4 | NP | No Pin |
| 5 | NP | No Pin |
| 6 | NP | No Pin |
| 7 | NP | No pin |
| 8 | NP | No pin |
| 9 | NP | No Pin |
| 10 | NP | No Pin |
| 11 | NP | No Pin |
| 12 | NP | No Pin |
| 13 | $\overline{\text { RST }}$ | Asynchronous input, when low will clear the Multiplex Counter, User RAM and Data Register. Control Word Register is set to $100 \%$ brightness and the Address Register is set to select Digit 0 . The display is blanked. |
| 14 | GND | Power supply ground |
| 15 | CLK I/O | Outputs master clock or inputs external clock. |
| 16 | CLKSEL | H=internal clock, L=external clock |
| 17 | NP | No Pin |
| 18 | NC | No connection |
| 19 | $V_{\text {CC }}$ | Power supply/heat sink |
| 20 | NP | No Pin |
| 21 | NP | No pin |
| 22 | NP | No pin |
| 23 | NP | No Pin |
| 24 | NP | No Pin |
| 25 | NP | No Pin |
| 26 | NP | No Pin |
| 27 | DATA | Serial data input |
| 28 | GND | Power supply ground |

## Display Column and Row Format

|  | C0 | C1 | C2 | C3 | C4 |
| :--- | :--- | :--- | :--- | :--- | :--- |
| Row 0 | 1 | 1 | 1 | 1 | 1 |
| Row 1 | 0 | 0 | 1 | 0 | 0 |
| Row 2 | 0 | 0 | 1 | 0 | 0 |
| Row 3 | 0 | 0 | 1 | 0 | 0 |
| Row 4 | 0 | 0 | 1 | 0 | 0 |

## Column Data Ranges

| Row 0 | 00 H to 1 FH |
| :--- | :--- |
| Row 1 | 20 H to 3 FH |
| Row 2 | 40 H to 5 FH |
| Row 3 | 60 H to 7 FH |
| Row 4 | 80 H to 9 FH |

## Operation of the SCD5510XA

The SCD5510XA display consists of a CMOS IC containing control logic and drivers for eight $5 \times 5$ characters. These components are assembled in a compact ( $38 \mathrm{~mm} \times 10 \mathrm{~mm}$ ) plastic package.
Individual LED dot addressablity allows the user great freedom in creating special characters or mini-icons. The User Definable Character Set Examples illustrate 200 different character and symbol possibilities.
The use of a serial data interface provides a highly efficient interconnection between the display and the mother board. The SCD5510XA requires only 4 lines as compared to 15 for an equivalent 8 character parallel input part.
The on-board CMOS IC is the electronic heart of the display. The IC accepts decoded serial data, which is stored in the internal RAM. Asynchronously the RAM is read by the character multiplexer at a strobe rate that results in a flicker free display. Figure „Row and Column Location" (page 9) shows the three functional areas of the IC. These include: the input serial data register and control logic, a 250 bits two port RAM, and an internal multiplexer/display driver.

SCD5510XA Block Diagram


SCD55100A, SCD55101A, SCD55102A, SCD55103A, SCD55104A

The following explains how to format the serial data to be loaded into the display. The user supplies a string of bit mapped decoded characters. The contents of this string is shown in Figure „Loading Serial Character Data a" (page 8). Figure „Loading Serial Character Data b" (page 8) shows that each character consist of six 8 bit words. The first word encodes the display character location and the succeeding five bytes are row data. The row data represents the status (On, Off) of individual column LEDs. Figure „Loading Serial Character Data c" (page 8) shows that each 8 bit word is formatted to include a three bit Operational Code (OPCODE) defined by bits D7-D5 and five bits (D4-D0) representing Column Data, Character Address, or Control Word Data.
Figure "Loading Serial Character Data d" (page 8) shows the sequence for loading the bytes of data. Bringing the LOAD line low enables the serial register to accept data. The shift action occurs on the low to high transition of the serial data clock (SDCLK). The least significant bit (D0) is loaded first. After eight clock pulses the LOAD line is brought high. With this transition the OPCODE is decoded. The decoded OPCODE directs D4-D0 to be latched in the Character Address register, stored in the RAM as Column data, or latched in the Control Word register. The control IC requires a minimum 600 ns delay between successive byte loads. As indicated in Figure "Loading Serial Character Data a" (page 8), a total of 660 clock cycles ( $60-8$ bit words) are required to load all ten characters into the display.

The Character Address Register bits, D4-D0 (Table „Load Character Address" (page 9)) and Row Address Register bits, D7-D5 (Table „Load Column Data" (page 9)) direct the Column Data bits, D4-D0 (Table „Load Column Data" (page 9)) to specific RAM location. Table "Character 'D'" (page 8) shows the Row Address for the example character "D." Column data is written and read asynchronously from the 250 bit RAM. Once loaded the internal oscillator and character multiplexer reads the data from the RAM. These characters are row strobed with column data as shown in Figures „Row and Column Location" (page 9) and „Row Strobing"
(page 10). The character strobe rate is determined by the internal or user supplied external MUX Clock and the IC's $\div 320$ counter.

## Character "D"

\left.|  | Op code |  |  | Column Data |  |  |  |  | Hex |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
|  | D7 | D6 | D5 |  | D4 | D3 | D2 | D1 | D0 |
| C0 | C1 | C2 | C3 | C4 |  |  |  |  |  |$\right]$.

Loading Serial Character Data


## Load Character Address

| Op code D7 D6 D5 |  |  | Character Address |  |  |  |  | Hex | Operation Load |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | D4 | D3 | D2 | D1 | D0 |  |  |
| 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | B0 | Character 0 |
| 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | B1 | Character 1 |
| 1 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | B2 | Character 2 |
| 1 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | B3 | Character 3 |
| 1 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | B4 | Character 4 |
| 1 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | B5 | Character 5 |
| 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | B6 | Character 6 |
| 1 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | B7 | Character 7 |
| 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | B8 | Character 8 |
| 1 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | B9 | Character 9 |

## Load Column Data

| Op code <br> D7 D6 D5 |  |  | Column Data |  |  |  |  | Operation Load |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | D4 | D3 | D2 | D1 | D0 |  |
| 0 | 0 | 0 | CO | C1 | C2 | C3 | C4 | Row 0 |
| 0 | 0 | 1 | CO | C1 | C2 | C3 | C4 | Row 1 |
| 0 | 1 | 0 | CO | C1 | C2 | C3 | C4 | Row 2 |
| 0 | 1 | 1 | CO | C1 | C2 | C3 | C4 | Row 3 |
| 1 | 0 | 0 | CO | C1 | C2 | C3 | C4 | Row 4 |

The user can activate four Control functions. These include: LED Brightness Level, Lamp Test, IC Power Down, or Display Clear. OPCODEs and five bit words are used to initiate these functions. The OPCODEs and Control Words for the Character Address and Loading Column Data are shown in Tables „Load Character Address" (page 9) and „Load Column Data" (page 9).
The user can select seven specific LED brightness levels, Table „Display Brightness" (page 9). These brightness levels (in percentages of full brightness of the display) include: 100\% ( $\mathrm{FO}_{\text {HEX }}$ ), 53\% ( $\mathrm{F} 1_{\text {HEX }}$ ) , 40\% ( $\mathrm{F} 2_{\text {HEX }}$ ), 27\% ( $\mathrm{F} 3_{\text {HEX }}$ ), 20\% ( $\mathrm{F} 4_{\text {HEX }}$ ), 13\% (F5 HEX ), and $6.6 \%$ (F6 $6_{\text {HEX }}$ ). The brightness levels are controlled by changing the duty factor of the row strobe pulse.

## Row and Column Location



## Display Brightness

| $\begin{aligned} & \text { Op code } \\ & \text { D7 D6 D5 } \end{aligned}$ |  |  | Control Word |  |  |  |  | Hex | Operation Level |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | D4 | D3 | D2 | D1 | D0 |  |  |
| 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | F0 | 100\% |
| 1 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | F1 | 53\% |
| 1 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | F2 | 40\% |
| 1 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | F3 | 27\% |
| 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | F4 | 20\% |
| 1 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | F5 | 13\% |
| 1 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | F6 | 6.6\% |

The SCD5510XA offers a unique Display Power Down feature which reduces $I_{\text {CC }}$ to less than $50 \mu \mathrm{~A}$. When $\mathrm{FF}_{\text {HEX }}$ is loaded, as shown in Table "Power Down" (page 9), the display is set to 0\% brightness and the internal multiplex clock is stopped. When in the Power Down mode data may still be written into the RAM. The display is reactivated by loading a new Brightness Level Control Word into the display.

## Power Down

| Op code   <br> D7 D6 D5 | Control Word <br> D4 |  |  |  | D3 | D2 | D1 | D0 | Hex |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | | Operation |
| :--- |
| Level |

The Lamp Test is enabled by loading F8 HEx , Table "Lamp Test" (page 9), into the serial shift register. This Control Word sets all of the LEDs to a $53 \%$ brightness level. Operation of the Lamp Test has no affect on the RAM and is cleared by loading a Brightness Control Word.

## Lamp Test

| $\begin{aligned} & \text { Op code } \\ & \text { D7 D6 D5 } \end{aligned}$ |  |  | Control Word |  |  |  |  | Hex | Operation Level |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | 1 | 1 | 1 | 0 | B | B | B |  | Lamp Test (OFF) |
|  | 1 | 1 | 1 | 1 | 0 | 0 | 1 | F8 | Lamp Test (OFF) |

The Software Clear ( $\mathrm{CO}_{\text {HEX }}$ ), given in Table "Software Clear" (page 9), clears the Address Register and the RAM. The display is blanked and the Character Address Register will be set to Character 0 . The internal counter and the Control Word Register are unaffected. The Software Clear will remain active until the next data input cycle is initiated.

## Software Clear

| Op code <br> D7 <br> D6 | D5 |  |  |  |  |  | Control Word | D3 | D2 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | D1 | D0 | Hex |
| :--- | :--- | | Operation |
| :--- |
| Level |

Row Strobing

| Row | Load Row 0 | Load Row 1 | Load Row 2 | Load Row 3 | Load Row 4 |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Row 0 | Row 0 | Row 0 - | Row $0 \square \square \square \square \square$ |
| $\dagger$ | $\square$ | Row 1 | Row 1 | Row 1 D | Row 1 |
|  | $\square \square \square$ | Row $2 \square$ | Row 2 | Row $2 \square$ | Row 2 प $\square \square \square \square$ |
|  | $\square \square \square$ | Row $3 \square$ | Row 3 | Row 3 | Row 3 |
|  | $\square \square \square$ | Row 4 $\square$ | Row 4 $\square$ | $\text { Row } 4$ $\square$ | Row 4 $\square$ <br> 01234 |
|  | Columns | Columns | Columns | Columns | Columns IDXX5188 |

## Multiplexer and Display Driver

The ten characters are row multiplexed with RAM resident column data. The strobe rate is established by the internal or external MUX Clock rate. The MUX Clock frequency is divided by a 320 counter chain. This results in a typical strobe rate of 750 Hz . By pulling the Clock SEL line low, the display can be operated from an external MUX Clock. The external clock is attached to the CLK I/O connection (pin 15). The maximum external MUX Clock frequency should be limited to 1.0 MHz .
An asynchronous hardware Reset (pin 13) is also provided. Bringing this pin low will clear the Character Address Register, Control Word Register, RAM, and blanks the display. This action leaves the display set at Character Address 0 , and the Brightness Level set at 100\%.

## Electrical \& Mechanical Considerations Interconnect Considerations

Optimum product performance can be had when the following electrical and mechanical recommendations are adopted. The SCD5510XA's IC is constructed in a high speed CMOS process, consequently high speed noise on the SERIAL DATA, SERIAL DATA CLOCK, LOAD and RESET lines may cause incorrect data to be written into the serial shift register. Adhere to transmission line termination procedures when using fast line drivers and long cables ( $>10 \mathrm{~cm}$ ).
Good digital grounds (pins 14, 28) and power supply decoupling (pins $6,9,20,23$ ) will insure that $I_{\mathrm{CC}}(<400 \mathrm{~mA}$ peak) switching currents do not generate localized ground bounce. Therefore it is recommended that each display package use a $0.1 \mu \mathrm{~F}$ and $20 \mu \mathrm{~F}$ capacitor between $V_{\mathrm{CC}}$ and ground.
When the internal MUX Clock is being used connect the CLKSEL pin to $V_{\text {cc. }}$. In those applications where RESET will not be connected to the system's reset control, it is recommended that this pin be connected to the center node of a series $0.1 \mu \mathrm{~F}$ and $100 \mathrm{k} \Omega$ RC network. Thus upon initial power up the RESET will be held low for 10 ms allowing adequate time for the system power supply to stabilize.
The SCD5510XA allows up to 1.7 W of power dissipation at $70^{\circ}$ and 1.29 W power dissipation at a maximum operating temperature of $85^{\circ} \mathrm{C}$. Approximately $60 \%$ of this power is dissipated by the IC to the PC board via the $V_{C C}$ connection (pins 6, 9, 20, 23). Optimum thermal reliability is obtained by connecting all of the $V_{\mathrm{CC}}$ pins to a common pad located on both sides of the PC board. This technique offers a low thermal resistance for IC to system ambient.

## ESD Protection

The input protection structure of the SCD55100A/1A/2A/3A/4A provides significant protection against ESD damage. It is capable of withstanding discharges greater than 2.0 kV . Take all the standard precautions, normal for CMOS components. These include properly grounding personnel, tools, tables, and transport carriers that come in contact with unshielded parts. If these conditions are not, or cannot be met, keep the leads of the device shorted together or the parts in anti-static packaging.

## Soldering Considerations

The SCD55100A/1A/2A/3A/4A can be hand soldered with SN63 solder using a grounded iron set to $260^{\circ} \mathrm{C}$.
Wave soldering is also possible following these conditions: Preheat that does not exceed $93^{\circ} \mathrm{C}$ on the solder side of the PC board or a package surface temperature of $85^{\circ} \mathrm{C}$. Water soluble organic acid flux (except carboxylic acid) or rosin-based RMA flux without alcohol can be used.
Wave temperature of $245^{\circ} \mathrm{C} \pm 5^{\circ} \mathrm{C}$ with a dwell between 1.5 sec . to 3.0 sec . Exposure to the wave should not exceed temperatures above $260^{\circ} \mathrm{C}$ for five seconds at $1.59 \mathrm{~mm}\left(0.063^{\prime \prime}\right)$ below the seating plane. The packages should not be immersed in the wave.

## Post Solder Cleaning Procedures

The least offensive cleaning solution is hot D.I. water $\left(60^{\circ} \mathrm{C}\right)$ for less than 15 minutes. Addition of mild saponifiers is acceptable. Do not use commercial dishwasher detergents.
For faster cleaning, solvents may be used. Exercise care in choosing solvents as some may chemically attack the nylon package. Maximum exposure should not exceed two minutes at elevated temperatures. Acceptable solvents are TF (trichlorotrifluorethane), TA, 111 Trichloroethane, and unheated acetone. ${ }^{\text {(1) }}$

## Note:

${ }^{1)}$ Acceptable commercial solvents are: Basic TF, Arklone, P. Genesolv,
D. Genesolv DA, Blaco-Tron TF and Blaco-Tron TA. Unacceptable solvents contain alcohol, methanol, methylene chloride, ethanol, TP35, TCM, TMC, TMS+, TE, or TES. Since many commercial mixtures exist, contact a solvent vendor for chemical composition information. Some major solvent manufacturers are: Allied Chemical Corporation, Specialty Chemical Division, Morristown, NJ; Baron-Blakeslee, Chicago, IL; Dow Chemical, Midland, MI; E.I. DuPont de Nemours \& Co., Wilmington, DE.

For further information refer to Appnotes 18 and 19 at www.osram-os.com
An alternative to soldering and cleaning the display modules is to use sockets. Naturally, 28 pin DIP sockets 7.62 mm ( 0.300 ") wide with $2.54 \mathrm{~mm}\left(0.100^{\prime \prime}\right)$ centers work well for single displays. Multiple display assemblies are best handled by longer SIP sockets or DIP sockets when available for uniform package alignment. Socket manufacturers are Aries Electronics, Inc., Frenchtown, NJ; Garry Manufacturing, New Brunswick, NJ; Robinson-Nugent, New Albany, IN; and Samtec Electronic Hardward, New Albany, IN.
For further information refer to Appnote 22 at www.osram-os.com

## Optical Considerations

The $3.683 \mathrm{~mm}\left(0.145^{\prime \prime}\right)$ high character of the SCD5510XA gives readability up to eight feet. Proper filter selection enhances readability over this distance.
Using filters emphasizes the contrast ratio between a lit LED and the character background. This will increase the discrimination of different characters. The only limitation is cost. Take into consideration the ambient lighting environment for the best cost/benefit ratio for filters. Incandescent (with almost no green) or fluorescent (with almost no red) lights do not have the flat spectral response of sunlight. Plastic band-pass filters are an inexpensive and effective way to strengthen contrast ratios. The SCD5510A/2A are red/high efficiency red displays and should be matched with long wavelength pass filter in the 570 nm to 590 nm range. The SCD55103A/4A should be matched with a yellow-green band-pass filter that peaks at 565 nm . For displays of multiple colors, neutral density grey filters offer the best compromise.

SCD Interface with Siemens/Intel 8031 Microprocessor
(using serial port in mode 0)


Additional contrast enhancement is gained by shading the displays. Plastic band-pass filters with built-in louvers offer the next step up in contrast improvement. Plastic filters can be improved further with anti-reflective coatings to reduce glare. The trade-off is fuzzy characters. Mounting the filters close to the display reduces this effect. Take care not to overheat the plastic filter by allowing for proper air flow.
Optimal filter enhancements are gained by using circular polarized, anti-reflective, band-pass filters. The circular polarizing further enhances contrast by reducing the light that travels through the filter and reflects back off the display to less than $1 \%$.
Several filter manufacturers supply quality filter materials. Some of them are: Panelgraphic Corporation, W. Caldwell, NJ; SGL Homalite, Wilmington, DE; 3M Company, Visual Products Division, St. Paul, MN; Polaroid Corporation, Polarizer Division, Cambridge, MA; Marks Polarized Corporation, Deer Park, NY, Hoya Optics, Inc., Fremont, CA.
One last note on mounting filters: recessing displays and bezel assemblies is an inexpensive way to provide a shading effect in overhead lighting situations. Several Bezel manufacturers are: R.M.F. Products, Batavia, IL; Nobex Components, Griffith Plastic Corp., Burlingame, CA; Photo Chemical Products of California, Santa Monica, CA; I.E.E.-Atlas, Van Nuys, CA.

## Microprocessor Interface

The microprocessor interface is through the serial port, SPI port or one out of eight data bits on the eight bit parallel port and also control lines $\overline{\text { SDCLK }}$ and $\overline{\text { LOAD. }}$

## Power Up Sequence

Upon power up display will come on at random. Thus the display should be reset at power-up. The reset will set the Address Register to Digit 0 , User RAM is set to 0 (display blank) the Control Word is set to 0 ( $100 \%$ brightness with Lamp Test off) and the internal counters are reset.

## SCD5510XA Interface with Siemens/Intel 8031 Microprocessor



SCD5510XA Interface with Motorola 68HC05C4 Microprocessor
(using SPI port)


Cascading Multiple Displays
Multiple displays can be cascaded using the CLKSEL and CLK I/O pins as shown below. The display designated as the Master Clock source should have its CLKSEL pin tied high and the slaves should have their CLKSEL pins tied low. All CLK I/O pins should be tied together. One display CLK I/O can drive 15 slave CLK I/Os. Use RST to synchronize all display counters.

Cascading Multiple Displays


## Loading Data Into the Display

Use following procedure to load data into the display:

1. Power up the display.
2. Bring $\overline{\mathrm{RST}}$ low ( 600 ns duration minimum) to clear the Multiplex Counter, Address Register, Control Word Register, User Ram and Data Register. The display will be blank. Display brightness is set to $100 \%$.
3. If a different brightness is desired, load the proper brightness opcode into the Control Word Register.
4. Load the Digit Address into the display.
5. Load display row and column data for the selected digit.
6. Repeat steps 4 and 5 for all digits.

## Data Contents for the Word "Displays"

| Step | D7 | D6 | D5 | D4 | D3 | D2 | D1 | DO | Function |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | CLEAR |
| B (optional) | 1 | 1 | 1 | 1 | 0 | B | B | B | BRIGHTNESS SELECT |
| 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | DIGIT DO SELECT |
| 2 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | ROW 0 D0 (D) |
| 3 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | ROW 1 D0 (D) |
| 4 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | ROW 2 D0 (D) |
| 5 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | ROW 3 D0 (D) |
| 6 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | ROW 4 D0 (D) |
| 7 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | DIGIT D1 SELECT |
| 8 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | ROW 0 D1 (I) |
| 9 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | ROW 1 D1 (I) |
| 10 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | ROW 2 D1 (I) |
| 11 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | ROW 3 D1 (I) |
| 12 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | ROW 4 D1 (I) |
| 13 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | DIGIT D2 SELECT |
| 14 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | ROW 0 D2 (S) |
| 15 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | ROW 1 D2 (S) |
| 16 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | ROW 2 D2 (S) |
| 17 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | ROW 3 D2 (S) |
| 18 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | ROW 4 D2 (S) |
| 19 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | DIGIT D3 SELECT |
| 20 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | ROW 0 D3 (P) |
| 21 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | ROW 1 D3 (P) |
| 22 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | ROW 2 D3 (P) |
| 23 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | ROW 3 D3 (P) |
| 24 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | ROW 4 D3 (P) |
| 25 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | DIGIT D4 SELECT |
| 26 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | ROW 0 D4 (L) |
| 27 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | ROW 1 D4 (L) |
| 28 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | ROW 2 D4 (L) |
| 29 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | ROW 3 D4 (L) |
| 30 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | ROW 4 D4 (L) |
| 31 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | DIGIT D5 SELECT |
| 32 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | ROW 0 D5 (A) |
| 33 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | ROW 1 D5 (A) |
| 34 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | ROW 2 D5 (A) |
| 35 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | ROW 3 D5 (A) |
| 36 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | ROW 4 D5 (A) |
| 37 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | DIGIT D6 SELECT |
| 38 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | ROW 0 D6 (Y) |
| 39 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | ROW 1 D6 (Y) |
| 40 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | ROW 2 D6 (Y) |
| 41 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | ROW 3 D6 (Y) |
| 42 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | ROW 4 D6 (Y) |
| 43 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | DIGIT D7 SELECT |
| 44 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | ROW 0 D7 (S) |
| 45 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | ROW 1 D7 (S) |
| 46 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | ROW 2 D7 (S) |
| 47 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | ROW 3 D7 (S) |
| 48 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | ROW 4 D7 (S) |

Note:
If the display is already reset at Power Up, there is no need for Software Clear.

User Definable Character Set Examples*

## Upper and Lower Case Alphabets



IDCS5089
Numerals and Punctuation

| $\begin{array}{\|l\|l\|} \hline \text { HEX } \\ \text { CODE } \end{array}$ |  | $\begin{gathered} \text { HEX } \\ \text { CODE } \end{gathered}$ |  | $\begin{array}{\|c\|} \hline \text { HEX } \\ \text { CODE } \end{array}$ |  | $\begin{array}{\|c\|} \hline \text { HEX } \\ \text { CODE } \end{array}$ |  | $\begin{array}{\|l\|l\|} \hline \text { HEX } \\ \text { CODE } \end{array}$ |  | $\begin{array}{\|c\|} \text { HEX } \\ \text { CODE } \end{array}$ |  | $\begin{array}{\|c\|} \hline \text { HEX } \\ \text { CODE } \end{array}$ |  | $\begin{gathered} \text { HEX } \\ \text { CODE } \end{gathered}$ |  | $\begin{array}{\|l\|l\|} \hline \text { HEX } \\ \text { CODE } \end{array}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & 0 \mathrm{E} \\ & 33 \\ & 55 \\ & 79 \\ & 8 \mathrm{E} \end{aligned}$ |  | $\begin{aligned} & 04 \\ & 2 C \\ & 44 \\ & 64 \\ & 8 \mathrm{E} \end{aligned}$ |  | $\begin{aligned} & 1 \mathrm{E} \\ & 21 \\ & 46 \\ & 68 \\ & 9 \mathrm{~F} \end{aligned}$ |  | $\begin{aligned} & 1 \mathrm{E} \\ & 21 \\ & 4 \mathrm{E} \\ & 61 \\ & 9 \mathrm{E} \end{aligned}$ |  | $\begin{aligned} & 06 \\ & 2 A \\ & 5 F \\ & 62 \\ & 82 \end{aligned}$ |  | $\begin{aligned} & 1 \mathrm{~F} \\ & 30 \\ & 5 \mathrm{E} \\ & 61 \\ & 9 \mathrm{E} \end{aligned}$ | ■■■■■ ■ <br> ■■■■ <br> ■ <br> ■■■■ | $\begin{aligned} & 06 \\ & 28 \\ & 5 \mathrm{E} \\ & 71 \\ & 8 \mathrm{E} \end{aligned}$ |  | $\begin{aligned} & 1 \mathrm{~F} \\ & 22 \\ & 44 \\ & 68 \\ & 88 \end{aligned}$ |  | $\begin{aligned} & 0 E \\ & 31 \\ & 4 \mathrm{E} \\ & 71 \\ & 8 \mathrm{E} \end{aligned}$ |  |
| $\begin{aligned} & 0 \mathrm{E} \\ & 31 \\ & 4 \mathrm{~F} \\ & 62 \\ & 8 \mathrm{C} \end{aligned}$ |  | $\begin{aligned} & 0 \mathrm{~A} \\ & 3 \mathrm{~F} \\ & 4 \mathrm{~A} \\ & 7 \mathrm{~F} \\ & 8 \mathrm{~A} \end{aligned}$ |  | $\begin{aligned} & 0 F \\ & 34 \\ & 4 E \\ & 65 \\ & 9 E \end{aligned}$ |  | $\begin{aligned} & 06 \\ & 29 \\ & 5 C \\ & 68 \\ & 9 F \end{aligned}$ |  | $\begin{aligned} & 19 \\ & 3 A \\ & 44 \\ & 6 B \\ & 93 \end{aligned}$ |  | $\begin{aligned} & 08 \\ & 34 \\ & 4 D \\ & 72 \\ & 8 D \end{aligned}$ |  | $\begin{aligned} & 0 C \\ & 2 C \\ & 44 \\ & 68 \\ & 80 \end{aligned}$ |  | $\begin{aligned} & 02 \\ & 24 \\ & 44 \\ & 64 \\ & 82 \end{aligned}$ | $\begin{gathered} \square \\ \square \\ \square \\ \square \end{gathered}$ | $\begin{aligned} & 08 \\ & 24 \\ & 44 \\ & 64 \\ & 88 \end{aligned}$ |  |
| $\begin{aligned} & O C \\ & 2 C \\ & 48 \\ & 64 \\ & 80 \end{aligned}$ |  | $\begin{aligned} & 04 \\ & 24 \\ & 5 \mathrm{~F} \\ & 64 \\ & 84 \end{aligned}$ | ■ ■■!■! $\square$ $\square$ | $\begin{aligned} & 00 \\ & 2 C \\ & 4 \mathrm{C} \\ & 64 \\ & 88 \end{aligned}$ |  | $\begin{aligned} & 00 \\ & 20 \\ & 5 \mathrm{~F} \\ & 60 \\ & 80 \end{aligned}$ | - ■ - ¢ - | $\begin{aligned} & 00 \\ & 20 \\ & 40 \\ & 6 C \\ & 8 C \end{aligned}$ | ■■ | $\begin{aligned} & 01 \\ & 22 \\ & 44 \\ & 68 \\ & 90 \end{aligned}$ | $\square_{\square} \square^{\text {■ }}$ | $\begin{aligned} & 04 \\ & 24 \\ & 44 \\ & 60 \\ & 84 \end{aligned}$ |  | $\begin{aligned} & 0 A \\ & 2 A \\ & 40 \\ & 60 \\ & 80 \end{aligned}$ | ■ ■ | $\begin{aligned} & 07 \\ & 24 \\ & 44 \\ & 64 \\ & 87 \end{aligned}$ |  |
| $\begin{aligned} & 10 \\ & 28 \\ & 44 \\ & 62 \\ & 81 \end{aligned}$ |  | $\begin{aligned} & 10 \\ & 24 \\ & 44 \\ & 64 \\ & 90 \end{aligned}$ |  | $\begin{aligned} & 0 \mathrm{E} \\ & 35 \\ & 57 \\ & 70 \\ & 70 \\ & 8 \mathrm{E} \end{aligned}$ |  | $\begin{aligned} & 00 \\ & 20 \\ & 40 \\ & 60 \\ & 9 F \end{aligned}$ | - - - - - | $\begin{aligned} & 0 C \\ & 2 C \\ & 40 \\ & 6 C \\ & 8 C \end{aligned}$ | $\begin{gathered} \square! \\ ■! \\ \square! \\ \square! \end{gathered}$ | $\begin{aligned} & 0 C \\ & 20 \\ & 4 C \\ & 64 \\ & 88 \end{aligned}$ |  | $\begin{aligned} & 02 \\ & 24 \\ & 48 \\ & 64 \\ & 82 \end{aligned}$ |  | $\begin{aligned} & 00 \\ & 3 F \\ & 40 \\ & 7 F \\ & 80 \end{aligned}$ | - ■ - - - <br> - - - - - - | $\begin{aligned} & 08 \\ & 24 \\ & 42 \\ & 64 \\ & 88 \end{aligned}$ |  |
| $\begin{aligned} & 0 E \\ & 31 \\ & 42 \\ & 64 \\ & 88 \end{aligned}$ | $\square_{\square}^{\square}$ | $\begin{aligned} & 06 \\ & 24 \\ & 48 \\ & 64 \\ & 86 \end{aligned}$ |  | $\begin{aligned} & 0 C \\ & 24 \\ & 42 \\ & 64 \\ & 8 C \end{aligned}$ |  | $\begin{aligned} & 04 \\ & 24 \\ & 40 \\ & 64 \\ & 84 \end{aligned}$ |  | $\begin{aligned} & 11 \\ & 2 \mathrm{~A} \\ & 44 \\ & 6 \mathrm{E} \\ & 84 \end{aligned}$ |  | $\begin{aligned} & 15 \\ & 2 \mathrm{E} \\ & 5 \mathrm{~F} \\ & 6 \mathrm{E} \\ & 95 \end{aligned}$ |  | $\begin{aligned} & 04 \\ & 2 A \\ & 51 \\ & 60 \\ & 80 \end{aligned}$ | ■! ! | $\begin{aligned} & 08 \\ & 35 \\ & 42 \\ & 60 \\ & 80 \end{aligned}$ | ■! ! |  |  |

IDCS5090
*CAUTION: No more than 128 LEDs "on" at one time at $100 \%$ brightness.

User Definable Character Set Examples* (continued)
Scientific Notations, etc.

| $\begin{array}{\|l\|l\|} \hline \text { HEX } \\ \text { CODE } \end{array}$ |  | $\begin{array}{\|l\|l\|} \hline \text { HEX } \\ \text { CODE } \end{array}$ |  | $\begin{array}{\|l\|l\|} \hline \text { HEX } \\ \text { CODE } \end{array}$ |  | $\left\|\begin{array}{c} \text { HEX } \\ \text { CODE } \end{array}\right\|$ |  | $\begin{array}{\|c\|c\|} \hline \text { HEX } \\ \text { CODE } \end{array}$ |  | $\left\|\begin{array}{c} \text { HEX } \\ \text { CODE } \end{array}\right\|$ |  | $\left.\begin{array}{\|c\|} \text { HEX } \\ \text { CODE } \end{array} \right\rvert\,$ |  | $\begin{array}{\|l\|} \hline \text { HEX } \\ \text { CODE } \end{array}$ |  | $\begin{array}{\|c\|c\|} \hline \text { HEX } \\ \text { CODE } \end{array}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & 06 \\ & 2 \mathrm{E} \\ & 5 \mathrm{E} \\ & 6 \mathrm{E} \\ & 86 \end{aligned}$ |  | $\begin{aligned} & 04 \\ & 24 \\ & 48 \\ & 71 \\ & 8 \mathrm{E} \end{aligned}$ |  | $\begin{aligned} & 1 F \\ & 20 \\ & 59 \\ & 75 \\ & 93 \end{aligned}$ |  | $\begin{aligned} & 1 F \\ & 20 \\ & 56 \\ & 79 \\ & 91 \end{aligned}$ |  | $\begin{aligned} & 0 \mathrm{E} \\ & 20 \\ & 4 \mathrm{~A} \\ & 64 \\ & 8 \mathrm{~A} \end{aligned}$ |  | $\begin{aligned} & 0 D \\ & 32 \\ & 52 \\ & 72 \\ & 8 \mathrm{D} \end{aligned}$ | $\left\lvert\, \begin{array}{ccc} \bullet! & ! \\ \vdots & \vdots \\ \vdots & \vdots \\ \vdots & \vdots & ! \\ \hline \end{array}\right.$ | $\begin{aligned} & 0 C \\ & 32 \\ & 56 \\ & 71 \\ & 96 \end{aligned}$ | $\begin{array}{lc} ■! \\ \square & ■ \\ \square & \square \\ \square & \square \end{array}$ | $\begin{aligned} & 0 \mathrm{E} \\ & 24 \\ & 4 \mathrm{E} \\ & 71 \\ & 8 \mathrm{E} \end{aligned}$ |  | $\begin{aligned} & 00 \\ & 24 \\ & 4 \mathrm{~A} \\ & 71 \\ & 9 \mathrm{~F} \end{aligned}$ |  |
| $\begin{aligned} & 10 \\ & 30 \\ & 52 \\ & 72 \\ & 81 \end{aligned}$ |  | $\begin{aligned} & 0 \mathrm{E} \\ & 31 \\ & 5 \mathrm{~F} \\ & 71 \\ & 8 \mathrm{E} \end{aligned}$ |  | $\begin{aligned} & 10 \\ & 28 \\ & 44 \\ & 6 \mathrm{~A} \\ & 91 \end{aligned}$ |  | $\begin{aligned} & 09 \\ & 29 \\ & 49 \\ & 6 \mathrm{E} \\ & 90 \end{aligned}$ | $\begin{array}{\|cc\|} \hline \square & \square \\ \square & \square \\ \square & \square \\ \square & \square \end{array}$ | $\begin{aligned} & 01 \\ & 2 E \\ & 54 \\ & 64 \\ & 84 \end{aligned}$ |  | $\begin{aligned} & 04 \\ & 2 \mathrm{E} \\ & 55 \\ & 6 \mathrm{E} \\ & 84 \end{aligned}$ |  | $\begin{aligned} & 0 E \\ & 31 \\ & 51 \\ & 6 \mathrm{~A} \\ & 9 \mathrm{~B} \end{aligned}$ |  | $\begin{aligned} & 01 \\ & 2 \mathrm{E} \\ & 5 \mathrm{~A} \\ & 6 \mathrm{~A} \\ & 8 \mathrm{~A} \end{aligned}$ |  | $\begin{aligned} & 0 F \\ & 32 \\ & 52 \\ & 72 \\ & 8 \mathrm{C} \end{aligned}$ |  |
| $\begin{aligned} & 1 \mathrm{~F} \\ & 28 \\ & 44 \\ & 68 \\ & 9 \mathrm{~F} \end{aligned}$ |  | $\begin{aligned} & 18 \\ & 24 \\ & 48 \\ & 7 C \\ & 80 \end{aligned}$ |  | $\begin{aligned} & 10 \\ & 28 \\ & 44 \\ & 78 \\ & 80 \end{aligned}$ |  | $\begin{aligned} & 12 \\ & 36 \\ & 5 \mathrm{~A} \\ & 67 \\ & 80 \end{aligned}$ | -■! ■ ! | $\begin{aligned} & 06 \\ & 21 \\ & 5 A \\ & 67 \\ & 80 \end{aligned}$ | ■■■! | $\begin{aligned} & 07 \\ & 22 \\ & 59 \\ & 66 \\ & 80 \end{aligned}$ |  | $\begin{aligned} & 1 \mathrm{C} \\ & 34 \\ & 5 \mathrm{C} \\ & 60 \\ & 80 \end{aligned}$ |  | $\begin{aligned} & 0 F \\ & 28 \\ & 48 \\ & 78 \\ & 88 \end{aligned}$ |  | $\begin{aligned} & 04 \\ & 2 \mathrm{E} \\ & 5 \mathrm{~F} \\ & 6 \mathrm{E} \\ & 80 \end{aligned}$ |  |
| $\begin{aligned} & 00 \\ & 24 \\ & 4 \mathrm{E} \\ & 7 \mathrm{~F} \\ & 8 \mathrm{E} \end{aligned}$ |  | $\begin{aligned} & 00 \\ & 2 \mathrm{E} \\ & 5 \mathrm{~F} \\ & 6 \mathrm{E} \\ & 84 \end{aligned}$ |  | $\begin{aligned} & 0 E \\ & 3 F \\ & 4 E \\ & 64 \\ & 80 \end{aligned}$ |  | $\begin{aligned} & 04 \\ & 3 \mathrm{E} \\ & 5 \mathrm{~F} \\ & 7 \mathrm{E} \\ & 84 \end{aligned}$ |  | $\begin{aligned} & 04 \\ & 2 F \\ & 5 \mathrm{~F} \\ & 6 \mathrm{~F} \\ & 84 \end{aligned}$ |  | $\begin{aligned} & 0 \mathrm{E} \\ & 2 \mathrm{E} \\ & 4 \mathrm{E} \\ & 6 \mathrm{E} \\ & 8 \mathrm{E} \end{aligned}$ |  | $\begin{aligned} & 00 \\ & 3 \mathrm{~F} \\ & 5 \mathrm{~F} \\ & 7 \mathrm{~F} \\ & 80 \end{aligned}$ | - ■ - ■ -- <br>  | $\begin{aligned} & 04 \\ & 2 \mathrm{E} \\ & 55 \\ & 64 \\ & 84 \end{aligned}$ | $\begin{gathered} \square \\ \square ■! \\ \square \\ \square \\ \square \\ \square \end{gathered}$ | $\begin{aligned} & 04 \\ & 24 \\ & 55 \\ & 6 \mathrm{E} \\ & 84 \end{aligned}$ |  |
| $\begin{aligned} & 04 \\ & 22 \\ & 5 \mathrm{~F} \\ & 62 \\ & 84 \end{aligned}$ |  | $\begin{aligned} & 04 \\ & 28 \\ & 5 F \\ & 68 \\ & 84 \end{aligned}$ |  | $\begin{aligned} & 1 \mathrm{~F} \\ & 31 \\ & 51 \\ & 71 \\ & 9 \mathrm{~F} \end{aligned}$ |  | $\begin{aligned} & 08 \\ & 2 \mathrm{C} \\ & 4 \mathrm{~A} \\ & 78 \\ & 98 \end{aligned}$ | $\begin{gathered} \square! \\ ! \\ ■! \\ \square! \end{gathered}$ | $\begin{aligned} & 0 \mathrm{~A} \\ & 35 \\ & 4 \mathrm{~A} \\ & 75 \\ & 8 \mathrm{~A} \end{aligned}$ | $\begin{array}{ccc} \hline \square & \square \\ \square & \square & \square \\ \square & \square & \square \\ \square & \square \end{array}$ | $\begin{aligned} & 15 \\ & 2 \mathrm{~A} \\ & 55 \\ & 6 \mathrm{~A} \\ & 95 \end{aligned}$ | $\left.\begin{array}{ccc} \square & \square & \square \\ \square & \square \\ \square & \square & \square \\ \square & \square & \square \end{array} \right\rvert\,$ | $\begin{aligned} & 1 \mathrm{~F} \\ & 35 \\ & 5 \mathrm{~F} \\ & 75 \\ & 9 \mathrm{~F} \end{aligned}$ |  | $\begin{aligned} & 00 \\ & 3 F \\ & 3 F \\ & 7 C \\ & 80 \end{aligned}$ |  | $\begin{aligned} & 0 \mathrm{E} \\ & 3 \mathrm{~F} \\ & 5 \mathrm{~B} \\ & 7 \mathrm{~F} \\ & 8 \mathrm{E} \end{aligned}$ |  |
| $\begin{aligned} & 00 \\ & 27 \\ & 4 \mathrm{~F} \\ & 78 \\ & 9 \mathrm{C} \end{aligned}$ |  | $\begin{aligned} & 00 \\ & 3 \mathrm{C} \\ & 5 \mathrm{~F} \\ & 63 \\ & 87 \end{aligned}$ |  | $\begin{aligned} & 00 \\ & 20 \\ & 40 \\ & 60 \\ & 83 \end{aligned}$ | - $\quad$ | $\begin{aligned} & 00 \\ & 20 \\ & 40 \\ & 67 \\ & 9 F \end{aligned}$ | $\begin{array}{r} \text { ■■■ } \\ \text { ■■■! } \end{array}$ | $\begin{aligned} & 00 \\ & 23 \\ & 5 \mathrm{~F} \\ & 7 \mathrm{~F} \\ & 9 \mathrm{~F} \end{aligned}$ |  | $\begin{aligned} & 0 C \\ & 3 C \\ & 5 C \\ & 7 C \\ & 9 C \end{aligned}$ |  | $\begin{aligned} & 15 \\ & 2 E \\ & 44 \\ & 64 \\ & 84 \end{aligned}$ |  |  |  |  |  |

IDCS5091

## Foreign Characters

| $\begin{array}{\|l\|l\|} \hline \text { HEX } \\ \text { CODE } \end{array}$ |  | $\begin{array}{\|c\|} \hline \text { HEX } \\ \text { CODE } \end{array}$ |  | $\begin{array}{\|c\|} \hline \text { HEX } \\ \text { CODE } \\ \hline \end{array}$ |  | $\begin{array}{\|c\|} \hline \text { HEX } \\ \text { CODE } \end{array}$ |  | $\begin{array}{\|c\|} \hline \text { HEX } \\ \mathrm{CODE} \end{array}$ |  | $\left\|\begin{array}{c} \text { HEX } \\ \text { CODE } \end{array}\right\|$ |  | $\begin{array}{\|c\|c\|} \hline \text { HEX } \\ \text { CODE } \\ \hline \end{array}$ |  | $\begin{array}{\|c\|} \hline \text { HEX } \\ \text { CODE } \end{array}$ |  | $\begin{array}{\|l\|l\|} \hline \text { HEX } \\ \text { CODE } \end{array}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & 1 \mathrm{~F} \\ & 21 \\ & 5 \mathrm{~F} \\ & 62 \\ & 84 \end{aligned}$ |  | $\begin{aligned} & 1 \mathrm{~F} \\ & 21 \\ & 46 \\ & 64 \\ & 88 \end{aligned}$ |  | $\begin{aligned} & 01 \\ & 22 \\ & 46 \\ & 6 \mathrm{~A} \\ & 82 \end{aligned}$ |  | $\begin{aligned} & 04 \\ & 3 F \\ & 51 \\ & 61 \\ & 86 \end{aligned}$ |  | $\begin{aligned} & 00 \\ & 3 F \\ & 44 \\ & 64 \\ & 9 F \end{aligned}$ |  | $\begin{aligned} & 02 \\ & 3 \mathrm{~F} \\ & 46 \\ & 6 \mathrm{~A} \\ & 92 \end{aligned}$ |  | $\begin{aligned} & 08 \\ & 3 \mathrm{~F} \\ & 49 \\ & 6 \mathrm{~A} \\ & 88 \end{aligned}$ |  | $\begin{aligned} & 1 \mathrm{~F} \\ & 21 \\ & 45 \\ & 67 \\ & 8 \mathrm{C} \end{aligned}$ |  | $\begin{aligned} & 02 \\ & 3 \mathrm{~F} \\ & 51 \\ & 62 \\ & 8 \mathrm{C} \end{aligned}$ |  |
| $\begin{aligned} & 08 \\ & 3 \mathrm{~F} \\ & 49 \\ & 69 \\ & 92 \end{aligned}$ |  | $\begin{aligned} & 04 \\ & 3 \mathrm{~F} \\ & 44 \\ & 7 \mathrm{~F} \\ & 84 \end{aligned}$ |  | $\begin{aligned} & 0 F \\ & 29 \\ & 51 \\ & 62 \\ & 8 C \end{aligned}$ |  | $\begin{aligned} & 08 \\ & 2 F \\ & 52 \\ & 62 \\ & 82 \end{aligned}$ |  | $\begin{aligned} & 0 \mathrm{~F} \\ & 21 \\ & 41 \\ & 61 \\ & 97 \end{aligned}$ |  | $\begin{aligned} & 0 \mathrm{~A} \\ & 3 \mathrm{~F} \\ & 4 \mathrm{~A} \\ & 62 \\ & 8 \mathrm{C} \end{aligned}$ |  | $\begin{aligned} & 19 \\ & 21 \\ & 59 \\ & 62 \\ & 90 \end{aligned}$ |  | $\begin{aligned} & 0 F \\ & 29 \\ & 55 \\ & 63 \\ & 8 \mathrm{C} \end{aligned}$ |  | $\begin{aligned} & 01 \\ & 3 E \\ & 42 \\ & 7 F \\ & 86 \end{aligned}$ |  |
| $\begin{aligned} & 15 \\ & 35 \\ & 55 \\ & 62 \\ & 8 \mathrm{C} \end{aligned}$ | $\begin{array}{ccc} \hline \square & \square & \square \\ \square & \square & \square \\ \square & \square & \square \\ & \square \end{array}$ | $\begin{aligned} & 0 E \\ & 20 \\ & 5 \mathrm{~F} \\ & 64 \\ & 98 \end{aligned}$ |  | $\begin{aligned} & 08 \\ & 28 \\ & 4 \mathrm{C} \\ & 6 \mathrm{~A} \\ & 90 \end{aligned}$ |  | $\begin{aligned} & 04 \\ & 3 F \\ & 44 \\ & 64 \\ & 98 \end{aligned}$ |  | $\begin{aligned} & \hline 0 \mathrm{E} \\ & 20 \\ & 40 \\ & 60 \\ & 9 \mathrm{~F} \end{aligned}$ |  | $\begin{aligned} & 1 \mathrm{~F} \\ & 21 \\ & 4 \mathrm{~A} \\ & 64 \\ & 9 \mathrm{~A} \end{aligned}$ |  | $\begin{aligned} & 04 \\ & 3 \mathrm{E} \\ & 44 \\ & 6 \mathrm{E} \\ & 95 \end{aligned}$ |  | $\begin{aligned} & 04 \\ & 24 \\ & 44 \\ & 68 \\ & 90 \end{aligned}$ |  | $\begin{aligned} & 04 \\ & 22 \\ & 51 \\ & 71 \\ & 91 \end{aligned}$ |  |
| $\begin{aligned} & 10 \\ & 3 \mathrm{~F} \\ & 50 \\ & 70 \\ & 8 \mathrm{~F} \end{aligned}$ |  | $\begin{aligned} & 1 F \\ & 21 \\ & 41 \\ & 62 \\ & 8 \mathrm{C} \end{aligned}$ |  | $\begin{aligned} & 0 \mathrm{E} \\ & 20 \\ & 4 \mathrm{E} \\ & 60 \\ & 8 \mathrm{~F} \end{aligned}$ |  | $\begin{aligned} & 04 \\ & 28 \\ & 51 \\ & 7 F \\ & 81 \end{aligned}$ |  | $\begin{aligned} & 01 \\ & 21 \\ & 4 \mathrm{~A} \\ & 64 \\ & 8 \mathrm{~A} \end{aligned}$ |  | $\begin{aligned} & 1 \mathrm{~F} \\ & 28 \\ & 5 \mathrm{~F} \\ & 68 \\ & 87 \end{aligned}$ |  | $\begin{aligned} & 1 \mathrm{E} \\ & 22 \\ & 42 \\ & 62 \\ & 9 \mathrm{~F} \end{aligned}$ |  | $\begin{aligned} & 1 \mathrm{~F} \\ & 21 \\ & 5 \mathrm{~F} \\ & 61 \\ & 9 \mathrm{~F} \end{aligned}$ |  | $\begin{aligned} & 0 \mathrm{E} \\ & 20 \\ & 5 \mathrm{~F} \\ & 61 \\ & 8 \mathrm{E} \end{aligned}$ |  |
| $\begin{aligned} & 12 \\ & 32 \\ & 52 \\ & 64 \\ & 88 \end{aligned}$ |  | $\begin{aligned} & 04 \\ & 34 \\ & 54 \\ & 75 \\ & 96 \end{aligned}$ | $\begin{array}{lll} \hline & ! \\ ■ & ! \\ \vdots & ! \\ \vdots & ! & \square \\ \square & ! & \square \end{array}$ | $\begin{aligned} & 1 \mathrm{E} \\ & 25 \\ & 4 \mathrm{~F} \\ & 74 \\ & 8 \mathrm{~F} \end{aligned}$ |  | $\begin{aligned} & 0 F \\ & 34 \\ & 5 F \\ & 74 \\ & 97 \end{aligned}$ |  | $\begin{aligned} & 0 F \\ & 30 \\ & 4 F \\ & 64 \\ & 98 \end{aligned}$ |  | $\begin{aligned} & 0 \mathrm{~F} \\ & 33 \\ & 55 \\ & 79 \\ & 79 \\ & 9 \mathrm{E} \end{aligned}$ |  | $\begin{aligned} & 0 \mathrm{~F} \\ & 34 \\ & 57 \\ & 74 \\ & 8 \mathrm{~F} \end{aligned}$ |  | $\begin{aligned} & 00 \\ & 2 \mathrm{~A} \\ & 5 \mathrm{~F} \\ & 74 \\ & 8 \mathrm{l} \end{aligned}$ |  | $\begin{aligned} & 08 \\ & 24 \\ & 4 \mathrm{E} \\ & 72 \\ & 8 \mathrm{~F} \end{aligned}$ | $\begin{gathered} ■! \\ ■!■ \\ \square ■ ■! \end{gathered}$ |
| $\begin{aligned} & 0 A \\ & 2 \mathrm{~A} \\ & 51 \\ & 7 \mathrm{~F} \\ & 91 \end{aligned}$ |  | $\begin{aligned} & 02 \\ & 24 \\ & 4 \mathrm{C} \\ & 64 \\ & 8 \mathrm{E} \end{aligned}$ |  | $\begin{aligned} & 04 \\ & 2 \mathrm{~A} \\ & 4 \mathrm{E} \\ & 71 \\ & 8 \mathrm{E} \end{aligned}$ |  | $\begin{aligned} & 0 \mathrm{~A} \\ & 34 \\ & 52 \\ & 7 \mathrm{~A} \\ & 96 \end{aligned}$ |  | $\begin{aligned} & \hline 08 \\ & 24 \\ & 51 \\ & 71 \\ & 8 \mathrm{E} \end{aligned}$ |  | $\begin{aligned} & 02 \\ & 24 \\ & 51 \\ & 71 \\ & 8 \mathrm{E} \end{aligned}$ |  | $\begin{aligned} & 04 \\ & 2 \mathrm{~A} \\ & 51 \\ & 71 \\ & 8 \mathrm{E} \end{aligned}$ |  |  |  |  |  |

*CAUTION: No more than 128 LEDs "on" at one time at $100 \%$ brightness.

Revision History: 2008-07-22
Previous Version: 2006-02-20

| Page | Subjects (major changes since last revision) | Date of change |
| :--- | :--- | :--- |
| all | Lead free device | $2006-01-23$ |
| 6 | Pin assignment corrected | $2008-07-22$ |
|  |  |  |
|  |  |  |
|  |  |  |
|  |  |  |

Published by<br>OSRAM Opto Semiconductors GmbH<br>Wernerwerkstrasse 2, D-93049 Regensburg<br>www.osram-os.com<br>© All Rights Reserved.

## Attention please!

The information describes the type of component and shall not be considered as assured characteristics.
Terms of delivery and rights to change design reserved. Due to technical requirements components may contain dangerous substances. For information on the types in question please contact our Sales Organization.
If printed or downloaded, please find the latest version in the Internet.

## Packing

Please use the recycling operators known to you. We can also help you - get in touch with your nearest sales office. By agreement we will take packing material back, if it is sorted. You must bear the costs of transport. For packing material that is returned to us unsorted or which we are not obliged to accept, we shall have to invoice you for any costs incurred.
Components used in life-support devices or systems must be expressly authorized for such purpose! Critical components ${ }^{1)}$ may only be used in life-support devices or systems ${ }^{2)}$ with the express written approval of OSRAM OS.

1) A critical component is a component used in a life-support device or system whose failure can reasonably be expected to cause the failure of that life-support device or system, or to affect its safety or the effectiveness of that device or system.
${ }^{2)}$ Life support devices or systems are intended (a) to be implanted in the human body, or (b) to support and/or maintain and sustain human life. If they fail, it is reasonable to assume that the health and the life of the user may be endangered.
