

## STW29NK50Z

# N-CHANNEL 500 V - 0.105Ω - 31A TO-247 Zener-Protected SuperMESH™ MOSFET

Table 1: General Features

| TYPE       | V <sub>DSS</sub> | R <sub>DS(on)</sub> | I <sub>D</sub> | Pw    |
|------------|------------------|---------------------|----------------|-------|
| STW29NK50Z | 500 V            | < 0.13 Ω            | 31 A           | 350 W |

- TYPICAL  $R_{DS}(on) = 0.105 \Omega$
- EXTREMELY HIGH dv/dt CAPABILITY
- 100% AVALANCHE TESTED
- GATE CHARGE MINIMIZED
- VERY LOW INTRINSIC CAPACITANCES
- VERY GOOD MANUFACTURING REPEATIBILITY

#### DESCRIPTION

The SuperMESH™ series is obtained through an extreme optimization of ST's well established strip-based PowerMESH™ layout. In addition to pushing on-resistance significantly down, special care is taken to ensure a very good dv/dt capability for the most demanding application. Such series complements ST full range of high vltage MOSFETs including revolutionary MDmesh™ products.

#### **APPLICATIONS**

- HIGH CURRENT, HIGH SPEED SWITCHING
- IDEAL FOR OFF-LINE POWER SUPPLIES
- WELDING MACHINES
- LIGHTING

Figure 1: Package



Figure 2: Internal Cohematic Diagram



**Table 2: Order Codes** 

| PART NUMBER | MARKING  | PACKAGE | PACKAGING |
|-------------|----------|---------|-----------|
| STW29NK50Z  | W29NK50Z | TO-247  | TUBE      |

October 2004 1/10

**Table 3: Absolute Maximum ratings** 

| Symbol                             | Parameter                                            | Value      | Unit |
|------------------------------------|------------------------------------------------------|------------|------|
| V <sub>DS</sub>                    | Drain-source Voltage (V <sub>GS</sub> = 0)           | 500        | V    |
| V <sub>DGR</sub>                   | Drain-gate Voltage ( $R_{GS} = 20 \text{ K}\Omega$ ) | 500        | V    |
| V <sub>G</sub> S                   | Gate- source Voltage                                 | ± 30       | V    |
| I <sub>D</sub>                     | Drain Current (continuous) at T <sub>C</sub> = 25°C  | 31         | А    |
| I <sub>D</sub>                     | Drain Current (continuous) at T <sub>C</sub> = 100°C | 19.5       | А    |
| I <sub>DM</sub> (*)                | Drain Current (pulsed)                               | 124        | А    |
| P <sub>TOT</sub>                   | Total Dissipation at T <sub>C</sub> = 25°C           | 350        | W    |
|                                    | Derating Factor                                      | 2.77       | W/°C |
| V <sub>ESD(G-S)</sub>              | Gate source ESD (HBM-C = 100pF, R = 1.5 K $\Omega$ ) | 6000       | V    |
| dv/dt (1)                          | Peak Diode Recovery voltage slope 4.5                |            | V/ns |
| T <sub>stg</sub><br>T <sub>j</sub> | Storage Temperature Operating Junction Temperature   | -55 to 150 | °C   |

<sup>(\*)</sup> Pulse width limited by safe operating area

#### Table 4: Thermal Data

| Rthj-case                  | Thermal Resistance Junction-case Max                                                      | 0.36        | °C/W |
|----------------------------|-------------------------------------------------------------------------------------------|-------------|------|
| Rthj-amb<br>T <sub>l</sub> | Thermal Resistance Junction-ambient Max<br>Maximum Lead Temperature For Soldering Purpose | 7.0<br>70.0 | °C/W |

#### Table 5: Avalanche Characteristics

| Symbol          | Parameter                                                                                   | Max Value | Unit |
|-----------------|---------------------------------------------------------------------------------------------|-----------|------|
| I <sub>AR</sub> | Avalanche Current, Repetitive or Not-Repetitive (pulse width limited by T <sub>j</sub> max) | 31        | Α    |
| E <sub>AS</sub> | Single Pulse Avalanche Energy (starting $T_j = 25$ °C, $I_D = I_{AR}$ , $V_{DD} = 50$ V)    | 550       | mJ   |

#### Table 6: Gate-Source Zener Dioce

| Symbol            | Parameter                      | Test Condition          | Min. | Тур. | Max | Unit |
|-------------------|--------------------------------|-------------------------|------|------|-----|------|
| BV <sub>GSO</sub> | Gate-Source Break 'own Voltage | Igs= ± 1mA (Open Drain) | 30   |      |     | Α    |

#### PROTECTION FEATURES OF GATE-TO-SOURCE ZENER DIODES

The built-in 'back to-back Zener diodes have specifically been designed to enhance not only the device's ESD (apat ilit;), but also to make them safely absorb possible voltage transients that may occasionally be applied froin gate to source. In this respect the Zener voltage is appropriate to achieve an efficient and cost-effective intervention to protect the device's integrity. These integrated Zener diodes thus avoid the usage of external components.

2/10

<sup>(1)</sup>  $I_{SD} \le 31$  A,  $di/dt \le 200$  A/ $\mu$ s,  $V_{DD} \le V_{(BR)DSS}$ ,  $T_J \le T_{JMAX}$ 

TABLE 7: ELECTRICAL CHARACTERISTICS (T<sub>CASE</sub> =25°C UNLESS OTHERWISE SPECIFIED) On /Off

| Symbol               | Parameter                                                | Test Conditions                                                                      | Min. | Тур.  | Max.    | Unit     |
|----------------------|----------------------------------------------------------|--------------------------------------------------------------------------------------|------|-------|---------|----------|
| V <sub>(BR)DSS</sub> | Drain-source Breakdown<br>Voltage                        | $I_D = 1 \text{ mA}, V_{GS} = 0$                                                     | 500  |       |         | S        |
| I <sub>DSS</sub>     | Zero Gate Voltage<br>Drain Current (V <sub>GS</sub> = 0) | V <sub>DS</sub> = Max Rating<br>V <sub>DS</sub> = Max Rating, T <sub>C</sub> = 125°C |      |       | 1<br>50 | μΑ<br>μΑ |
| I <sub>GSS</sub>     | Gate-body Leakage<br>Current (V <sub>DS</sub> = 0)       | V <sub>GS</sub> = ± 20 V                                                             |      |       | ± 10    | μА       |
| V <sub>GS(th)</sub>  | Gate Threshold Voltage                                   | $V_{DS} = V_{GS}, I_{D} = 150 \mu A$                                                 | 3    | 3.75  | 4.5     | V        |
| R <sub>DS(on)</sub>  | Static Drain-source On<br>Resistance                     | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 15.5 A                                      |      | 0.105 | 0.13    | Ω        |

Table 8: Dynamic

| Symbol                                                               | Parameter                                                                  | Test Conditions                                                                                                                                                   | Min. | Тур.                   | Max. | Unit                 |
|----------------------------------------------------------------------|----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------------------------|------|----------------------|
| g <sub>fs</sub> (1)                                                  | Forward Transconductance                                                   | V <sub>DS</sub> = 15 V, I <sub>D</sub> = 15.5 A                                                                                                                   |      | 24                     | ×    | S                    |
| C <sub>iss</sub><br>C <sub>oss</sub><br>C <sub>rss</sub>             | Input Capacitance<br>Output Capacitance<br>Reverse Transfer<br>Capacitance | V <sub>DS</sub> = 25 V, f = 1 MHz, V <sub>GS</sub> = 0                                                                                                            |      | 6110<br>697<br>100     | 7/8  | pF<br>pF<br>pF       |
| t <sub>d(on)</sub> t <sub>r</sub> t <sub>d(off)</sub> t <sub>f</sub> | Turn-on Delay Time<br>Rise Time<br>Turn-off-Delay Time<br>Fall Time        | $\begin{split} &V_{DD} = 250 \text{ V, } I_D = 15 \text{ A,} \\ &R_G = 4.7 \ \Omega, V_{GS} = 10 \text{ V} \\ &(\text{Resistive Load see Figure 17}) \end{split}$ |      | 4.5<br>41<br>129<br>33 |      | ns<br>ns<br>ns<br>ns |
| Q <sub>g</sub><br>Q <sub>gs</sub><br>Q <sub>gd</sub>                 | Total Gate Charge<br>Gate-Source Charge<br>Gate-Drain Charge               | V <sub>DD</sub> = 400 V, I <sub>D</sub> = 30 A,<br>V <sub>GS</sub> = 10 V                                                                                         |      | 190<br>35.5<br>111     | 266  | nC<br>nC<br>nC       |

**Table 9: Source Drain Diode** 

| Symbol                                                 | Parameter                                                              | Test Conditions                                                                                           | Min. | Тур.             | Max.      | Unit          |
|--------------------------------------------------------|------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|------|------------------|-----------|---------------|
| I <sub>SD</sub><br>I <sub>SDM</sub> (2)                | Source-drain Current<br>Source-drain Current (puls ad)                 |                                                                                                           |      |                  | 31<br>124 | A<br>A        |
| V <sub>SD</sub> (1)                                    | Forward On Voi. 19.                                                    | I <sub>SD</sub> = 31 A, V <sub>GS</sub> = 0                                                               |      |                  | 1.6       | V             |
| t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>RRM</sub> | Reverse Repovery Charge Reverse Recovery Current                       | $I_{SD}$ = 30 A, di/dt = 100 A/ $\mu$ s<br>$V_{DD}$ = 44.8V, $T_j$ = 25°C<br>(see test circuit Figure 5)  |      | 436<br>6.1<br>28 |           | ns<br>μC<br>A |
| Q <sub>rr</sub>                                        | Reverse Recovery Time Reverse Recovery Charge Reverse Recovery Current | $I_{SD}$ = 30 A, di/dt = 100 A/ $\mu$ s<br>$V_{DD}$ = 44.8V, $T_j$ = 150°C<br>(see test circuit Figure 5) |      | 500<br>7.5<br>30 |           | ns<br>µC<br>A |

<sup>(1)</sup> Pulsed: Pulse duration = 300 μs, duty cycle 1.5 %.
(2) Pulse width limited by safe operating area.



Figure 3: Safe Operating Area



Figure 4: Output Characteristics



Figure 5: Transconductance



Figure 6: Thermal Impedance



Figure 7: Transfer Characteristics



Figure 8: Static Drain-source On Resistance



**477**.

Figure 9: Gate Charge vs Gate-source Voltage



Figure 10: Normalized Gate Thereshold Voltage vs Temperature



Figure 11: Dource-Drain Diode F ~, ward Characteristics



Figure 12: Capacitance Variations



Figure 13: Normalized On Resistance vs Temperature



Figure 14: Normalized BV<sub>DSS</sub> vs Temperature



Figure 15: Maximum Avalanche Energy vs Temperature



Figure 16: Unclamped Inductive Load Test Circuit



Figure 17: Switching Times Test Circuit For Resistive Load



Figure 18: Test Circuit You inductive Load Switching and Diode Kacovery Times



Figure 19: Unclamped Inductive Wafeform



Figure 20: Gate Charge Test Circuit



¥₹/

### **TO-247 MECHANICAL DATA**

| DIM. |       | mm.   | •     |       | inch  |       |
|------|-------|-------|-------|-------|-------|-------|
| DIW. | MIN.  | TYP   | MAX.  | MIN.  | TYP.  | MAX.  |
| Α    | 4.85  |       | 5.15  | 0.19  |       | 0.20  |
| A1   | 2.20  |       | 2.60  | 0.086 |       | 0.102 |
| b    | 1.0   |       | 1.40  | 0.039 |       | 0.055 |
| b1   | 2.0   |       | 2.40  | 0.079 |       | 0.094 |
| b2   | 3.0   |       | 3.40  | 0.118 |       | 0.134 |
| С    | 0.40  |       | 0.80  | 0.015 |       | 0.03  |
| D    | 19.85 |       | 20.15 | 0.781 |       | 0.793 |
| E    | 15.45 |       | 15.75 | 0.608 |       | 0.620 |
| е    |       | 5.45  |       |       | 0.214 |       |
| L    | 14.20 |       | 14.80 | 0.560 |       | ( 387 |
| L1   | 3.70  |       | 4.30  | 0.14  |       | 0.17  |
| L2   |       | 18.50 |       |       | 0.728 | 11    |
| øΡ   | 3.55  |       | 3.65  | 0.140 | 105   | 0.143 |
| øR   | 4.50  |       | 5.50  | 0.177 | 70    | 0.216 |
| S    |       | 5.50  |       |       | 0.216 |       |



**477**.

**Table 10: Revision History** 

| Date        | Revision | Description of Changes |
|-------------|----------|------------------------|
| 19-Oct-2004 | 1        | First Release.         |

Obsolete Product(s). Obsolete Product(s).

Information for ising discolor is sold in the consequences of use of such a such a such a such as a such a

The ST logo is a registered trademark of STMicroelectronics All other names are the property of their respective owners

© 2004 STMicroelectronics - All Rights Reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com



Obsolete P