

#### www.ablic.com

# 2-WIRE SERIAL E<sup>2</sup>PROM FOR DIMM SERIAL PRESENCE DETECT

© ABLIC Inc., 2013-2019 Rev.2.0 00 U

This IC is a 2-wire serial E<sup>2</sup>PROM for DIMM serial presence detect which operates in 1.7 V to 3.6 V voltage ranges. This IC has the capacity of 4 K-bit and the organization of 2 pages × 256-word × 8-bit. Page write and sequential read are available. This IC operates with the I<sup>2</sup>C-bus at 1.0 MHz maximum.

This product is intended to use in general electronic devices such as consumer electronics, office equipment, and communications devices. Before using the product in medical equipment or automobile equipment including car audio, keyless entry and engine control unit, it is imperative to contact our sales representatives.

■ Features ■ Package

· Page write: 16 bytes / page DFN-8(2030)A

· Sequential read

Write protect:

Write protect function during low power supply voltage

Individual software data protection for each of four 128-byte blocks

 $10^6$  cycle / word\*1 (Ta =  $+25^{\circ}$ C) • Endurance: · Data retention: 100 years (Ta =  $+25^{\circ}$ C)

4 K-bit · Memory capacity: • Initial delivery state: FFh EE1004-1 JEDEC standard compliant:

• Current consumption:

Standby mode: 3.0 μA max. Read operation mode: 0.4 mA max. Write operation mode: 2.0 mA max. Operation voltage range: 1.7 V to 3.6 V

• Operation frequency: 1.0 MHz max.  $(V_{DD} = 2.2 \text{ V to } 3.6 \text{ V})$ 

 $400 \text{ kHz max.} (V_{DD} = 1.7 \text{ V to } 3.6 \text{ V})$ 

 Noise suppression: Schmitt trigger and noise filter on input pins (SCL, SDA)

• Operation temperature range: Ta = -20°C to +125°C

• Lead-free (Sn 100%), halogen-free

For each address (Word: 8-bit)



 $(3.0 \times 2.0 \times t0.6 \text{ mm})$ 

## **■** Block Diagram



2

# ■ Product Name Structure

## 1. Product name



# **\*1.** Refer to the tape drawing.

## 2. Package

| Package Name | Dimension    | Tape         | Reel         | Land         |
|--------------|--------------|--------------|--------------|--------------|
| DFN-8(2030)A | PQ008-A-P-SD | PQ008-A-C-SD | PQ008-A-R-SD | PQ008-A-L-SD |

#### 3. Product name list

| Product Name     | Capacity | Package Name |
|------------------|----------|--------------|
| S-34C04AB-A8T3U5 | 4 K-bit  | DFN-8(2030)A |

## **■** Pin Configuration

## 1. DFN-8(2030)A



| Pin No. | Symbol | Description          |
|---------|--------|----------------------|
| 1       | SA0    | Select address input |
| 2       | SA1    | Select address input |
| 3       | SA2    | Select address input |
| 4       | VSS    | Ground               |
| 5       | SDA*1  | Serial data I/O      |
| 6       | SCL*1  | Serial clock input   |
| 7       | NC*2   | No connection        |
| 8       | VDD    | Power supply         |

- \*1. Do not use it in "High-Z".
- **\*2.** The NC pin is electrically open.

  Therefore, leave it open or connect it to VDD pin or VSS pin.

**Remark** For DFN-8(2030)A package, connect the heatsink of back side to the board, and set electric potential open or V<sub>SS</sub>. However, do not use it as the function of electrode.

## ■ Absolute Maximum Ratings

Table 1

| Item                          | Symbol           | Absolute Maximum Rating | Unit |
|-------------------------------|------------------|-------------------------|------|
| Power supply voltage          | $V_{DD}$         | -0.3 to +4.3            | V    |
| Input voltage (SCL, SA1, SA2) | V <sub>IN</sub>  | -0.3 to +4.3            | V    |
| SA0 high level input voltage  | V <sub>HV</sub>  | -0.3 to +10.0           | V    |
| I / O voltage (SDA)           | V <sub>IO</sub>  | -0.3 to +4.3            | V    |
| Operation ambient temperature | Topr             | −20 to +125             | °C   |
| Storage temperature           | T <sub>stg</sub> | -65 to +150             | °C   |

Caution The absolute maximum ratings are rated values exceeding which the product could suffer physical damage. These values must therefore not be exceeded under any conditions.

## **■** Recommended Operation Conditions

Table 2

| Item                          | Symbol   | Condition                           | Min.                | Max.                | Unit |
|-------------------------------|----------|-------------------------------------|---------------------|---------------------|------|
| Power supply voltage          | $V_{DD}$ | EE1004-1 compliant                  | 1.7                 | 3.6                 | V    |
| Operation ambient temperature | Topr     | _                                   | -20                 | +125                | °C   |
| High level input voltage      | VIH      | _                                   | $0.7 \times V_{DD}$ | $V_{DD} + 0.5$      | >    |
| Low level input voltage       | VIL      | _                                   | -0.3                | $0.3 \times V_{DD}$ | V    |
| SA0 high level input voltage  | $V_{HV}$ | $V_{HV} - V_{DD} \ge 4.8 \text{ V}$ | 7.0                 | 10.0                | V    |

# ■ Pin Capacitance

Table 3

 $(Ta = +25^{\circ}C, f = 1.0 \text{ MHz}, V_{DD} = 2.5 \text{ V})$ 

| Item              | Symbol           | Condition                                  | Min. | Max. | Unit |
|-------------------|------------------|--------------------------------------------|------|------|------|
| Input capacitance | Cin              | V <sub>IN</sub> = 0 V (SCL, SA0, SA1, SA2) | _    | 6    | pF   |
| I/O capacitance   | C <sub>I/O</sub> | $V_{I/O} = 0 \text{ V (SDA)}$              | _    | 8    | pF   |

## **■** Endurance

Table 4

| Item      | Symbol | Operation Ambient Temperature | Min.            | Max. | Unit           |
|-----------|--------|-------------------------------|-----------------|------|----------------|
| Endurance | Nw     | Ta = +25°C                    | 10 <sup>6</sup> | -    | cycle / word*1 |

<sup>\*1.</sup> For each address (Word: 8-bit)

## ■ Data Retention

Table 5

| Item           | Symbol | Operation Ambient Temperature | Min. | Max. | Unit |
|----------------|--------|-------------------------------|------|------|------|
| Data retention | -      | Ta = +25°C                    | 100  | _    | year |

# **■ DC Electrical Characteristics**

Table 6

| Item                             | Symbol           | Condition                                                                                        |      | C to +125°C<br>V to 3.6 V | Unit  |
|----------------------------------|------------------|--------------------------------------------------------------------------------------------------|------|---------------------------|-------|
| item                             | Symbol           | Condition                                                                                        | Min. | Max.                      | Offic |
| Standby current consumption      | I <sub>DD1</sub> | V <sub>IN</sub> = V <sub>SS</sub> or V <sub>DD</sub>                                             | _    | 3.0                       | μΑ    |
| Current consumption (READ)       | I <sub>DDR</sub> | f = 1.0 MHz (V <sub>DD</sub> = 2.2 V to 3.6 V)<br>f = 400 kHz (V <sub>DD</sub> = 1.7 V to 3.6 V) | _    | 0.4                       | mA    |
| Current consumption (WRITE)      | I <sub>DDW</sub> | f = 1.0 MHz (V <sub>DD</sub> = 2.2 V to 3.6 V)<br>f = 400 kHz (V <sub>DD</sub> = 1.7 V to 3.6 V) | _    | 2.0                       | mA    |
| Input leakage current            | ILI              | SCL, SDA<br>V <sub>IN</sub> = V <sub>SS</sub> to V <sub>DD</sub>                                 | _    | 1.0                       | μΑ    |
| Output leakage current           | ILO              | SDA<br>V <sub>OUT</sub> = V <sub>SS</sub> to V <sub>DD</sub>                                     | _    | 1.0                       | μΑ    |
| Input current 1                  | I₁∟              | SA0, SA1, SA2<br>V <sub>IN</sub> < 0.3 × V <sub>DD</sub>                                         | _    | 50.0                      | μΑ    |
| Input current 2                  | I <sub>IH</sub>  | SA0, SA1, SA2<br>V <sub>IN</sub> > 0.7 × V <sub>DD</sub>                                         | _    | 2.0                       | μΑ    |
| Input impedance 1                | Z <sub>IL</sub>  | SA0, SA1, SA2<br>V <sub>IN</sub> = 0.3 × V <sub>DD</sub>                                         | 30   | -                         | kΩ    |
| Input impedance 2                | Z <sub>IH</sub>  | SA0, SA1, SA2<br>V <sub>IN</sub> = 0.7 × V <sub>DD</sub>                                         | 800  | _                         | kΩ    |
| Low level output voltage 1       | V <sub>OL1</sub> | SDA<br>I <sub>OL</sub> = 3.0 mA, V <sub>DD</sub> > 2.0 V                                         | _    | 0.4                       | V     |
| Low level output voltage 2       | V <sub>OL2</sub> | SDA<br>I <sub>OL</sub> = 2.0 mA, V <sub>DD</sub> ≤ 2.0 V                                         | _    | $0.2 \times V_{DD}$       | V     |
| Low level output current 1       | I <sub>OL1</sub> | SDA<br>V <sub>OL</sub> = 0.4 V, V <sub>DD</sub> ≥ 2.2 V                                          | 20   | _                         | mA    |
| Low level output current 2       | I <sub>OL2</sub> | SDA<br>V <sub>OL</sub> = 0.6 V, f ≤ 400 kHz                                                      | 6    | _                         | mA    |
| Power-on reset threshold voltage | V <sub>PON</sub> | -                                                                                                | 1.6  | _                         | V     |
| Power-off threshold voltage      | $V_{POFF}$       | _                                                                                                | _    | 0.9                       | V     |

## ■ AC Electrical Characteristics

**Table 7 Measurement Conditions** 

| Input pulse voltage               | $0.2 \times V_{DD}$ to $0.8 \times V_{DD}$ |
|-----------------------------------|--------------------------------------------|
| Input pulse rising / falling time | 20 ns or less                              |
| Output reference voltage          | $0.3 \times V_{DD}$ to $0.7 \times V_{DD}$ |
| Output load                       | 100 pF                                     |



Figure 1 Input / Output Waveform during AC Measurement

Table 8

|                            |                      |                                            | Ta = -20°0 | c to +125°C                                |       |      |
|----------------------------|----------------------|--------------------------------------------|------------|--------------------------------------------|-------|------|
| .,                         | 0 1 1                | $V_{DD} = 1.7 \text{ V to } 3.6 \text{ V}$ |            | $V_{DD} = 2.2 \text{ V to } 3.6 \text{ V}$ |       | 1.1  |
| Item                       | Symbol               | 400                                        | kHz        | 1000                                       | ) kHz | Unit |
|                            |                      | Min.                                       | Max.       | Min.                                       | Max.  |      |
| SCL clock frequency        | f <sub>SCL</sub>     | 10                                         | 400        | 10                                         | 1000  | kHz  |
| SCL clock time "L"         | t <sub>LOW</sub>     | 1.3                                        | _          | 0.5                                        | _     | μs   |
| SCL clock time "H"         | tніgн                | 0.6                                        | _          | 0.26                                       | _     | μs   |
| SCL clock "L" timeout      | t <sub>TIMEOUT</sub> | 25                                         | 35         | 25                                         | 35    | ms   |
| SCL, SDA rising time       | t <sub>R</sub>       | 0.02                                       | 0.3        | _                                          | 0.12  | μs   |
| SCL, SDA falling time      | t <sub>F</sub>       | 0.02                                       | 0.3        | _                                          | 0.12  | μs   |
| Data input setup time      | tsu.dat              | 100                                        | _          | 50                                         | _     | ns   |
| Data input hold time       | t <sub>HD.DI</sub>   | 0                                          | _          | 0                                          | _     | ns   |
| Data output hold time      | t <sub>HD.DAT</sub>  | 200                                        | 900        | 0                                          | 350   | ns   |
| Start condition setup time | t <sub>SU.STA</sub>  | 0.6                                        | _          | 0.26                                       | _     | μs   |
| Start condition hold time  | thd.sta              | 0.6                                        | _          | 0.26                                       | _     | μs   |
| Stop condition setup time  | tsu.sto              | 0.6                                        | _          | 0.26                                       | _     | μs   |
| Bus release time           | t <sub>BUF</sub>     | 1.3                                        |            | 0.5                                        |       | μs   |
| Noise suppression time     | tı                   | _                                          | 50         | _                                          | 50    | ns   |
| Power-off time             | t <sub>POFF</sub>    | 1                                          | _          | 1                                          | _     | ms   |
| Initialize time            | t <sub>INIT</sub>    | 0.2                                        | _          | 0.2                                        | _     | ms   |



Figure 2 Bus Timing

6

Table 9

|            |        | Ta = -20°C                       |      |      |
|------------|--------|----------------------------------|------|------|
| Item       | Symbol | V <sub>DD</sub> = 1.7 V to 3.6 V |      | Unit |
|            |        | Min.                             | Max. |      |
| Write time | twR    | _                                | 5.0  | ms   |



Figure 3 Write Cycle Timing

Rev.2.0 00 U

#### ■ Pin Functions

## 1. VDD (Power supply) pin

The VDD pin is used to apply positive supply voltage. Regarding the applied voltage value, refer to "■ Recommended Operation Conditions". Set a bypass capacitor of about 0.1 µF between the VDD pin and the VSS pin for stabilization as close to IC as possible.

#### 2. SA0, SA1 and SA2 (Select address input) pins

In this IC, to set the slave address, connect each of the SA0 pin, SA1 pin and SA2 pin to the VSS pin or the VDD pin. Therefore the users can set 8 types of slave address by a combination of the SA0 pin, SA1 pin, SA2 pin.

Comparing the slave address transmitted from the master device and one that you set, makes possible to select one slave address from other devices connected onto the bus.

Each of the SA0 pin, SA1 pin and SA2 pin has a built-in pull-down resistor. In open, the pin is set to the same status as it connected to the VSS pin.

The SA0 pin is used to detect the  $V_{HV}$  voltage, when decoding an SWPn or CWP instruction. Refer to **Table 10** for pin setting and device select code.

### 3. SDA (Serial data I/O) pin

The SDA pin is used for the bi-directional transmission of serial data. This pin is a signal input pin, and an Nch open-drain output pin.

In use, generally, connect the SDA line to any other device which has the open-drain or open-collector output with Wired-OR connection by pulling up to V<sub>DD</sub> by a resistor.

## 4. SCL (Serial clock input) pin

The SCL pin is used for the serial clock input. Since the signals are processed at a rising or falling edge of the SCL clock, pay attention to the rising and falling time and comply with the specification.

## ■ Initial Delivery State

Initial delivery state of all address is "FFh". All write protects are cleared.

## ■ Operation

This IC behaves as a slave device in the 2-wire I<sup>2</sup>C-bus protocol.

All operations are synchronized by the serial clock. Read and write operations are initiated by a start condition, generated by the master device. The start condition is followed by a device select code and read / write bit, and this IC generates an acknowledge bit.

The 7-bit device select code is constructed of 4-bit device type identifier code (DTIC) and 3-bit code which shows the state of the SA0 pin, SA1 pin, and SA2 pin. DTIC is a code to define functions.

When writing data to this IC, this IC generates an acknowledge bit during the 9th bit time, following the master device's 8-bit transmission. When data is read by the master device, the master device acknowledges the receipt of the data byte in the same way. Data transfers are terminated by a master device which generates stop condition after an acknowledge for write, and after no acknowledge for read.

This IC has the timeout function. This IC shall not initiate clock stretching, which is an optional I<sup>2</sup>C-bus feature.

## 1. Setting of DTIC

This IC has a 4 K-bit E<sup>2</sup>PROM array. The E<sup>2</sup>PROM array is devided into two pages consisting of a lower 256-byte page and an upper 256-byte page, which change over by the set E<sup>2</sup>PROM page address order. Each page has two 128-byte blocks. Each block can be set to write-protected by software write protect function. Page write operation up to 16 bytes and sequential read operation are available.

Operation function is identified by DTIC. There are two types of DTIC. The E<sup>2</sup>PROM memory may be accessed using a DTIC of "1010b", and to perform the software write protection or the page address operations a DTIC of "0110b" is required.

All operations are inhibited to be performed during write time.

For more detail, refer to "■ E<sup>2</sup>PROM Operation".

## 2. Initialization operation after power-on

By a power-on-reset circuit, this IC initializes the internal circuit at the time of power-on. Perform the beginning (start condition) of the instruction transmission to this IC after the initialization by the power-on-reset circuit. Regarding the datails of power-on-reset, refer to "

Reset and Initialization".

#### 3. Start condition

Start is identified by a "H" to "L" transition of the SDA line while the SCL line is stable at "H". Every operation begins from a start condition.

## 4. Stop condition

Stop is identified by a "L" to "H" transition of the SDA line while the SCL line is stable at "H".

When a device receives a stop condition during a read sequence, the read operation is interrupted, and the device enters standby mode.

When a device receives a stop condition during a write sequence, the reception of the write data is halted, and this IC initiates a write cycle.



Figure 4 Start / Stop Conditions after Power-on

## 5. Data transmission

Changing the SDA line while the SCL line is "L", data is transmitted.

Changing the SDA line while the SCL line is "H", a start or stop condition is recognized.



Figure 5 Data Transmission Timing

## 6. Acknowledge

The unit of data transmission is 8 bits. During the 9th clock cycle period the receiver on the bus pulls down the SDA line to acknowledge the receipt of the 8-bit data.

When a write cycle is in progress, this IC does not generate an acknowledge.



Figure 6 Acknowledge Output Timing

## 7. Device addressing

To start communication, the master device on the system generates a start condition to the slave device. Following this, the master device sends the device select code.

R/W Device Type Identifier Select Address Signal SA Pin Instruction B7 B6 B5 B4 В3 B0 SA2 SA1 SA0 B2 B1 Read/write E<sup>2</sup>PROM\*1 1 0 1 0 SA2 SA1 SA0 R/W SA2 SA1 SA0 \_\*2 Set write protection, block 0 (SWP0) 0 1 1 0 0 0 0  $V_{HV}$ \_\*2 \_\*2 Set write protection, block 1 (SWP1) 0 1 1 0 1 0 0 0  $V_{HV}$ \_\*2 0 1 1 0 Set write protection, block 2 (SWP2) 0 0 1  $V_{HV}$  $V_{\text{H}\underline{\text{V}}}$ \_\*2 \_\*2 Set write protection, block 3 (SWP3) 0 1 1 0 0 0 0 0 \_\*2 \_\*2 Clear all write protection (CWP) 0 1 1 0 0 1 1 0  $V_{HV}$ \_\*2 \_\*2 \_\*2 Read SWP0 status (RPS0) 0 1 1 0 0 1 1 0 \_\*2 \_\*2 \_\*2 Read SWP1 status (RPS1) 0 1 1 0 1 0 0 1 \_\*2 \*2 \*2 Read SWP2 status (RPS2) 0 1 0 1 1 O 1 1 \*2 \*2 \_\*2 Read SWP3 status (RPS3) 1 0 0 1 0 0 0 1 \_\*2 \_\*2 \_\*2 Set page address to 0 (SPA0) 0 1 1 0 0 0 1 \_\*2 \_\*2 \_\*2 Set page address to 1 (SPA1) 0 1 1 0 1 1 1 0 \_\*2 \_\*2 Read page address (RPA) 0 1 0 1 0 1

Table 10 Device Select Code

The device select code consists of a 4-bit device type identifier, and 3-bit select signals (SA2 pin, SA1 pin, SA0 pin). To address the memory array, the 4-bit device type identifier is "1010b"; to access the write-protection settings and the page address settings, it is "0110b".

Up to eight devices can be connected on a single  $I^2C$ -bus. Address select signals (SA2 pin, SA1 pin, SA0 pin) should be set on each device, respectively. The device continues the operation only when the received device select code matches the address select signal.

The SWPn, CWP, RPSn write protect commands and SPAn, RPA page address commands do not use the select address, therefore all devices on the I<sup>2</sup>C-bus will act on these commands simultaneously.

The 8th bit is the read / write bit (R/W). This bit is set to "1" for read and "0" for write operations. If a match occurs on the device select code, the corresponding device gives an acknowledge on serial data (SDA) during the 9th bit time. If the device does not match the device select code, this IC goes into standby mode automatically.

| Mode                 | R/W | Byte | I/O Sequence                                                            |
|----------------------|-----|------|-------------------------------------------------------------------------|
| Current address read | 1   | 1    | Start, device select, $R/\overline{W} = 1$ , data, stop                 |
| B                    | 0   |      | Start, device select, $R/\overline{W} = 0$ , address                    |
| Random read          | 1   | 1    | Restart, device select, $R/\overline{W} = 1$ , data, stop               |
| Sequencial read      | 1   | ≥ 1  | Similar to current address read or random read                          |
| Byte write           | 0   | 1    | Start, device select, $R/\overline{W} = 0$ , address, data, stop        |
| Page write           | 0   | ≤ 16 | Start, device select, $R/\overline{W} = 0$ , address, data, stop        |
| SWPn and CWP         | 0   | 2    | Start, device select, $R/\overline{W} = 0$ , $X^{*1}$ , $X^{*1}$ , stop |
| Set page address     | 0   | 2    | Start, device select, $R/\overline{W} = 0$ , $X^{*1}$ , $X^{*1}$ , stop |
| Read page address    | 1   | 2    | Start, device select, $R/\overline{W} = 1$ , $X^{*1}$ , $X^{*1}$ , stop |

Table 11 Operating Modes

\*1. X: Don't care

<sup>\*1.</sup> Slave addresses (SA2, SA1, SA0) are compared by the select address input pins (SA2, SA1, SA0) of a memory device with the address value which is set beforehand.

<sup>\*2.</sup> Connected to the VSS pin or VDD pin.

#### 8. Timeout

This IC has the timeout function. If the SCL stays "L" for the SCL clock "L" timeout ( $t_{\text{TIMEOUT}}$ ) or more, this IC resets the serial interface and returns to standby mode. If the SCL stays "L" for less than the  $t_{\text{TIMEOUT}}$ , this IC does not reset the serial interface. The  $t_{\text{TIMEOUT}}$  is 30 ms typ.



CASE1: SCL clock time "L" (t<sub>LOW</sub>) ≥ t<sub>TIMEOUT.MAX</sub>, this IC will reset the bus communication and return to standby mode.

CASE2:  $t_{LOW} < t_{TIMEOUT.MIN}$ , this IC will not reset the bus communication.

CASE3: t<sub>TIMEOUT.MIN</sub> ≤ t<sub>LOW</sub> < t<sub>TIMEOUT.MAX</sub>, this IC may or may not reset the bus communication.

Figure 7 The Examples of the Timeout Timing

When this IC is not in the range of the clock frequency specified by AC characteristics, it may not perform communication normally.

## **■** E<sup>2</sup>PROM Operation

#### 1. Write

#### 1. 1 Byte write

When this IC receives a 7-bit device address and a 1-bit read / write instruction code set to "0", following a start condition, this IC generates an acknowledge.

This IC then receives an 8-bit word address and responds with an acknowledge. After this IC receives 8-bit write data and responds with an acknowledge, it receives a stop condition and that initiates the write cycle at the addressed memory.

When the certain word address is protected by the write instruction, this IC does not generate an acknowledge after data byte coding, and write operation is not performed.

During the write operation to this IC, all operations are inhibited to be performed and does not send back an acknowledge.



Figure 8 Byte Write

#### 1. 2 Page write

The page write mode allows up to 16 bytes to be written in a single write operation in this IC.

Its basic process to transmit data is as same as byte write, but it operates page write by sequentially receiving 8-bit write data as much data as the page size has.

When this IC receives a 7-bit device address and a 1-bit read / write instruction code set to "0", following a start condition, it generates an acknowledge. Then this IC receives an 8-bit word address, and responds with an acknowledge. After this IC receives 8-bit write data and responds with an acknowledge, it receives 8-bit write data corresponding to the next word address, and generates an acknowledge. This IC repeats reception of 8-bit write data and generation of acknowledge in succession. This IC can receive as many write data as the maximum page size.

Receiving a stop condition initiates a write cycle of the area starting from the designated memory address and having the page size equal to the received write data.



Figure 9 Page Write

The lower 4 bits of the word address are automatically incremented every time when it receives 8-bit write data. If the size of the write data exceeds 16 bytes, the higher 4 bits (W7 to W4) of the word address remain unchanged, and the lower 4 bits are rolled over and the last 16-byte data that this IC received will be overwritten.

#### 1. 3 Software write protect

This IC has set write protection for block n (SWPn), clear write protection for all blocks (CWP) and read protection status for block n (RPSn).

There are four independent memory blocks, and each block may be independently protected. The memory blocks are:

- Block 0 = word addresses 00h to 7Fh, page address = 0
- Block 1 = word addresses 80h to FFh, page address = 0
- Block 2 = word addresses 00h to 7Fh, page address = 1
- Block 3 = word addresses 80h to FFh, page address = 1

#### 1. 3. 1 Set write protect (SWPn) and clear write protect (CWP)

If the software write protect has been set with the SWPn instruction, the block n in memory is write-protected.

The four independent blocks are protected by SWPn instructions. The write-protected block can be cleared with the CWP instruction.

The CWP instruction clears write-protection for all blocks, therefore the CWP instruction can not clear write-protection for each block.

The SWPn and CWP instructions have the same format as a byte write instruction, but have a different device select code. Like the byte write instruction, it is followed by an address byte and a data byte, but in this case the contents can be set in all "Don't care". In the instructions of SWPn and CWP, be sure to apply the high voltage of  $V_{HV}$  to the SA0 pin, and input "H" or "L" to the SA1 pin and SA2 pin.

The device select code for each block is shown in Table 10.



Remark X: Don't care

Figure 10 Software Write Protect

#### 1. 3. 2 Read protection status (RPSn)

The RPSn are the instructions to find the write protection status in block n. If the block is not protected by SWPn instruction, this IC generates an acknowledge after the device receives the device select code of the block. If a certain block is protected by SWPn instruction, this IC does not generate an acknowledge after the device receives the device select code of the block.

#### 1. 3. 3 Set page address (SPAn)

The SPAn are the instructions to select the lower 256-byte page (SPA0) or the higher 256-byte page (SPA1). The page address selects the lower 256 bytes (SPA0) after power-on reset.

### 1. 3. 4 Read page address (RPA)

The RPA are the instructions to find the current page address status. If the current page address is "0", this IC generates an acknowledge after the device receives the device select code. If the current page address is "1", this IC does not generate an acknowledge.

Table 12 Acknowledge for Write Instruction (R/ $\overline{W}$  bit = 0)

| Status            | Instruction                                    | ACK<br>Output | Word<br>Address | ACK<br>Output | Data       | ACK<br>Output | Write |
|-------------------|------------------------------------------------|---------------|-----------------|---------------|------------|---------------|-------|
|                   | SWPn in protected block                        | No            | Don't care      | No            | Don't care | No            | No    |
|                   | SWPn in no protected block                     | Yes           | Don't care      | Yes           | Don't care | Yes           | Yes   |
| Software Write    | CWP                                            | Yes           | Don't care      | Yes           | Don't care | Yes           | Yes   |
| Protect (SWPn)    | Page write or byte write in protected block    | Yes           | Word address    | Yes           | Don't care | No            | No    |
|                   | Page write or byte write in no protected block | Yes           | Word address    | Yes           | Data       | Yes           | Yes   |
| No Software Write | SWPn or CWP                                    | Yes           | Don't care      | Yes           | Don't care | Yes           | Yes   |
| Protect           | Page write or byte write                       | Yes           | Word address    | Yes           | Data       | Yes           | Yes   |

## Table 13 Acknowledge for Read Instruction (R/ $\overline{W}$ bit = 1)

| Status                           | Instruction | ACK<br>Output | Word<br>Address | ACK<br>Output | Data       | ACK<br>Output |
|----------------------------------|-------------|---------------|-----------------|---------------|------------|---------------|
| Software Write<br>Protect (SWPn) | RPSn        | No            | Don't care      | No            | Don't care | No            |
| No Software Write<br>Protect     | RPSn        | Yes           | Don't care      | No            | Don't care | No            |

## 1.4 Acknowledge polling

Acknowledge polling is used to know the completion of the write cycle in this IC.

After this IC receives a stop condition and once starts the write cycle, all operations are forbidden and no response is made to the signal transmitted by the master device.

Accordingly the master device can recognize the completion of the write cycle in this IC by detecting a response from the slave device after transmitting the start condition, the device address and the read / write instruction code to this IC, namely to the slave devices.

That is, if this IC does not generate an acknowledge, the write cycle is in progress and if this IC generates an acknowledge, the write cycle has been completed.

It is recommended to use the read instruction "1" as the read / write instruction code transmitted by the master device.



**Remark** Users are able to input data after acknowledge output in acknowledge polling during write. Users are able to read data after acknowledge output in acknowledge polling during read.

However, after that users input the write instruction, a start condition may not be input during data output. Input a stop condition and the next instruction after acknowledge output and data output.

Figure 11 Usage Example of Acknowledge Polling

#### 2. Read

#### 2. 1 Current address read

Either in writing or in reading this IC holds the last accessed memory address. The memory address is maintained when the instruction transmission is not interrupted, and the memory address is maintained as long as the power voltage does not decrease less than the power-on reset threshold voltage (V<sub>PON</sub>).

The master device can read the data at the memory address of the current address pointer without assigning the word address as a result, when it recognizes the position of the address pointer in this IC. This is called "current address read".

In the following the address counter in this IC is assumed to be "n".

When this IC receives a 7-bit device address and a 1-bit read / write instruction code set to "1" following a start condition, it responds with an acknowledge.

Next an 8-bit data at the address "n" is sent from this IC synchronous to the SCL clock. The address counter is incremented and the content of the address counter becomes n + 1. The master device outputs stop condition not an acknowledge, the reading of this IC is ended.



Figure 12 Current Address Read

Attention should be paid to the following point on the recognition of the address pointer in this IC.

In read, the memory address counter in this IC is automatically incremented after output of the 8th bit of the data. In write, on the other hand, the higher bits of the memory address (the higher 4 bits of the word address) are left unchanged and are not incremented.

#### 2. 2 Random read

Random read is used to read the data at an arbitrary memory address.

A dummy write is performed to load the memory address into the address counter.

When this IC receives a 7-bit device address and a 1-bit read / write instruction code set to "0" following a start condition, it responds with an acknowledge.

This IC then receives an 8-bit word address and responds with an acknowledge. The memory address is loaded to the address counter in this IC by these operations. Reception of write data does not follow in a dummy write whereas reception of write data follows in byte write and in page write.

Since the memory address is loaded into the memory address counter by dummy write, the master device can read the data starting from the arbitrary memory address by transmitting a new start condition and performing the same operation in the current address read.

That is, when this IC receives a 7-bit device address and a 1-bit read / write instruction code set to "1", following a start condition signal, it responds with an acknowledge. Next, 8-bit data is transmitted from this IC synchronously with the SCL clock. The master device outputs stop condition not an acknowledge, the reading of this IC is ended.



Figure 13 Random Read

#### 2. 3 Sequential read

When this IC receives a 7-bit device address and a 1-bit read / write instruction code set to "1" following a start condition both in current address read and random read, it responds with an acknowledge.

When an 8-bit data is output from this IC synchronously with the SCL clock, the address counter is automatically incremented.

When the master device responds with an acknowledge, the data at the next memory address is transmitted. Response with an acknowledge by the master device has the memory address counter in this IC incremented and makes it possible to read data in succession. This is called sequential read.

The master device outputs stop condition not an acknowledge, the reading of this IC is ended.

Data can be read in succession in the sequential read mode. When the memory address counter reaches the last word address, it rolls over to the first word address of same page address.



Figure 14 Sequential Read

# ■ Reset and Initialization

This IC has a power-on reset circuit which prevents malfunction, cancels write at power-on.

At power-on status, the master device should not transfer the data from the time that the power supply voltage reaches  $V_{DD}$  min. to  $t_{INIT}$ . And at power-off, all registers are reset when the power supply voltage drops below  $V_{POFF}$ . Therefore if the power supply voltage remains below  $V_{POFF}$  for  $t_{POFF}$ , all operations of this IC are reset.

Operating this IC will be required to apply the stable power supply voltage (V<sub>DD</sub>). The power supply voltage must remain stable until the end of the transmission of the data and, for a write instruction.



Figure 15 Operation when Power Supply Voltage Drops and Power-on

## ■ Usage

## 1. A pull-up resistor to SDA I/O pin and SCL input pin

In consideration of I<sup>2</sup>C-bus protocol function, the SDA I/O pin and SCL input pin should be connected with a pull-up resistor. This IC cannot transmit normally without using a pull-up resistor.

In case that the SCL input pin of this IC is connected to the Nch open-drain output pin of the master device, connect the SCL pin with a pull-up resistor. As well, in case the SCL input pin of this IC is connected to the tri-state output pin of the master device, connect the SCL pin with a pull-up resistor in order not to set it in "High-Z". This prevents this IC from error caused by an uncertain output (High-Z) from the tri-state pin when resetting the master device during the voltage drop.

## 2. Equivalent circuits of input pin and I/O pin

The SCL pin and the SDA pin of this IC do not have a built-in pull-down or pull-up resistor. Each of the SA0 pin, SA1 pin and SA2 pin has a built-in pull-down resistor. The SDA pin is an open-drain output. The followings are equivalent circuits of the pins.



Figure 16 SCL Pin

Figure 17 SDA Pin



Figure 18 SA0, SA1, SA2 Pin

## 3. Acknowledge check

The I<sup>2</sup>C-bus protocol includes an acknowledge check function as a handshake function to prevent a communication error. This function allows detection of a communication failure during data communication between the master device and this IC. This function is effective to prevent malfunction, so it is recommended to perform an acknowledge check with the master device.

## 4. SDA pin and SCL pin noise suppression time

This IC includes a built-in low-pass filter at the SDA pin and the SCL pin to suppress noise. If the power supply voltage is 2.2 V, noise with a pulse width of 75 ns or less can be suppressed.

For details of the assurable value, refer to noise suppression time (t₁) in **Table 8** in **"■ AC Electrical Characteristics"**.



Figure 19 Noise Suppression Time for SDA Pin and SCL Pin

## 5. Operation when inputting stop condition during write

This IC does write operation only when it receives data of 1 byte or more and receives a stop condition immediately after an acknowledge output.

Refer to Figure 20 for details.



Figure 20 Write Operation by Inputting Stop Condition during Write

## 6. Command cancel by start condition

By a start condition, users are able to cancel command which is being input. However, users are not able to input a start condition when this IC is outputting "L". When users cancel the command, there may be a case that the address will not be identified. Use random read for the read operation, not current address read.

## ■ Precautions

- Do not operate these ICs in excess of the absolute maximum ratings. Attention should be paid to the power supply voltage, especially. The surge voltage which exceeds the absolute maximum ratings can cause latch-up and malfunction. Perform operations after confirming the detailed operation condition in the data sheet.
- Operations with moisture on this IC's pins may occur malfunction by short-circuit between pins. Especially, in occasions like picking this IC up from low temperature tank during the evaluation. Be sure that not remain frost on this IC's pin to prevent malfunction by short-circuit.
  - Also attention should be paid in using on environment, which is easy to dew for the same reason.
- Do not apply an electrostatic discharge to this IC that exceeds the performance ratings of the built-in electrostatic protection circuit.
- ABLIC Inc. claims no responsibility for any and all disputes arising out of or in connection with any infringement of the products including this IC upon patents owned by a third party.







※ The heat sink of back side has different electric potential depending on the product.
Confirm specifications of each product.
Do not use it as the function of electrode.

# No. PQ008-A-P-SD-3.0

| TITLE      | DFN-8-A-PKG Dimensions |  |
|------------|------------------------|--|
| No.        | PQ008-A-P-SD-3.0       |  |
| ANGLE      | <b>♦</b> □             |  |
| UNIT       | mm                     |  |
|            |                        |  |
|            |                        |  |
|            |                        |  |
| ABLIC Inc. |                        |  |





# No. PQ008-A-C-SD-1.0

| TITLE      | DFN-8-A-Carrier Tape |  |
|------------|----------------------|--|
| No.        | PQ008-A-C-SD-1.0     |  |
| ANGLE      |                      |  |
| UNIT       | mm                   |  |
|            |                      |  |
|            |                      |  |
|            |                      |  |
| ABLIC Inc. |                      |  |



# No. PQ008-A-R-SD-1.0

| TITLE      | DFN-8-A-Reel     |      |       |
|------------|------------------|------|-------|
| No.        | PQ008-A-R-SD-1.0 |      |       |
| ANGLE      |                  | QTY. | 5,000 |
| UNIT       | mm               |      |       |
|            |                  |      |       |
|            |                  |      |       |
|            |                  |      |       |
| ABLIC Inc. |                  |      |       |



# No. PQ008-A-L-SD-1.0

| TITLE      | DFN-8-A-Land Recommendation |  |  |
|------------|-----------------------------|--|--|
| No.        | PQ008-A-L-SD-1.0            |  |  |
| ANGLE      |                             |  |  |
| UNIT       | mm                          |  |  |
|            |                             |  |  |
|            |                             |  |  |
| ABLIC Inc. |                             |  |  |

## **Disclaimers (Handling Precautions)**

- 1. All the information described herein (product data, specifications, figures, tables, programs, algorithms and application circuit examples, etc.) is current as of publishing date of this document and is subject to change without notice.
- 2. The circuit examples and the usages described herein are for reference only, and do not guarantee the success of any specific mass-production design.
  - ABLIC Inc. is not liable for any losses, damages, claims or demands caused by the reasons other than the products described herein (hereinafter "the products") or infringement of third-party intellectual property right and any other right due to the use of the information described herein.
- 3. ABLIC Inc. is not liable for any losses, damages, claims or demands caused by the incorrect information described herein.
- 4. Be careful to use the products within their ranges described herein. Pay special attention for use to the absolute maximum ratings, operation voltage range and electrical characteristics, etc.
  - ABLIC Inc. is not liable for any losses, damages, claims or demands caused by failures and / or accidents, etc. due to the use of the products outside their specified ranges.
- 5. Before using the products, confirm their applications, and the laws and regulations of the region or country where they are used and verify suitability, safety and other factors for the intended use.
- 6. When exporting the products, comply with the Foreign Exchange and Foreign Trade Act and all other export-related laws, and follow the required procedures.
- 7. The products are strictly prohibited from using, providing or exporting for the purposes of the development of weapons of mass destruction or military use. ABLIC Inc. is not liable for any losses, damages, claims or demands caused by any provision or export to the person or entity who intends to develop, manufacture, use or store nuclear, biological or chemical weapons or missiles, or use any other military purposes.
- 8. The products are not designed to be used as part of any device or equipment that may affect the human body, human life, or assets (such as medical equipment, disaster prevention systems, security systems, combustion control systems, infrastructure control systems, vehicle equipment, traffic systems, in-vehicle equipment, aviation equipment, aerospace equipment, and nuclear-related equipment), excluding when specified for in-vehicle use or other uses by ABLIC, Inc. Do not apply the products to the above listed devices and equipments.
  - ABLIC Inc. is not liable for any losses, damages, claims or demands caused by unauthorized or unspecified use of the products.
- 9. In general, semiconductor products may fail or malfunction with some probability. The user of the products should therefore take responsibility to give thorough consideration to safety design including redundancy, fire spread prevention measures, and malfunction prevention to prevent accidents causing injury or death, fires and social damage, etc. that may ensue from the products' failure or malfunction.
  - The entire system in which the products are used must be sufficiently evaluated and judged whether the products are allowed to apply for the system on customer's own responsibility.
- 10. The products are not designed to be radiation-proof. The necessary radiation measures should be taken in the product design by the customer depending on the intended use.
- 11. The products do not affect human health under normal use. However, they contain chemical substances and heavy metals and should therefore not be put in the mouth. The fracture surfaces of wafers and chips may be sharp. Be careful when handling these with the bare hands to prevent injuries, etc.
- 12. When disposing of the products, comply with the laws and ordinances of the country or region where they are used.
- 13. The information described herein contains copyright information and know-how of ABLIC Inc. The information described herein does not convey any license under any intellectual property rights or any other rights belonging to ABLIC Inc. or a third party. Reproduction or copying of the information from this document or any part of this document described herein for the purpose of disclosing it to a third-party is strictly prohibited without the express permission of ABLIC Inc.
- 14. For more details on the information described herein or any other questions, please contact ABLIC Inc.'s sales representative.
- 15. This Disclaimers have been delivered in a text using the Japanese language, which text, despite any translations into the English language and the Chinese language, shall be controlling.



# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for EEPROM category:

Click to view products by Ablic manufacturer:

Other Similar products are found below:

M29F040-70K6 718278CB 718620G 444358RB 444362FB BR93C46-WMN7TP EEROMH CAT25320YIGT-KK LE24C162-R-E 5962-8751409YA BR9016AF-WE2 LE2464DXATBG CAS93C66VP2I-GT3 W60002FT20T CAT24S128C4UTR ZD24C64B-SSGMA0 BL24C04F-RRRC S-25C040A0I-I8T1U AT24C256BY7-YH-T M24C64-DFCT6TPK BR24C21FJ-E2 BR24G02FVJ-3GTE2 BR24L16FJ-WE2 BR24L16FJ-WE2 BR24S16FJ-WE2 BR24S256F-WE2 BR93L56RFV-WE2 BR93L66F-WE2 BR93L76RFV-WE2 CAT24C64C4CTR CHL24C32WEGT3 AT28HC256E-12SU-T AT93C46DY6-YH-T BR24T02FVT-WSGE2 M35B32-WMN6TP M24C64-FMC6TG M24C08-WDW6TP CAT25080VP2IGTQH CAT25020ZIGT-QP CAT24C01VP2I-GT3 CAT93C76BZI-GT3 CAT64LC40WI-T3 CAT25256HU4E-GT3 CAT25128VP2I-GT3 CAT25040VP2I-GT3 CAT25020VP2I-GT3 CAT24C16ZI-G CAT24C05LI-G CAT24C01ZI-G CAT24C05WI-G