## AUTOMOTIVE, $125^{\circ} \mathrm{C}$ OPERATION, 2-WIRE INTERVAL TIMER

© ABLIC Inc., 2016-2019
Rev.2.0_00

The convenience timer is a CMOS timer IC which operates with low current consumption, and is suitable for the time management of the relative time.
The S-35740 Series outputs the fixed-cycle interrupt signal. The frequency and duty ratio of the fixed-cycle interrupt signal can be set freely by users via a 2 -wire serial interface.
The S-35740 Series has a 24 -bit timer. For example, users can obtain the cumulative energization time of the system since the timer performs a count-up action every second.

Caution This product can be used in vehicle equipment and in-vehicle equipment. Before using the product in the purpose, contact to ABLIC Inc. is indispensable.

## ■ Features

- Fixed-cycle interrupt signal output function:
- Low current consumption:
- Wide range of operation voltage:
- 2-wire ( ${ }^{2} \mathrm{C}$-bus) CPU interface
- Built-in 32.768 kHz crystal oscillation circuit
- Operation temperature range:
- Lead-free (Sn 100\%), halogen-free
- AEC-Q100 qualified ${ }^{* 1}$
*1. Contact our sales office for details


## Application

- Intermittent operation of various systems
- Regular status monitoring of various systems


## ■ Package

- TMSOP-8


## ■ Block Diagram



Figure 1

## - AEC-Q100 Qualified

This IC supports AEC-Q100 for operation temperature grade 1.
Contact our sales office for details of AEC-Q100 reliability specification.

## ■ Product Name Structure

1. Product name

*1. Refer to the tape drawing.
*2. A sequence number added by the optional function that is user-selected.
*3. Contact our sales office for details.

## 2. Package

Table 1 Package Drawing Codes

| Package Name | Dimension | Tape | Reel |
| :---: | :---: | :---: | :---: |
| TMSOP-8 | FM008-A-P-SD | FM008-A-C-SD | FM008-A-R-SD |

## 3. Product name list

Table 2

| Product Name | INT Pin Output Form ${ }^{* 1}$ |
| :--- | :--- |
| S-35740C01A-K8T2U | CMOS output |

*1. The pin of Nch open-drain output / CMOS output is selectable. Refer to "■ Pin Functions".
Remark Please contact our sales office for products with specifications other than the above.

## ■ Pin Configuration

1. TMSOP-8


Figure 2

Table 3 List of Pins

| Pin No. | Symbol | Description | I/O | Configuration |
| :---: | :---: | :---: | :---: | :---: |
| 1 | ENBL | Input pin for fixed-cycle interrupt signal output control | Input | Nch open-drain input |
| 2 | XOUT | Connection pins for quartz crystal | - | - |
| 3 | XIN |  |  |  |
| 4 | VSS | GND pin | - | - |
| 5 | INT | Output pin for fixed-cycle interrupt signal | Output | Nch open-drain output / CMOS output is selectable |
| 6 | SDA | I/O pin for serial data | Bi-directional | Nch open-drain output, CMOS input |
| 7 | SCL | Input pin for serial clock | Input | CMOS input |
| 8 | VDD | Pin for positive power supply | - | - |

## ■ Pin Functions

1. SDA (I/O for serial data) pin

This is a data input / output pin for $\mathrm{I}^{2} \mathrm{C}$-bus interface. The SDA pin inputs / outputs data by synchronizing with a clock pulse from the SCL pin. This pin has CMOS input and Nch open-drain output. Generally in use, the SDA pin is pulled up to $V_{D D}$ potential via a resistor, and is used with wired-OR connection of other device of Nch open-drain output or open collector output.

## 2. SCL (Input for serial clock) pin

This is a clock input pin for $I^{2} \mathrm{C}$-bus interface. The SDA pin inputs / outputs data by synchronizing with this clock

## 3. ENBL (Input for fixed-cycle interrupt signal output control) pin

This pin controls the clock pulse output from the INT pin. The INT pin outputs the fixed-cycle interrupt signal when the ENBL pin is "H". The INT pin is fixed when the ENBL pin is "L".
4. INT (Output for fixed-cycle interrupt signal) pin

This pin outputs a fixed-cycle interrupt signal. The fixed-cycle interrupt signal of the frequency and duty ratio, which is set to the fixed-cycle interrupt signal setting register, is output. Regarding the operation of the fixed-cycle interrupt signal output, refer to "■ INT Pin Fixed-cycle Interrupt Signal Output".
Also, the INT pin output form of Nch open-drain output / CMOS output can be selected.
5. XIN, XOUT (Connection for quartz crystal) pins

Connect a quartz crystal between the XIN pin and the XOUT pin.
6. VDD (Positive power supply) pin

Connect this pin with a positive power supply. Regarding the values of voltage to be applied, refer to "■ Recommended Operation Conditions".
7. VSS pin

Connect this pin to GND.

## ■ Equivalent Circuits of Pins



Figure 3 SCL pin


Figure 5 ENBL Pin

Figure 6 INT Pin (Nch Open-drain Output)



Figure 4 SDA pin


Figure 7 INT Pin (CMOS Output)

## Absolute Maximum Ratings

Table 4

| Item | Symbol | Applied Pin | Absolute Maximum Rating | Unit |
| :---: | :---: | :---: | :---: | :---: |
| Power supply voltage | VDD | - | $\mathrm{V}_{\text {ss }}-0.3$ to $\mathrm{V}_{\text {ss }}+6.5$ | V |
| Input voltage | VIN | SDA, SCL, ENBL | $\mathrm{V}_{\mathrm{ss}}-0.3$ to $\mathrm{V}_{\mathrm{ss}}+6.5$ | V |
| Output voltage | Vout | SDA, $\mathrm{INT}^{* 1}$ | $V_{s s}-0.3$ to $V_{s s}+6.5$ | V |
|  |  | INT ${ }^{*}$ | $\mathrm{V}_{S S}-0.3$ to $\mathrm{V}_{\text {dD }}+0.3 \leq \mathrm{V}_{\text {SS }}+6.5$ | V |
| Operation ambient temperature*3 | Topr | - | -40 to +125 | ${ }^{\circ} \mathrm{C}$ |
| Storage temperature | $\mathrm{T}_{\text {stg }}$ | - | -55 to +150 | ${ }^{\circ} \mathrm{C}$ |

*1. When an Nch open-drain output product is selected.
*2. When a CMOS output procut is selected.
*3. Conditions with no condensation or frost. Condensation or frost causes short-circuiting between pins, resulting in a malfunction.

Caution The absolute maximum ratings are rated values exceeding which the product could suffer physical damage. These values must therefore not be exceeded under any conditions.

## ■ Recommended Operation Conditions

Table 5

| Item | Symbol | Condition | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Operation power supply voltage | $\mathrm{V}_{\mathrm{DD}}$ | $\mathrm{Ta}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 1.8 | - | 5.5 | V |

## ■ Oscillation Characteristics

Table 6
$\left(\mathrm{Ta}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}\right.$ unless otherwise specified)
(Quartz crystal (NX3215SD, $C_{L}=6.0 \mathrm{pF}$ ) manufactured by Nihon Dempa Kogyo Co., Ltd.)

| Item | Symbol | Condition | Min. | Typ. | Max. | Unit |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| Oscillation start voltage | VSTA | Within 10 seconds | 1.8 | - | 5.5 | V |
| Oscillation start time | ISTA | - | - | - | 1 | s |
| IC-to-IC frequency deviation ${ }^{* 1}$ | SIC | - | -20 | - | +20 | ppm |

*1. Reference value

## ■ DC Electrical Characteristics

## Table 7

( $\mathrm{Ta}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{ss}}=0 \mathrm{~V}$ unless otherwise specified)
(Quartz crystal (NX3215SD, $C_{L}=6.0 \mathrm{pF}$ ) manufactured by Nihon Dempa Kogyo Co., Ltd.)

| Item | Symbol | Applied Pin | Condition | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Current consumption $1^{* 1}$ | IDD1 | - | $\begin{aligned} & \hline \mathrm{VDD}=3.0 \mathrm{~V}, \\ & \mathrm{Ta}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C}, \\ & \text { Out of communication, } \\ & \text { ENBL pin = Vss, } \\ & \text { INT pin = no load } \\ & \hline \end{aligned}$ | - | 1.7 | 3.0 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}, \mathrm{Ta}=+125^{\circ} \mathrm{C}$, Out of communication, <br> ENBL pin $=V_{\text {ss }}$, <br> INT pin = no load | - | 2.7 | 4.5 | $\mu \mathrm{A}$ |
| Current consumption 2 | IdD2 | - | $\begin{aligned} & \hline \mathrm{VDD}=3.0 \mathrm{~V}, \\ & \mathrm{Ta}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C}, \\ & \text { Out of communication, } \\ & \text { ENBL pin }=\mathrm{VDD}, \\ & \text { INT pin output }=1.024 \mathrm{kHz}, \\ & \text { INT pin = no load }{ }^{* 1} \\ & \hline \end{aligned}$ | - | 0.2 | 0.38 | $\mu \mathrm{A}$ |
|  |  |  | $\begin{aligned} & \hline \mathrm{VDD}=3.0 \mathrm{~V}, \mathrm{Ta}=+125^{\circ} \mathrm{C}, \\ & \text { Out of communication, } \\ & \text { ENBL pin }=\mathrm{V}_{\mathrm{DD}}, \\ & \text { INT pin output }=1.024 \mathrm{kHz}, \\ & \text { INT pin = no load }{ }^{* 1} \\ & \hline \end{aligned}$ | - | 0.7 | 0.98 | $\mu \mathrm{A}$ |
|  |  |  | $\begin{aligned} & \hline \mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}, \\ & \mathrm{Ta}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C}, \\ & \text { Out of communication, } \\ & \text { ENBL pin }=\mathrm{V}_{\mathrm{DD}}, \\ & \text { INT pin output }=1.024 \mathrm{kHz}, \\ & \text { INT pin }=\text { no load }{ }^{* 2} \\ & \hline \end{aligned}$ | - | 0.35 | 0.55 | $\mu \mathrm{A}$ |
|  |  |  | $\begin{aligned} & \text { VDD }=3.0 \mathrm{~V}, \mathrm{Ta}=+125^{\circ} \mathrm{C}, \\ & \text { Out of communication, } \\ & \text { ENBL pin }=\mathrm{VDD}, \\ & \text { INT pin output }=1.024 \mathrm{kHz}, \\ & \text { INT pin = no load }{ }^{* 2} \\ & \hline \end{aligned}$ | - | 1.0 | 1.4 | $\mu \mathrm{A}$ |
| Current consumption 3 | IdD3 | - | $\begin{aligned} & \hline \mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}, \mathrm{f}_{\mathrm{SCL}}=1 \mathrm{MHz}, \\ & \text { During communication, } \\ & \text { ENBL pin = VDD, } \\ & \text { INT pin = no load } \\ & \hline \end{aligned}$ | - | 170 | 300 | $\mu \mathrm{A}$ |
| High level input leakage current | IIzH | SDA, SCL, ENBL | $V_{I N}=V_{\text {D }}$ | -0.5 | - | 0.5 | $\mu \mathrm{A}$ |
| Low level input leakage current | IIzL | SDA, SCL, ENBL | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\text {ss }}$ | -0.5 | - | 0.5 | $\mu \mathrm{A}$ |
| High level output leakage current | lozh | SDA, $\mathrm{INT}^{* 1}$ | $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {DD }}$ | -0.5 | - | 0.5 | $\mu \mathrm{A}$ |
| Low level output leakage current | lozL | SDA, INT** | $\mathrm{V}_{\text {out }}=\mathrm{V}_{\text {ss }}$ | -0.5 | - | 0.5 | $\mu \mathrm{A}$ |
| High level input voltage | $\mathrm{V}_{1+}$ | SDA, SCL, ENBL | - | $0.7 \times \mathrm{VDD}$ | - | Vss +5.5 | V |
| Low level input voltage | VIL | SDA, SCL, ENBL | - | Vss - 0.3 | - | $0.3 \times \mathrm{V}_{\mathrm{DD}}$ | V |
| High level output voltage ${ }^{*}$ 2 | Vон | INT | $\mathrm{IOH}^{\text {a }}=-0.4 \mathrm{~mA}$ | $0.8 \times \mathrm{V}_{\mathrm{DD}}$ | - | - | V |
| Low level output voltage | Vol | SDA, INT | $\mathrm{loL}=2.0 \mathrm{~mA}$ | - | - | 0.4 | V |

*1. When an Nch open-drain output product is selected.
*2. When a CMOS output product is selected.

## ■ AC Electrical Characteristics

Table 8 Measurement Conditions

| Input pulse voltage | $\mathrm{V}_{\mathrm{IH}}=0.8 \times \mathrm{V}_{\mathrm{DD}}$, <br> $\mathrm{V}_{\mathrm{IL}}=0.2 \times \mathrm{V}_{\mathrm{DD}}$ |
| :--- | :--- |
| Input pulse rise / fall time | 20 ns |
| Output reference voltage | $\mathrm{V}_{\mathrm{OH}}=0.7 \times \mathrm{V}_{\mathrm{DD}}$, <br> $\mathrm{V}_{\mathrm{OL}}=0.3 \times \mathrm{V}_{\mathrm{DD}}$ |
| Output load | 100 pF |

Input pulse voltage Output reference voltage


Figure 8 Input/ Output Waveform during AC Measurement
Table 9 AC Electrical Characteristics
( $\mathrm{Ta}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ )

| Item | Symbol | $\mathrm{V}_{\mathrm{DD}}=1.8 \mathrm{~V}$ to 2.5 V |  | $\mathrm{V}_{\mathrm{DD}}=2.5 \mathrm{~V}$ to 5.5 V |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. |  |
| SCL clock frequency | fscl | 0 | 400 | 0 | 1000 | kHz |
| SCL clock "L" time | tow | 1.3 | - | 0.4 | - | $\mu \mathrm{s}$ |
| SCL clock "H" time | $\mathrm{tHIGH}^{\text {l }}$ | 0.6 | - | 0.3 | - | $\mu \mathrm{s}$ |
| SDA output delay time ${ }^{* 1}$ | $\mathrm{t}_{\text {AA }}$ | - | 0.9 | - | 0.5 | $\mu \mathrm{s}$ |
| Start condition set-up time | tsu.sta | 0.6 | - | 0.25 | - | $\mu \mathrm{s}$ |
| Start condition hold time | thd.STA | 0.6 | - | 0.25 | - | $\mu \mathrm{s}$ |
| Data input set-up time | tsu.dat | 100 | - | 80 | - | ns |
| Data input hold time | thd. ${ }^{\text {dat }}$ | 0 | - | 0 | - | ns |
| Stop condition set-up time | tsu.sto | 0.6 | - | 0.25 | - | $\mu \mathrm{s}$ |
| SCL, SDA rise time | $\mathrm{t}_{\mathrm{R}}$ | - | 0.3 | - | 0.3 | $\mu \mathrm{s}$ |
| SCL, SDA fall time | $\mathrm{t}_{\mathrm{F}}$ | - | 0.3 | - | 0.3 | $\mu \mathrm{s}$ |
| Bus release time | tBuF | 1.3 | - | 0.5 | - | $\mu \mathrm{s}$ |
| Noise suppression time | $t_{1}$ | - | 50 | - | 50 | ns |

*1. Since the output form of the SDA pin is Nch open-drain output, the SDA output delay time is determined by the values of the load resistance and load capacitance outside the IC. Figure 10 shows the relationship between the output load values.


Figure 9 Bus Timing


Figure 10 Output Load

## ■ INT Pin Fixed-cycle Interrupt Signal Output

1. Frequency and duty ratio

The frequency and duty ratio of the fixed-cycle interrupt signal output is set in the fixed-cycle interrupt signal setting register. By setting "1" to each bit of the fixed-cycle interrupt signal setting register, the frequency corresponding to each bit ( 1 Hz to 1.024 kHz ) is output depending on NAND logic, and the frequency and the duty ratio are changed. The example of the fixed-cycle Interrupt signal output when $512 \mathrm{~Hz}=$ "1", $256 \mathrm{~Hz}=" 1 ", 128 \mathrm{~Hz}=" 1 ", 64 \mathrm{~Hz}=$ "1" and others = " 0 " is shown below.
When all bits of the fixed-cycle interrupt signal setting register are " 0 ", the INT pin outputs are fixed to Nch open-drain output = "H" or CMOS output = "L".

Remark The above description is the example of an Nch open-drain output product.
In a CMOS output product, the frequency corresponding to each bit ( 1 Hz to 1.024 kHz ) is output depending on AND logic.


Figure 11 Example of Fixed-cycle Interrupt Signal Output (Nch Open-drain output)


Figure 12 Example of Fixed-cycle Interrupt Signal Output (CMOS output)

## 2. ENBL pin and INT pin clock pulse output

The INT pin outputs the fixed-cycle interrupt signal when the ENBL pin is " H ". The INT pin is fixed to Nch open-drain output = "L" or CMOS output = " H " when the ENBL pin is "L".
Duty ratio of the INT pin may change when the " H " and "L" of the ENBL pin changes. The example of the INT pin output timing is shown below.


Figure 13 INT Pin Output Timing Example 1 (Nch Open-drain Output)


Figure 14 INT Pin Output Timing Example 1 (CMOS Output)
3. Write operation of fixed-cycle interrupt signal setting register and INT pin clock pulse output

Even if the write operation of the fixed-cycle interrupt signal setting register is performed when the INT pin does not output the fixed-cycle interrupt signal, the INT pin maintains Nch open-drain output = "L" or CMOS output = " H ". Therefore, when the ENBL pin is set to " H ", the INT pin outputs the fixed-cycle interrupt signal according to the value written to the fixed-cycle interrupt signal setting register immediately before the setting.
The divider is reset if the write operation of the fixed-cycle interrupt signal setting register is performed when the INT pin outputs the fixed-cycle interrupt signal. Therefore, the duty ratio of the INT pin may change. The example of the INT pin output timing is shown below.


Figure 15 INT Pin Output Timing Example 2 (Nch Open-drain Output)


Figure 16 INT Pin Output Timing Example 2 (CMOS Output)
Moreover, since the crystal oscillation circuit is unstable immediately after power-on, regardless of the status of the ENBL pin, the INT pin is fixed to Nch open-drain output = "H" or CMOS output = "L" for about 0.5 seconds after power-on. The write operation of the fixed-cycle interrupt signal setting register is possible even during this time. When the ENBL pin is set to " H " without the write operation of the fixed-cycle interrupt signal setting register after power-on, the INT pin is fixed to Nch open-drain output = "H" or CMOS output = "L". Therefore, the write operation of the fixed-cycle interrupt signal setting register should be performed after power-on.

## ■ Timer

The S-35740 Series has a 24 -bit timer. The timer performs a count-up action every second and stops at "FFFFFF h". Even if the timer stops, the clock pulse output of INT pin is not affected.
Input a timer reset command to the S-35740 Series in order to reset the timer. Thereby, the timer restarts the operation.
Refer to "Figure 21 Acknowledge Output Timing" and "Figure 22 Data Transmission Format of Serial Interface" regarding the timer reset command.
As shown in "Figure 13 INT Pin Output Timing Example 1 (Nch Open-drain Output)" and "Figure 15 INT Pin Output Timing Example 2 (Nch Open-drain Output)", the S-35740 Series resets the internal signal when the write operation of the fixed-cycle interrpt signal setting register is performed. The internal signal generates a count-up signal of the timer every second. Therefore, the count-up action of the timer will be delayed for up to 1 second when the write operation of the fixed-cycle interrupt signal setting register is performed. Figure 17 shows the operation outline.

- When ENBL pin does not change or write operation of fixed-cycleinterrput signal setting register is not performed


Figure 17 Timer Count-up Action and Internal Signal Reset

## ■ Configuration of Registers

## 1. Time register

The time register is a 3-byte register that stores the timer value in the binary code.
The time register is read-only.
Perform the read operation of the time register in 3-byte unit from TM23 to TM0.
$\begin{array}{lll}\text { Example: } & 3 \text { seconds } & \left(0000 \_0000 \_0000 \_0000 \_0000 \_0011\right) \\ & 45 \text { minutes }\left(0000 \_0000 \_0000 \_1010 \_1000 \_1100\right) \\ & 5 \text { hours } 30 \text { minutes }\left(0000 \_0000-0100 \_1101 \_0101 \_1000\right)\end{array}$


Figure 18

## 2. Fixed-cycle interrupt signal setting register

The fixed-cycle interrupt signal setting register is a 2-byte register that sets the fixed-cycle interrupt signal at the upper 10 bits. By setting "1" to each bit, the frequency corresponding to each bit is output from the INT pin depending on NAND logic. Refer to "■ INT Pin Fixed-cycle Interrupt Signal Output" for details.
The lower 3 bits, RST2 to RST0 are used as a register to input the timer reset command. The timer is reset by writing RST2 = " 0 ", RST1 = "1" and RST0 = " 0 ". The fixed-cycle interrupt signal setting register is not reset even if the timer reset command is input. Therefore, it is unnecessary to write to the fixed-cycle interrupt signal setting register again. Moreover, when only a fixed-cycle interrupt signal is set without resetting the timer, write the data except for the above mentioned ones, such as RST2 $=" 1 "$ RST1 $=$ " 1 " and RST0 $=" 1$ " to the fixed-cycle interrupt signal setting register.
Set DM1 and DM0 to "0" or "1" since they are dummy data.
The fixed-cycle interrupt signal setting register is possible for write and read.
Perform the write and read operation of the fixed-cycle interrput signal setting register in 2-byte unit.
When performing the read operation of fixed-cycle interrupt signal setting register, set the ENBL pin to " H ". If the ENBL pin is set to " L ", the time register data is read.

Remark The above description is the example of an Nch open-drain output product.
In a CMOS output product, the frequency corresponding to each bit ( 1 Hz to 1.024 kHz ) is output depending on AND logic.


Figure 19

## ■ Serial Interface

The S-35740 Series transmits and receives various commands via $\mathrm{I}^{2} \mathrm{C}$-bus serial interface to read / write data.

## 1. Start condition

When SDA changes from " H " to " L " with SCL at " H ", the S-35740 Series recognizes start condition and the access operation is started.

## 2. Stop condition

When SDA changes from "L" to "H" with SCL at "H", the S-35740 Series recognizes stop condition and the access operation is completed. The S-35740 Series enters standby mode, consequently.


Figure 20 Start / Stop Condition

## 3. Data transmission and acknowledge

The data transmission is performed at every one byte after the start condition detection. Pay attention to the specification of tsu.DAT and thD.DAT when changing SDA, and perform the operation when SCL is "L". If SDA changes when SCL is " H ", the start / stop condition is recognized even during the data transmission, and the access operation will be interrupted.
Whenever a one-byte data is received during data transimmion, the receiving device returns an acknowledge. For example, as shown in Figure 21, assume that the S-35740 Series is a receiving device, and the master device is a transmitting device. If the clock pulse at the 8th bit falls, the master device releases SDA. Consequently, the S-35740 Series, as an acknowledge, sets SDA to "L" during the 9th bit pulse. The access operation is not performed properly when the S-35740 Series does not output an acknowledge.


Figure 21 Acknowledge Output Timing

## 4. Data transmission format

After the start condition transmission, the 1st byte is a slave address and a command (read/write bit) that shows the transmission direction at the 2nd byte or subsequent bytes.
The slave address of the S-35740 Series is specified to " 0110010 ". The data can be written to the fixed-cycle interrupt signal setting register when read / write bit is " 0 ", and the data of the fixed-cycle interrupt signal setting register or the time register can be read when read / write bit is "1".
When the data can be written to fixed-cycle interrupt signal setting register, input the data from the master device in order of B 7 to B 0 . The acknowledge ("L") is output from the S-35740 Series whenever a one-byte data is input.
When the data of the fixed-cycle interrupt signal setting register or the timer register can be read, the data from the S-35740 Series is output in order of B7 to B0 in byte unit. Input the acknowledge ("L") from the master device whenever a one-byte data is input. However, do not input the acknowledge for the last byte (NO_ACK). By this, the end of the data read is informed.
After the master device receives / transmits the acknowledge for the last byte data, input the stop condition to the S-35740 Series to finish the access operation.
When the master device inputs start condition instead of stop condition, the S-35740 Series becomes restart condition, and can transmit / receive the data if the master device inputs the slave address continuously.


Figure 22 Data Transmission Format of Serial Interface

## 5. Read operation of time register

Transmit the start condition and slave address from the master device. The slave address of the S-35740 Series is specified to " 0110010 ". The data of the time register can be read when the read/write bit is " 1 ".
The 2nd byte to the 4th byte are used as the time register. Each byte from B7 is transmitted.
When the read operation of the time register is finished, transmit "1" (NO_ACK) to the acknowledge after B0 is output from the master device, and then transmit the stop condition.
The time register is a 3-byte register. "1" is read if the read operation is performed continuously after reading 3 bytes of the time register. Regarding the time register, refer to "■ Configuration of Registers".


Figure 23 Read Timing of Time Register

## 6. Write operation of fixed-cycle interrupt signal setting register

Transmit the start condition and slave address from the master device. The slave address of the S-35740 Series is specified to "0110010". Next, transmit "0" to the the read / write bit.
Transmit dummy data to the 2nd byte. However, make sure to set B 0 to "1" since it is a test bit. $B 7$ to $B 0$ in the 3rd byte and $B 7$ to $B 5$ in the 4th byte are used as the fixed-cycle interrupt signal setting register.
Set B6 to B1 in the 2nd byte and B4 to B3 in the 4th byte to "0" or "1" since they are dummy data.
B2 to B0 (RST2 to RST0) in the 4th byte are used as a register to input the timer reset command. The timer is reset when transmitting RST2 = " 0 ", RST1 $=$ " 1 " and RST0 $=$ " 0 ". When not resetting the timer, transmit the data except for the above mentioned ones, such as RST2 = "1", RST1 = "1" and RST0 $=$ "1" to the fixed-cycle interrupt signal setting register.
Transmit the stop condition from the master device to finish the access operation.
Regarding the fixed-cycle interrupt signal setting register, refer to "■ Configuration of Registers".
Write operation of the fixed-cycle interrupt signal setting register is performed each byte, so transmit the data in 2-byte unit. Note that the S-35740 Series may not operate as desired if the data is not transmitted in 2-byte unit.


Set B7 as an address pointerMaster device input data
: S-35740 output data
*1. Set "0" or "1" since they are dummy data.
Figure 24 Write Timing of Fixed-cycle Interrupt Signal Setting Register

## 7. Read operation of fixed-cycle interrupt signal setting register

Perform the read operation of fixed-cycle interrupt signal setting register with the restart format. Regarding the restart format, refer to "4. Data transmission format".
When performing the read operation of fixed-cycle interrupt signal setting register, set the ENBL pin to " H ". If the ENBL pin is set to "L", the time register data is read.

Transmit the start condition and the slave address from the master device. The slave address of the S-35740 Series is specified to " 0110010 ". Next, transmit " 0 " to the read / write bit.
B7 in the 2nd byte is an address pointer. Set B7 to " 0 " when reading the fixed-cycle interrupt signal setting register. Next, transmit the dummy data to $B 6$ to $B 1$. Make sure to set $B 0$ to " 1 " since it is a test bit. This processing is called "dummy write".
Then transmit the start condition, the slave address and the read / write bit. The data of the fixed-cycle interrupt setting register can be read when the read / write bit is set to "1".
Consequently, the fixed-cycle interrupt signal setting register is output from the S-35740 Series. Each byte from B7 is transmitted.
When the read operation of the fixed-cycle interrupt signal setting register is finished, transmit "1" (NO_ACK) to the acknowledge after B0 output from the master device, and then transmit the stop condition.
The fixed-cycle interrupt signal setting register is a 2-byte register. "1" is read if the read operation is performed continuously after reading 2 bytes of the fixed-cycle interrupt signal setting register.
Regarding the fixed-cycle interrput signal setting register, refer to "■ Configuration of Registers".
Moreover, the internal address pointer is reset if recognizing the stop condition. Therefore, do not transmit the stop condition after dummy write operation. The time register is read if performing the read operation of the register after transmitting the stop condition.


SDA

*1. Set "0" or "1" since they are dummy data.
Figure 25 Read Timing of Fixed-cycle Interrpt Signal Setting Register

## ■ Release of SDA

The ENBL pin of the S-35740 Series does not perform the reset operation of the communication interface. Therefore, the stop condition is input to reset the internal interface circuit usually.
However, the S-35740 Series does not accept the stop condition from the master device when in the status that SDA outputs "L" (at the time of acknowledge outputting or reading). Consequently, it is necessary to finish the acknowledge output or read operation. Figure $\mathbf{2 6}$ shows the SDA release method.
First, input the start condition from the master device (since SDA of the S-35740 Series outputs "L", the S-35740 Series can not detect the start condition). Next, input the clocks for 1-byte data access ( 9 clocks) from SCL. During the time, release SDA of the master device. By this, the SDA input / output before communication interrupt is completed, and SDA of the S-35740 Series becomes release status. Continuously, if the stop condition is input, the internal circuit resets and the communication returns to normal status.
It is strongly recommended that the SDA release method is performed at the time of system initialization after the power supply voltage of the master device rises.


Figure 26 SDA Release Method

## ■ Power-on Detection Circuit

In order for the power-on detection circuit to operate normally, raise the power supply voltage of the IC from 0.2 V or lower so that it reaches 1.8 V of the operation power supply voltage minimum value within 10 ms , as shown in Figure 27.

*1. $0 V$ means that there is no potential difference between the VDD pin and the VSS pin of the S-35740 Series.
Figure 27 How to Raise the Power Supply Voltage
If the power supply voltage of the S-35740 Series cannot be raised under the above conditions, the power-on detection circuit may not operate normally and an oscillation may not start. In such case, perform the operations shown in "1. When power supply voltage is raised at ENBL pin = "L" " and " 2 . When power supply voltage is raised at ENBL pin = " H " ".

1. When power supply voltage is raised at ENBL pin = "L"

Set the ENBL pin to "L" until the power supply voltage reaches 1.8 V or higher. While the ENBL pin is set to " L ", the oscillation start signal becomes " H ", and the crystal oscillation circuit normally oscillates. If the ENBL pin is set to "H" after the power supply voltage reaches 1.8 V , the oscillation start signal becomes "L" within 500 ms , and the oscillation status is maintained.
The current consumption increases by $1.7 \mu \mathrm{~A}$ typ. while the ENBL pin is set to "L".

*1. $0 \vee$ means that there is no potential difference between the VDD pin and the VSS pin of the S-35740 Series.
Figure 28 When Power Supply Voltage is Raised at ENBL Pin = "L"

## 2. When power supply voltage is raised at ENBL pin = "H"

Set the ENBL pin to "L" after the power supply voltage reaches 1.8 V or higher. If the ENBL pin is set to "L" for 500 ms or longer, the oscillation start signal becomes " H ", and the crystal oscillation circuit normally oscillates. After that, if the ENBL pin is set to " H ", the oscillation start signal becomes "L" within 500 ms , and the oscillation status is maintained.
The current consumption increases by $1.7 \mu \mathrm{~A}$ typ. while the ENBL pin is set to "L".


Crystal oscillation circuit output
*1. $0 V$ means that there is no potential difference between the VDD pin and the VSS pin of the S-35740 Series.
Figure 29 When Power Supply Voltage is Raised at ENBL Pin = "H"

## ■ Example of Application Circuit


*1. This resistor is unnecessary when a CMOS output product is selected.

Figure 30

Caution 1. Start communication under stable condition after turning on the the system power supply.
2. The above connection diagram does not guarantee operation. Set the constants after performing sufficient evaluation using the actual application.

## ■ Configuration of Crystal Oscillation Circuit

Since the $\mathrm{S}-35740$ Series has built-in capacitors ( $\mathrm{C}_{\mathrm{g}}$ and $\mathrm{C}_{\mathrm{d}}$ ), adjustment of oscillation frequency is unnecessary. However, the crystal oscillation circuit is sensitive to external noise and parasitic capacitance ( $\mathrm{C}_{\mathrm{P}}$ ), these effects may become a factor to worsen the clock accuracy. Therefore, the following steps are recommended for optimizing the configuration of the crystal oscillation circuit.

- Locate the bypass capacitor adjacent to the power supply pin of the S-35740 Series.
- Place the S-35740 Series and the quartz crystal as close to each other as possible, and shorten the wiring.
- Increase the insulation resistance between pins and the board wiring patterns of XIN and XOUT.
- Do not place any signal or power lines close to the crystal oscillation circuit.
- Locate the GND layer immediately below the crystal oscillation circuit.
(In the case of a multi-layer board, only the layer farthest from the oscillation circuit should be located as the GND layer. Do not locate a circuit pattern on the intermediate layers.)


Figure 31 Configuration of Crystal Oscillation Circuit


Figure 32 Example of Recommended Connection Pattern Diagram
Caution 1. Oscillation characteristics are subject to the variation of each component such as board parasitic capacitance, parasitic resistance, quartz crystal and external capacitor. When configuring the crystal oscillation circuit, pay sufficient attention for them.
2. When using the product in automobile equipment, select the components which can be automobile carried for each component such as quartz crystal, external capacitor and board.

## ■ Cautions When Using Quartz Crystal

Request a matching evaluation between the IC and a quartz crystal to the quartz crystal maker.
Refer to Table 10 for recommended quartz crystal characteristics values. When using a product in an environment over $\mathrm{Ta}=+85^{\circ} \mathrm{C}$, it is recommended to ensure the oscillation allowance shown in Table 10 at room temperature.

Table 10 Quartz Crystal Characteristics

| Quartz Crystal CL Value <br> (Load Capacitance) | $R_{1}$ Value <br> (Equivalent Series Resistance) | Oscillation Allowance at Power-on |
| :---: | :---: | :---: |
| 9.0 pF | $80 \mathrm{k} \Omega$ max. | 5 times or more |
| 6.0 pF | $80 \mathrm{k} \Omega$ max. | 5 times or more |

## ■ Precautions

- Do not apply an electrostatic discharge to this IC that exceeds the performance ratings of the built-in electrostatic protection circuit.
- ABLIC Inc. claims no responsibility for any disputes arising out of or in connection with any infringement by products including this IC of patents owned by a third party.


## ■ Characteristics (Typical Data)

1. Current consumption 1 vs. Power supply voltage characteristics

2. Current consumption 3 vs. SCL frequency characteristics

3. Current consumption 2 vs. Temperature characteristics

4. Current consumption 2 vs. INT pin load capacitance characteristics
$\mathrm{Ta}=+25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=6.0 \mathrm{pF}$,
INT pin output $=1.024 \mathrm{kHz}$, CMOS output product

5. Current consumption 2 vs. Power supply voltage characteristics

6. Current consumption 1 vs. Temperature characteristics

7. Current consumption 2 vs. Temperature characteristics
$\mathrm{C}_{\mathrm{L}}=6.0 \mathrm{pF}$, INT pin output $=1.024 \mathrm{kHz}$,
INT pin = no load, CMOS output product

8. Oscillation frequency vs.

Power supply voltage characteristics

9. Oscillation frequency vs. Temperature characteristics

10. Low level output current vs. Output voltage characteristics

INT pin, SDA pin,
$\mathrm{Ta}=+25^{\circ} \mathrm{C}$

11. High level output current vs. $V_{D D}-V_{\text {Out }}$ characteristics

INT pin, $\mathrm{Ta}=+25^{\circ} \mathrm{C}$, CMOS output product



No. FM008-A-P-SD-1.2

| TITLE | TMSOP8-A-PKG Dimensions |
| :---: | :---: |
| No. | FM008-A-P-SD-1.2 |
| ANGLE | mm |
| UNIT |  |
|  |  |
|  |  |
| ABLIC Inc. |  |


$3.25 \pm 0.05$


No. FM008-A-C-SD-2.0

| TITLE | TMSOP8-A-Carrier Tape |
| :---: | :---: |
| No. | FM008-A-C-SD-2.0 |
| ANGLE |  |
| UNIT | mm |
|  |  |
|  |  |
| ABLIC Inc. |  |



Enlarged drawing in the central part


No. FM008-A-R-SD-1.0

| TITLE | TMSOP8-A-Reel |  |  |
| :---: | :---: | :---: | :---: |
|  | FM008-A-R-SD-1.0 |  |  |
| ANGLE |  |  |  |
| UNIT | mm | 4,000 |  |
|  |  |  |  |
|  | ABLIC Inc. |  |  |

## Disclaimers (Handling Precautions)

1. All the information described herein (product data, specifications, figures, tables, programs, algorithms and application circuit examples, etc.) is current as of publishing date of this document and is subject to change without notice.
2. The circuit examples and the usages described herein are for reference only, and do not guarantee the success of any specific mass-production design.
ABLIC Inc. is not liable for any losses, damages, claims or demands caused by the reasons other than the products described herein (hereinafter "the products") or infringement of third-party intellectual property right and any other right due to the use of the information described herein.
3. ABLIC Inc. is not liable for any losses, damages, claims or demands caused by the incorrect information described herein.
4. Be careful to use the products within their ranges described herein. Pay special attention for use to the absolute maximum ratings, operation voltage range and electrical characteristics, etc.
ABLIC Inc. is not liable for any losses, damages, claims or demands caused by failures and / or accidents, etc. due to the use of the products outside their specified ranges.
5. Before using the products, confirm their applications, and the laws and regulations of the region or country where they are used and verify suitability, safety and other factors for the intended use.
6. When exporting the products, comply with the Foreign Exchange and Foreign Trade Act and all other export-related laws, and follow the required procedures.
7. The products are strictly prohibited from using, providing or exporting for the purposes of the development of weapons of mass destruction or military use. ABLIC Inc. is not liable for any losses, damages, claims or demands caused by any provision or export to the person or entity who intends to develop, manufacture, use or store nuclear, biological or chemical weapons or missiles, or use any other military purposes.
8. The products are not designed to be used as part of any device or equipment that may affect the human body, human life, or assets (such as medical equipment, disaster prevention systems, security systems, combustion control systems, infrastructure control systems, vehicle equipment, traffic systems, in-vehicle equipment, aviation equipment, aerospace equipment, and nuclear-related equipment), excluding when specified for in-vehicle use or other uses by ABLIC, Inc. Do not apply the products to the above listed devices and equipments.
ABLIC Inc. is not liable for any losses, damages, claims or demands caused by unauthorized or unspecified use of the products.
9. In general, semiconductor products may fail or malfunction with some probability. The user of the products should therefore take responsibility to give thorough consideration to safety design including redundancy, fire spread prevention measures, and malfunction prevention to prevent accidents causing injury or death, fires and social damage, etc. that may ensue from the products' failure or malfunction.
The entire system in which the products are used must be sufficiently evaluated and judged whether the products are allowed to apply for the system on customer's own responsibility.
10. The products are not designed to be radiation-proof. The necessary radiation measures should be taken in the product design by the customer depending on the intended use.
11. The products do not affect human health under normal use. However, they contain chemical substances and heavy metals and should therefore not be put in the mouth. The fracture surfaces of wafers and chips may be sharp. Be careful when handling these with the bare hands to prevent injuries, etc.
12. When disposing of the products, comply with the laws and ordinances of the country or region where they are used.
13. The information described herein contains copyright information and know-how of ABLIC Inc. The information described herein does not convey any license under any intellectual property rights or any other rights belonging to ABLIC Inc. or a third party. Reproduction or copying of the information from this document or any part of this document described herein for the purpose of disclosing it to a third-party is strictly prohibited without the express permission of ABLIC Inc.
14. For more details on the information described herein or any other questions, please contact ABLIC Inc.'s sales representative
15. This Disclaimers have been delivered in a text using the Japanese language, which text, despite any translations into the English language and the Chinese language, shall be controlling.

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Timers \& Support Products category:
Click to view products by ABLIC manufacturer:
Other Similar products are found below :
MIC1557YD5-TR NLV14541BDG PT8A2515TAEX PT8A2514APE S-35710M01I-E8T3U S-35720C01A-K8T2U SY87700ALZG
LM555CM MAX7375AXR185+T SA555S-13 SE556J S-1410H30-K8T2U4 S-35710C01I-K8T2U S-35770E01I-K8T2U S-35720C01IK8T2U S-35720C02I-K8T2U S-35730C01I-K8T2U S-35740C01I-K8T2U S-1410G29-K8T2U4 S-1410A28-K8T2U4 S-1410I45-K8T2U4 ALD555PAL ALD7555PAL AD807A-155BRZ AD808-622BRZ ADN2807ACPZ ADN2814ACPZ ADN2819ACPZ-CML SE555QS-13 NE555S-13 ZSCT1555N8TA XD556 NJM567D NE555L-D08-T NE555N NE555N XD555 XD7555 XD551 LMC555N LM555N $\underline{\text { TLC555N ICM7555CD ICM7242IPAZ ICM7555IPAZ ICM7242IPA+ ICM7555IPA+ ICM7556IPD+ ALD2502SBL ALD7556SBL }}$

