Advanced

DEVICES, INC.

# DUAL ULTRA MICROPOWER RAIL-TO-RAIL CMOS OPERATIONAL AMPLIFIER 

## GENERAL DESCRIPTION

The ALD4706A/ALD4706B/ALD4706 is a quad monolithic CMOS ultra micropower high slew-rate operational amplifier intended for a broad range of analog applications using $\pm 1 \mathrm{~V}$ to $\pm 5 \mathrm{~V}$ dual power supply systems, as well as +2 V to +10 V battery operated systems. All device characteristics are specified for +5 V single supply or $\pm 2.5 \mathrm{~V}$ dual supply systems. Total supply current for four operational amplifiers is $200 \mu \mathrm{~A}$ maximum at 5 V supply voltage. It is manufactured with Advanced Linear Devices' enhanced ACMOS silicon gate CMOS process.

The ALD4706A/ALD4706B/ALD4706 is designed to offer a trade-off of performance parameters providing a wide range of desired specifications. It has been developed specifically for the +5 V single supply or $\pm 1 \mathrm{~V}$ to $\pm 5 \mathrm{~V}$ dual supply user and offers the popular industry standard pin configuration of LM324 types and ICL7641 types.

Several important characteristics of the device make application easier to implement at these voltages. First, each operational amplifier can operate with rail-to-rail input and output voltages. This means the signal input voltage and output voltage can be equal to or near to the positive and negative supply voltages. This feature allows numerous analog serial stages and flexibility in input signal bias levels. Second, each device was designed to accommodate mixed applications where digital and analog circuits may operate off the same power supply or battery. Third, the output stage can typically drive up to 25 pF capacitive and $20 \mathrm{~K} \Omega$ resistive loads. These features, combined with extremely low input currents, high open loop voltage gain of $100 \mathrm{~V} / \mathrm{mV}$, useful bandwidth of 200 KHz , a slew rate of $0.17 \mathrm{~V} / \mu \mathrm{s}$, low power dissipation of 0.5 mW , low offset voltage and temperature drift, make the ALD4706A/ALD4706B/ ALD4706 a versatile, ultra micropower quad operational amplifier.

The ALD4706A/ALD4706B/ALD4706, designed and fabricated with silicon gate CMOS technology, offers 0.1 pA typical input bias current. Due to low voltage and low power operation, reliability and operating characteristics, such as input bias currents and warm up time, are greatly improved. Additionally, robust design and rigorous screening make this device especially suitable for operation in temperature-extreme environments and rugged conditions.

ORDERING INFORMATION ("L" suffix denotes lead-free (RoHS))

| Operating Temperature Range |  |  |
| :--- | :--- | :--- |
| $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| $14-$ Pin | 14 -Pin | $14-$-Pin |
| Small Outline | Plastic Dip | CERDIP |
| Package (SOIC) | Package | Package |
| ALD4706ASBL | ALD4706APBL | ALD4706ADB |
| ALD4706BSBL | ALD4706BPBL | ALD4706BDB |
| ALD4706SBL | ALD4706PBL | ALD4706DB |

[^0]
## FEATURES

- All parameters specified for +5 V single supply or $\pm 2.5 \mathrm{~V}$ dual supply systems
- Rail- to- rail input and output voltage ranges
- Unity gain stable
- Extremely low input bias currents -- 0.1 pA
- High source impedance applications
- Dual power supply $\pm 1.0 \mathrm{~V}$ to $\pm 5.0 \mathrm{~V}$
- Single power supply +2 V to +10 V
- High voltage gain
- Output short circuit protected
- Unity gain bandwidth of 0.2 MHz
- Slew rate of $0.17 \mathrm{~V} / \mathrm{us}$
- Power dissipation of $20 \mu \mathrm{~A}$ per op amp
- Symmetrical output drive
- Suitable for rugged, temperature-extreme environments


## APPLICATIONS

- Voltage follower/buffer/amplifier
- Charge integrator
- Photodiode amplifier
- Data acquisition systems
- High performance portable instruments
- Signal conditioning circuits
- Sensor and transducer amplifiers
- Low leakage amplifiers
- Active filters
- Sample/Hold amplifier
- Picoammeter
- Current to voltage converter


## PIN CONFIGURATION



## ABSOLUTE MAXIMUM RATINGS

Supply voltage, $\mathrm{V}^{+}$
Differential input voltage range $\qquad$ -0.3 V to $\mathrm{V}++0.3 \mathrm{~V}$
Power dissipation $\qquad$
$\qquad$ 600 mW

| Operating temperature range | $\mathrm{SBL}, \mathrm{PBL}$ packages |
| :--- | :--- |
|  | DB package_ |

Storage temperature range $\qquad$ $+150^{\circ} \mathrm{C}$
Lead temperature, 10 seconds $+260^{\circ} \mathrm{C}$
CAUTION: ESD Sensitive Device. Use static control procedures in ESD controlled environment.

## OPERATING ELECTRICAL CHARACTERISTICS

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ VS $= \pm 2.5 \mathrm{~V}$ unless otherwise specified

| Parameter | Symbol | 4706A |  |  | 4706B |  |  | 4706 |  |  | Unit | Test Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max |  |  |
| Supply Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{S}} \\ & \mathrm{~V}^{+} \end{aligned}$ | $\begin{array}{r}  \pm 1.0 \\ 2.0 \end{array}$ |  | $\begin{aligned} & \pm 5.0 \\ & 10.0 \end{aligned}$ | $\begin{array}{\|r} \hline \pm 1.0 \\ 2.0 \end{array}$ |  | $\begin{aligned} & \hline \pm 5.0 \\ & 10.0 \end{aligned}$ | $\begin{array}{\|r} \hline \pm 1.0 \\ 2.0 \end{array}$ |  | $\begin{aligned} & \pm 5.0 \\ & 10.0 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ | Dual Supply Single Supply |
| Input Offset Voltage | $\mathrm{V}_{\text {OS }}$ |  |  | $\begin{aligned} & 2.0 \\ & 2.8 \end{aligned}$ |  |  | $\begin{aligned} & 5.0 \\ & 5.8 \end{aligned}$ |  |  | $\begin{aligned} & 10.0 \\ & 11.0 \end{aligned}$ | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{mV} \end{aligned}$ | $\begin{aligned} & \mathrm{R}_{\mathrm{S}} \leq 100 \mathrm{~K} \Omega \\ & 0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C} \end{aligned}$ |
| Input Offset Current | los |  | 0.1 | $\begin{array}{r} 20 \\ 200 \end{array}$ |  | 0.1 | $\begin{array}{r} 20 \\ 200 \end{array}$ |  | 0.1 | $\begin{array}{r} 20 \\ 200 \end{array}$ | $\begin{aligned} & \mathrm{pA} \\ & \mathrm{pA} \end{aligned}$ | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ & 0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C} \end{aligned}$ |
| Input Bias Current | $\mathrm{I}_{\mathrm{B}}$ |  | 0.1 | $\begin{array}{r} 20 \\ 200 \end{array}$ |  | 0.1 | $\begin{array}{r} 20 \\ 200 \end{array}$ |  | 0.1 | $\begin{array}{r} 20 \\ 200 \end{array}$ | $\begin{aligned} & \mathrm{pA} \\ & \mathrm{pA} \end{aligned}$ | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ & 0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C} \end{aligned}$ |
| Input Voltage Range | $\mathrm{V}_{\text {IR }}$ | $\begin{aligned} & -0.3 \\ & -2.8 \end{aligned}$ |  | $\begin{aligned} & 5.3 \\ & 2.8 \end{aligned}$ | $\begin{aligned} & -0.3 \\ & -2.8 \end{aligned}$ |  | $\begin{aligned} & 5.3 \\ & 2.8 \end{aligned}$ | $\begin{aligned} & -0.3 \\ & -2.8 \end{aligned}$ |  | $\begin{aligned} & 5.3 \\ & 2.8 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \mathrm{V}+=+5 \\ & \mathrm{~V}_{\mathrm{S}}= \pm 2.5 \mathrm{~V} \end{aligned}$ |
| Input Resistance | $\mathrm{R}_{\text {IN }}$ |  | $10^{13}$ |  |  | $10^{13}$ |  |  | $10^{13}$ |  | $\Omega$ |  |
| Input Offset Voltage Drift | TCV ${ }_{\text {OS }}$ |  | 7 |  |  | 7 |  |  | 10 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ | $\mathrm{R}_{\mathrm{S}} \leq 100 \mathrm{~K} \Omega$ |
| Power Supply Rejection Ratio | PSRR | $\begin{aligned} & 65 \\ & 65 \end{aligned}$ | $\begin{aligned} & 83 \\ & 83 \end{aligned}$ |  | $\begin{aligned} & 65 \\ & 65 \end{aligned}$ | $\begin{aligned} & 83 \\ & 83 \end{aligned}$ |  | $\begin{aligned} & 60 \\ & 60 \end{aligned}$ | 83 83 |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ | $\begin{aligned} & \mathrm{R}_{\mathrm{S}} \leq 100 \mathrm{~K} \Omega \\ & 0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C} \end{aligned}$ |
| Common Mode Rejection Ratio | CMRR | $\begin{aligned} & 65 \\ & 65 \end{aligned}$ | $\begin{aligned} & 83 \\ & 83 \end{aligned}$ |  | $\begin{aligned} & 65 \\ & 65 \end{aligned}$ | $\begin{aligned} & 83 \\ & 83 \end{aligned}$ |  | $\begin{aligned} & 60 \\ & 60 \end{aligned}$ | $\begin{aligned} & 83 \\ & 83 \end{aligned}$ |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ | $\begin{aligned} & \mathrm{R}_{\mathrm{S}} \leq 100 \mathrm{~K} \Omega \\ & 0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C} \end{aligned}$ |
| Large Signal Voltage Gain | $A_{V}$ | $\begin{aligned} & 10 \\ & 10 \end{aligned}$ | $\begin{array}{r} 60 \\ 300 \end{array}$ |  | $\begin{aligned} & 10 \\ & 10 \end{aligned}$ | $\begin{array}{r} 60 \\ 300 \end{array}$ |  | 7 7 | $\begin{array}{r} 50 \\ 300 \end{array}$ |  | $\mathrm{V} / \mathrm{mV}$ $\mathrm{V} / \mathrm{mV}$ $\mathrm{V} / \mathrm{mV}$ | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=100 \mathrm{~K} \Omega \\ & \mathrm{R}_{\mathrm{L}} \geq 1 \mathrm{M} \Omega \\ & \mathrm{R}_{\mathrm{L}}=100 \mathrm{~K} \Omega \end{aligned}$ |
| Output <br> Voltage <br> Range | $\mathrm{V}_{\mathrm{O}}$ low <br> $\mathrm{V}_{\mathrm{O}}$ high | 4.99 | $\begin{aligned} & 0.001 \\ & 4.999 \end{aligned}$ | 0.01 | 4.99 | $\begin{aligned} & 0.001 \\ & 4.999 \end{aligned}$ | 0.01 | 4.99 | $\begin{aligned} & 0.001 \\ & 4.999 \end{aligned}$ | 0.01 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{M} \Omega \mathrm{~V}+=+5 \mathrm{~V} \\ & 0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C} \end{aligned}$ |
|  | Vo low Vo high | 2.25 | $\begin{array}{r} -2.40 \\ 2.40 \end{array}$ | -2.25 | 2.25 | $\begin{array}{r} -2.40 \\ 2.40 \end{array}$ | -2.25 | 2.25 | $\begin{array}{r} -2.40 \\ 2.40 \end{array}$ | -2.25 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=100 \mathrm{~K} \Omega \mathrm{~V}_{\mathrm{S}}= \pm 2.5 \mathrm{~V} \\ & 0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A} \leq} \leq+70^{\circ} \mathrm{C} \end{aligned}$ |
| Output Short Circuit Current | ISC |  | 200 |  |  | 200 |  |  | 200 |  | $\mu \mathrm{A}$ |  |
| Supply Current | Is |  | 120 | 200 |  | 120 | 200 |  | 120 | 200 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ No Load |
| Power Dissipation | $\mathrm{P}_{\mathrm{D}}$ |  |  | 1.0 |  |  | 1.0 |  |  | 1.0 | $\mu \mathrm{W}$ | All amplifiers $\mathrm{V}_{\mathrm{S}}= \pm 2.5 \mathrm{~V}$ |

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \mathrm{V}_{\mathrm{S}}= \pm 2.5 \mathrm{~V}$ unless otherwise specified

| Parameter | Symbol | 4706A |  |  | 4706B |  |  | 4706 |  |  | Unit | Test Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max |  |  |
| Input <br> Capacitance | CIN |  | 1 |  |  | 1 |  |  | 1 |  | pF |  |
| Bandwidth | BW |  | 200 |  |  | 200 |  |  | 200 |  | KHz |  |
| Slew Rate | $\mathrm{S}_{\mathrm{R}}$ |  | 0.17 |  |  | 0.17 |  |  | 0.17 |  | V/us | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=100 \mathrm{~K} \Omega \\ & \mathrm{~A}_{V}=+1 \end{aligned}$ |
| Rise time | $\mathrm{tr}_{\mathrm{r}}$ |  | 1.0 |  |  | 1.0 |  |  | 1.0 |  | us | $\mathrm{R}_{\mathrm{L}}=100 \mathrm{~K} \Omega$ |
| Overshoot <br> Factor |  |  | 20 |  |  | 20 |  |  | 20 |  | \% | $\begin{aligned} & R_{\mathrm{L}}=100 \mathrm{~K} \Omega \\ & \mathrm{C}_{\mathrm{L}}=25 \mathrm{pF} \end{aligned}$ |
| Settling <br> Time | $\mathrm{t}_{\mathrm{s}}$ |  | 10.0 |  |  | 10.0 |  |  | 10.0 |  | $\mu \mathrm{S}$ | $\begin{aligned} & 0.1 \% A V=1 \\ & C_{L}=25 p F R_{L}=100 K \Omega \end{aligned}$ |
| Channel Separation | Cs |  | 140 |  |  | 140 |  |  | 140 |  | dB | $A V=100$ |

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ VS $= \pm 1.0 \mathrm{~V}$ unless otherwise specified

| Parameter | Symbol | 4706A |  |  | 4706B |  |  | 4706 |  |  | Unit | Test <br> Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max |  |  |
| Power Supply Rejection Ratio | PSRR |  | 80 |  |  | 80 |  |  | 80 |  | dB | $R \mathrm{~S} \leq 1 \mathrm{M} \Omega$ |
| Common Mode Rejection Ratio | CMRR |  | 80 |  |  | 80 |  |  | 80 |  | dB | $\mathrm{R}_{\mathrm{S}} \leq 1 \mathrm{M} \Omega$ |
| Large Signal Voltage Gain | $A_{V}$ |  | 50 |  |  | 50 |  |  | 50 |  | $\mathrm{V} / \mathrm{mV}$ | $R_{L}=1 \mathrm{M} \Omega$ |
| Output Voltage Range | $\mathrm{V}_{\mathrm{O}}$ low $V_{0}$ high | . 90 | $\begin{array}{r} -0.95 \\ 0.95 \end{array}$ | -. 90 | . 90 | $\begin{array}{r} -0.95 \\ 0.95 \end{array}$ | -. 90 | . 90 | $\begin{array}{r} -0.95 \\ 0.95 \end{array}$ | -. 90 | $\begin{aligned} & \text { V } \\ & \text { V } \end{aligned}$ | $R_{L}=1 \mathrm{M} \Omega$ |
| Bandwidth | BW |  | 200 |  |  | 200 |  |  | 200 |  | KHz |  |
| Slew Rate | $S_{R}$ |  | 0.1 |  |  | 0.1 |  |  | 0.1 |  | V/us | $\begin{aligned} & \mathrm{A}_{\mathrm{V}}=+1 \\ & \mathrm{C}_{\mathrm{L}}=25 \mathrm{pF} \end{aligned}$ |

$\mathrm{V}_{\mathrm{S}}= \pm 2.5 \mathrm{~V}-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ unless otherwise specified

| Parameter | Symbol | 4706ADB |  |  | 4706BDB |  |  | 4706DB |  |  | Unit | Test <br> Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max |  |  |
| Input Offset Voltage | V ${ }_{\text {OS }}$ |  |  | 3.0 |  |  | 6.0 |  |  | 15.0 | mV | $\mathrm{R}_{\mathrm{S}} \leq 1 \mathrm{M} \Omega$ |
| Input Offset Current | los |  | 1 | 4 |  | 1 | 4 |  | 1 | 4 | nA |  |
| Input Bias Current | $\mathrm{I}_{\mathrm{B}}$ |  | 1 | 4 |  | 1 | 4 |  | 1 | 4 | nA |  |
| Power Supply Rejection Ratio | PSRR | 60 | 75 |  | 60 | 75 |  | 60 | 75 |  | dB | $\mathrm{R}_{\mathrm{S}} \leq 1 \mathrm{M} \Omega$ |
| Common Mode Rejection Ratio | CMRR | 60 | 83 |  | 60 | 83 |  | 60 | 83 |  | dB | $\mathrm{R}_{\mathrm{S}} \leq 1 \mathrm{M} \Omega$ |
| Large Signal Voltage Gain | AV | 10 | 50 |  | 10 | 50 |  | 7 | 50 |  | V/mV | $R_{L}=1 \mathrm{M} \Omega$ |
| Output Voltage <br> Range | $\mathrm{V}_{\mathrm{O}}$ low <br> $\mathrm{V}_{\mathrm{O}}$ high | 2.25 | $\begin{array}{r} -2.40 \\ 2.40 \\ \hline \end{array}$ | -2.25 | 2.25 | $\begin{array}{r} -2.40 \\ 2.40 \\ \hline \end{array}$ | 2.25 | 2.25 | $\begin{array}{r} -2.40 \\ 2.40 \\ \hline \end{array}$ | -2.25 | $\begin{array}{\|l} \hline \mathrm{V} \\ \mathrm{~V} \end{array}$ | $R_{L}=1 \mathrm{M} \Omega$ |

## Design \& Operating Notes:

1. The ALD4706A/ALD4706B/ALD4706 CMOS operational amplifier uses a 3 gain stage architecture and an improved frequency compensation scheme to achieve large voltage gain, high output driving capability, and better frequency stability. In a conventional CMOS operational amplifier design, compensation is achieved with a pole splitting capacitor together with a nulling resistor. This method is, however, very bias dependent and thus cannot accommodate the large range of supply voltage operation as is required from a stand alone CMOS operational amplifier. The ALD4706A/ALD4706B/ ALD4706 is internally compensated for unity gain stability using a novel scheme that does not use a nulling resistor. This scheme produces a clean single pole roll off in the gain characteristics while providing for more than 70 degrees of phase margin at the unity gain frequency.
2. The ALD4706A/ALD4706B/ALD4706 has complementary p-channel and $n$-channel input differential stages connected in parallel to accomplish rail to rail input common mode voltage range. This means that with the ranges of common mode input voltage close to the power supplies, one of the two differential stages is switched off internally. To maintain compatibility with other operational amplifiers, this switching point has been selected to be about 1.5 V below the positive supply voltage. Since offset voltage trimming on the ALD4706A/ ALD4706B/ALD4706 is made when the input voltage is symmetrical to the supply voltages, this internal switching does not affect a large variety of applications such as an inverting amplifier or non-inverting amplifier with a gain larger than 2.5 ( 5 V operation), where the common mode voltage does not make excursions above this switching point. The user should however, be aware that this switching does take place if the operational amplifier is connected as a unity gain buffer and should make provision in his design to allow for input offset voltage variations.
3. The input bias and offset currents are essentially input protection diode reverse bias leakage currents, and are typically less than 0.1 pA
at room temperature. This low input bias current assures that the analog signal from the source will not be distorted by input bias currents. Normally, this extremely high input impedance of greater than $10^{13} \Omega$ would not be a problem as the source impedance would limit the node impedance. However, for applications where source impedance is very high, it may be necessary to limit noise and hum pickup through proper shielding.
4. The output stage consists of class $A B$ complementary output drivers, capable of driving a low resistance load. The output voltage swing is limited by the drain to source on-resistance of the output transistors as determined by the bias circuitry, and the value of the load resistor. When connected in the voltage follower configuration, the oscillation resistant feature, combined with the rail to rail input and output feature, makes an effective analog signal buffer for medium to high source impedance sensors, transducers, and other circuit networks.
5. The ALD4706A/ALD4706B/ALD4706 operational amplifier has been designed to provide full static discharge protection. Internally, the design has been carefully implemented to minimize latch up. However, care must be exercised when handling the device to avoid strong static fields that may degrade a diode junction, causing increased input leakage currents. In using the operational amplifier, the user is advised to power up the circuit before, or simultaneously with, any input voltages applied and to limit input voltages to not exceed 0.3 V of the power supply voltage levels.
6. The ALD4706A/ALD4706B/ALD4706, with its ultra micropower operation, offers numerous benefits in reduced power supply requirements, less noise coupling and current spikes, less thermally induced drift, better overall reliability due to lower self heating, and lower input bias current. It requires practically no warm up time as the chip junction heats up to only $0.1^{\circ} \mathrm{C}$ above ambient temperature under most operating conditions.

## TYPICAL PERFORMANCE CHARACTERISTICS



TYPICAL PERFORMANCE CHARACTERISTICS (cont'd)


INPUT OFFSET VOLTAGE AS A FUNCTION OF AMBIENT TEMPERATURE REPRESENTATIVE UNITS


INPUT OFFSET VOLTAGE AS A FUNCTION OF COMMON MODE INPUT VOLTAGE


LARGE - SIGNAL TRANSIENT
RESPONSE


OUTPUT VOLTAGE SWING AS A FUNCTION OF SUPPLY VOLTAGE


OPEN LOOP VOLTAGE GAIN AS A FUNCTION OF FREQUENCY


LARGE - SIGNAL TRANSIENT RESPONSE


SMALL - SIGNAL TRANSIENT RESPONSE

| $-100 \mathrm{mV} / \mathrm{div}$ |  |  |  |  | $\mathrm{V}_{\mathrm{S}}= \pm 2.5 \mathrm{~V}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |
|  |  |  |  |  | $\mathrm{R}_{\mathrm{L}}=100 \mathrm{~K} \Omega$ |
|  |  |  |  |  | $\mathrm{C}_{\mathrm{L}}=25 \mathrm{pF}$ |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
| $50 \mathrm{mV} / \mathrm{div}$ |  |  |  |  | 10us/div |



TWO STAGE HIGH GAIN AMPLIFIER

$0 \leq V_{I N} \leq 5 \mathrm{~V}$

PHOTO DETECTOR CURRENT TO VOLTAGE CONVERTER


RAIL-TO-RAIL WINDOW COMPARATOR


## HIGH INPUT IMPEDANCE RAIL-TO-RAIL PRECISION DC SUMMING AMPLIFIER



RIN $=10 \mathrm{M} \Omega$ Accuracy limited by resistor tolerances and input offset voltage

## 14 Pin Plastic SOIC Package



| Dim | Millimeters |  | Inches |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Max | Min | Max |  |  |
| $\mathbf{A}$ | 1.35 | 1.75 | 0.053 | 0.069 |  |  |
| $\mathbf{A}_{\mathbf{1}}$ | 0.10 | 0.25 | 0.004 | 0.010 |  |  |
| $\mathbf{b}$ | 0.35 | 0.45 | 0.014 | 0.018 |  |  |
| $\mathbf{C}$ | 0.18 | 0.25 | 0.007 | 0.010 |  |  |
| D-14 | 8.55 | 8.75 | 0.336 | 0.345 |  |  |
| E | 3.50 | 4.05 | 0.140 | 0.160 |  |  |
| $\mathbf{e}$ | 1.27 |  | BSC | 0.050 |  | BSC |
| $\mathbf{H}$ | 5.70 | 6.30 | 0.224 | 0.248 |  |  |
| $\mathbf{L}$ | 0.60 | 0.937 | 0.024 | 0.037 |  |  |
| $\varnothing$ | $0^{\circ}$ | $8^{\circ}$ | $0^{\circ}$ | $8^{\circ}$ |  |  |
| $\mathbf{S}$ | 0.25 | 0.50 | 0.010 | 0.020 |  |  |



## PDIP-14 PACKAGE DRAWING

## 14 Pin Plastic DIP Package



## 14 Pin CERDIP Package



## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Operational Amplifiers - Op Amps category:
Click to view products by Advanced Linear Devices manufacturer:
Other Similar products are found below :
NCV33072ADR2G LM258AYDT LM358SNG 430227FB UPC824G2-A LT1678IS8 042225DB 058184EB UPC822G2-A UPC259G2-A UPC258G2-A NCV33202DMR2G NTE925 AZV358MTR-G1 AP4310AUMTR-AG1 HA1630D02MMEL-E HA1630S01LPEL-E SCY33178DR2G NJU77806F3-TE1 NCV5652MUTWG NCV20034DR2G LM324EDR2G LM2902EDR2G NTE7155 NTE778S NTE871 NTE924 NTE937 MCP6V17T-E/MNY MCP6V19-E/ST MXD8011HF MCP6V16UT-E/OT MCP6V17T-E/MS MCP6V19T-E/ST SCY6358ADR2G ADA4523-1BCPZ LTC2065HUD\#PBF ADA4523-1BCPZ-RL7 2SD965T-R RS6332PXK BDM8551 BDM321 MD1324 COS8052SR COS8552SR COS8554SR COS2177SR COS2353SR COS724TR LM2902M/TR


[^0]:    * Contact factory for leaded (non-RoHS) or high temperature versions

