## Highly Programmable Hall-Effect Switch

## FEATURES AND BENEFITS

- Chopper stabilization for stable switchpoints throughout operating temperature range
- Externally programmable:
- Operate point(through the VCC pin)
- Output polarity
- Output fall time for reduced EMI in automotive applications
- On-board voltage regulator for 3 to 24 V operation
- On-chip protection against:
- Supply transients
- Output short-circuits
- Reverse battery condition


## PACKAGES:



## DESCRIPTION

The A1128 is a field-programmable, unipolar Hall-effect switch designed for use in high-temperature applications. This device uses a chopper-stabilization technique to eliminate offset inherent in single-element devices.

The devices are externally programmable. A wide range of programmability is available on the magnetic operate point, $\mathrm{B}_{\mathrm{OP}}$, while the hysteresis remains fixed. This advanced feature allows optimization of the sensor IC switchpoint and can drastically reduce the effects of mechanical placement tolerances found in end-use production environments.

A proprietary dynamic offset cancellation technique, with an internal high-frequency clock, reduces the residual offset voltage, which is normally caused by device overmolding, temperature dependencies, and thermal stress. Having the Hall element and amplifier in a single chip minimizes many problems normally associated with low-level analog signals.

Two package styles provide a magnetically optimized package for most applications. Type LT is a miniature SOT89/TO-243AA surface mount package that is thermally enhanced with an exposed ground tab, and type UA is a three-lead ultramini SIP for through-hole mounting. The packages are lead $(\mathrm{Pb})$ free, with $100 \%$ matte-tin-plated leadframes.

Functional Block Diagram


## SELECTION GUIDE

| Part Number | Packing [1] | Package |
| :---: | :---: | :---: |
| A1128LLTTR-T [2] | 7-in. reel, 1000 pieces/reel | 3-pin SOT89/TO-243 surface mount |
| A1128LUA-T | Bulk, 500 pieces/bag | 3-pin SIP through hole |
| A1128LUATS-T | 13-in. reel, 4000 pieces/reel | 3-pin SIP, TS leadform, surface mount |


${ }^{[1]}$ Contact Allegro ${ }^{\text {TM }}$ for additional packaging options.
${ }^{[2]}$ Last-Time Buy: This package variant has reached the end of its life cycle and will no longer be offered by Allegro. This product is considered obsolete and customer notification has been provided. All orders are accepted as final builds.
Date of status change: September 3, 2018. Recommended replacement: A1128LUATS-T.

## ABSOLUTE MAXIMUM RATINGS

| Characteristic | Symbol | Notes | Rating | Unit |
| :--- | :---: | :---: | :---: | :---: |
| Forward Supply Voltage | $\mathrm{V}_{\mathrm{CC}}$ |  | 28 | V |
| Reverse Supply Voltage | $\mathrm{V}_{\mathrm{RCC}}$ |  | -18 | V |
| Forward Output Voltage | $\mathrm{V}_{\text {OUT }}$ |  | 26.5 | V |
| Reverse Output Voltage | $\mathrm{V}_{\text {ROUT }}$ |  | -0.7 | V |
| Output Sink Current | $\mathrm{I}_{\text {OUT(SINK) }}$ | VCC to VOUT | 20 | mA |
| Operating Ambient Temperature | $\mathrm{T}_{\mathrm{A}}$ | L temperature range | -40 to 150 | ${ }^{\circ} \mathrm{C}$ |
| Maximum Junction Temperature | $\mathrm{T}_{\mathrm{J}}(\max )$ |  | 165 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature | $\mathrm{T}_{\text {stg }}$ |  | -65 to 170 | ${ }^{\circ} \mathrm{C}$ |

Pinout Diagrams


LT Package


UA Package

Terminal List Table

| Number | Name | Function |
| :---: | :---: | :--- |
| 1 | VCC | Input power supply |
| 2 | GND | Ground |
| 3 | VOUT | Output signal |

OPERATING CHARACTERISTICS: Valid with $T_{A}=-40^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{BYPASS}}=0.1 \mu \mathrm{~F}, \mathrm{~V}_{\mathrm{CC}}=12 \mathrm{~V}$, unless otherwise noted

| Characteristic | Symbol | Test Conditions |  | Min. | Typ. | Max. | Unit ${ }^{[1]}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ELECTRICAL CHARACTERISTICS |  |  |  |  |  |  |  |
| Supply Voltage | $\mathrm{V}_{\mathrm{CC}}$ |  |  | 3 | 12 | 24 | V |
| Supply Current | $\mathrm{I}_{\mathrm{CC}}$ | No load on VOUT |  | - | - | 5.5 | mA |
| Supply Zener Clamp Voltage | $V_{\text {ZSUPPLY }}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{CC}}=\mathrm{I}_{\mathrm{CC}}(\max )+3 \mathrm{~mA}$ |  | 28 | - | - | V |
| Output Zener Clamp Voltage | $\mathrm{V}_{\text {ZOUTPUT }}$ | $\mathrm{I}_{\text {OUT }}=3 \mathrm{~mA}$ |  | 28 | - | - | V |
| Reverse Battery Zener | $\mathrm{V}_{\mathrm{RCC}}$ |  |  | - | - | -18 | V |
| Reverse Battery Current | $\mathrm{I}_{\mathrm{RCC}}$ | $V_{C C}=-18 \mathrm{~V}$ |  | -5 | - | - | mA |
| Chopping Frequency | $\mathrm{f}_{\mathrm{C}}$ |  |  | - | 400 | - | kHz |
| POWER-ON CHARACTERISTICS |  |  |  |  |  |  |  |
| Power-On Time | $\mathrm{t}_{\mathrm{PO}}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{C}_{\text {LOAD }}(\mathrm{PROBE})=10 \mathrm{pF}$ |  | - | - | 30 | $\mu \mathrm{s}$ |
| Power-On State ${ }^{[2]}$ | POS | POL $=0 ; \mathrm{B}<\mathrm{B}_{\text {RP }}, \mathrm{t}>\mathrm{t}_{\text {on }}$ |  | - | High | - | - |
|  |  | $\mathrm{POL}=1 ; \mathrm{B}<\mathrm{B}_{\mathrm{RP}}, \mathrm{t}>\mathrm{t}_{\text {on }}$ |  | - | Low | - | - |
| OUTPUT STAGE CHARACTERISTICS |  |  |  |  |  |  |  |
| Output Saturation Voltage | $\mathrm{V}_{\text {OUT(sat) }}$ | $\mathrm{I}_{\text {OUT }}=20 \mathrm{~mA}$ |  | - | 175 | 400 | mV |
| Output Leakage Current | $\mathrm{I}_{\text {OFF }}$ | $\mathrm{V}_{\text {OUT }}=24 \mathrm{~V}$; Switch state $=$ Off |  | - | - | 10 | $\mu \mathrm{A}$ |
| Output Current Limit | $\mathrm{l}_{\text {OUT(lim) }}$ | Short-Circuit Protection, Output = On |  | 30 | - | 90 | mA |
| Output Rise Time ${ }^{[3][4]}$ | $\mathrm{t}_{\mathrm{r}}$ | $\mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}, \mathrm{R}_{\text {LOAD }}=820 \Omega, \mathrm{C}_{\text {LOAD }}=10 \mathrm{pF}$ |  | - | - | 2 | $\mu \mathrm{s}$ |
|  |  | $\mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}, \mathrm{R}_{\text {LOAD }}=2 \mathrm{k} \Omega, \mathrm{C}_{\text {LOAD }}=4.7 \mathrm{nF}$ |  | - | 21 | - | $\mu \mathrm{s}$ |
| Output Fall Time ${ }^{[4]}$ | $\mathrm{t}_{\mathrm{f}}$ | $\begin{aligned} & \text { FALL }=0, \mathrm{~V}_{\mathrm{CC}}=12 \mathrm{~V}, \mathrm{R}_{\text {LOAD }}=820 \Omega, \\ & \mathrm{C}_{\mathrm{LOAD}}=10 \mathrm{pF} \end{aligned}$ |  | - | - | 2 | $\mu \mathrm{s}$ |
|  |  | $\begin{aligned} & \mathrm{FALL}=1, \mathrm{~V}_{\mathrm{CC}}=12 \mathrm{~V}, \mathrm{R}_{\text {LOAD }}=2 \mathrm{k} \Omega, \\ & \mathrm{C}_{\mathrm{LOAD}}=4.7 \mathrm{nF} \end{aligned}$ |  | - | 6.5 | - | $\mu \mathrm{s}$ |
|  |  | $\begin{aligned} & \text { FALL }=2, \mathrm{~V}_{\mathrm{CC}}=12 \mathrm{~V}, \mathrm{R}_{\mathrm{LOAD}}=2 \mathrm{k} \Omega, \\ & \mathrm{C}_{\mathrm{LOAD}}=4.7 \mathrm{nF} \end{aligned}$ |  | - | 10 | - | $\mu \mathrm{s}$ |
|  |  | $\begin{aligned} & \mathrm{FALL}=3, \mathrm{~V}_{\mathrm{CC}}=12 \mathrm{~V}, \mathrm{R}_{\mathrm{LOAD}}=2 \mathrm{k} \Omega, \\ & \mathrm{C}_{\mathrm{LOAD}}=4.7 \mathrm{nF} \end{aligned}$ |  | - | 12.5 | - | $\mu \mathrm{s}$ |
| Output Polarity ${ }^{[2]}$ | POL | $\mathrm{POL}=0$ | $\mathrm{B}>\mathrm{B}_{\mathrm{OP}}$ | - | Low | - | - |
|  |  |  | $\mathrm{B}<\mathrm{B}_{\mathrm{RP}}$ | - | High | - | - |
|  |  | POL = 1 | $\mathrm{B}>\mathrm{B}_{\text {OP }}$ | - | High | - | - |
|  |  |  | $B<B_{R P}$ | - | Low | - | - |

Continued on the next page...


Rise Time and Fall Time Definitions

OPERATING CHARACTERISTICS (continued): Valid with $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{BYPASS}}=0.1 \mu \mathrm{~F}, \mathrm{~V}_{\mathrm{CC}}=12 \mathrm{~V}$,
unless otherwise noted

| Characteristic | Symbol | Test Conditions | Min. | Typ. | Max. | Unit ${ }^{[1]}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| MAGNETIC CHARACTERISTICS (valid $\mathrm{V}_{\text {CC }}=3$ to $24 \mathrm{~V}, \mathrm{~T}_{J} \leq \mathrm{T}_{\mathrm{J}}(\mathrm{max})$, unless otherwise noted) |  |  |  |  |  |  |
| Pre-Programming $\mathrm{B}_{\mathrm{OP}}$ Target | $\mathrm{B}_{\text {OPinit }}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{BOPPOL}=0$ | - | -35 | - | G |
|  |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{BOPPOL}=1$ | - | 35 | - | G |
| Switchpoint Thermal Drift [5] | $\Delta \mathrm{B}_{\mathrm{OP}}$ | LT package, $\mathrm{B}_{\mathrm{OP}}= \pm 650 \mathrm{G}$ | -0.14 | -0.03 | 0.08 | \%/ ${ }^{\circ} \mathrm{C}$ |
|  |  | UA package, $\mathrm{B}_{\mathrm{OP}}= \pm 650 \mathrm{G}$ | -0.08 | 0.00 | 0.08 | \%/ ${ }^{\circ} \mathrm{C}$ |
| Hysteresis | $\mathrm{B}_{\text {hys }}$ | $\mathrm{B}_{\mathrm{OP}}-\mathrm{B}_{\mathrm{RP}}$ | 5 | 15 | 30 | G |
| PROGRAMMING CHARACTERISTICS |  |  |  |  |  |  |
| Switchpoint Magnitude Selection Bits | Bit $_{\text {Bopsel }}$ |  | - | 8 | - | bit |
| Switchpoint Polarity Bits | $\mathrm{Bit}_{\text {BOPPOL }}$ |  | - | 1 | - | bit |
| Output Polarity Bits | $\mathrm{Bit}_{\mathrm{POL}}$ |  | - | 1 | - | bit |
| Fall Time Bits | $\mathrm{Bit}_{\text {FALL }}$ |  | - | 2 | - | bit |
| Device Lock Bits | Bit LOCK |  | - | 1 | - | bit |
| Programmable $\mathrm{B}_{\mathrm{OP}}$ Range | $\mathrm{B}_{\text {OP }}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{BOPPOL}=1$ (minimum at BOPSEL $=255$, maximum at BOPSEL $=0$ ) | -650 | - | 20 | G |
|  |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{BOPPOL}=0$ (minimum at BOPSEL $=0$, maximum at BOPSEL $=255$ ) | -20 | - | 650 | G |
| $\mathrm{B}_{\text {Op }}$ Step Size | $\mathrm{Res}_{\text {BOP }}$ | Bit = LSB of BOPSEL | - | 4 | 8 | G |

${ }^{[1]} 1 \mathrm{G}$ (gauss) $=0.1 \mathrm{mT}$ (millitesla).
${ }^{[2]}$ Output state when device configured as shown in figure 1.
${ }^{[3]}$ Output Rise Time is governed by external circuit tied to VOUT.
${ }^{[4]}$ Measured from $10 \%$ to $90 \%$ steady state output.
${ }^{[5]}$ Internal trimming utilized to minimize switchpoint drift across the operating temperature range.

THERMAL CHARACTERISTICS: May require derating at maximum conditions; see Application Information

| Characteristic | Symbol | Test Conditions* | Value | Units |
| :---: | :---: | :---: | :---: | :---: |
| Package Thermal Resistance | $\mathrm{R}_{\theta \mathrm{JA}}$ | Package UA, 1-layer PCB with copper limited to solder pads | 165 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  |  | Package LT, 1-layer PCB with copper limited to solder pads | 180 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  |  | Package LT, 2-layer PCB with $0.94 \mathrm{in}^{2}$ copper each side | 78 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

*Additional thermal information available on Allegro website.



## CHARACTERISTIC PERFORMANCE

Supply Current (On) versus Ambient Temperature


Supply Current (Off) versus Ambient Temperature


Saturation Voltage versus Ambient Temperature


## APPLICATION INFORMATION



Figure 1. Typical Application Circuit

## CHOPPER STABILIZATION TECHNIQUE

When using Hall-effect technology, a limiting factor for switch point accuracy is the small signal voltage developed across the Hall element. This voltage is disproportionally small relative to the offset that can be produced at the output of the Hall sensor IC. This makes it difficult to process the signal while maintaining an accurate, reliable output over the specified operating temperature and voltage ranges. Chopper stabilization is a unique approach used to minimize Hall offset on the chip. Allegro employs a technique to remove key sources of the output drift induced by thermal and mechanical stresses. This offset reduction technique is based on a signal modulation-demodulation process. The undesired offset signal is separated from the magnetic fieldinduced signal in the frequency domain, through modulation. The subsequent demodulation acts as a modulation process for the offset, causing the magnetic field-induced signal to recover its original spectrum at base band, while the DC offset becomes a high-frequency signal. The magnetic-sourced signal then can
pass through a low-pass filter, while the modulated DC offset is suppressed. In addition to the removal of the thermal and stress related offset, this novel technique also reduces the amount of thermal noise in the Hall sensor IC while completely removing the modulated residue resulting from the chopper operation. The chopper stabilization technique uses a high frequency sampling clock. For demodulation process, a sample and hold technique is used. This high-frequency operation allows a greater sampling rate, which results in higher accuracy and faster signal-processing capability. This approach desensitizes the chip to the effects of thermal and mechanical stresses, and produces devices that have extremely stable quiescent Hall output voltages and precise recoverability after temperature cycling. This technique is made possible through the use of a BiCMOS process, which allows the use of low-offset, low-noise amplifiers in combination with highdensity logic integration and sample-and-hold circuits.


Figure 2. Concept of Chopper Stabilization Technique

## FUNCTIONAL DESCRIPTION

When the Output Polarity bit is not set $(\mathrm{POL}=0)$, the A1128 output switches on after the magnetic field at the Hall sensor IC exceeds the operate point threshold, $\mathrm{B}_{\mathrm{OP}}$. When the magnetic field is reduced to below the release point threshold, $\mathrm{B}_{\mathrm{RP}}$, the device output switches off. The difference between the magnetic operate and release points is called the hysteresis of the device, $\mathrm{B}_{\mathrm{HYS}}$. In the alternative case, in which the Output Polarity bit is set $(\mathrm{POL}=1)$, the A1128 output switches off when the magnetic field
at the Hall sensor IC exceeds the operate point threshold, $\mathrm{B}_{\mathrm{OP}}$. When the magnetic field is reduced to below the release point threshold, $\mathrm{B}_{\mathrm{RP}}$, the device output switches on.

Note that for the Pre-Programming $\mathrm{B}_{\mathrm{OP}}$ Target, $\mathrm{B}_{\text {OPinit }}$, when BOPPOL $=0$ although the operating range is 0 to $\mathrm{B}+$, the initial $\mathrm{B}_{\text {OPinit }}$ is actually negative, and likewise, when $\mathrm{BOPPOL}=1$, although the operating range 0 to $\mathrm{B}-$, the initial $\mathrm{B}_{\text {OPinit }}$ is actually positive.


Figure 3. Hysteresis Diagrams. These plots demonstrate the behavior of the A1128 with the applied magnetic field impinging on the branded face of the device case (refer to Package Outline Drawings section). On the horizontal axis, the $\mathrm{B}+$ direction indicates increasing south or decreasing north magnetic flux density, and the B - direction indicates increasing north or decreasing south magnetic flux density.

## PROGRAMMING GUIDELINES

## OVERVIEW

Programming is accomplished by sending a series of input voltage pulses serially through the VCC (supply) pin of the device. A unique combination of different voltage level pulses controls the internal programming logic of the device to select a desired programmable parameter and change its value. There are three voltage levels that must be taken into account when programming. These levels are referred to as high $\left(\mathrm{V}_{\mathrm{PH}}\right)$, mid $\left(\mathrm{V}_{\mathrm{PM}}\right)$, and low ( $\mathrm{V}_{\mathrm{PL}}$ ).

The A1128 features three programmable modes, Try mode, Blow mode, and Read mode:

- In Try mode, programmable parameter values are set and measured simultaneously. A parameter value is stored temporarily, and reset after cycling the supply voltage.
- In Blow mode, the value of a programmable parameter may be permanently set by blowing solid-state fuses internal to the device. Device locking is also accomplished in this mode.
- In Read mode, each bit may be verified as blown or not blown.

The programming sequence is designed to help prevent the device from being programmed accidentally; for example, as a result of noise on the supply line. Note that, for all programming modes, no parameter programming registers are accessible after the devicelevel LOCK bit is set. The only function that remains accessible is the overall Fuse Checking feature.

Although any programmable variable power supply can be used to generate the pulse waveforms, for design evaluations, Allegro highly recommends using the Allegro Sensor IC Evaluation Kit,
available on the Allegro website On-line Store. The manual for that kit is available for download free of charge, and provides additional information on programming these devices. (Note: This kit is not recommended for production purposes.)

## DEFINITION OF TERMS

Register The section of the programming logic that controls the choice of programmable modes and parameters.
Bit Field The internal fuses unique to each register, represented as a binary number. Changing the bit field settings of a particular register causes its programmable parameter to change, based on the internal programming logic.


Figure 4. Programming pulse definitions (see table 1)

Table 1. Programming Pulse Requirements, Protocol at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| Characteristics | Symbol | Notes | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Programming Voltage | $\mathrm{V}_{\mathrm{PL}}$ | Measured at the VCC pin | 4.5 | 5 | 5.5 | V |
|  | $\mathrm{V}_{\mathrm{PM}}$ |  | 12.5 | - | 14 | V |
|  | $\mathrm{V}_{\mathrm{PH}}$ |  | 21 | - | 27 | V |
| Programming Current | $\mathrm{I}_{\mathrm{PP}}$ | $\mathrm{V}_{\mathrm{CC}}=5 \rightarrow 26 \mathrm{~V}, \mathrm{C}_{\mathrm{BLOW}}=0.1 \mu \mathrm{~F}$ (min); minimum supply current required to ensure proper fuse blowing. | 175 | - | - | mA |
| Pulse Width | t Low | Duration of $\mathrm{V}_{\mathrm{PL}}$ separating pulses at $\mathrm{V}_{\mathrm{PM}}$ or $\mathrm{V}_{\mathrm{PH}}$ | 20 | - | - | $\mu \mathrm{s}$ |
|  | $\mathrm{t}_{\text {ACTIVE }}$ | Duration of pulses at $\mathrm{V}_{\mathrm{PM}}$ or $\mathrm{V}_{\mathrm{PH}}$ for key/code selection | 20 | - | - | $\mu \mathrm{s}$ |
|  | $\mathrm{t}_{\text {BLOW }}$ | Duration of pulse at $\mathrm{V}_{\mathrm{PH}}$ for fuse blowing | 90 | 100 | - | $\mu \mathrm{s}$ |
| Pulse Rise Time | $t_{\text {Pr }}$ | $V_{P L}$ to $V_{P M}$ or $V_{P L}$ to $V_{P H}$ | 5 | - | 100 | $\mu \mathrm{s}$ |
| Pulse Fall Time | $t_{\text {Pf }}$ | $V_{P M}$ to $V_{P L}$ or $V_{P H}$ to $V_{P L}$ | 5 | - | 100 | $\mu \mathrm{s}$ |
| Blow Pulse Slew Rate | $\mathrm{SR}_{\text {BLOW }}$ |  | 0.375 | - | - | $\mathrm{V} / \mu \mathrm{s}$ |

Key A series of voltage pulses used to select a register or mode.
Code The number used to identify the combination of fuses activated in a bit field, expressed as the decimal equivalent of the binary value. The LSB of a bit field is denoted as code 1 , or bit 0 .

Addressing Increasing the bit field code of a selected register by serially applying a pulse train through the VCC pin of the device. Each parameter can be measured during the addressing process, but the internal fuses must be blown before the programming code (and parameter value) becomes permanent.
Fuse Blowing Applying a high voltage pulse of sufficient duration to permanently set an addressed bit by blowing a fuse internal to the device. Once a bit (fuse) has been blown, it cannot be reset.

Blow Pulse A high voltage pulse of sufficient duration to blow the addressed fuse.

Cycling the Supply Powering-down, and then powering-up the supply voltage. Cycling the supply is used to clear the programming settings in Try mode.

## Programming Procedure

Programming involves selection of a register and mode, and then setting values for parameters in the register for evaluation or fuse blowing. Figure 8 provides an overview state diagram.

## REGISTER SELECTION

Each programmable parameter can be accessed through a specific register. To select a register, from the Initial state, a sequence of voltage pulses consisting of one $V_{P H}$ pulse, one $V_{P M}$ pulse, and then a unique combination of $V_{P H}$ and $V_{P M}$ pulses, is applied serially to the VCC pin (with no $\mathrm{V}_{\mathrm{CC}}$ supply interruptions). This sequence of pulses is called the key, and uniquely identifies each register. An example register selection key is shown in figure 5.

To simplify Try mode, the A1128 provides a set of four virtual


Figure 5. Example of Try mode register selection pulses, for the $B_{O P}$ Negative Trim, Up-Counting register.
registers, one for each combination of: $\mathrm{B}_{\mathrm{OP}}$ selection (BOPSEL), $\mathrm{B}_{\mathrm{OP}}$ polarity (BOPPOL), and a facility for transiting $\mathrm{B}_{\mathrm{OP}}$ magnitude values in an increasing or decreasing sequence. These registers also allow wrapping back to the beginning of the register after transiting the register.

## MODE SELECTION

The same physical registers are used for all programming modes. To distinguish Blow mode and Read mode, when selecting the registers an additional pulse sequence consisting of eleven $\mathrm{V}_{\mathrm{PM}}$ pulses followed by one $V_{P H}$ pulse is added to the key. The combined register and mode keys are shown in table 3.

## TRY MODE

In Try mode, the bit field addressing is accomplished by applying a series of $\mathrm{V}_{\mathrm{PM}}$ pulses to the VCC pin of the device, as shown in figure 6. Each pulse increases the total bit field value of the selected parameter, increasing by one on the falling edge of each additional $V_{P M}$ pulse. When addressing a bit field in Try mode, the number of $V_{P M}$ pulses is represented by a decimal number called a code. Addressing activates the corresponding fuse locations in the given bit field by increasing the binary value of an internal DAC, up to the maximum possible code. As the value of the bit field code increases, the value of the programmable parameter changes. Measurements can be taken after each $V_{P M}$ pulse to determine if the desired result for the programmable parameter has been reached. Cycling the supply voltage resets all the locations in the bit field that have un-blown fuses to their initial states. This should also be done before selection of a different register in Try mode.

When addressing a parameter in Try mode, the bit field address (code) defaults to the value 1 , on the falling edge of the final register selection key $\mathrm{V}_{\mathrm{PH}}$ pulse (see figure 6). A complete example is shown figure 10 . Note that, in the four $\mathrm{B}_{\mathrm{OP}}$ selection virtual registers, after the maximum code is entered, the next VPM pulse wraps back to the beginning of the register, and selects code 0 .


Figure 6. Try mode bit field addressing pulses.

The four $\mathrm{B}_{\mathrm{OP}}$ selecting virtual registers allow the programmer to adjust the $\mathrm{B}_{\mathrm{OP}}$ parameter for use in north or south magnetic fields. In addition, values can be traversed from low to high, or from high to low. Figure 12 shows the relationship between the $\mathrm{B}_{\mathrm{OP}}$ parameter and the different Try mode registers. Note: See the Output Polarity section for information about setting the POL bit before using Try mode.
The FALL and POL fields are in the same register (FALL is bits 1:0, and POL is bit 2). Therefore, in Try mode both can be programmed simultaneously by adding the codes for the two parameters, and send the sum as the code. For example, sending code 7 (111) sets FALL to 3 (x11) and sets POL (1xx).

## BLOW MODE

After the required code is determined for a given parameter, its value can be set permanently by blowing individual fuses in the appropriate register bit field. Blowing is accomplished by selecting the register and mode selection key, followed by the appropriate bit field address, and ending the sequence with a Blow pulse. The Blow mode selection key is a sequence of eleven $V_{P M}$ pulses followed by one $V_{P H}$ pulse. The Blow pulse consists of a $\mathrm{V}_{\mathrm{PH}}$ pulse of sufficient duration, $\mathrm{t}_{\mathrm{BLOW}}$, to permanently set an addressed bit by blowing a fuse internal to the device. The device power must be cycled after each individual fuse is blown.

Due to power requirements, a $0.1 \mu \mathrm{~F}$ blowing capacitor, $\mathrm{C}_{\text {BLOW }}$, must be mounted between the VCC pin and the GND pin during programming, to ensure enough current is available to blow fuses. If programming in the application, $\mathrm{C}_{\text {BYPASS }}$ (see figure 1) can serve the same purpose.
The fuse for each bit in the bit field must be blown individually. The A1128 built-in circuitry allows only one fuse at a time to be blown. During Blow mode, the bit field can be considered a "onehot" shift register. Table 2 illustrates how to relate the number of $\mathrm{V}_{\mathrm{PM}}$ pulses to the binary and decimal value for Blow mode bit field addressing. It should be noted that the simple relationship between the number of $V_{P M}$ pulses and the required code is:

$$
2^{n}=\text { Code }
$$

where n is the number of $\mathrm{V}_{\mathrm{PM}}$ pulses, and the bit field has an initial state of decimal code 1 (binary 00000001). To correctly blow the required fuses, the code representing the required parameter value must be translated to a binary number. For example, as shown in figure 7, decimal code 5 is equivalent to the binary number 101. Therefore bit 2 must be addressed and blown, the device power supply cycled, and then bit 0 must be addressed and blown. The order of blowing bits, however, is not important. Blowing bit 0 first, and then bit 2 is acceptable. A complete example is shown in figure 11.

Note: After blowing, the programming is not reversible, even after cycling the supply power. Although a register bit field fuse cannot be reset after it is blown, additional bits within the same register can be blown at any time until the device is locked. For example, if bit 1 (binary 10) has been blown, it is still possible to blow bit 0 . The end result would be binary 11 (decimal code 3 ).

## LOCKING THE DEVICE

After the required code for each parameter is programmed, the device can be locked to prevent further programming of any parameters. To do so, perform the following steps:

1. Ensure that the $\mathrm{C}_{\text {BLOw }}$ capacitor is mounted.
2. Select the Output/Lock Bit register key.
3. Select Blow mode selection key.
4. Address bit 4 (10000) by sending four $V_{P M}$ pulses.
5. Send one Blow pulse, at $\mathrm{I}_{\mathrm{PP}}$ and $\mathrm{SR}_{\mathrm{BLOW}}$, and sustain it for $t_{\text {BLOW }}$.
6. Delay for a $\mathrm{t}_{\text {LOW }}$ interval, then power-down.
7. Optionally check all fuses.

## Table 2. Blow Mode Bit Field Addressing

| Quantity of <br> V $_{\text {PM }}$ Pulses | Binary <br> Register Bit Field | Decimal Equivalent <br> Code |
| :---: | :---: | :---: |
| 0 | 00000001 | 1 |
| 1 | 00000010 | 2 |
| 2 | 00000100 | 4 |
| 3 | 00001000 | 8 |
| 4 | 00010000 | 16 |
| 5 | 00100000 | 32 |
| 6 | 01000000 | 64 |
| 7 | 10000000 | 128 |



Figure 7. Example of code 5 broken into its binary components.

Table 3. Programming Logic Table

| Register Name [Selection Key] | Bit Field Address (Code) |  | Notes |
| :---: | :---: | :---: | :---: |
|  | $\begin{gathered} \text { Binary } \\ (M S B \rightarrow \text { LSB }) \end{gathered}$ | Decimal Equivalent |  |
| TRY MODE REGISTER SELECTIONS |  |  |  |
| $B_{\text {OP }}$ Positive, Trim Up-Counting$\left[2 \times \mathrm{V}_{\mathrm{PH}}\right]$ | 00000000 | 0 | Increase $\mathrm{B}_{\mathrm{OP}}$ (South field). Code 1 automatically selected when register entered, wraps back to code 0 . |
|  | 11111111 | 255 | $\mathrm{B}_{\mathrm{OP}}$ selection is at maximum value. |
| $\mathrm{B}_{\mathrm{OP}}$ Negative, Trim Up-Counting$\left[\mathrm{V}_{\mathrm{PH}} \rightarrow \mathrm{~V}_{\mathrm{PM}} \rightarrow 2 \times \mathrm{V}_{\mathrm{PH}}\right]$ | 00000000 | 0 | Increase $\mathrm{B}_{\mathrm{OP}}$ (North field). Code 1 automatically selected when register entered, wraps back to code 0 . |
|  | 11111111 | 255 | $\mathrm{B}_{\mathrm{OP}}$ selection is at maximum value. |
| $\mathrm{B}_{\mathrm{OP}}$ Positive, Trim Down-Counting$\left[2 \times \mathrm{V}_{\mathrm{PH}} \rightarrow 4 \times \mathrm{V}_{\mathrm{PM}} \rightarrow \mathrm{~V}_{\mathrm{PH}}\right]$ | 11111111 | 0 | Decrease $\mathrm{B}_{\mathrm{OP}}$ (South field). Code 1 automatically selected when register entered, wraps back to code 0 . Code is automatically inverted (code 1 selects $\mathrm{B}_{\mathrm{OP}}$ selection maximum value minus 1.) |
|  | 00000000 | 255 | $\mathrm{B}_{\mathrm{OP}}$ selection is at minimum value. |
| $\mathrm{B}_{\mathrm{OP}}$ Negative, Trim Down-Counting$\begin{gathered} {\left[\mathrm{V}_{\mathrm{PH}} \rightarrow \mathrm{~V}_{\mathrm{PM}} \rightarrow 2 \times \mathrm{V}_{\mathrm{PH}}\right.} \\ \left.\rightarrow 4 \times \mathrm{V}_{\mathrm{PM}} \rightarrow \mathrm{~V}_{\mathrm{PH}}\right] \end{gathered}$ | 11111111 | 0 | Decrease $\mathrm{B}_{\mathrm{OP}}$ (North field). Code 1 automatically selected when register entered, wraps back to code 0 . Code is automatically inverted (code 1 selects $\mathrm{B}_{\mathrm{OP}}$ selection maximum value minus 1.) |
|  | 00000000 | 255 | $\mathrm{B}_{\mathrm{OP}}$ selection is at minimum value. |
| Output / Fuse Checking$\left[\mathrm{V}_{\mathrm{PH}} \rightarrow 3 \times \mathrm{V}_{\mathrm{PM}} \rightarrow \mathrm{~V}_{\mathrm{PH}}\right]$ | $\times 01$ | 1 | Output Fall Time (FALL). Code 1 automatically selected. Minimum value. |
|  | $\times 11$ | 3 | Output Fall Time (FALL) selection is at maximum value. |
|  | 0xx | 0 | Output Polarity Bit (POL). Default, no fuse blowing required. $P O L=0$, see figures $3 A$ and $3 C$. |
|  | 1xx | 4 | Output Polarity Bit (POL). Code 1 automatically selected. POL = 1, see figures 3B and 3D. Code references a single bit only. |
|  | 1000 | 8 | Fuse Threshold Low Register. Code 1 automatically selected when register entered. Checks un-blown fuses. Code references a single bit only. |
|  | 1001 | 9 | Fuse Threshold High Register. Checks blown fuses. |
| BLOW OR READ MODE REGISTER SELECTIONS |  |  |  |
| $\begin{gathered} \mathrm{B}_{\mathrm{OP}} \text { Selection } \\ (\mathrm{BOPSEL}) \\ \rightarrow 2 \times \mathrm{V}_{\mathrm{PH}} \\ \left.\rightarrow 11 \times \mathrm{V}_{\mathrm{PM}} \rightarrow \mathrm{~V}_{\mathrm{PH}}\right] \end{gathered}$ | 00000000 | 0 | $\mathrm{B}_{\mathrm{OP}}$ magnitude selection. Default, no fuse blowing required. Minimum value, corresponding to $\mathrm{B}_{\mathrm{OP}}(\mathrm{min})$. |
|  | 11111111 | 255 | $\mathrm{B}_{\mathrm{OP}}$ magnitude selection. Maximum value, corresponding to $\mathrm{B}_{\mathrm{OP}}(\mathrm{max})$. |
| $B_{\mathrm{OP}}$ Polarity (BOPPOL)$\begin{aligned} & {\left[\mathrm{V}_{\mathrm{PH}} \rightarrow \mathrm{~V}_{\mathrm{PM}} \rightarrow \mathrm{~V}_{\mathrm{PH}}\right.} \\ & \left.\rightarrow 11 \times \mathrm{V}_{\mathrm{PM}} \rightarrow \mathrm{~V}_{\mathrm{PH}}\right] \end{aligned}$ | 0 | 0 | South field polarity. Default, no fuse blowing required. |
|  | 1 | 1 | North field polarity. Code 1 (bit 0) automatically selected. |
| Output / Lock Bit$\xrightarrow{\left[\mathrm{V}_{\mathrm{PH}} \rightarrow 3 \times \mathrm{V}_{\mathrm{PM}} \rightarrow \mathrm{~V}_{\mathrm{PH}}\right.}$ | 00 | 0 | Output Fall Time (FALL). Default, no fuse blowing required. |
|  | 11 | 3 | Output Fall Time (FALL) selection is at maximum value. Code 1 (bit 0 ) automatically selected. |
|  | 000 | 0 | Output Polarity Bit (POL). Default, no fuse blowing required. POL = 0, see figures 3A and 3C. |
|  | 100 | 4 | Output Polarity Bit (POL). Code 1 (bit 0) automatically selected. Code refers to bit 2 only. POL = 1, see figures 3B and 3D. |
|  | 10000 | 16 | Lock bit (LOCK). Locks access to all registers with exception of Fuse Threshold registers. Code 1 (bit 0 ) automatically selected in Blow mode. Code refers to bit 5 only. |
|  | 0 to 1111111 | - | Read mode bit values. Sequentially selects each bit in selected Blow mode register for reading bit status as blown or not blown. Code 1 (bit 0) automatically selected. Monitor VOUT after each pulse. |



## FUSE CHECKING

Incorporated in the A1128 is circuitry to simultaneously check the integrity of the fuse bits. The fuse checking feature is enabled by using the Fuse Checking registers, and while in Try mode, applying the codes shown in table 3 . The register is only valid in Try mode and is available before or after the programming LOCK bit is set.

Selecting the Fuse Threshold High register checks that all blown fuses are properly blown. Selecting the Fuse Threshold Low register checks all un-blown fuses are properly intact. The supply current, $\mathrm{I}_{\mathrm{CC}}$, increases by $250 \mu \mathrm{~A}$ if a marginal fuse is detected. If all fuses are correctly blown or fully intact, there will be no change in supply current.

## OUTPUT POLARITY

When selecting the $\mathrm{B}_{\mathrm{OP}}$ registers in Try mode, the output polarity is determined by the value of the Output Polarity bit (POL). The default value is $\mathrm{POL}=0$ (fuse un-blown). For applications that require the output states defined by POL $=1$ (see Operating Characteristics table), it is recommended to first permanently blow the POL bit by selecting the Output / Lock bit register, and code 4. The output is then defined by $\mathrm{POL}=1$ when selecting the $\mathrm{B}_{\mathrm{OP}}$ Try mode registers. See table 3 for parameter details.

## ADDITIONAL GUIDELINES

The additional guidelines in this section should be followed to ensure the proper behavior of these devices:

- The power supply used for programming must be capable of delivering at least $\mathrm{V}_{\mathrm{PH}}$ and 175 mA .
- Be careful to observe the $t_{\text {LOW }}$ delay time before powering down the device after blowing each bit.
- Set the LOCK bit (only after all other parameters have been programmed and validated) to prevent any further programming of the device.


## READ MODE

The A1128 features a Read mode that allows the status of each programmable fuse to be read back individually. The status, blown or not blown, of the addressed fuse is determined by monitoring the state of the VOUT pin. A complete example is shown in figure 9 .
Read mode uses the same register selection keys as Blow mode (see table 3), allowing direct addressing of the individual fuses in the BOPPOL and BOPSEL registers (do not inadvertently send a Blow pulse while in Read mode). After sending the register and mode selection keys, that is, after the falling edge of the final $\mathrm{V}_{\mathrm{PH}}$ pulse in the key, the first bit (the LSB) is selected. Each additional $\mathrm{V}_{\mathrm{PM}}$ pulse addresses the next bit in the selected register, up


Figure 9. Read mode example. Pulse sequence for accessing the $\mathrm{B}_{\mathrm{OP}}$ Selection register (BOPSEL) and reading back the status of each of the eight bit fields. In this example, the code (blown fuses) is $2^{0}+2^{3}+2^{4}+2^{6}=89(01011001)$. After each address pulse is sent, the voltage on the VOUT pin will be at GND for blown fuses and at $\mathrm{V}_{\mathrm{CC}}$ ( $a t \mathrm{~V}_{\mathrm{PL}}$ or $\mathrm{V}_{\mathrm{PM}}$ ) for un-blown fuses.
to the MSB. Read mode is available only before the LOCK bit has been set.

After the final $\mathrm{V}_{\mathrm{PH}}$ key pulse, and after each $\mathrm{V}_{\mathrm{PM}}$ address pulse, if $\mathrm{V}_{\text {OUT }}$ is low, the corresponding fuse can be considered blown
(the status of the Output Polarity bit, POL, does not affect Read mode output values, allowing POL to be tested also). If the output state is high, the fuse can be considered un-blown. During Read mode VOUT must be pulled high using a pull-up resistor (see $\mathrm{R}_{\text {LOAD }}$ in the Typical Application Circuit diagram).


Figure 10. Example of Try mode programming pulses applied to the VCC pin. In this example, B $\mathrm{B}_{\mathrm{OP}}$ Positive Trim, DownCounting register is addressed to code 12 by the eleven $\mathrm{V}_{\mathrm{PM}}$ pulses (code 1 is selected automatically at the falling edge of the register-mode selection key).


Figure 11. Example of Blow mode programming pulses applied to the VCC pin. In this example, the $\mathrm{B}_{\mathrm{OP}}$ Magnitude Selection register (BOPSEL) is addressed to code 8 (bit 3 , or $3 \mathrm{~V}_{\mathrm{PM}}$ pulses) and its value is permanently blown.

## $B_{\text {OP }}$ SELECTION

The A1128 allows accurate trimming of the magnetic operate point, $\mathrm{B}_{\mathrm{OP}}$, within the application. This programmable feature reduces effects due to mechanical placement tolerances and improves performance when used in proximity or vane sensing applications.
$\mathrm{B}_{\mathrm{OP}}$ can be set to any value within the range allowed by the BOPSEL registers. This includes switchpoints of south or north polarity, and switchpoints at or near the zero crossing point for $B$. However, switching is recommended only within the Programmable $\mathrm{B}_{\mathrm{OP}}$ Range, specified in the Operating Characteristics table.

(A) Bop Positive, Trim Up-Counting Register

(C) Bop Negative, Trim Up-Counting Register

Trimming of $\mathrm{B}_{\mathrm{OP}}$ is typically done in two stages. In the first stage, $\mathrm{B}_{\mathrm{OP}}$ is adjusted temporarily using the Try mode programming features, to find the fuse value that corresponds to the optimum $\mathrm{B}_{\mathrm{OP}}$. After a value is determined, then it can be permanently set using the Blow mode features.
As an aid to programming the A1128 has several options available in Try Mode for adjusting the $\mathrm{B}_{\mathrm{OP}}$ parameter. As shown in figure 12, these allow trimming of $\mathrm{B}_{\mathrm{OP}}$ for operation in north or south polarity magnetic fields. In addition the $\mathrm{B}_{\mathrm{OP}}$ parameter can either trim-up, start at the $\mathrm{B}_{\mathrm{OP}}$ minimum value and increase to the maximum value, or trim-down, starting at the $\mathrm{B}_{\mathrm{OP}}$ maximum value and decreasing to the minimum value.

(B) $\mathrm{B}_{\mathrm{OP}}$ Positive, Trim Down-Counting Register

(D) $\mathrm{B}_{\mathrm{OP}}$ Negative, Trim Down-Counting Register

Figure 12. $\mathrm{B}_{\mathrm{OP}}$ profiles for each of the four $\mathrm{B}_{\mathrm{OP}}$ Selection virtual registers available in Try mode.

## POWER DERATING

The device must be operated below the maximum junction temperature of the device, $\mathrm{T}_{\mathrm{J}}(\max )$. Under certain combinations of peak conditions, reliable operation may require derating supplied power or improving the heat dissipation properties of the application. This section presents a procedure for correlating factors affecting operating $\mathrm{T}_{\mathrm{J}}$. (Thermal data is also available on the Allegro MicroSystems website.)
The Package Thermal Resistance, $R_{\theta J A}$, is a figure of merit summarizing the ability of the application and the device to dissipate heat from the junction (die), through all paths to the ambient air. Its primary component is the Effective Thermal Conductivity, K, of the printed circuit board, including adjacent devices and traces. Radiation from the die through the device case, $\mathrm{R}_{\theta \mathrm{JC}}$, is relatively small component of $R_{\theta J A}$. Ambient air temperature, $T_{A}$, and air motion are significant external factors, damped by overmolding.

The effect of varying power levels (Power Dissipation, $\mathrm{P}_{\mathrm{D}}$ ), can be estimated. The following formulas represent the fundamental relationships used to estimate $\mathrm{T}_{\mathrm{J}}$, at $\mathrm{P}_{\mathrm{D}}$.

$$
\begin{gather*}
P_{D}=V_{I N} \times I_{I N}  \tag{1}\\
\Delta T=P_{D} \times R_{\theta J A}  \tag{2}\\
T_{J}=T_{A}+\Delta T \tag{3}
\end{gather*}
$$

For example, given common conditions such as: $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, $\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{I}_{\mathrm{IN}}=4 \mathrm{~mA}$, and $\mathrm{R}_{\theta \mathrm{JA}}=140^{\circ} \mathrm{C} / \mathrm{W}$, then:

$$
\begin{gathered}
P_{D}=V_{I N} \times I_{I N}=12 \mathrm{~V} \times 4 \mathrm{~mA}=48 \mathrm{~mW} \\
\Delta T=P_{D} \times R_{\theta J A}=48 \mathrm{~mW} \times 140{ }^{\circ} \mathrm{C} / \mathrm{W}=7^{\circ} \mathrm{C} \\
T_{J}=T_{A}+\Delta T=25^{\circ} \mathrm{C}+7^{\circ} \mathrm{C}=32^{\circ} \mathrm{C}
\end{gathered}
$$

A worst-case estimate, $\mathrm{P}_{\mathrm{D}}(\max )$, represents the maximum allowable power level, without exceeding $T_{J}(\max )$, at a selected $R_{\theta J A}$ and $\mathrm{T}_{\mathrm{A}}$.

Example: Reliability for $\mathrm{V}_{\mathrm{CC}}$ at $\mathrm{T}_{\mathrm{A}}=150^{\circ} \mathrm{C}$, package UA, using a single-layer PCB.

Observe the worst-case ratings for the device, specifically:
$\mathrm{R}_{\theta \mathrm{JA}}=165^{\circ} \mathrm{C} / \mathrm{W}, \mathrm{T}_{\mathrm{J}}(\max )=165^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}(\max )=24 \mathrm{~V}$, and $\mathrm{I}_{\mathrm{CC}}(\max )=5.5 \mathrm{~mA}$.
Calculate the maximum allowable power level, $\mathrm{P}_{\mathrm{D}}(\max )$. First, invert equation 3 :

$$
\Delta \mathrm{T}_{\max }=\mathrm{T}_{\mathrm{J}}(\max )-\mathrm{T}_{\mathrm{A}}=165^{\circ} \mathrm{C}-150^{\circ} \mathrm{C}=15^{\circ} \mathrm{C}
$$

This provides the allowable increase to $\mathrm{T}_{\mathrm{J}}$ resulting from internal power dissipation. Then, invert equation 2 :

$$
P_{D}(\max )=\Delta T_{\max } \div R_{\theta J A}=15^{\circ} \mathrm{C} \div 165^{\circ} \mathrm{C} / \mathrm{W}=91 \mathrm{~mW}
$$

Finally, invert equation 1 with respect to voltage:
$\mathrm{V}_{\mathrm{CC}}(\mathrm{est})=\mathrm{P}_{\mathrm{D}}(\max ) \div \mathrm{I}_{\mathrm{CC}}(\max )=91 \mathrm{~mW} \div 5.5 \mathrm{~mA}=16.5 \mathrm{~V}$
The result indicates that, at $\mathrm{T}_{\mathrm{A}}$, the application and device can dissipate adequate amounts of heat at voltages $\leq \mathrm{V}_{\mathrm{CC}}$ (est).
Compare $\mathrm{V}_{\mathrm{CC}}(\mathrm{est})$ to $\mathrm{V}_{\mathrm{CC}}(\max )$. If $\mathrm{V}_{\mathrm{CC}}(\mathrm{est}) \leq \mathrm{V}_{\mathrm{CC}}(\max )$, then reliable operation between $V_{C C}$ (est) and $V_{C C}(\max )$ requires enhanced $\mathrm{R}_{\theta \mathrm{JA}}$. If $\mathrm{V}_{\mathrm{CC}}($ est $) \geq \mathrm{V}_{\mathrm{CC}}(\max )$, then operation between $\mathrm{V}_{\mathrm{CC}}(\mathrm{est})$ and $\mathrm{V}_{\mathrm{CC}}(\max )$ is reliable under these conditions.

## PACKAGE OUTLINE DRAWINGS

Package LT 3-Pin SOT-89


C PCB Layout Reference View
$\square$ Basic pads for low-stress, not self-aligning
Additional pad for low-stress, self-aligning
Additional area for IPC reference layout

## LAST-TIME BUY



A Standard Branding Reference View
$\mathcal{A}=$ Supplier emblem
$\mathrm{N}=$ Last three digits of device part number

[^0]全 Hall element; not to scale

## Package UA 3-Pin SIP



## Package UA 3-Pin SIP, TS Leadform

For Reference Only; Not for Tooling Use
(For package, reference DWG-9065; for lead forming, reference DWG-9116) Dimensions in millimeters - NOT TO SCALE
Dimensions exclusive of mold flash, gate burrs, and dambar protrusions
Exact case and lead configuration at supplier discretion within limits shown



Enlargement View A

A Dambar removal protrusion ( 8 x )
B Gate and tie bar burr area
C Branding scale and appearance at supplier discretion
D. Active Area Depth, $0.50 \mathrm{~mm} \pm 0.08$

E Reference land pattern layout;
All pads a minimum of 0.20 mm from all adjacent pads; adjust as
necessary to meet application process requirements and PCB layout
tolerances

## Revision History

| Number | Date | Description |
| :---: | :---: | :--- |
| 3 | September 6, 2018 | Minor editorial updates |
| 4 | December 7, 2018 | Updated -LT package option status to Last-Time Buy; added UA package TS leadform option |

Copyright ©2018, Allegro MicroSystems, LLC
Allegro MicroSystems, LLC reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.
Allegro's products are not to be used in any devices or systems, including but not limited to life support devices or systems, in which a failure of Allegro's product can reasonably be expected to cause bodily harm.
The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, LLC assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.
Copies of this document are considered uncontrolled documents.

## For the latest version of this document, visit our website: <br> www.allegromicro.com

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Board Mount Hall Effect/Magnetic Sensors category:
Click to view products by Allegro manufacturer:

Other Similar products are found below :
ACHS-7194-500E ACHS-7193-500E ACHS-7193-000E ACHS-7194-000E G-MRCO-017 A1104LUA-T A1212LUA-T HGPRDT005A AH1808-P-A AH277AZ4-AG1 AH373-WG-7 AV-10379 AV-10448 A1211LUA-T SS41C AH1803-WG-7 AH1806-P-B AH1894-Z-7 MA700GQ-P ATS601LSGTN-HT-WU4-T ATS601LSGTN-LT-WU4-T TLE4917 TLE4946-1L 50017859-003 TY-13101 TLE4976L AH1751-WG-7-A SS85CA BU52002GUL-E2 MAX13366GTE/V+ A1128LUA-T AH173-WG-7-B MA702GQ-P BU52003GUL-E2 AH277AZ4-BG1 TLE49614MXTSA1 AH3376-P-B TLE4941 AH3382-P-B AH3372-W-7 AH9250-W-7 AH211Z4-AG1 AH9251-W-7 TLE4905L AH3373-W-7 AH3377-W-7 AH3360-FT4-7 AH3376-W-7 TLE4961-3M AS5601-ASOT


[^0]:    Updated package drawing only. Allegro package assembly tooling has not changed.
    For Reference Only; not for tooling use (reference DWG-9064)
    Dimensions in millimeters
    Dimensions exclusive of mold flash, gate burrs, and dambar protrusions Exact case and lead configuration at supplier discretion within limits shown
    A Branding scale and appearance at supplier discretion
    B Gate and tie bar burr area
    C Reference land pattern layout;
    All pads a minimum of 0.20 mm from all adjacent pads; adjust as necessary to meet application process requirements and PCB layout tolerances
    Active Area Depth, 0.77 mm

