# Programmable, Chopper-Stabilized, Two-Wire Hall-Effect Switches 

## Features and Benefits

- AEC-Q100 automotive qualified
- High-speed, 4-phase chopper stabilization
- Low switchpoint drift throughout temperature range
- Low sensitivity to thermal and mechanical stresses
- On-chip protection
- Supply transient protection
- Reverse-battery protection
- On-board voltage regulator
- 3 to 24 V operation
- Solid-state reliability
- Robust EMC and ESD performance
- Field programmable for optimized switchpoints
- Industry-leading ISO 7637-2 performance through use of proprietary, 40 V clamping structure


## Packages

3-pin SOT23-W
$2 \mathrm{~mm} \times 3 \mathrm{~mm} \times 1 \mathrm{~mm}$ (suffix LH)


3-pin ultramini SIP $1.5 \mathrm{~mm} \times 4 \mathrm{~mm} \times 3 \mathrm{~mm}$ (suffix UA)


## Description

The A1190, A1192, and A1193 comprise a family of twowire, unipolar, Hall-effect switches, which can be trimmed by the user at end-of-line to optimize magnetic switchpoint accuracy in the application. These devices are produced on the Allegro ${ }^{\mathrm{TM}}$ advanced BiCMOS wafer fabrication process, which implements a patented high-frequency, 4-phase, chopper stabilization technique. This technique achieves magnetic stability over the full operating temperature range, and eliminates offsets inherent in devices with a single Hall element that are exposed to harsh application environments.
The A119x family has a number of automotive applications. These include sensing seat track position, seat belt buckle presence, hood/trunk latching, and shift selector position.

Two-wire unipolar switches are particularly advantageous in cost-sensitive applications because they require one less wire for operation versus the more traditional open-collector output switches. Additionally, the system designer inherently gains diagnostics because there is always output current flowing, which should be in either of two narrow ranges. Any current level not within these ranges indicates a fault condition.

All family members are offered in two package styles. The LH is a SOT-23W style, miniature, low-profile package for surfacemount applications. The UA is a 3-pin, ultra-mini, single inline package (SIP) for through-hole mounting. Both packages are lead $(\mathrm{Pb})$ free, with $100 \%$ matte-tin leadframe plating.

Functional Block Diagram


## Programmable, Chopper-Stabilized, <br> Two Wire Hall-Effect Switches

## Selection Guide

| Part Number | Package | Packing ${ }^{1}$ | Output ( $\mathrm{I}_{\mathrm{cc}}$ ) in South Polarity Field | Supply Current at $\mathrm{I}_{\mathrm{CC}(\mathrm{L})}$ (mA) | Magnetic Operate Point, $\mathrm{B}_{\mathrm{OP}}$ <br> (G) |
| :---: | :---: | :---: | :---: | :---: | :---: |
| A1190LLHLT-T ${ }^{2}$ | LH (Surface mount) | 7-in. reel, 3000 pieces/reel | Low | 2 to 5 | 10 to 200 |
| A1190LLHLX-T | LH (Surface mount) | 13-in. reel, 10000 pieces/reel |  |  |  |
| A1190LUA-T ${ }^{3}$ | UA (Through hole) | Bulk, 500 pieces/bag |  |  |  |
| A1192LLHLT-T² | LH (Surface mount) | 7-in. reel, 3000 pieces/reel | Low | 5 to 6.9 |  |
| A1192LLHLX-T | LH (Surface mount) | 13-in. reel, 10000 pieces/reel |  |  |  |
| A1192LUA-T3 | UA (Through hole) | Bulk, 500 pieces/bag |  |  |  |
| A1193LLHLT-T ${ }^{2}$ | LH (Surface mount) | 7-in. reel, 3000 pieces/reel | High |  |  |
| A1193LLHLX-T | LH (Surface mount) | 13-in. reel, 10000 pieces/reel |  |  |  |
| A1193LUA-T3 | UA (Through hole) | Bulk, 500 pieces/bag |  |  |  |
| ${ }^{1}$ Contact Allegro ${ }^{\text {TM }}$ for additional packing options. <br> ${ }^{2}$ These variants available only through authorized distributors. ${ }^{3}$ Contact factory for availability. |  |  |  |  |  |

## Absolute Maximum Ratings

| Characteristic | Symbol | Notes | Rating | Unit |
| :--- | :---: | :---: | :---: | :---: |
| Forward Supply Voltage | $\mathrm{V}_{\mathrm{CC}}$ |  | 28 | V |
| Reverse Supply Voltage | $\mathrm{V}_{\mathrm{RCC}}$ |  | -18 | V |
| Magnetic Flux Density | B |  | Unlimited | G |
| Operating Ambient Temperature | $\mathrm{T}_{\mathrm{A}}$ | Range L | -40 to 150 | ${ }^{\circ} \mathrm{C}$ |
| Maximum Junction Temperature | $\mathrm{T}_{\mathrm{J}}(\max )$ |  | 165 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature | $\mathrm{T}_{\text {stg }}$ |  | -65 to 170 | ${ }^{\circ} \mathrm{C}$ |

Pin-Out Diagrams


LH Package


UA Package

Terminal List Table

| Number | Name |  | Function |
| :---: | :---: | :---: | :--- |
|  | LH package | UA package |  | | Connects power supply to chip; |
| :--- |
| used to apply programming |
| signal |, | LH package: no connection, it |
| :--- |
| is highly recommended that this |
| pin be tied to GND |
| 2 |

## Programmable, Chopper-Stabilized, Two Wire Hall-Effect Switches

ELECTRICAL CHARACTERISTICS: Valid at $T_{A}=-40^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}, \mathrm{T}_{\mathrm{J}}<\mathrm{T}_{\mathrm{J}}(\mathrm{max}), \mathrm{C}_{\mathrm{BYP}}=0.01 \mu \mathrm{~F}$, through operating supply voltage range, unless otherwise noted

${ }^{1} \mathrm{~V}_{\mathrm{CC}}$ represents the generated voltage between the VCC pin and the GND pin.
${ }^{2}$ The $\mathrm{V}_{\mathrm{CC}}$ slew rate must exceed $600 \mathrm{mV} / \mathrm{ms}$ from 0 to 3 V . A slower slew rate through this range can affect device performance.
${ }^{3}$ Measured without bypass capacitor between VCC pin and the GND pin. Use of a bypass capacitor results in slower current change.
${ }^{4}$ Power-Up Time is measured without and with a bypass capacitor of $0.01 \mu \mathrm{~F}$. Adding a larger bypass capacitor would cause longer Power-Up Time.
${ }^{5}$ Guaranteed by characterization and design.
${ }^{6}$ Power-Up State as defined is true only with a $\mathrm{V}_{\mathrm{CC}}$ slew rate of $25 \mathrm{mV} / \mu \mathrm{s}$ or greater.
${ }^{7}$ For $\mathrm{t}>\mathrm{t}_{\mathrm{on}}$ and $\mathrm{B}_{\mathrm{RP}}<\mathrm{B}<\mathrm{B}_{\mathrm{OP}}$, Power-Up State is not defined.
MAGNETIC CHARACTERISTICS ${ }^{1}$ : Valid at $T_{A}=-40^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}, \mathrm{T}_{J} \leq \mathrm{T}_{J}$ (max), unless otherwise noted

| Characteristics | Symbol | Test Conditions | Min. | Typ. | Max. | Unit ${ }^{2}$ |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Initial Operate Point | $\mathrm{B}_{\mathrm{OP} \text { (init) }}$ |  | - | -14 | 10 | G |
| Programmable Magnetic <br> Operating Point | $\mathrm{B}_{\mathrm{OP}}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 10 | - | 200 | G |
| Average Magnetic Step Size ${ }^{3}$ | $\mathrm{STEP}_{\mathrm{BOP}}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ | 3 | 4.8 | 7.5 | G |
| Switchpoint Temperature Drift | $\Delta \mathrm{B}_{\mathrm{OP}}$ |  | - | $\pm 20$ | - | G |
| Hysteresis | $\mathrm{B}_{\mathrm{HYS}}$ |  | 5 | - | 30 | G |

${ }^{1}$ Relative values of $B$ use the algebraic convention, where positive values indicate south magnetic polarity, and negative values indicate north magnetic polarity; therefore greater B values indicate a stronger south polarity field (or a weaker north polarity field, if present).
21 G (gauss) $=0.1 \mathrm{mT}$ (millitesla).
${ }^{3}$ STEP ${ }_{B O P}$ is a calculated average from the cumulative programmed bits.

PROGRAMMABLE PARAMETERS

| Name | Functional Description | Quantity <br> of Bits |
| :--- | :--- | :---: |
| B $_{\text {OP }}$ Trim | Fine trim of Programmable Magnetic Operating Point | 6 |
| Programming Lock | Lock access to programming | 1 |

## Programmable, Chopper-Stabilized, <br> Two Wire Hall-Effect Switches

THERMAL CHARACTERISTICS: may require derating at maximum conditions; see application information

| Characteristic | Symbol | Test Conditions* | Value | Unit |
| :---: | :---: | :--- | :---: | :---: |
| Package Thermal Resistance |  | Package LH, on 4-layer PCB based on JEDEC standard | 228 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  |  | Package LH, on 2-layer PCB with 0.463 in. ${ }^{2}$ of copper area each side | 110 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  |  | Package UA, on 1-layer PCB with copper limited to solder pads | 165 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

*Additional thermal information available on the Allegro website


Power Dissipation versus Ambient Temperature


# Programmable, Chopper-Stabilized, <br> Two Wire Hall-Effect Switches 

## Characteristic Performance

A1190
Average Supply Current (Low) versus Temperature


A1192 and A1193
Average Supply Current (Low) versus Temperature


A1190/A1192/A1193
Average Supply Current (High) versus Temperature


A1190
Average Supply Current (Low) versus Supply Voltage


A1192 and A1193
Average Supply Current (Low) versus Supply Voltage


A1190/A1192/A1193
Average Supply Current (High) versus Supply Voltage


A1190/A1192/A1193
Average Switchpoint Hysteresis versus Temperature


A1190/A1192/A1193
Average Operate Point versus Code


## Functional Description

The A1190 and A1192 output, $\mathrm{I}_{\mathrm{CC}}$, switches low after the magnetic field at the Hall sensor IC exceeds the operate point threshold, $\mathrm{B}_{\mathrm{OP}}$. When the magnetic field is reduced to below the release point threshold, $\mathrm{B}_{\mathrm{RP}}$, the device output goes high. This is shown in figure 1 , panel A .

In the case of the reverse output polarity, as in the A1193, the device output switches high after the magnetic field at the Hall
sensor IC exceeds the operate point threshold, $\mathrm{B}_{\mathrm{OP}}$. When the magnetic field is reduced to below the release point threshold, $\mathrm{B}_{\mathrm{RP}}$, the device output goes low (panel B).
The difference between the magnetic operate and release points is called the hysteresis of the device, $\mathrm{B}_{\mathrm{HYS}}$. This built-in hysteresis allows clean switching of the output even in the presence of external mechanical vibration and electrical noise.

(A) Hysteresis curve for A1190 and A1192

(B) Hysteresis curve for A1193

Figure 1. Alternative switching behaviors are available in the A119x device family. On the horizontal axis, the B+ direction indicates increasing south polarity magnetic field strength, and the $B$ - direction indicates decreasing south polarity field strength (including the case of increasing north polarity).

# Programmable, Chopper-Stabilized, Two Wire Hall-Effect Switches 


(A) Low side sensing

(B) High side sensing

Figure 2. Typical application circuits

## Chopper Stabilization Technique

When using Hall-effect technology, a limiting factor for switchpoint accuracy is the small signal voltage developed across the Hall element. This voltage is disproportionally small relative to the offset that can be produced at the output of the Hall sensor IC. This makes it difficult to process the signal while maintaining an accurate, reliable output over the specified operating temperature and voltage ranges. Chopper stabilization is a unique approach used to minimize Hall offset on the chip. The patented Allegro technique, namely Dynamic Quadrature Offset Cancellation, removes key sources of the output drift induced by thermal and mechanical stresses. This offset reduction technique is based on a signal modulation-demodulation process. The undesired offset signal is separated from the magnetic fieldinduced signal in the frequency domain, through modulation. The subsequent demodulation acts as a modulation process for the offset, causing the magnetic field-induced signal to recover
its original spectrum at base band, while the DC offset becomes a high-frequency signal. The magnetic-sourced signal then can pass through a low-pass filter, while the modulated DC offset is suppressed. The chopper stabilization technique uses a 350 kHz high frequency clock. For demodulation process, a sample and hold technique is used, where the sampling is performed at twice the chopper frequency. This high-frequency operation allows a greater sampling rate, which results in higher accuracy and faster signal-processing capability. This approach desensitizes the chip to the effects of thermal and mechanical stresses, and produces devices that have extremely stable quiescent Hall output voltages and precise recoverability after temperature cycling. This technique is made possible through the use of a BiCMOS process, which allows the use of low-offset, low-noise amplifiers in combination with high-density logic integration and sample-and-hold circuits.


Figure 3. Chopper stabilization circuit (Dynamic Quadrature Offset Cancellation)

## Programmable, Chopper-Stabilized, Two Wire Hall-Effect Switches

## Programming Guidelines

## Overview

Programming is accomplished by sending a series of input voltage pulses serially through the VCC (supply) pin of the device. A unique combination of different voltage level pulses controls the internal programming logic of the device to select a desired programmable parameter and change its value. There are three voltage levels that must be taken into account when programming. These levels are referred to as high $\left(\mathrm{V}_{\mathrm{PH}}\right)$, mid $\left(\mathrm{V}_{\mathrm{PM}}\right)$, and low $\left(\mathrm{V}_{\mathrm{PL}}\right)$ (see figure 1 and table 1 ).
The A119x family features two programmable modes, Try mode and Blow mode.

- In Try mode, programmable parameter values are set and measured. A parameter value is stored temporarily, and reset after cycling the supply voltage.
- In Blow mode, the value of a programmable parameter may be permanently set by blowing solid-state fuses internal to the device. Device locking is also accomplished in this mode.
The programming sequence is designed to help prevent the device from being programmed accidentally; for example, as a result of noise on the supply line. Although any programmable variable power supply can be used to generate the pulse waveforms, Allegro highly recommends using the Allegro Sensor IC Evaluation Kit, available on the Allegro website On-line Store. The manual for that kit is available for download free of charge, and provides additional information on programming these devices.


## Definition of Terms

Register. The section of the programming logic that controls the choice of programmable modes and parameters.
Bit Field. The internal fuses unique to each register, represented as a binary number. Changing the bit field selection in a particular register causes its programmable parameter to change, based on the internal programming logic.

Key. A series of $V_{P M}$ voltage pulses used to select a register or mode.


Figure 4. Programming pulse definition (see table 1)

Table 1. Programming Pulse Requirements, Protocol at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (refer also to figure 4)

| Characteristic | Symbol | Notes | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Programming Voltage | $V_{\text {PL }}$ | Measured at the VCC pin. | 4.5 | 5 | 5.5 | V |
|  | $V_{\text {PM }}$ |  | 12.5 | - | 14 | V |
|  | $\mathrm{V}_{\mathrm{PH}}$ |  | 21 | - | 27 | V |
| Programming Current | IPP | $\mathrm{t}_{\mathrm{Pr}}=11 \mu \mathrm{~s}, \mathrm{~V}_{\mathrm{CC}}=5 \rightarrow 26 \mathrm{~V}, \mathrm{C}_{\text {BLOW }}=0.1 \mu \mathrm{~F}(\mathrm{~min})$. Minimum supply current required to ensure proper fuse blowing. $\mathrm{C}_{\text {BLOw }}$ must be connected between the VCC and GND pins during programming to provide the current necessary for fuse blowing. | 175 | - | - | mA |
| Pulse Width | $\mathrm{t}_{\text {Low }}$ | Duration at $\mathrm{V}_{\text {PL }}$ separating pulses at $\mathrm{V}_{P M}$ or $\mathrm{V}_{\mathrm{PH}}$. | 20 | - | - | $\mu \mathrm{s}$ |
|  | $\mathrm{t}_{\text {ACTIVE }}$ | Duration of pulses at $\mathrm{V}_{\mathrm{PM}}$ or $\mathrm{V}_{\mathrm{PH}}$ for key/code selection. | 20 | - | - | $\mu \mathrm{s}$ |
|  | $\mathrm{t}_{\text {BLOW }}$ | Duration of pulse at $\mathrm{V}_{\mathrm{PH}}$ for fuse blowing. | 90 | 100 | - | $\mu \mathrm{s}$ |
| Pulse Rise Time | $\mathrm{t}_{\mathrm{pr}}$ | $\mathrm{V}_{\mathrm{PL}}$ to $\mathrm{V}_{\mathrm{PM}}$, or $\mathrm{V}_{\mathrm{PL}}$ to $\mathrm{V}_{\mathrm{PH}}$. | 5 | - | 100 | $\mu \mathrm{s}$ |
| Pulse Fall Time | $\mathrm{t}_{\text {pf }}$ | $\mathrm{V}_{\mathrm{PH}}$ to $\mathrm{V}_{\mathrm{PL}}$, or $\mathrm{V}_{\mathrm{PM}}$ to $\mathrm{V}_{\mathrm{PL}}$. | 5 | - | 100 | $\mu \mathrm{s}$ |
| Blow Pulse Slew Rate | $\mathrm{SR}_{\text {BLOW }}$ |  | 375 | - | - | $\mathrm{mV} / \mu \mathrm{s}$ |

## Programmable, Chopper-Stabilized, Two Wire Hall-Effect Switches

Code. The number used to identify the combination of fuses activated in a bit field, expressed as the decimal equivalent of the binary value. The LSB of a bit field is denoted as code 1 , or bit 0 .
Addressing. Setting the bit field code in a selected register by serially applying a pulse train through the VCC pin of the device. Each parameter can be measured during the addressing process, but the internal fuses must be blown before the programming code (and parameter value) becomes permanent.
Fuse Blowing. Applying a $V_{\text {PH }}$ pulse of sufficient duration to permanently set an addressed bit by blowing a fuse internal to the device. Once a bit (fuse) has been blown, it cannot be reset.
Blow Pulse. A $V_{\text {PH }}$ pulse of sufficient duration to blow the addressed fuse.

Cycling the Supply. Powering-down, and then powering-up the supply voltage. Cycling the supply is used to clear the programming settings in Try mode.

## Programming Procedure

Programming involves selection of a register, a mode, and then setting values for parameters in the register for evaluation or for fuse blowing. Figure 10 provides an overview state diagram.
Register Selection Each programmable parameter can be accessed through a specific register. To select a register, a sequence of voltage pulses consisting of a $\mathrm{V}_{\mathrm{PH}}$ pulse, a series of $\mathrm{V}_{\mathrm{PM}}$ pulses, and a $\mathrm{V}_{\mathrm{PH}}$ pulse (with no $\mathrm{V}_{\mathrm{CC}}$ supply interruptions) must be applied serially to the VCC pin. The quantity of $\mathrm{V}_{\mathrm{PM}}$ pulses is called the key, and uniquely identifies each register. The pulses for selection of register key 1 , is shown in figure 5. No $V_{P M}$ pulse is sent for key 0 . The register selections are shown in table 2.

Mode Selection After register selection, the mode is selected, either Try or Blow mode. Try mode is selected by default. To select Blow mode, that mode selection key must be sent.

Table 2. Programming Logic Table

| Register |  | Bit Field Address (Code) |  | Description |
| :---: | :---: | :---: | :---: | :---: |
| Key | Name | Binary Format [MSB $\rightarrow$ LSB] | Decimal Equivalent |  |
| Try Mode |  |  |  |  |
| 0 | B ${ }_{\text {OP }}$ Trim Up Counting | 000000 | 0 | Initial value (below minimum $\left\|\mathrm{B}_{\mathrm{OP}}\right\|$ ) (Try mode sequence starts with code 1); Code corresponds to bit field value (code 1 selects bit field value 000001) |
|  |  | 111111 | 63 | Maximum selectable value (above maximum \|B $\mathrm{B}_{\mathrm{OP}} \mid$ ) |
| 1 | B ${ }_{\text {OP }}$ Trim Down Counting | 111111 | 0 | Initial value (above maximum $\left\|\mathrm{B}_{\mathrm{OP}}\right\|$ ) (Try mode sequence starts with code 1 ); Code is automatically inverted (code 1 selects bit field value 111110) |
|  |  | 000000 | 63 | Minimum selectable value (below minimum $\left\|\mathrm{B}_{\mathrm{OP}}\right\|$ ) |
| 7 | Fuse Check | 000111 | 7 | Check integrity of all fuse bits versus low threshold |
|  |  | 001111 | 15 | Check integrity of all fuse bits versus high threshold |
| Blow Mode |  |  |  |  |
| 0 | $\mathrm{B}_{\text {OP }}$ Trim | 000000 | 0 | Initial value (below minimum $\left\|\mathrm{B}_{\mathrm{OP}}\right\|$ ); (Only allows selection of 1 bit per sequence) |
|  |  | 111111 | 63 | Maximum selectable value (above maximum \|B $\mathrm{B}_{\mathrm{OP}} \mid$ ); (Only allows selection of 1 bit per sequence) |
| 7 | Programming Lock | 001000 | 8 | Locks out access to all registers except Fuse Check |

Programmable, Chopper-Stabilized, Two Wire Hall-Effect Switches

Try Mode In Try mode, bit field addressing is accomplished by applying a series of $\mathrm{V}_{\mathrm{PM}}$ pulses to the VCC pin of the device, as shown in figure 6 . Each pulse increases the bit field value for the selected parameter, increasing by one on the falling edge of each additional $V_{\text {PM }}$ pulse. When addressing the bit field in Try mode, the quantity of $V_{P M}$ pulses is represented by a decimal number called the code. Addressing activates the corresponding fuse locations in the given bit field by increasing the binary value of an internal DAC, up to the maximum possible code. As the value of the bit field code increases, the value of the programmable parameter changes. Measurements can be taken after each $\mathrm{V}_{\mathrm{PM}}$ pulse to determine if the required result for the programmable parameter has been reached. Cycling the supply voltage resets all the locations in the bit field that have un-blown fuses to their initial states.

When setting the $\mathrm{B}_{\mathrm{OP}}$ Trim parameter, as an aid to programming, values can be traversed from low to high, or from high to low. To accommodate this direction selection, the value of the bit field (and code) defaults to the value 1 , on the falling edge of the final register selection $\mathrm{V}_{\mathrm{PH}}$ pulse (see figure 5). A complete example is provided in figure 11.


Figure 5. Register selection pulse sequence


Figure 6. Try mode bit field addressing pulses

Blow Mode After the required code is determined for a given parameter, its value can be set permanently by blowing individual fuses in the appropriate register bit field. Blowing is accomplished by selecting the register, then the Blow mode selection key, followed by the appropriate bit field address, and ending the sequence with the Blow pulse. The Blow mode selection key is a sequence of nine $V_{P M}$ pulses followed by one $V_{P H}$ pulse. $A$ complete example is provided in figure 12.

The Blow pulse consists of a $V_{\text {PH }}$ pulse of sufficient duration, $t_{\text {BLOW }}$, to permanently set an addressed bit by blowing a fuse internal to the device. Due to power requirements, the fuse for each bit in the bit field must be blown individually. The A119x family built-in circuitry allows only one fuse at a time to be blown. During Blow mode, the bit field can be considered a "onehot" shift register. Table 3 relates the quantity of $\mathrm{V}_{\mathrm{PM}}$ pulses to the binary and decimal values for Blow mode bit field addressing. It should be noted that the simple relationship between the quantity of $V_{P M}$ pulses and the corresponding code is:

$$
2^{\mathrm{n}}=\text { Code }
$$

where n is the quantity of $\mathrm{V}_{\mathrm{PM}}$ pulses. The bit field has an initial state of decimal code 0 (binary 000000).


Figure 7. Example of code 5 broken into its binary components

Table 3. Blow Mode Bit Field Addressing

| Quantity of <br> $\mathrm{V}_{\mathrm{PM}}$ Pulses | Binary Register <br> Setting | Equivalent Code |
| :---: | :---: | :---: |
| 1 | 000001 | 1 |
| 2 | 000010 | 2 |
| 3 | 000100 | 4 |
| 4 | 001000 | 8 |
| 5 | 010000 | 16 |
| 6 | 100000 | 32 |

## Programmable, Chopper-Stabilized, Two Wire Hall-Effect Switches

To correctly address the fuses to be blown, the code representing the required parameter value must be translated into a binary number. For example, as shown in figure 7, decimal code 5 is equivalent to the binary number 101. Therefore bit 2 must be addressed and blown, the device power supply cycled, and then bit 0 must be addressed and blown. The order of blowing bits, however, is not important. Blowing bit 0 first, and then bit 2 is acceptable.
Note: After blowing, the programming is not reversible, even after cycling the supply power. Although a register bit field fuse cannot be reset after it is blown, additional bits within the same register can be blown at any time until the device is locked. For example, if bit 1 (binary 10) has been blown, it is still possible to blow bit 0 . The end result would be binary 11 (decimal code 3 ).

## Locking the Device

After the required code for each parameter is programmed, the device can be locked to prevent further programming of any parameters. To do so, perform the following steps:

1. Ensure that the $\mathrm{C}_{\text {BLOW }}$ capacitor is mounted.
2. Select the Programming Lock register (key 7).
3. Select Blow mode (key 9).
4. Address bit $3(001000)$ by sending four $V_{P M}$ pulses.
5. Send one Blow pulse, at $\mathrm{I}_{\mathrm{PP}}$ and $\mathrm{SR}_{\text {BLOW, }}$, and sustain it for $\mathrm{t}_{\text {BLOW }}$.
6. Delay for a $t_{\text {LOW }}$ interval, then power-down.
7. Optionally check all fuses.

## Fuse Checking

Incorporated in the A119x family is circuitry to simultaneously check the integrity of the fuse bits. The fuse checking feature is enabled by using the Fuse Check register (selection key 7), and while in Try mode, applying the codes shown in table 2. The register is only valid in Try mode and is available before or after the Programming Lock bit is set.

Setting the fuse threshold high checks that all blown fuses are properly blown. Setting fuse threshold low checks all un-blown fuses are properly intact. The supply current increases by $250 \mu \mathrm{~A}$ if a marginal fuse is detected. If all fuses are correctly blown or fully intact, there will be no change in supply current.

## Additional Guidelines

The additional guidelines in this section should be followed to ensure the proper behavior of these devices:

- A $0.1 \mu \mathrm{~F}$ blowing capacitor, $\mathrm{C}_{\text {BLOW }}$, must be mounted between the VCC pin and the GND pin during programming, to ensure enough current is available to blow fuses.
- The power supply used for programming must be capable of delivering at least $\mathrm{V}_{\mathrm{PH}}$ and 175 mA .
- Be careful to observe the $t_{\text {LOW }}$ delay time before powering down the device after blowing each bit.
- Lock the device (only after all other parameters have been programmed and validated) to prevent any further programming of the device.


## $B_{\text {OP }}$ Selection

Selecting $\mathrm{B}_{\mathrm{OP}}$ should be done in two stages. First, Try mode should be used to adjust $\mathrm{B}_{\mathrm{OP}}$ and monitor the output state. Then the optimum $\mathrm{B}_{\mathrm{OP}}$ is set permanently using Blow mode.

Use the $\mathrm{B}_{\mathrm{OP}}$ Trim Up Counting register to increase the $\mathrm{B}_{\mathrm{OP}}$ selection by one Magnetic Step Size, Step ${ }_{B O P}$, increment with each bit field pulse (see figure 8). Use the $\mathrm{B}_{\mathrm{OP}}$ Trim Down Counting register to decrease the $\mathrm{B}_{\mathrm{OP}}$ selection by one Step $\mathrm{BOP}_{\mathrm{BO}}$ with each bit field pulse (see figure 9). As an aid to programming, when using down-counting method, the A119x automatically inverts the bit field selection (code 0 in down-counting sets the bit field value 111111, and the actual bit field value decreases until code 63 sets bit field value 000000).

Note that the release point, $B_{R P}$, is a value below $B_{O P}$. The difference is specified by the Hysteresis, $B_{\text {HYS }}$, which is not programmable.

## Programmable, Chopper-Stabilized, <br> Two Wire Hall-Effect Switches



Figure 8. $\mathrm{B}_{\mathrm{OP}}$ Selection Up Counting


Figure 9. $\mathrm{B}_{\mathrm{OP}}$ Selection Down Counting

# Programmable, Chopper-Stabilized, Two Wire Hall-Effect Switches 



Figure 10. Programming state diagram


Figure 11. Example of Try mode pulse sequence, Register Key $=\mathrm{B}_{\mathrm{OP}}$ selection down counting


Figure 12. Example of Blow mode pulse sequence, Register Key $=B_{\mathrm{OP}}$ selection bit field 2 (code 4)

## Programmable, Chopper-Stabilized, Two Wire Hall-Effect Switches

## Power Derating

The device must be operated below the maximum junction temperature of the device, $\mathrm{T}_{\mathrm{J}}(\max )$. Under certain combinations of peak conditions, reliable operation may require derating supplied power or improving the heat dissipation properties of the application. This section presents a procedure for correlating factors affecting operating $\mathrm{T}_{\mathrm{J}}$. (Thermal data is also available on the Allegro MicroSystems Web site.)
The Package Thermal Resistance, $R_{\theta J A}$, is a figure of merit summarizing the ability of the application and the device to dissipate heat from the junction (die), through all paths to the ambient air. Its primary component is the Effective Thermal Conductivity, K , of the printed circuit board, including adjacent devices and traces. Radiation from the die through the device case, $\mathrm{R}_{\theta \mathrm{JC}}$, is relatively small component of $\mathrm{R}_{\theta \mathrm{JA}}$. Ambient air temperature, $\mathrm{T}_{\mathrm{A}}$, and air motion are significant external factors, damped by overmolding.

The effect of varying power levels (Power Dissipation, $\mathrm{P}_{\mathrm{D}}$ ), can be estimated. The following formulas represent the fundamental relationships used to estimate $\mathrm{T}_{\mathrm{J}}$, at $\mathrm{P}_{\mathrm{D}}$.

$$
\begin{align*}
\mathrm{P}_{\mathrm{D}} & =\mathrm{V}_{\mathrm{IN}} \times \mathrm{I}_{\mathrm{IN}}  \tag{1}\\
\Delta \mathrm{~T} & =\mathrm{P}_{\mathrm{D}} \times \mathrm{R}_{\theta \mathrm{JA}}  \tag{2}\\
\mathrm{~T}_{\mathrm{J}} & =\mathrm{T}_{\mathrm{A}}+\Delta \mathrm{T} \tag{3}
\end{align*}
$$

For example, given common conditions such as: $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, $\mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}, \mathrm{I}_{\mathrm{CC}}=4 \mathrm{~mA}$, and $\mathrm{R}_{\theta \mathrm{JA}}=140^{\circ} \mathrm{C} / \mathrm{W}$, then:

$$
\begin{gathered}
\mathrm{P}_{\mathrm{D}}=\mathrm{V}_{\mathrm{CC}} \times \mathrm{I}_{\mathrm{CC}}=12 \mathrm{~V} \times 4 \mathrm{~mA}=48 \mathrm{~mW} \\
\Delta \mathrm{~T}=\mathrm{P}_{\mathrm{D}} \times \mathrm{R}_{\theta J \mathrm{JA}}=48 \mathrm{~mW} \times 140^{\circ} \mathrm{C} / \mathrm{W}=7^{\circ} \mathrm{C} \\
\mathrm{~T}_{\mathrm{J}}=\mathrm{T}_{\mathrm{A}}+\Delta \mathrm{T}=25^{\circ} \mathrm{C}+7^{\circ} \mathrm{C}=32^{\circ} \mathrm{C}
\end{gathered}
$$

A worst-case estimate, $\mathrm{P}_{\mathrm{D}}(\max )$, represents the maximum allowable power level $\left(\mathrm{V}_{\mathrm{CC}}(\max ), \mathrm{I}_{\mathrm{CC}}(\max )\right)$, without exceeding $\mathrm{T}_{\mathrm{J}}(\max )$, at a selected $\mathrm{R}_{\theta \mathrm{JA}}$ and $\mathrm{T}_{\mathrm{A}}$.

Example: Reliability for $\mathrm{V}_{\mathrm{CC}}$ at $\mathrm{T}_{\mathrm{A}}=150^{\circ} \mathrm{C}$, package UA, using a low-K PCB.

Observe the worst-case ratings for the device, specifically:
$\mathrm{R}_{\theta \mathrm{JA}}=165^{\circ} \mathrm{C} / \mathrm{W}, \mathrm{T}_{\mathrm{J}}(\max )=165^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}(\max )=24 \mathrm{~V}$, and $\mathrm{I}_{\mathrm{CC}}(\max )=17 \mathrm{~mA}$.
Calculate the maximum allowable power level, $\mathrm{P}_{\mathrm{D}}(\max )$. First, invert equation 3 :

$$
\Delta \mathrm{T}_{\max }=\mathrm{T}_{\mathrm{J}}(\max )-\mathrm{T}_{\mathrm{A}}=165^{\circ} \mathrm{C}-150^{\circ} \mathrm{C}=15^{\circ} \mathrm{C}
$$

This provides the allowable increase to $\mathrm{T}_{\mathrm{J}}$ resulting from internal power dissipation. Then, invert equation 2 :

$$
\mathrm{P}_{\mathrm{D}}(\max )=\Delta \mathrm{T}_{\max } \div \mathrm{R}_{\theta \mathrm{JA}}=15^{\circ} \mathrm{C} \div 165^{\circ} \mathrm{C} / \mathrm{W}=91 \mathrm{~mW}
$$

Finally, invert equation 1 with respect to voltage:

$$
\mathrm{V}_{\mathrm{CC}(\text { est })}=\mathrm{P}_{\mathrm{D}}(\max ) \div \mathrm{I}_{\mathrm{CC}}(\max )=91 \mathrm{~mW} \div 17 \mathrm{~mA}=5 \mathrm{~V}
$$

The result indicates that, at $\mathrm{T}_{\mathrm{A}}$, the application and device can dissipate adequate amounts of heat at voltages $\leq \mathrm{V}_{\mathrm{CC} \text { (est) }}$.
Compare $\mathrm{V}_{\mathrm{CC}(\text { est })}$ to $\mathrm{V}_{\mathrm{CC}}(\max )$. If $\mathrm{V}_{\mathrm{CC}(\text { est })} \leq \mathrm{V}_{\mathrm{CC}}(\max )$, then reliable operation between $\mathrm{V}_{\mathrm{CC}(\text { est) }}$ and $\mathrm{V}_{\mathrm{CC}}(\max )$ requires enhanced $R_{\theta J A}$. If $V_{C C(e s t)} \geq V_{C C}(\max )$, then operation between $V_{C C(e s t)}$ and $\mathrm{V}_{\mathrm{CC}}(\max )$ is reliable under these conditions.

## Programmable, Chopper-Stabilized, <br> Two Wire Hall-Effect Switches

## Package LH, 3-Pin SOT23W



# Programmable, Chopper-Stabilized, <br> Two Wire Hall-Effect Switches 

## Package UA, 3-Pin SIP



# Programmable, Chopper-Stabilized, <br> Two Wire Hall-Effect Switches 

## Revision History

| Revision | Revision Date | Description of Revision |
| :---: | :---: | :--- |
| 4 | May 24, 2013 | Update application information |
| 5 | September 21, 2015 | Added AEC-Q100 qualification under Features <br> and Benefits |

Copyright ©2015, Allegro MicroSystems, LLC
Allegro MicroSystems, LLC reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.
Allegro's products are not to be used in any devices or systems, including but not limited to life support devices or systems, in which a failure of Allegro's product can reasonably be expected to cause bodily harm.
The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, LLC assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

For the latest version of this document, visit our website:
www.allegromicro.com

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Industrial Hall Effect/Magnetic Sensors category:
Click to view products by Allegro manufacturer:
Other Similar products are found below :
GT-13013 GT-13040 GT-14114 DRR-129(62-68) ATS682LSHTN-T SR4P2-C7 GT-12076 GT-13012 GT-14049 GT-14067 GT-14132 GT-18030 103FW12-R3 A1155LLHLT-T SMSA2P30CG P2D-000 GN 55.2-SC-15-3 GN 55.2-SC-5-3 MZA70175 103FW41-R1 KJR-D100AN-DNA-VE KJR-D100AN-DNIA-V2 SR-10018 115L 14E 502 W06017 ATS128LSETN-T TLE4906LHALA1 TLE49452LHALA1 BU52013HFV-TR MRMS591A 103SR14A-1 MZT7-03VPS-KR0 MZT7-03VPS-KW0 MZT8-03VPS-KW0 MZT8-28VPS-KP0 A1326LLHLT-T A1156LLHLT-T ACS770LCB-100U-PFF-T ATS617LSGTN-T AH49ENTR-G1 SS360PT SS311PT GN 55.2-ND-15-3 GN 55.2-ND-18-3 GN 55.2-ND-8-3 GN 55.2-SC-10-3 GN 55.4-ND-10-7,5-2 GN 55.4-ND-12-9,5-2,5 GN 55.4-ND-26-20,3-5 GN 55.4-ND-7,5-4-1,5 101MG7-BP

