## Single-Channel, 1024-Position, Digital Rheostat with SPI Interface and 50-TP Memory

## FEATURES

Single-channel, 1024-position resolution
$10 \mathrm{k} \Omega$ nominal resistance
50-times programmable (50-TP) wiper memory
Rheostat mode temperature coefficient: $35 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$
2.7 V to 5.5 V single-supply operation
$\pm 2.5 \mathrm{~V}$ to $\pm 2.75 \mathrm{~V}$ dual-supply operation for ac or bipolar operations
SPI-compatible interface
Wiper setting and memory readback
Power on refreshed from memory
Resistor tolerance stored in memory
Thin LFCSP 10-lead, $3 \mathrm{~mm} \times 3 \mathrm{~mm} \times 0.8 \mathrm{~mm}$ package
Compact MSOP, 10 -lead, $3 \mathrm{~mm} \times 4.9 \mathrm{~mm} \times 1.1 \mathrm{~mm}$ package

## APPLICATIONS

## Mechanical rheostat replacements

Op-amp: variable gain control
Instrumentation: gain, offset adjustment
Programmable voltage-to-current conversions
Programmable filters, delays, time constants
Programmable power supply

## Sensor calibration

## GENERAL DESCRIPTION

The AD5174 is a single-channel, 1024-position digital rheostat that combines industry leading variable resistor performance with nonvolatile memory (NVM) in a compact package.

This device supports both dual-supply operation at $\pm 2.5 \mathrm{~V}$ to $\pm 2.75 \mathrm{~V}$ and single-supply operation at 2.7 V to 5.5 V and offers 50 -times programmable ( $50-\mathrm{TP}$ ) memory.


Figure 1.

The AD5174 device wiper settings are controllable through the SPI digital interface. Unlimited adjustments are allowed before programming the resistance value into the 50-TP memory. The AD5174 does not require any external voltage supply to facilitate fuse blow and there are 50 opportunities for permanent programming. During 50-TP activation, a permanent blow fuse command freezes the resistance position (analogous to placing epoxy on a mechanical rheostat).

The AD5174 is available in a $3 \mathrm{~mm} \times 3 \mathrm{~mm} 10$-lead LFCSP package and in a 10 -lead MSOP package. The part is guaranteed to operate over the extended industrial temperature range of $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$.

Rev. B

## AD5174

## TABLE OF CONTENTS

Features ..... 1
Applications. .....  1
Functional Block Diagram ..... 1
General Description .....  1
Revision History ..... 2
Specifications .....  3
Electrical Characteristics ..... 3
Interface Timing Specifications ..... 4
Absolute Maximum Ratings ..... 6
Thermal Resistance ..... 6
ESD Caution ..... 6
Pin Configuration and Function Descriptions ..... 7
Typical Performance Characteristics ..... 8
Test Circuits ..... 11
Theory of Operation ..... 12
Serial Data Interface ..... 12
REVISION HISTORY
12/10—Rev. A to Rev. B
Changes to SDO Pin Description ..... 7
Changes to SDO Pin and Daisy-Chain Operation Section. ..... 15
7/10—Rev. 0 to Rev. A
Changes to Daisy-Chain Operation Section including Changing
Title to SDO Pin and Daisy-Chain Operation Section ..... 15
Added Table 11 ..... 15
Changes to Ordering Guide ..... 18
3/10—Revision 0: Initial Version
Shift Register ..... 12
RDAC Register ..... 12
50-TP Memory Block ..... 12
Write Protection ..... 12
RDAC and 50-TP Read Operation ..... 13
Shutdown Mode ..... 14
Reset ..... 14
SDO Pin and Daisy-Chain Operation ..... 15
RDAC Architecture ..... 16
Programming the Variable Resistor ..... 16
EXT_CAP Capacitor ..... 17
Terminal Voltage Operating Range ..... 17
Power-Up Sequence ..... 17
Outline Dimensions ..... 18
Ordering Guide ..... 18

## SPECIFICATIONS

## ELECTRICAL CHARACTERISTICS

$\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V} ; \mathrm{V}_{\mathrm{DD}}=2.5 \mathrm{~V}$ to $2.75 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=-2.5 \mathrm{~V}$ to $-2.75 \mathrm{~V} ;-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<125^{\circ} \mathrm{C}$, unless otherwise noted.
Table 1.

| Parameter | Symbol | Test Conditions/Comments | Min | Typ ${ }^{1}$ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DC CHARACTERISTICS—RHEOSTAT MODE <br> Resolution <br> Resistor Integral Nonlinearity ${ }^{2,3}$ <br> Resistor Differential Nonlinearity ${ }^{2}$ <br> Nominal Resistor Tolerance <br> Resistance Temperature Coefficient ${ }^{4,5}$ Wiper Resistance | R-INL R-DNL | $\begin{aligned} & \left\|\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{S S}\right\|=3.6 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\ & \mid \mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{S S}=3.3 \mathrm{~V} \text { to } 3.6 \mathrm{~V} \\ & \left\|\mathrm{~V}_{\mathrm{DD}}-\mathrm{V}_{S S}\right\|=2.7 \mathrm{~V} \text { to } 3.3 \mathrm{~V} \end{aligned}$ <br> Code $=$ full scale <br> Code $=$ zero scale | $\begin{aligned} & 10 \\ & -1 \\ & -1 \\ & -2.5 \\ & -1 \end{aligned}$ | $\begin{aligned} & \pm 15 \\ & 35 \\ & 35 \end{aligned}$ | $\begin{aligned} & +1 \\ & +1.5 \\ & +2.5 \\ & +1 \end{aligned}$ | $\begin{aligned} & \text { Bits } \\ & \text { LSB } \\ & \text { LSB } \\ & \text { LSB } \\ & \text { LSB } \\ & \% \\ & \mathrm{ppm} /{ }^{\circ} \mathrm{C} \\ & \Omega \end{aligned}$ |
| RESISTOR TERMINALS <br> Terminal Voltage Range ${ }^{4,6}$ <br> Capacitance $\mathrm{A}^{4}$ <br> Capacitance W ${ }^{4}$ <br> Common-Mode Leakage Current ${ }^{4}$ | $\mathrm{V}_{\text {term }}$ | $\begin{aligned} & f=1 \mathrm{MHz} \text {, measured to GND, code }=\text { half scale } \\ & f=1 \mathrm{MHz} \text {, measured to } G N D \text {, code }=\text { half scale } \\ & V_{A}=V_{\mathrm{W}} \end{aligned}$ | Vss | $\begin{aligned} & 90 \\ & 40 \end{aligned}$ | $V_{D D}$ <br> 50 | V <br> pF <br> pF <br> nA |
| ```DIGITAL INPUTS Input Logic \({ }^{4}\) High Low Input Current Input Capacitance \({ }^{4}\)``` | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}} \\ & \mathrm{~V}_{\mathrm{INL}} \\ & \mathrm{INN}^{\mathrm{C}_{\mathrm{I}}} \end{aligned}$ |  | 2.0 | $\begin{aligned} & \pm 1 \\ & 5 \end{aligned}$ | 0.8 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mu \mathrm{~A} \\ & \mathrm{pF} \end{aligned}$ |
| DIGITAL OUTPUT <br> Output Voltage ${ }^{4}$ <br> High <br> Low <br> Tristate Leakage Current Output Capacitance ${ }^{4}$ | $\begin{aligned} & \text { Voн } \\ & \text { VoL } \end{aligned}$ | $\begin{aligned} & \text { RPULL_UP }=2.2 \mathrm{k} \Omega \text { to } \mathrm{V}_{\mathrm{DD}} \\ & \text { RPULL_UP }^{2} 2.2 \mathrm{k} \Omega \text { to } \mathrm{V}_{\mathrm{DD}} \\ & \mathrm{~V}_{\text {DD }}=2.7 \mathrm{~V} \text { to } 5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DD}}=2.5 \mathrm{~V} \text { to } 2.75 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=-2.5 \mathrm{~V} \text { to }-2.75 \mathrm{~V} \end{aligned}$ | $V_{D D}-0.1$ $-1$ | r 5 | $\begin{aligned} & 0.4 \\ & 0.6 \\ & +1 \end{aligned}$ |  |
| POWER SUPPLIES <br> Single-Supply Power Range <br> Dual-Supply Power Range <br> Supply Current <br> Positive <br> Negative <br> 50-TP Store Current ${ }^{4,7}$ <br> Positive <br> Negative <br> 50-TP Read Current ${ }^{4,8}$ <br> Positive <br> Negative <br> Power Dissipation ${ }^{9}$ <br> Power Supply Rejection Ratio ${ }^{4}$ | IDD Iss <br> IDD_otp_store ISS_OtP_sTore <br> IdD_otp_READ <br> Iss_otp_read <br> PDISS <br> PSRR | $\mathrm{V}_{\mathrm{ss}}=0 \mathrm{~V}$ $\begin{aligned} & \mathrm{V}_{\mathrm{IH}}=\mathrm{V}_{\mathrm{DD}} \text { or } \mathrm{V}_{\mathrm{IL}}=\mathrm{GND} \\ & \Delta \mathrm{~V}_{\mathrm{DD}} / \Delta \mathrm{V}_{\mathrm{SS}}= \pm 5 \mathrm{~V} \pm 10 \% \end{aligned}$ | 2.7 $\pm 2.5$ <br> -1 <br> $-500$ <br> -50 | 4 <br> -4 $-55$ | 5.5 <br> $\pm 2.75$ <br> 1 <br> 500 <br> 5.5 | V V <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> mA <br> mA <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{W}$ <br> dB |


| Parameter | Symbol | Test Conditions/Comments | Min | Typ $^{1}$ | Max |
| :--- | :--- | :--- | :--- | :--- | :--- |
| Unit |  |  |  |  |  |
| Bandwidth |  |  |  |  |  |
| Total Harmonic Distortion |  | $-3 \mathrm{~dB}, R_{A W}=5 \mathrm{k} \Omega$, Terminal W , see Figure 24 | 700 | kHz |  |
| Resistor Noise Density | $\mathrm{V}_{\mathrm{A}}=1 \mathrm{Vrms}, \mathrm{f}=1 \mathrm{kHz}, \mathrm{R}_{A W}=5 \mathrm{k} \Omega$ | -90 | dB |  |  |

${ }^{1}$ Typical specifications represent average readings at $25^{\circ} \mathrm{C}, \mathrm{V}_{D D}=5 \mathrm{~V}$, and $\mathrm{V}_{S S}=0 \mathrm{~V}$.
${ }^{2}$ Resistor position nonlinearity error ( $\mathrm{R}-\mathrm{INL}$ ) is the deviation from an ideal value measured between the maximum resistance and the minimum resistance wiper positions. R-DNL measures the relative step change from the ideal between successive tap positions.
${ }^{3}$ The maximum current in each code is defined by $I_{A W}=\left(V_{D D}-1\right) /$ RAW.
${ }^{4}$ Guaranteed by design and not subject to production test.
${ }^{5}$ See Figure 9 for more details.
${ }^{6}$ Resistor Terminal A and Resistor Terminal W have no limitations on polarity with respect to each other. Dual-supply operation enables ground referenced bipolar signal adjustment.
${ }^{7}$ Different from operating current; the supply current for the fuse program lasts approximately 55 ms .
${ }^{8}$ Different from operating current; the supply current for the fuse read lasts approximately 500 ns .
${ }^{9} \mathrm{P}_{\text {DISS }}$ is calculated from ( $\left.\mathrm{I}_{\mathrm{DD}} \times \mathrm{V}_{\text {DD }}\right)+\left(\mathrm{I}_{\mathrm{IS}} \times \mathrm{V}_{S S}\right)$.
${ }^{10}$ All dynamic characteristics use $\mathrm{V}_{\mathrm{DD}}=+2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=-2.5 \mathrm{~V}$.

## INTERFACE TIMING SPECIFICATIONS

$\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V} ; \mathrm{V}_{\mathrm{DD}}=2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=-2.5 \mathrm{~V}$; all specifications $\mathrm{T}_{\mathrm{MIN}}$ to $\mathrm{T}_{\mathrm{MAX}}$, unless otherwise noted.
Table 2.

| Parameter | Limit ${ }^{1}$ | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: |
| $\mathrm{t}_{1}{ }^{2}$ | 20 | ns min | SCLK cycle time |
| $\mathrm{t}_{2}$ | 10 | ns min | SCLK high time |
| $\mathrm{t}_{3}$ | 10 | ns min | SCLK low time |
| $\mathrm{t}_{4}$ | 15 | ns min | $\overline{\text { SYNC }}$ to SCLK falling edge setup time |
| $\mathrm{t}_{5}$ | 5 | ns min | Data setup time |
| $\mathrm{t}_{6}$ | 5 | $n s$ min | Data hold time |
| $\mathrm{t}_{7}$ | 1 | ns min | SCLK falling edge to $\overline{\text { SYNC }}$ rising edge |
| $\mathrm{t}_{8}{ }^{3}$ | 400 | ns min | Minimum $\overline{\text { SYNC }}$ high time |
| t9 | 15 | $n s$ min | $\overline{\text { SYNC }}$ rising edge to next SCLK fall ignored |
| $\mathrm{t}_{10}{ }^{4}$ | 450 | ns max | SCLK rising edge to SDO valid |
| $\mathrm{t}_{\text {MEMORY_READ }}$ | 6 | $\mu \mathrm{s}$ max | Memory readback execute time |
| $\mathrm{tmemory}_{\text {_Program }}$ | 350 | ms max | Memory program time |
| $t_{\text {RESET }}$ | 600 | $\mu \mathrm{s}$ max | Reset OTP restore time |
| tpower-up ${ }^{5}$ | 2 | ms max | Power-on 50-TP restore time |

[^0]
## Shift Register and Timing Diagrams



Figure 2. Shift Register Content


Figure 4. Read Timing Diagram, $C P O L=0, C P H A=1$

## ABSOLUTE MAXIMUM RATINGS

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 3.

| Parameter | Rating |
| :---: | :---: |
| VDD to GND | -0.3 V to +7.0 V |
| Vss to GND | +0.3 V to -7.0 V |
| $V_{\text {DD }}$ to $V_{S S}$ | 7 V |
| $\mathrm{V}_{\mathrm{A}}, \mathrm{V}_{\mathrm{w}}$ to GND | $\mathrm{V}_{S S}-0.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| Digital Input and Output Voltage to GND | -0.3 V to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| EXT_CAP to $\mathrm{V}_{\text {ss }}$ | 7 V |
| $\mathrm{I}_{\mathrm{A},} \mathrm{I}_{\mathrm{w}}$ |  |
| Pulsed ${ }^{1}$ |  |
| Frequency > 10 kHz | $\pm 6 \mathrm{~mA} / \mathrm{d}^{2}$ |
| Frequency $\leq 10 \mathrm{kHz}$ | $\pm 6 \mathrm{~mA} / \sqrt{ } \mathrm{d}^{2}$ |
| Continuous | $\pm 6 \mathrm{~mA}$ |
| Operating Temperature Range ${ }^{3}$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Maximum Junction Temperature ( T, Maximum) | $150^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Reflow Soldering |  |
| Peak Temperature | $260^{\circ} \mathrm{C}$ |
| Time at Peak Temperature | 20 sec to 40 sec |
| Package Power Dissipation | ( $\mathrm{T}_{\prime} \mathrm{max}-\mathrm{T}_{\mathrm{A}}$ ) $/ \theta_{\text {JA }}$ |

${ }^{1}$ Maximum terminal current is bounded by the maximum current handling of the switches, maximum power dissipation of the package, and maximum applied voltage across any two of the A and W terminals at a given resistance.
${ }^{2}$ Pulse duty factor.
${ }^{3}$ Includes programming of 50-TP memory.

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## THERMAL RESISTANCE

$\theta_{\mathrm{JA}}$ is defined by JEDEC specification JESD-51 and the value is dependent on the test board and test environment.

Table 4. Thermal Resistance

| Package Type | $\boldsymbol{\theta}_{\mathbf{J A}}{ }^{1}$ | $\boldsymbol{\theta}_{\mathbf{\prime C}}$ | Unit |
| :--- | :--- | :--- | :--- |
| 10-Lead LFCSP | 50 | 3 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 10-Lead MSOP | 135 | $\mathrm{~N} / \mathrm{A}$ | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

${ }^{1}$ JEDEC 2S2P test board, still air ( $0 \mathrm{~m} / \mathrm{sec}$ airflow).

## ESD CAUTION

|  | ESD (electrostatic discharge) sensitive device. <br> Charged devices and circuit boards can discharge <br> without detection. Although this product features <br> patented or proprietary protection circuitry, damage <br> may occur on devices subjected to high energy ESD. <br> Therefore, proper ESD precautions should be taken to <br> avoid performance degradation or loss of functionality. |
| :--- | :--- |

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 5. MSOP Pin Configuration


Figure 6. LFCSP Pin Configuration

Table 5. Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| 1 | $V_{\text {DD }}$ | Positive Power Supply. Decouple this pin with $0.1 \mu \mathrm{~F}$ ceramic capacitors and $10 \mu \mathrm{~F}$ capacitors. |
| 2 | A | Terminal A of RDAC. $\mathrm{V}_{5 S} \leq \mathrm{V}_{\mathrm{A}} \leq \mathrm{V}_{\mathrm{DD}}$. |
| 3 | W | Wiper Terminal of RDAC. $\mathrm{V}_{S S} \leq \mathrm{V}_{\mathrm{w}} \leq \mathrm{V}_{\mathrm{DD}}$. |
| 4 | $\mathrm{V}_{\text {ss }}$ | Negative Supply. Connect to 0 V for single-supply applications. Decouple this pin with $0.1 \mu \mathrm{~F}$ ceramic capacitors and $10 \mu \mathrm{~F}$ capacitors. |
| 5 | EXT_CAP | External Capacitor. Connect a $1 \mu \mathrm{~F}$ capacitor between EXT_CAP and $\mathrm{V}_{\text {ss }}$. This capacitor must have a voltage rating of $\geq 7 \mathrm{~V}$. |
| 6 | GND | Ground Pin, Logic Ground Reference. |
| 7 | SDO | Serial Data Output. This pin can be used to clock data from the shift register in daisy-chain mode or in readback mode. This open-drain output requires an external pull-up resistor even if it is not use. |
| 8 | DIN | Serial Data Line. This pin is used in conjunction with the SCLK line to clock data into or out of the 16-bit input register. |
| 9 | SCLK | Serial Clock Input. Data is clocked into the shift register on the falling edge of the serial clock input. Data can be transferred at rates of up to 50 MHz . |
| 10 | $\overline{\text { SYNC }}$ | Falling Edge Synchronization Signal. This is the frame synchronization signal for the input data. When $\overline{\text { SYNC }}$ goes low, it enables the shift register and data is transferred in on the falling edges of the subsequent clocks. The selected register is updated on the rising edge of $\overline{S Y N C}$ following the $16^{\text {th }}$ clock cycle. If $\overline{\text { SYNC }}$ is taken high before the $16^{\text {th }}$ clock cycle, the rising edge of $\overline{\text { SYNC }}$ acts as an interrupt, and the write sequence is ignored by the RDAC. |
| EPAD | Exposed Pad | Leave floating or connected to $\mathrm{V}_{\text {ss }}$ |

## AD5174

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 7. R-INL vs. Code vs. Temperature


Figure 8. R-DNL vs. Code vs. Temperature


Figure 9. Tempco $\Delta R_{w A} / \Delta T$ vs. Code


Figure 10. Supply Current (IDD) vs. Digital Input Voltage


Figure 11. Supply Current ( $I_{D D} I_{S S}$ ) vs. Temperature


Figure 12. Theoretical Maximum Current vs. Code


Figure 13. Bandwidth vs. Frequency vs. Code


Figure 14. $T H D+N$ vs. Frequency


Figure 15. THD + N vs. Amplitude


Figure 16. PSRR vs. Frequency


Figure 17. VEXT_CAP Waveform While Writing Fuse


Figure 18. Maximum Glitch Energy

## AD5174



Figure 19. Digital Feedthrough


Figure 20. Long-Term Drift Accelerated Average by Burn-In

## TEST CIRCUITS

Figure 21 to Figure 25 define the test conditions used in the Specifications section.


Figure 21. Resistor Position Nonlinearity Error (Rheostat Operation; R-INL, R-DNL)



Figure 24. Gain vs. Frequency



Figure 23. Power Supply Sensitivity (PSS, PSRR)

## THEORY OF OPERATION

The AD5174 is designed to operate as a true variable resistor for analog signals within the terminal voltage range of $\mathrm{V}_{\text {SS }}<\mathrm{V}_{\text {TERM }}$ $<\mathrm{V}_{\text {DD }}$. The RDAC register contents determine the resistor wiper position. The RDAC register acts as a scratchpad register, which allows unlimited changes of resistance settings. The RDAC register can be programmed with any position setting by using the SPI interface. When a desirable wiper position is found, this value can be stored in a $50-\mathrm{TP}$ memory register. Thereafter, the wiper position is always restored to that position for subsequent power-ups. The storing of 50-TP data takes approximately 350 ms ; during this time, the AD5174 locks to prevent any changes from taking place.
The AD5174 also feature a patented $1 \%$ end-to-end resistor tolerance. This simplifies precision, rheostat mode, and openloop applications where knowledge of absolute resistance is critical.

## SERIAL DATA INTERFACE

The AD5174 contains a serial interface ( $\overline{\text { SYNC }}$, SCLK, DIN, and SDO) that is compatible with SPI interface standards, as well as most DSPs. This device allows writing of data via the serial interface to every register.

## SHIFT REGISTER

The shift register is 16 bits wide, as shown in Figure 2. The 16-bit word consists of two unused bits, which should be set to 0 , followed by four control bits and 10 RDAC data bits. Data is loaded MSB first (Bit D9). The four control bits determine the function of the software command as listed in Table 6. Figure 3 shows a timing diagram of a typical AD5174 write sequence.
The write sequence begins by bringing the $\overline{\mathrm{SYNC}}$ line low. The $\overline{S Y N C}$ pin must be held low until the complete data-word is loaded from the DIN pin. When SYNC returns high, the serial data-word is decoded according to the instructions in Table 6. The command bits (Cx) control the operation of the digital potentiometer. The data bits ( Dx ) are the values that are loaded into the decoded register. The AD5174 has an internal counter that counts a multiple of 16 bits (a frame) for proper operation. For example, AD5174 works with a 32 -bit word but does not work properly with a 31 -bit or 33 -bit word. The AD5174 does not require a continuous SCLK when $\overline{\text { SYNC }}$ is high. To minimize power consumption in the digital input buffers, operate all serial interface pins close to the $V_{D D}$ supply rails.

## RDAC REGISTER

The RDAC register directly controls the position of the digital rheostat wiper. For example, when the RDAC register is loaded with all 0 s, the wiper is connected to Terminal A of the variable resistor. The RDAC register is a standard logic register, and there is no restriction on the number of changes allowed. The basic mode of setting the variable resistor wiper position (programming the RDAC register) is accomplished by loading the serial data input register with Command 1 (see Table 6) and with the desired wiper position data.

## 50-TP MEMORY BLOCK

The AD5174 contains an array of 50-TP programmable memory registers, which allow the wiper position to be programmed up to 50 times. Table 10 shows the memory map. When the desired wiper position is determined, the user can load the serial data input register with Command 3 (see Table 6), which stores the wiper position data in a $50-\mathrm{TP}$ memory register. The first address to be programmed is Location 0x01 (see Table 10); the AD5174 increments the 50-TP memory address for each subsequent program until the memory is full. Programming data to $50-\mathrm{TP}$ consumes approximately 4 mA for 55 ms , and takes approximately 350 ms to complete, during which time the shift register locks to prevent any changes from occurring. Bit C2 of the control register can be polled to verify that the fuse program command was completed properly. No change in supply voltage is required to program the $50-\mathrm{TP}$ memory; however, a $1 \mu \mathrm{~F}$ capacitor on the EXT_CAP pin is required (see Figure 28). Prior to 50-TP activation, the AD5174 presets to midscale on power-up.

## WRITE PROTECTION

At power-up, the serial data input register write commands for both the RDAC register and the 50-TP memory registers are disabled. The RDAC write protect bit, C 1 , of the control register (see Table 8 and Table 9 ) is set to 0 by default. This disables any change of the RDAC register content regardless of the software commands, except that the RDAC register can be refreshed from the 50-TP memory using the software reset, Command 4 (see Table 6). To enable programming of the RDAC register, the write protect bit (Bit C1), of the control register must first be programmed by loading the serial data input register with Command 7. To enable programming of the 50-TP memory, the program enable bit ( Bit C 0 ) of the control register, which is set to 0 by default, must first be set to 1 .

## RDAC AND 50-TP READ OPERATION

A serial data output SDO pin is available for readback of the internal RDAC register or 50-TP memory contents. The contents of the RDAC register can be read back through SDO by using Command 2 (see Table 6). Data from the RDAC register is clocked out of the SDO pin during the last 10 clocks of the next SPI operation.

It is possible to read back the contents of any of the $50-\mathrm{TP}$ memory registers through SDO by using Command 5. The lower six LSB bits, D5 to D0 of the data byte, select which memory location is to be read back, as shown in Table 10.

Data from the selected memory location is clocked out of the SDO pin during the next SPI operation. A binary encoded version address of the most recently programmed wiper memory location can be read back using Command 6 (see Table 6). This can be used to monitor the spare memory status of the 50-TP memory block.

Table 7 provides a sample listing for the sequence of serial data input (DIN) words with the serial data output appearing at the SDO pin in hexadecimal format for a write and read to both the RDAC register and the 50-TP memory (Memory Location 20).

Table 6. Command Operation Truth Table

| Command Number | Command[DB13:DB10] |  |  |  | Data[DB9:DB0] ${ }^{1}$ |  |  |  |  |  |  |  |  |  | Operation |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | C3 | C2 | C1 | C0 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |  |
| 0 | 0 | 0 | 0 | 0 | X | X | X | X | X | X | X | X | X | X | NOP: do nothing. |
| 1 | 0 | 0 | 0 | 1 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Write contents of serial register data to RDAC. |
| 2 | 0 | 0 | 1 | 0 | X | X | X | X | X | X | X | X | X | X | Read contents of RDAC wiper register. |
| 3 | 0 | 0 | 1 | 1 | X | X | X | X | X | X | X | X | X | X | Store wiper setting: store RDAC setting to 50-TP. |
| 4 | 0 | 1 | 0 | 0 | X | X | X | X | X | X | X | X | X | X | Software reset: refresh RDAC with last 50-TP memory stored value. |
| $5^{2}$ | 0 | 1 | 0 | 1 | X | X | X | X | D5 | D4 | D3 | D2 | D1 | D0 | Read contents of 50-TP from SDO output in the next frame. |
| 6 | 0 | 1 | 1 | 0 | X | X | X | X | X | X | X | X | X | X | Read address of last 50-TP programmed memory location. |
| $7^{3}$ | 0 | 1 | 1 | 1 | X | X | X | X | X | X | X | X | D1 | D0 | Write contents of serial register data to control register. |
| 8 | 1 | 0 | 0 | 0 | X | X | X | X | X | X | X | X | X | X | Read contents of control register. |
| 9 | 1 | 0 | 0 | 1 | X | X | X | X | X | X | X | X | X | D0 | Software shutdown. <br> D0 $=0$; normal mode. <br> D0 $=1$; device placed in shutdown mode. |

[^1]
## SHUTDOWN MODE

The AD5174 can be shut down by executing the software shutdown command, Command 9 (see Table 6), and setting the LSB to 1 . This feature places the RDAC in a zero-powerconsumption state where Terminal A is open circuited and the wiper terminal, W , remains connected. It is possible to execute any command from Table 6 while the AD5174 is in shutdown mode. The parts can be taken out of shutdown mode by executing Command 9 and setting the LSB to 0 or by a software reset, Command 4 (see Table 6).

## RESET

The AD5174 can be reset through software by executing Command 4 (see Table 6). The reset command loads the RDAC register with the contents of the most recently programmed 50-TP memory location. The RDAC register loads with midscale if no 50-TP memory location has been previously programmed.

Table 7. Write and Read to RDAC and 50-TP Memory

| DIN | SDO ${ }^{1}$ | Action |
| :---: | :---: | :---: |
| 0x1C03 | 0xXXXX | Enable update of the wiper position and the 50-TP memory contents through the digital interface. |
| 0x0500 | 0x1C03 | Write $0 \times 100$ to the RDAC register; wiper moves to $1 / 4$ full-scale position. |
| 0x0800 | 0x0500 | Prepares data read from RDAC register. |
| 0x0C00 | 0x100 | Stores RDAC register content into the 50-TP memory. A 16-bit word appears out of SDO, where the last 10 bits contain the contents of the RDAC register ( $0 \times 100$ ). |
| 0x1800 | 0x0C00 | Prepares data read of the last programmed 50-TP memory monitor location. |
| 0x0000 | 0xXX19 | NOP Instruction 0 sends a 16 -bit word out of SDO, where the six LSBs (that is, last six bits) contain the binary address of the last programmed 50-TP memory location, for example, 0x19 (see Table 10). |
| 0x1419 | 0x0000 | Prepares data read from Memory Location 0x19. |
| 0x2000 | 0x0100 | Prepares data read from the control register. Sends a 16-bit word out of SDO, where the last 10 bits contain the contents of Memory Location 0x19. |
| 0x0000 | 0xXXXX | NOP Instruction 0 sends a 16-bit word out of SDO, where the last four bits contain the contents of the control register. If Bit C2 $=1$, the fuse program command was successful. |

${ }^{1} \mathrm{X}$ is don't care.
Table 8. Control Register Bit Map

| D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | 0 | 0 | 0 | C2 | 0 | C1 | C0 |

Table 9. Control Register Bit Description

| Bit Name | Description |
| :--- | :--- |
| C0 | 50-TP program enable |
|  | $0=50-$ TP program disabled (default) |
|  | $1=$ enable device for 50-TP program |
| C1 | RDAC register write protect |
|  | $0={\text { wiper position frozen to value in 50-TP memory (default) }{ }^{1}} 1=$ allow update of wiper position through digital interface |
| C2 | $50-$ TP memory program success bit |
|  | $0=$ fuse program command was unsuccessful (default) |
|  | $1=$ fuse program command was successful |

[^2]Table 10. Memory Map

| Command Number | Data Byte[DB9:DB0] ${ }^{1}$ |  |  |  |  |  |  |  |  |  | Register Contents |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |  |
| 5 | X | X | X | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Reserved |
|  | X | X | X | 0 | 0 | 0 | 0 | 0 | 0 | 1 | $1{ }^{\text {st }}$ programmed wiper location ( $0 \times 01$ ) |
|  | X | X | X | 0 | 0 | 0 | 0 | 0 | 1 | 0 | $2^{\text {nd }}$ programmed wiper location (0x02) |
|  | X | X | X | 0 | 0 | 0 | 0 | 0 | 1 | 1 | $3^{\text {rd }}$ programmed wiper location (0x03) |
|  | X | X | X | 0 | 0 | 0 | 0 | 1 | 0 | 0 | $4^{\text {th }}$ programmed wiper location (0x04) |
|  | $\cdots$ | $\ldots$ | $\ldots$ | ... | ... | $\ldots$ | ... | ... | ... | ... |  |
|  | X | X | X | 0 | 0 | 0 | 1 | 0 | 1 | 0 | $10^{\text {th }}$ programmed wiper location (0xA) |
|  | $\cdots$ | $\ldots$ | $\cdots$ | $\ldots$ | $\ldots$ | $\ldots$ | $\cdots$ | $\ldots$ | $\ldots$ | $\ldots$ |  |
|  | X | X | X | 0 | 0 | 1 | 0 | 1 | 0 | 0 | $20^{\text {th }}$ programmed wiper location ( $0 \times 14$ ) |
|  | $\ldots$ | $\ldots$ | ... | ... | ... | ... | ... | ... | ... | $\ldots$ |  |
|  | X | X | X | 0 | 0 | 1 | 1 | 1 | 1 | 0 | $30^{\text {th }}$ programmed wiper location ( $0 \times 1 \mathrm{E}$ ) |
|  | $\cdots$ | $\ldots$ | $\ldots$ | $\ldots$ | $\ldots$ | $\ldots$ | $\ldots$ | $\ldots$ | $\ldots$ | $\ldots$ |  |
|  | X | X | X | 0 | 1 | 0 | 1 | 0 | 0 | 0 | $40^{\text {th }}$ programmed wiper location ( $0 \times 28$ ) |
|  | $\cdots$ | $\ldots$ | ... | ... | ... | ... | $\ldots$ | $\ldots$ | ... | $\ldots$ |  |
|  | X | X | X | 0 | 1 | 1 | 0 | 0 | 1 | 0 | $50^{\text {th }}$ programmed wiper location (0x32) |
|  | $\cdots$ | ... | $\ldots$ | $\ldots$ | ... | ... | ... | ... | $\ldots$ | $\ldots$ |  |
|  | X | X | X | 0 | 1 | 1 | 1 | 0 | 0 | 1 | MSB resistance tolerance (0x39) |
|  | X | X | X | 0 | 1 | 1 | 1 | 0 | 1 | 0 | LSB resistance tolerance (0x3A) |

${ }^{1} \mathrm{X}$ is don't care.

## SDO PIN AND DAISY-CHAIN OPERATION

The serial data output pin (SDO) serves two purposes: it can be used to read the contents of the wiper setting and 50-TP values using Command 2 and Command 5, respectively (see Table 6) or the SDO pin can be used in daisy-chain mode. Data is clocked out of SDO on the rising edge of SCLK. The SDO pin contains an open-drain N -channel FET that requires a pull-up resistor. To place the pin in high impedance and minimize the power dissipation when the pin is used, the $0 \times 8001$ data word followed by Command 0 should be sent to the part. Table 11 provides a sample listing for the sequence of the serial data input (DIN). Daisy chaining minimizes the number of port pins required from the controlling IC. As shown in Figure 26, users need to tie the SDO pin of one package to the DIN pin of the next package. Users may need to increase the clock period, because the pull-up resistor and the capacitive loading at the SDO-to-DIN interface may require additional time delay between subsequent devices. When two AD5174 devices are daisy-chained, 32 bits of data are required. The first 16 bits go to U 2 , and the second 16 bits go to U 1 .

Table 11. Minimize Power Dissipation at SDO Pin

| DIN | SDO $^{1}$ | Action |
| :--- | :--- | :--- |
| $0 \times X X X X$ | $0 \times X X X X$ | Last user command sent to the digipot |
| $0 \times 8001$ | $0 \times X X X X$ | Prepares the SDO pin to be placed in <br> high impedance mode |
| $0 \times 0000$ | High <br> Impedance | The SDO pin is placed in high <br> impedance |

${ }^{1} \mathrm{X}$ is don't care.

Keep the $\overline{\text { SYNC }}$ pin low until all 32 bits are clocked into their respective serial registers. The $\overline{S Y N C}$ pin is then pulled high to complete the operation.


Figure 26. Daisy-Chain Configuration Using SDO

## RDAC ARCHITECTURE

To achieve optimum performance, Analog Devices, Inc., has patented the RDAC segmentation architecture for all the digital potentiometers. In particular, the AD5174 employs a three-stage segmentation approach as shown in Figure 27. The AD5174 wiper switch is designed with the transmission gate CMOS topology.


Figure 27. Simplified RDAC Circuit

## PROGRAMMING THE VARIABLE RESISTOR

## Rheostat Operation

The nominal resistance between Terminal W and Terminal A, $R_{W A}$, is $10 \mathrm{k} \Omega$ and has 1024 -tap points accessed by the wiper terminal. The 10 -bit data in the RDAC latch is decoded to select one of the 1024 possible wiper settings. As a result, the general equation for determining the digitally programmed output resistance between the W terminal and the A terminal is

$$
\begin{equation*}
R_{W A}(D)=\frac{D}{1024} \times R_{W A} \tag{1}
\end{equation*}
$$

where:
$D$ is the decimal equivalent of the binary code loaded in the 10-bit RDAC register.
$R_{W A}$ is the end-to-end resistance.

In the zero-scale condition, a finite total wiper resistance of $120 \Omega$ is present. Regardless of which setting the part is operating in, take care to limit the current between Terminal A and Terminal W to the maximum continuous current of $\pm 6 \mathrm{~mA}$ or a pulse current specified in Table 3. Otherwise, degradation or possible destruction of the internal switch contact may occur.

## Calculate the Actual End-to-End Resistance

The resistance tolerance is stored in the internal memory during factory testing. The actual end-to-end resistance can, therefore, be calculated (which is valuable for calibration, tolerance matching, and precision applications).

The resistance tolerance (in percentage) is stored in fixed-point format, using a 16 -bit sign magnitude binary. The sign $\operatorname{bit}(0=$ negative and $1=$ positive) and the integer part is located in Address 0x39 as shown in Table 10. Address 0x3A contains the fractional part as shown in Table 12.
That is, if the data readback from Address $0 \times 39$ is 0000001010 and data from Address 0x3A is 0010110000 , then the end-to-end resistance can be calculated as follows.

For Memory Location 0x39,
$\mathrm{DB}[9: 8]$ : $\mathrm{XX}=$ don't care
DB[7]: $0=$ negative
DB[6:0]: $0001010=10$
For Memory Location 0x3A,
DB[9:8]: XX = don't care
$\mathrm{DB}[7: 0]: 10110000=176 \times 2^{-8}=0.6875$
Therefore, tolerance $=-10.6875 \%$ and $R_{W A}(1023)=8.931 \mathrm{k} \Omega$.

Table 12. End-to-End Resistance Tolerance Bytes

| Memory Map Address | Data Byte ${ }^{1}$ |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
| 0x39 | X | X | Sign | $2^{6}$ | $2^{5}$ | $2^{4}$ | $2^{3}$ | $2^{2}$ | $2^{1}$ | $2^{0}$ |
| $0 \times 3 \mathrm{~A}$ | X | X | $2^{-1}$ | $2^{-2}$ | $2^{-3}$ | $2^{-4}$ | $2^{-5}$ | $2^{-6}$ | $2^{-7}$ | $2^{-8}$ |

[^3]
## EXT_CAP CAPACITOR

A $1 \mu \mathrm{~F}$ capacitor to Vss must be connected to the EXT_CAP pin, as shown in Figure 28, on power-up and throughout the operation of the AD5174.


Figure 28. EXT_CAP Hardware Setup

## TERMINAL VOLTAGE OPERATING RANGE

The positive $\mathrm{V}_{\mathrm{DD}}$ and negative $\mathrm{V}_{\text {SS }}$ power supplies of the AD5174 define the boundary conditions for proper 2-terminal digital resistor operation. Supply signals present on Terminal A and Terminal W that exceed $V_{\text {DD }}$ or $V_{\text {SS }}$ are clamped by the internal forward-biased diodes (see Figure 29).


Figure 29. Maximum Terminal Voltages Set by VDD and VSS

The ground pin of the AD5174 is primarily used as a digital ground reference. To minimize the digital ground bounce, join the AD5174 ground terminal remotely to the common ground. The digital input control signals to the AD5174 must be referenced to the device ground pin (GND) and must satisfy the logic level defined in the Specifications section. An internal level shift circuit ensures that the common-mode voltage range of the three terminals extends from $V_{\text {ss }}$ to $V_{D D}$, regardless of the digital input level.

## POWER-UP SEQUENCE

Because there are diodes to limit the voltage compliance at Terminal A and Terminal W (see Figure 29), it is important to power $\mathrm{V}_{\mathrm{DD}} / \mathrm{V}_{\text {ss }}$ first before applying any voltage to Terminal A and Terminal W; otherwise, the diode is forward-biased such that $\mathrm{V}_{\mathrm{DD}} / \mathrm{V}_{\text {SS }}$ are powered unintentionally. The ideal powerup sequence is $V_{S S}, G N D, V_{D D}$, digital inputs, $V_{A}$, and $V_{w}$. The order of powering $\mathrm{V}_{\mathrm{A}}, \mathrm{V}_{\mathrm{W}}$, and the digital inputs is not important as long as they are powered after $\mathrm{V}_{\mathrm{DD}} / \mathrm{V}_{\mathrm{SS}}$.

As soon as $V_{D D}$ is powered, the power-on preset activates, which first sets the RDAC to midscale and then restores the last programmed $50-\mathrm{TP}$ value to the RDAC register.

## AD5174

## OUTLINE DIMENSIONS


©
O.
त्न
Figure 30. 10-Lead Frame Chip Scale Package [LFCSP_WD] $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ Body, Very Thin, Dual Lead
(CP-10-9)
Dimensions shown in millimeters


COMPLIANT TO JEDEC STANDARDS MO-187-BA
Figure 31. 10-Lead Mini Small Outline Package [MSOP] (RM-10)
Dimensions shown in millimeters

ORDERING GUIDE

| Model $^{1}$ | $\mathbf{R}_{\text {AB }}(\mathbf{k} \boldsymbol{\Omega})$ | Resolution | Temperature Range | Package Description | Package Option | Branding |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| AD5174BRMZ-10 | 10 | 1,024 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 10 -Lead MSOP | RM-10 | DDT |
| AD5174BRMZ-10-RL7 | 10 | 1,024 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 10 -Lead MSOP | RM-10 | DDT |
| AD5174BCPZ-10-RL7 | 10 | 1,024 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 10 -Lead LFCSP_WD | CP-10-9 | DEF |

[^4]NOTES

## AD5174

## NOTES

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Digital Potentiometer ICs category:
Click to view products by Analog Devices manufacturer:
Other Similar products are found below :
604-00010 CAT5111VI-10-GT3 CAT5110TBI-10GT3 CAT5111LI-10-G X9C103S CAT5110TBI-50GT3 CAT5112ZI-50-GT3 CAT5111YI-10-GT3 MCP4351-502E/ML MCP4641-502E/ST MCP4162-103E/SN MCP4451-103E/ML MCP4451-502E/ST MCP4532T103E/MF MCP4631-503E/ST MCP4661-502E/ST CAT5113VI-00-GT3 MCP4641T-502E/ML MCP4021-103E/MS MAX5387LAUD+ DS1855E-010+ MAX5160LEUA+T MCP4142-104E/MF AD5260BRUZ200-RL7 CAT5113LI-10-G CAT5113LI-50-G CAT5114LI-00-G AD5116BCPZ10-500R7 AD5116BCPZ5-500R7 AD5116BCPZ80-500R7 AD5122ABCPZ100-RL7 AD5122ABRUZ100 AD5122BCPZ10RL7 AD5143BCPZ10-RL7 AD5253BRUZ10 AD5253BRUZ50 AD5254BRUZ1-RL7 AD5144TRUZ10-EP AD5160BRJZ100-RL7 AD5160BRJZ10-RL7 AD5161BRMZ10 AD5161BRMZ100 AD5161BRMZ5 AD5161BRMZ5-RL7 AD5170BRMZ2.5-RL7 AD5162BRMZ50-RL7 AD5162WBRMZ100-RL7 AD5165BUJZ100-R2 AD5165BUJZ100-R7 AD5170BRMZ10


[^0]:    ${ }^{1}$ All input signals are specified with $\mathrm{tr}=\mathrm{tf}=1 \mathrm{~ns} / \mathrm{V}\left(10 \%\right.$ to $90 \%$ of $\left.\mathrm{V}_{\mathrm{DO}}\right)$ and timed from a voltage level of $\left(\mathrm{V}_{\mathbb{L}}+\mathrm{V}_{\mathbb{H}}\right) / 2$.
    ${ }^{2}$ Maximum SCLK frequency is 50 MHz .
    ${ }^{3}$ Refer to $\mathrm{t}_{\text {MEMORYY Read }}$ and $\mathrm{t}_{\text {MEMORY_PRoGBAM }}$ for memory commands operations.
    ${ }^{4}$ Rpul_ up $=2.2 \mathrm{k} \Omega$ to $\mathrm{V}_{\text {DD }}$ with a capacitance load of 168 pF .
    ${ }^{5}$ Maximum time after $\mathrm{V}_{D D}-\mathrm{V}_{\text {SS }}$ is equal to 2.5 V .

[^1]:    ${ }^{1} \mathrm{X}$ is don't care.
    ${ }^{2}$ See Table 10 for 50-TP memory map.
    ${ }^{3}$ See Table 9 for bit details.

[^2]:    ${ }^{1}$ Wiper position frozen to the last value programmed in the 50-TP memory. The wiper is frozen to midscale if the 50-TP memory has not been previously programmed.

[^3]:    ${ }^{1} \mathrm{X}$ is don't care.

[^4]:    ${ }^{1} Z=$ RoHS Compliant Part.

