## FEATURES

256-Position, 2-Channel<br>Potentiometer Replacement<br>$10 \mathrm{k} \Omega, 50 \mathrm{k} \Omega, 100 \mathrm{k} \Omega$<br>Power Shut-Down, Less than $5 \mu \mathrm{~A}$<br>2.7 V to 5.5 V Single Supply<br>$\pm 2.7$ V Dual Supply<br>3-Wire SPI-Compatible Serial Data Input Midscale Preset During Power-On

## APPLICATIONS

Mechanical Potentiometer Replacement<br>Stereo Channel Audio Level Control Instrumentation: Gain, Offset Adjustment Programmable Voltage-to-Current Conversion Programmable Filters, Delays, Time Constants Line Impedance Matching Automotive Electronics Adjustment

## GENERAL DESCRIPTION

The AD5207 provides dual channel, 256-position, digitally controlled variable resistor (VR) devices that perform the same electronic adjustment function as a potentiometer or variable resistor. Each channel of the AD5207 contains a fixed resistor with a wiper contact that taps the fixed resistor value at a point determined by a digital code loaded into the SPI-compatible serial-input register. The resistance between the wiper and either end point of the fixed resistor varies linearly with respect to the digital code transferred into the VR latch. The variable resistor offers a completely programmable value of resistance, between the A Terminal and the wiper or the B Terminal and the wiper. The fixed A-to-B terminal resistance of $10 \mathrm{k} \Omega, 50 \mathrm{k} \Omega$ or $100 \mathrm{k} \Omega$ has a $\pm 1 \%$ channel-to-channel matching tolerance with a nominal temperature coefficient of $500 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$. A unique switching circuit minimizes the high glitch inherent in traditional switched resistor designs and avoids any make-before-break or break-before-make operation.
Each VR has its own VR latch, which holds its programmed resistance value. These VR latches are updated from an internal serial-to-parallel shift register, which is loaded from a standard 3-wire serial-input digital interface. Ten bits, to make up the data word, are required and clocked into the serial input register.

The first two bits are address bits. The following eight bits are the data bits that represent the 256 steps of the resistance value. The reason for two address bits instead of one is to be compatible with similar products such as AD8402 so that drop-in replacement is possible. The address bit determines the corresponding VR latch to be loaded with the data bits during the returned positive edge of $\overline{\mathrm{CS}}$ strobe. A serial data output pin at the opposite end of the serial register allows simple daisy chaining in multiple VR applications without additional external decoding logic.
An internal reset block will force the wiper to the midscale position during every power-up condition. The SHDN pin forces an open circuit on the A Terminal and at the same time shorts the wiper to the B Terminal, achieving a microwatt power shutdown state. When SHDN is returned to logic high, the previous latch settings put the wiper in the same resistance setting prior to shutdown. The digital interface remains active during shutdown; code changes can be made to produce new wiper positions when the device is resumed from shutdown.
The AD5207 is available in 1.1 mm thin TSSOP-14 package, which is suitable for PCMCIA applications. All parts are guaranteed to operate over the extended industrial temperature range of $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$.

REV. 0
Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.

## FUNCTIONAL BLOCK DIAGRAM



ELECTRICAL CHARACTERISTICS $10 \mathrm{k} \Omega, 50 \mathrm{k} \Omega, 100 \mathrm{k} \Omega$ VERSION $\mathrm{v}_{\mathrm{w}=}=5, v_{\mathrm{s}}=0, \mathrm{v}_{\mathrm{s}}=5 \mathrm{v}$,
$V_{B}=0,-40^{\circ} \mathrm{C}<\mathrm{T}_{A}<+125^{\circ} \mathrm{C}$ unless otherwise noted.)

| Parameter | Symbol | Conditions | Min | Typ ${ }^{1}$ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DC CHARACTERISTICS <br> RHEOSTAT MODE <br> Specifications Apply to All VRs <br> Resistor Differential Nonlinearity ${ }^{2}$ <br> Resistor Nonlinearity ${ }^{2}$ <br> Nominal Resistor Tolerance ${ }^{3}$ <br> Resistance Temperature Coefficient <br> Wiper Resistance <br> Nominal Resistance Match | R-DNL <br> R-INL <br> $\Delta \mathrm{R}$ <br> $\mathrm{R}_{\mathrm{AB}} / \Delta \mathrm{T}$ <br> $\mathrm{R}_{\mathrm{W}}$ <br> $\Delta \mathrm{R} / \mathrm{R}_{\mathrm{O}}$ | $\begin{aligned} & \mathrm{R}_{\mathrm{WB}}, \mathrm{~V}_{\mathrm{A}}=\mathrm{NC} \\ & \mathrm{R}_{\mathrm{WB}}, \mathrm{~V}_{\mathrm{A}}=\mathrm{NC} \\ & \\ & \mathrm{~V}_{\mathrm{AB}}=\mathrm{V}_{\mathrm{DD}}, \text { Wiper }=\mathrm{No} \text { Connect } \\ & \mathrm{I}_{\mathrm{W}}=1 \mathrm{~V} / \mathrm{R}, \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V} \\ & \mathrm{Ch} 1 \text { to } 2, \mathrm{~V}_{\mathrm{AB}}=\mathrm{V}_{\mathrm{DD}}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & -1 \\ & -1.5 \\ & -30 \end{aligned}$ | $\begin{aligned} & 500 \\ & 50 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & +1 \\ & +1.5 \\ & +30 \\ & \\ & 100 \\ & 1 \end{aligned}$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \\ & \% \\ & \mathrm{ppm} /{ }^{\circ} \mathrm{C} \\ & \Omega \\ & \% \end{aligned}$ |
| DC CHARACTERISTICS <br> POTENTIOMETER DIVIDER MODE <br> Specifications Apply to All VRs <br> Resolution <br> Integral Nonlinearity ${ }^{4}$ <br> Differential Nonlinearity ${ }^{4}$ <br> Voltage Divider Temperature <br> Coefficient <br> Full-Scale Error <br> Zero-Scale Error | N <br> INL <br> DNL <br> $\Delta \mathrm{V}_{\mathrm{w}} / \Delta \mathrm{T}$ <br> $\mathrm{V}_{\text {WFSE }}$ <br> $\mathrm{V}_{\text {WZSE }}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V} \\ & \text { Code }=80_{\mathrm{H}} \\ & \text { Code }=\mathrm{FF}_{\mathrm{H}} \\ & \text { Code }=00_{\mathrm{H}} \end{aligned}$ | $\begin{aligned} & 8 \\ & -1.5 \\ & -1 \\ & \\ & -1.5 \end{aligned}$ | $15$ | $\begin{aligned} & +1.5 \\ & +1 \end{aligned}$ $+1.5$ | Bits <br> LSB <br> LSB <br> $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ <br> LSB <br> LSB |
| RESISTOR TERMINALS <br> Voltage Range ${ }^{5}$ <br> Capacitance ${ }^{6} \mathrm{~A}_{\mathrm{X}}, \mathrm{B}_{\mathrm{X}}$ <br> Capacitance ${ }^{6} \mathrm{~W}_{\mathrm{X}}$ <br> Shutdown Current ${ }^{7}$ <br> Shutdown Wiper Resistance Common-Mode Leakage | $\begin{aligned} & \mathrm{V}_{\mathrm{A}, \mathrm{~B}, \mathrm{w}} \\ & \mathrm{C}_{\mathrm{A}, \mathrm{~B}} \\ & \mathrm{C}_{\mathrm{W}} \\ & \mathrm{I}_{\mathrm{A} \_\mathrm{SD}} \\ & \mathrm{R}_{\mathrm{W} \_\mathrm{SD}} \\ & \mathrm{I}_{\mathrm{CM}} \\ & \hline \end{aligned}$ | $\begin{aligned} & \left\|\mathrm{V}_{\mathrm{DD}}\right\|+\left\|\mathrm{V}_{\mathrm{SS}}\right\| \leq 5.5 \mathrm{~V} \\ & \mathrm{f}=1 \mathrm{MHz}, \text { Measured to GND, Code }=80_{\mathrm{H}} \\ & \mathrm{f}=1 \mathrm{MHz}, \text { Measured to GND, Code }=80_{\mathrm{H}} \\ & \mathrm{~V}_{\mathrm{A}}=\mathrm{V}_{\mathrm{DD}}, \mathrm{~V}_{\mathrm{B}}=0 \mathrm{~V}, \overline{\mathrm{SHDN}}=0 \\ & \mathrm{~V}_{\mathrm{A}}=\mathrm{V}_{\mathrm{DD}}, \mathrm{~V}_{\mathrm{B}}=0 \mathrm{~V}, \overline{\mathrm{SHDN}}=0, \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{A}}=\mathrm{V}_{\mathrm{B}}=\mathrm{V}_{\mathrm{DD}} / 2 \end{aligned}$ | $\mathrm{V}_{\mathrm{ss}}$ | $\begin{aligned} & 45 \\ & 70 \end{aligned}$ | $V_{D D}$ <br> 5 <br> 200 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{pF} \\ & \mathrm{pF} \\ & \mu \mathrm{~A} \\ & \Omega \\ & \mathrm{nA} \end{aligned}$ |
| DIGITAL INPUTS AND OUTPUTS <br> Input Logic High <br> Input Logic Low <br> Input Logic High <br> Input Logic Low <br> Output Logic High <br> Output Logic Low <br> Input Current <br> Input Capacitance ${ }^{6}$ | $\mathrm{V}_{\mathrm{IH}}$ <br> $\mathrm{V}_{\text {IL }}$ <br> $\mathrm{V}_{\mathrm{IH}}$ <br> $\mathrm{V}_{\mathrm{IL}}$ <br> $\mathrm{V}_{\mathrm{OH}}$ <br> $\mathrm{V}_{\mathrm{OL}}$ <br> $\mathrm{I}_{\mathrm{IL}}$ <br> $\mathrm{C}_{\mathrm{IL}}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DD}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DD}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \text { to } \mathrm{V}_{\mathrm{DD}} \\ & \mathrm{I}_{\mathrm{OL}}=1.6 \mathrm{~mA}, \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V} \text { or } 5 \mathrm{~V} \end{aligned}$ | 2.4 <br> 2.1 $\mathrm{V}_{\mathrm{DD}}-0.1$ | $10$ | $\begin{aligned} & 0.8 \\ & 0.6 \\ & \\ & 0.4 \\ & \pm 10 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mu \mathrm{~A} \\ & \mathrm{pF} \end{aligned}$ |
| POWER SUPPLIES <br> Power Single-Supply Range Power Dual-Supply Range Positive Supply Current Negative Supply Current Power Dissipation ${ }^{8}$ Power Supply Sensitivity, VDD Power Supply Sensitivity, $\mathrm{V}_{\text {SS }}$ | $V_{\text {DD Range }}$ <br> $\mathrm{V}_{\mathrm{DD} / \mathrm{SS} \text { RANGE }}$ <br> $\mathrm{I}_{\mathrm{DD}}$ <br> $\mathrm{I}_{\text {SS }}$ <br> $\mathrm{P}_{\text {DISS }}$ <br> PSS <br> PSS | $\begin{aligned} & \mathrm{V}_{\mathrm{SS}}=0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IH}}=\mathrm{V}_{\mathrm{DD}} \text { or } \mathrm{V}_{\mathrm{IL}}=\mathrm{GND}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IH}}=\mathrm{V}_{\mathrm{DD}} \text { or } \mathrm{V}_{\mathrm{IL}}=\mathrm{GND} \mathrm{~V}_{\mathrm{SS}}=-2.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IH}}=5 \mathrm{~V} \text { or } \mathrm{V}_{\mathrm{IL}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V} \\ & \Delta \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}, \operatorname{Code}=80_{\mathrm{H}} \\ & \Delta \mathrm{~V}_{\mathrm{SS}}=-2.5 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{DD}}=2.5 \mathrm{~V}, \operatorname{Code}=80_{\mathrm{H}} \end{aligned}$ | $\begin{aligned} & 2.7 \\ & \pm 2.2 \end{aligned}$ |  | $\begin{aligned} & 5.5 \\ & \pm 2.7 \\ & 40 \\ & 40 \\ & 0.2 \\ & 0.01 \\ & 0.03 \end{aligned}$ | V <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> mW <br> \%/\% <br> \%/\% |
| DYNAMIC CHARACTERISTICS ${ }^{6,9}$ <br> Bandwidth -3 dB <br> Bandwidth -3 dB <br> Bandwidth -3 dB <br> Total Harmonic Distortion <br> $\mathrm{V}_{\mathrm{W}}$ Settling Time <br> Resistor Noise Voltage <br> Crosstalk ${ }^{10}$ | BW_10 k $\Omega$ <br> BW_50 k $\Omega$ <br> BW_100 k $\Omega$ <br> $\mathrm{THD}_{\mathrm{w}}$ <br> $\mathrm{t}_{\mathrm{s}}$ <br> $\mathrm{e}_{\mathrm{N}, \mathrm{WB}}$ <br> $\mathrm{C}_{\mathrm{T}}$ | $\begin{aligned} & \mathrm{R}_{\mathrm{AB}}=10 \mathrm{k} \Omega \\ & \mathrm{R}_{\mathrm{AB}}=50 \mathrm{k} \Omega \\ & \mathrm{R}_{\mathrm{AB}}=100 \mathrm{k} \Omega \\ & \mathrm{~V}_{\mathrm{A}}=1 \mathrm{Vrms}, \mathrm{~V}_{\mathrm{B}}=0 \mathrm{~V}, \mathrm{f}=1 \mathrm{kHz}, \mathrm{R}_{\mathrm{AB}}=10 \mathrm{k} \Omega \\ & \mathrm{R}_{\mathrm{AB}}=10 \mathrm{k} \Omega / 50 \mathrm{k} \Omega / 100 \mathrm{k} \Omega, \pm 1 \mathrm{LSB} \text { Error Band } \\ & \mathrm{R}_{\mathrm{WB}}=5 \mathrm{k} \Omega, \mathrm{f}=1 \mathrm{kHz}, \mathrm{RS}=0 \\ & \mathrm{~V}_{\mathrm{A}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{B}}=0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 600 \\ & 125 \\ & 71 \\ & 0.003 \\ & 2 / 9 / 18 \\ & 9 \\ & -65 \end{aligned}$ |  | kHz <br> kHz <br> kHz <br> \% <br> $\mu \mathrm{s}$ <br> $\mathrm{nV} \sqrt{\mathrm{Hz}}$ <br> dB |


| Parameter | Symbol | Conditions | Min | Typ ${ }^{1}$ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INTERFACE TIMING |  |  |  |  |  |  |
| CHARACTERISTICS |  |  |  |  |  |  |
| Applies to All Parts ${ }^{6,11}$ |  |  |  |  |  |  |
| Input Clock Pulsewidth | $\mathrm{t}_{\mathrm{CH}}, \mathrm{t}_{\mathrm{CL}}$ | Clock Level High or Low | 10 |  |  | ns |
| Data Setup Time | $\mathrm{t}_{\mathrm{ts}}$ |  | 5 |  |  | ns |
| Data Hold Time | $\mathrm{t}_{\mathrm{DH}}$ |  | 5 |  |  | ns |
| CLK to SDO Propagation Delay ${ }^{12}$ | $\mathrm{t}_{\text {PD }}$ | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ to $5 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}<20 \mathrm{pF}$ | 1 |  | 25 | ns |
| $\overline{\mathrm{CS}}$ Setup Time | $\mathrm{t}_{\text {Css }}$ |  | 10 |  |  | ns |
| $\overline{\mathrm{CS}}$ High Pulsewidth | ${ }_{\text {t }}^{\text {csw }}$ |  | 10 |  |  | ns |
| CLK Fall to $\overline{\mathrm{CS}}$ Fall Hold Time | $\mathrm{t}_{\text {CSH0 }}$ |  | 0 |  |  | ns |
| CLK Fall to $\overline{\mathrm{CS}}$ Rise Hold Time | $\mathrm{t}_{\mathrm{CSH} 1}$ |  | 0 |  |  | ns |
| $\overline{\mathrm{CS}}$ Rise to Clock Rise Setup | $\mathrm{t}_{\mathrm{CS} 1}$ |  | 10 |  |  | ns |

NOTES
${ }^{1}$ Typicals represent average readings at $25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}$.
${ }^{2}$ Resistor position nonlinearity error R-INL is the deviation from an ideal value measured between the maximum resistance and the minimum resistance wiper positions. R-DNL measures the relative step change from ideal between successive tap positions. Parts are guaranteed monotonic. $\mathrm{I}_{\mathrm{W}}=\mathrm{V}_{\mathrm{DD}} / \mathrm{R}$ for both $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$, $\mathrm{V}_{\mathrm{SS}}=0 \mathrm{~V}$.
${ }^{3} \mathrm{~V}_{\mathrm{AB}}=\mathrm{V}_{\mathrm{DD}}$, Wiper $\left(\mathrm{V}_{\mathrm{W}}\right)=$ No connect.
${ }^{4} \mathrm{INL}$ and DNL are measured at $\mathrm{V}_{\mathrm{W}}$ with the RDAC configured as a potentiometer divider similar to a voltage output $\mathrm{D} / \mathrm{A}$ converter. $\mathrm{V}_{\mathrm{A}}=\mathrm{V}_{\mathrm{DD}}$ and $\mathrm{V}_{\mathrm{B}}=0 \mathrm{~V} . \mathrm{DNL}$ specification limits of $\pm 1$ LSB maximum are Guaranteed Monotonic operating conditions.
${ }^{5}$ Resistor Terminals A, B, W have no limitations on polarity with respect to each other.
${ }^{6}$ Guaranteed by design and not subject to production test.
${ }^{7}$ Measured at the $\mathrm{A}_{\mathrm{X}}$ terminals. All $\mathrm{A}_{\mathrm{X}}$ terminals are open-circuited in shut-down mode.
${ }^{8} \mathrm{P}_{\text {DISS }}$ is calculated from ( $\mathrm{I}_{\mathrm{DD}} \times \mathrm{V}_{\mathrm{DD}}$ ). CMOS logic level inputs result in minimum power dissipation.
${ }^{9}$ All dynamic characteristics use $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}$.
${ }^{10}$ Measured at a $\mathrm{V}_{\mathrm{W}}$ pin where an adjacent $\mathrm{V}_{\mathrm{w}}$ pin is making a full-scale voltage change.
${ }^{11}$ See timing diagram for location of measured values. All input control voltages are specified with $\mathrm{t}_{\mathrm{R}}=\mathrm{t}_{\mathrm{F}}=2 \mathrm{~ns}(10 \%$ to $90 \%$ of 3 V$)$ and timed from a voltage level of 1.5 V . Switching characteristics are measured using $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$.
${ }^{12}$ Propagation delay depends on value of $V_{D D}, R_{L}$, and $C_{L}$; see applications text.
The AD5207 contains 474 transistors. Die Size: $67 \mathrm{mil} \times 69$ mil, 4623 sq. mil.
Specifications subject to change without notice.


Figure 1a. Timing Diagram


Figure 1b. Detail Timing Diagram

## ABSOLUTE MAXIMUM RATINGS ${ }^{1}$

$\left(\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right.$, unless otherwise noted)
$\mathrm{V}_{\mathrm{DD}}$ to GND . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $-0.3,+7 \mathrm{~V}$
$\mathrm{V}_{\text {SS }}$ to GND . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $0,-3 \mathrm{~V}$
$\mathrm{V}_{\mathrm{DD}}$ to $\mathrm{V}_{\text {SS }}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 V
$\mathrm{V}_{\mathrm{A}}, \mathrm{V}_{\mathrm{B}}, \mathrm{V}_{\mathrm{W}}$ to GND . . . . . . . . . . . . . . . . . . . . . . . . . . $\mathrm{V}_{\mathrm{SS}}, \mathrm{V}_{\mathrm{DD}}$

Digital Inputs and Output Voltage to GND . . $0 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}+0.3 \mathrm{~V}$
Operating Temperature Range . . . . . . . . . $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Maximum Junction Temperature ( $\mathrm{T}_{\mathrm{J}}$ Max) . . . . . . . . . . $150^{\circ} \mathrm{C}$
Storage Temperature . . . . . . . . . . . . . . . . . . $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Lead Temperature (Soldering, 10 sec ) . . . . . . . . . . . . . $300^{\circ} \mathrm{C}$
Thermal Resistance ${ }^{3} \theta_{\mathrm{JA}}$, TSSOP-14 . . . . . . . . . . . . . $206^{\circ} \mathrm{C} / \mathrm{W}$

## NOTES

${ }^{1}$ Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
${ }^{2}$ Max current is bounded by the maximum current handling of the switches, maximum power dissipation of the package, and maximum applied voltage across any two of the A, B, and W Terminals at a given resistance. Please refer to TPC 22 for detail.
${ }^{3}$ Package Power Dissipation $=\left(\mathrm{T}_{\mathrm{J}} \mathrm{Max}-\mathrm{T}_{\mathrm{A}}\right) / \theta_{\mathrm{JA}}$.

## PIN CONFIGURATION



## PIN FUNCTION DESCRIPTIONS

| Pin | Mnemonic | Description |
| :---: | :---: | :---: |
| 1 | $\mathrm{V}_{\text {SS }}$ | Negative Power Supply, specified for operation from 0 V to -2.7 V . |
| 2 | B2 | Terminal B of RDAC\#2. |
| 3 | A2 | Terminal A of RDAC\#2. |
| 4 | W2 | Wiper, RDAC\#2, addr $=12$ |
| 5 | DGND | Digital Ground. |
| 6 | SHDN | Active Low Input. Terminal A open-circuit and Terminal B shorted to Wiper. Shutdown controls both RDACs \#1 and \#2. |
| 7 | $\overline{\mathrm{CS}}$ | Chip Select Input, Active Low. When $\overline{\mathrm{CS}}$ returns high, data in the serial input register is decoded, based on the address bit, and loaded into the corresponding RDAC register. |
| 8 | SDI | Serial Data Input. MSB is loaded first. |
| 9 | SDO | Serial Data Output. Open Drain transistor requires pull-up resistor. |
| 10 | CLK | Serial Clock Input. Positive Edge Triggered. |
| 11 | $\mathrm{V}_{\mathrm{DD}}$ | Positive Power Supply. Specified for operation at 2.7 V to 5.5 V . |
| 12 | W1 | Wiper, RDAC \#1, addr $=0{ }_{2}$. |
| 13 | A1 | Terminal A of RDAC \#1. |
| 14 | B1 | Terminal B of RDAC \#1. |

Table I. Serial-Data Word Format

| ADDR |  |  |  |  |  |  |  |  | DATA |  |  |  |  |  |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| B9 | B8 | B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 |  |  |  |  |  |  |  |
| A1 | A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |  |  |  |  |  |  |  |
| $2^{9}$ | $2^{8}$ | $2^{7}$ |  |  |  |  |  |  | LSB |  |  |  |  |  |  |  |

NOTES
$\operatorname{ADDR}(\operatorname{RDAC} 1)=00 ; \operatorname{ADDR}(\operatorname{RDAC} 2=01)$.
Data loads B9 first into SDI pin.

ORDERING GUIDE

| Model | $\mathbf{k} \boldsymbol{\Omega}$ | Temperature <br> Range | Package <br> Description | Package <br> Option | Qty Per <br> Container | Branding <br> Information* |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| AD5207BRU10-REEL7 | 10 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | TSSOP-14 | RU-14 | 1,000 | B 10 |
| AD5207BRU50-REEL7 | 50 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | TSSOP-14 | RU-14 | 1,000 | B 50 |
| AD5207BRU100-REEL7 | 100 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | TSSOP-14 | RU-14 | 1,000 | B100 |

*Three lines of information appear on the device. Line 1 lists the part number; Line 2 includes branding information and the ADI logo, and Line 3 contains the date code YYWW.

## CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD5207 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high-energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.

## Typical Performance Characteristics-AD5207



TPC 1. $10 \mathrm{k} \Omega$ RDNL vs. Code


TPC 2. $10 \mathrm{k} \Omega$ RINL vs. Code


TPC 3. 10 k $\Omega$ DNL vs. Code


TPC 4. $10 \mathrm{k} \Omega$ INL vs. Code


TPC 5. Supply Current vs. Logic Input Voltage


TPC 6. Supply Current vs. Temperature


TPC 7. Shutdown Current vs. Temperature


TPC 8. Wiper ON Resistance vs. $V_{\text {SUPPLY }}$


TPC 9. 10 k $\Omega$ Supply Current vs. Clock Frequency


TPC 10. 10 k $\Omega$ Supply Current vs. Clock Frequency


TPC 11. Power Supply Rejection Ratio vs. Frequency


TPC 12. $10 \mathrm{k} \Omega$ Gain vs. Frequency vs. Code


TPC 13. $50 \mathrm{k} \Omega$ Gain vs. Frequency vs. Code


TPC 14. 100 k $\Omega$ Gain vs. Frequency vs. Code


TPC 15. -3 dB Bandwidth


TPC 16. Normalized Gain Flatness vs. Frequency


TPC 17. One Position Step Change at Half Scale


TPC 18. Large Signal Settling Time


TPC 19. Digital Feedthrough vs. Time


TPC 20. $\Delta V_{\text {wB }} / \Delta T$ Potentiometer Mode Temperature Coefficient


TPC 21. $\Delta R_{W B} / \Delta T$ Rheostat Mode Temperature Coefficient


TPC 22. I MAX vs. Code

## OPERATION

The AD5207 provides a dual channel, 256-position digitally controlled variable resistor (VR) device. The terms VR, RDAC, and digital potentiometer are sometimes used interchangeably. Changing the programmable VR settings is accomplished by clocking in a 10 -bit serial data word into the SDI (Serial Data Input) pin. The format of this data word is two address Bits, A1 and A0. With A1 and A2 are first and second bits respectively, followed by eight data bits B7-B0 with MSB first. Table I provides the serial register data word format. See Table III for the AD5207 address assignments to decode the location of VR latch receiving the serial register data in Bits B 7 through B 0 . VR settings can be changed one at a time in random sequence. The AD5207 presets to a midscale during power-on condition. AD5207 contains a power shutdown SHDN pin. When activated in logic low. Terminals A on both RDACs will be open-circuited while the wiper terminals $W_{X}$ are shorted to $B_{X}$. As a result, a minimum amount of leakage current will be consumed in both RDACs, and the power dissipation is negligible. During the shutdown mode, the VR latch settings are maintained. Thus the previous resistance values remain when the devices are resumed from the shutdown.

## DIGITAL INTERFACING

The AD5207 contains a standard three-wire serial input control interface. The three inputs are clock (CLK), chip select ( $\overline{\mathrm{CS}}$ ), and serial data input (SDI). The positive edge-sensitive CLK input requires clean transitions to avoid clocking incorrect data into the serial input register. Standard logic families work well. If mechanical switches are used for product evaluation, they should be debounced by a flip-flop or other suitable means. Figure 2 shows more detail of the internal digital circuitry. When $\overline{\mathrm{CS}}$ is low, the clock loads data into the serial register on each positive clock edge; see Table II.


Figure 2. Block Diagram

The serial-data-output (SDO) pin contains an open drain n -channel FET. This output requires a pull-up resistor in order to transfer data to the next package's SDI pin. The pull-up resistor termination voltage may be larger than the $\mathrm{V}_{\mathrm{DD}}$ supply of the AD5207 SDO output device, e.g., the AD5207 could operate at $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}$ and the pull-up for interface to the next device could be set at 5 V . This allows for daisy chaining several RDACs from a single processor serial-data line. The clock period may need to be increased when using a pull-up resistor to the SDI pin of the following devices in series. Capacitive loading at the daisy chain node SDO-SDI between devices may add time delay to subsequent devices. User should be aware of this potential problem in order to successfully achieve data transfer. See Figure 3. When configuring devices for daisy-chaining, the $\overline{\mathrm{CS}}$ should be kept low until all the bits of every package are clocked into their respective serial registers, ensuring that the address bit and data bits are in the proper decoding location. This requires 20 bits of address and data complying with the data word in Table I if two AD5207 RDACs are daisy chained. During shutdown SHDN, the SDO output pin is forced to OFF (logic high state) to disable power dissipation in the pull-up resistor. See Figure 4 for equivalent SDO output circuit schematic.


Figure 3. Daisy-Chain Configuration Using SDO
Table II. Input Logic Control Truth Table

| CLK | $\overline{\mathbf{C S}}$ | $\overline{\mathbf{S H D N}}$ | Register Activity |
| :--- | :--- | :--- | :--- |
| L | L | H | No SR effect, enables SDO pin. <br> P |
| L | H | Sift one bit in from the SDI pin. MSB <br> first. The tenth previously entered bit <br> is shifted out of the SDO pin. |  |
| X | P | H | Load SR data into RDAC latch based <br> on A0 decode (Table III). |
| X | H | H | No Operation. <br> Open circuits all resistor A Terminals, <br> connects W to B, turns off SDO out- <br> put transistor. |
| X | H | L |  |

Table III. Address Decode Table

| A1 | A0 | Latch Loaded |
| :--- | :--- | :--- |
| 0 | 0 | RDAC \#1 |
| 0 | 1 | RDAC \#2 |

The data setup and data hold times in the specification table determine the data valid time requirements. The last ten bits of the data word entered into the serial register are held when $\overline{\mathrm{CS}}$ returns high and any extra bits are ignored. At the same time, when $\overline{\mathrm{CS}}$ goes high, it gates the address decoder enabling one of two positive edge-triggered AD5207 RDAC latches; see Figure 5 detail.


Figure 4. Detail SDO Output Schematic of the AD5207
The target RDAC latch is loaded with the last eight bits of the data word to complete one RDAC update. For AD5207, it cannot update both channels simultaneously and therefore, two separate 10 -bit data words must be clocked in to change both VR settings.


Figure 5. Equivalent Input Control Logic
All digital inputs are protected with a series input resistor and parallel Zener ESD structure shown in Figures 6 and 7. Applies to digital input pins $\overline{\mathrm{CS}}, \mathrm{SDI}, \mathrm{SDO}, \overline{\mathrm{SHDN}}$, and CLK. Digital input level for Logic 1 can be anywhere from 2.4 V to 5 V regardless of whether it is in single or dual supplies.


Figure 6. ESD Protection of Digital Pins


Figure 7. ESD Protection of Resistor Terminals


Figure 8. Equivalent RDAC Circuit

## PROGRAMMING THE VARIABLE RESISTOR <br> Rheostat Operation

The nominal resistance of the RDAC between Terminals A and B is available with values of $10 \mathrm{k} \Omega, 50 \mathrm{k} \Omega$, and $100 \mathrm{k} \Omega$. The last few digits of the part number determine the nominal resistance value, e.g., $10 \mathrm{k} \Omega=10 ; 50 \mathrm{k} \Omega=50$; and $100 \mathrm{k} \Omega=100$. The nominal resistance ( $\mathrm{R}_{\mathrm{AB}}$ ) of the VR has 256 contact points accessed by the wiper terminal, plus the B Terminal contact. The 8-bit data in the RDAC latch is decoded to select one of the 256 possible settings. Assume a $10 \mathrm{k} \Omega$ part is used, the wiper's first connection starts at the B Terminal for data $00_{\mathrm{H}}$. Since there is a $45 \Omega$ wiper contact resistance, such connection yields a minimum of $45 \Omega$ resistance between Terminals W and B. The second connection is the first tap point corresponds to $84 \Omega\left(\mathrm{R}_{\mathrm{WB}}=\mathrm{R}_{\mathrm{AB}} / 256+\mathrm{R}_{\mathrm{W}}=39 \Omega+45 \Omega\right)$ for data $01_{\mathrm{H}}$. The third connection is the next tap point representing $123 \Omega(39 \times$ $2+45$ ) for data $02_{\mathrm{H}}$ and so on. Each LSB value increase moves the wiper up the resistor ladder until the last tap point is reached at $10006 \Omega\left(\mathrm{R}_{A B}-1 \mathrm{LSB}+\mathrm{R}_{\mathrm{W}}\right)$. Figure 8 shows a simplified diagram of the equivalent RDAC circuit.
The general equation determining the programmable output resistance between $W$ and $B$ is:

$$
\begin{equation*}
R_{W B}(D)=\frac{D}{256} \times R_{A B}+R_{W} \tag{1}
\end{equation*}
$$

where $D$ is the data contained in the 8 -bit RDAC latch, and $R_{A B}$ is the nominal end-to-end resistance.
For example, $\mathrm{R}_{\mathrm{AB}}=10 \mathrm{k} \Omega$, A Terminal can be open-circuit or tied to W . The following output resistance $\mathrm{R}_{\mathrm{WB}}$ will be set for the following RDAC latch codes.

Table IV.

| $\mathbf{D}$ <br> $(\mathbf{D E C})$ | $\mathbf{R}_{\mathrm{WB}}$ <br> $(\boldsymbol{\Omega})$ | Output State |
| :--- | :--- | :--- |
| 255 | 10006 | Full-Scale $\left(\mathrm{R}_{\mathrm{AB}}-1\right.$ LSB $\left.+\mathrm{R}_{\mathrm{W}}\right)$ |
| 128 | 5045 | Midscale |
| 1 | 84 | 1 LSB |
| 0 | 45 | Zero-Scale (Wiper Contact Resistance) |

Note that in the zero-scale condition a finite wiper resistance of $45 \Omega$ is present. Care should be taken to limit the current flow between W and B in this state to a maximum current of no more than 5 mA . Otherwise, degradation or possibly destruction of the internal switch contacts can occur.
Similar to the mechanical potentiometer, the resistance of the RDAC between the wiper $W$ and Terminal $A$ also produces a digitally controlled resistance $\mathrm{R}_{\mathrm{WA}}$. When these terminals are used, the B Terminal should be let open or tied to the wiper terminal. Setting the resistance value for $\mathrm{R}_{\mathrm{WA}}$ starts at a maximum value of resistance and decreases as the data loaded in the latch is increased in value. The general equation for this operation is:

$$
\begin{equation*}
R_{W A}(D)=\frac{256-D}{256} \times R_{A B}+R_{W} \tag{2}
\end{equation*}
$$

For example, when $R_{A B}=10 \mathrm{k} \Omega$, B terminal is either open or tied to W, the following output resistance, $R_{W A}$, will be set for the following RDAC latch codes.

Table V.

| $\mathbf{D}$ <br> (DEC) | $\mathbf{R}_{\text {WA }}$ <br> $(\boldsymbol{\Omega})$ | Output State |
| :--- | :--- | :--- |
| 255 | 84 | Full-Scale $\left(\mathrm{R}_{\mathrm{AB}} / 256+\mathrm{R}_{\mathrm{W}}\right)$ |
| 128 | 5045 | Midscale |
| 1 | 10006 | 1 LSB |
| 0 | 10045 | Zero-Scale |

The typical distribution of $\mathrm{R}_{\mathrm{AB}}$ from channel to channel matches within $\pm 1 \%$. Device-to-device matching is process-lot dependent and is possible to have $\pm 30 \%$ variation. The change in $\mathrm{R}_{\mathrm{AB}}$ with temperature has a $500 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ temperature coefficient.

## PROGRAMMING THE POTENTIOMETER DIVIDER

## Voltage Output Operation

The digital potentiometer easily generates an output voltage proportional to the input voltage. Let's ignore the effect of the wiper resistance for the moment. For example, when connecting A Terminal to 5 V and B Terminal to ground, it produces a programmable output voltage at the wiper starting at zero volts up to 1 LSB less than 5 V . Each LSB of voltage is equal to the voltage applied across terminal AB divided by the 256
position of the potentiometer divider. Since AD5207 is capable for dual supplies, the general equation defining the output voltage with respect to ground for any given input voltage applied to terminals AB is:

$$
\begin{equation*}
V_{W}(D)=\frac{D}{256} V_{A}+\frac{256-D}{256} V_{B} \tag{3}
\end{equation*}
$$

Operation of the digital potentiometer in the divider mode results in more accurate operation over temperature. Unlike the rheostat mode, the output voltage is dependent on the ratio of $\mathrm{R}_{\mathrm{WA}}$ and $\mathrm{R}_{\mathrm{WB}}$ and not the absolute values; therefore, the drift reduces to $15 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$. There is no voltage polarity constraint between Terminals A, B, and W as long as the terminal voltage stays within $\mathrm{V}_{\mathrm{SS}}<\mathrm{V}_{\mathrm{TERM}}<\mathrm{V}_{\mathrm{DD}}$.

## RDAC CIRCUIT SIMULATION MODEL

The internal parasitic capacitances and the external capacitive loads dominate the ac characteristics of the RDACs. Configured as a potentiometer divider the -3 dB bandwidth of the AD5207BRU10 ( $10 \mathrm{k} \Omega$ resistor) measures 600 kHz at half scale. TPC 16 provides the large signal BODE plot characteristics of the three available resistor versions $10 \mathrm{k} \Omega$ and $50 \mathrm{k} \Omega$. The gain flatness versus frequency graph, TPC 16, predicts filter applications performance. A parasitic simulation model has been developed and is shown in Figure 9. Listing I provides a macro model net list for the $10 \mathrm{k} \Omega$ RDAC:


Figure 9. RDAC Circuit Simulation Model for RDAC $=10 \mathrm{k} \Omega$
Listing I. Macro Model Net List for RDAC

```
.PARAM D=255, RDAC=10E3
```

* 

.SUBCKT DPOT (A,W)
*
CA A $045 \mathrm{E}-12$
RAW A W $\{(1-\mathrm{D} / 256) *$ RDAC +50$\}$
CW W 0 70E-12
RBW W B \{D/256*RDAC+50\}
CB B $045 \mathrm{E}-12$
*
.ENDS DPOT

## AD5207

TEST CIRCUITS
Figures 10 to 18 define the test conditions used in product Specification table.


Figure 10. Potentiometer Divider Nonlinearity Error Test Circuit (INL, DNL)


Figure 11. Resistor Position Nonlinearity Error (Rheostat Operation; R-INL, R-DNL)


Figure 12. Wiper Resistance Test Circuit


Figure 13. Power Supply Sensitivity Test Circuit (PSS, PSSR)


Figure 14. Inverting Gain Test Circuit


Figure 15. Noninverting Gain Test Circuit


Figure 16. Gain vs. Frequency Test Circuit


Figure 17. Incremental ON Resistance Test Circuit


Figure 18. Common-Mode Leakage Current Test Circuit

DIGITAL POTENTIOMETER FAMILY SELECTION GUIDE

| Number <br> of VRs <br> per <br> Package | Terminal <br> Voltage <br> Range | Interface <br> Data <br> Control | Nominal <br> Resistance <br> $(\mathbf{k} \Omega)$ | Resolution <br> Number <br> of Wiper <br> Positions | Power <br> Supply <br> Current <br> $\left(\mathbf{I}_{\text {DD }}\right)$ | Packages |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| AD5201 | 1 | $\pm 3 \mathrm{~V},+5.5 \mathrm{~V}$ | $3-W i r e$ | 10,50 | 33 | $40 \mu \mathrm{~A}$ | $\mu$ MSOIC-10 | Comments |

[^0]
## OUTLINE DIMENSIONS

Dimensions shown in inches and (mm)

14-Lead TSSOP
(RU-14)


## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Digital Potentiometer ICs category:
Click to view products by Analog Devices manufacturer:
Other Similar products are found below :
604-00010 CAT5111VI-10-GT3 CAT5110TBI-10GT3 CAT5111LI-10-G X9C103S CAT5110TBI-50GT3 CAT5112ZI-50-GT3 CAT5111YI-10-GT3 MCP4351-502E/ML MCP4641-502E/ST MCP4162-103E/SN MCP4451-103E/ML MCP4451-502E/ST MCP4532T103E/MF MCP4631-503E/ST MCP4661-502E/ST CAT5113VI-00-GT3 MCP4641T-502E/ML MCP4021-103E/MS MAX5387LAUD+ DS1855E-010+ MAX5160LEUA+T MCP4142-104E/MF AD5260BRUZ200-RL7 CAT5113LI-10-G CAT5113LI-50-G CAT5114LI-00-G AD5111BCPZ10-RL7 AD5116BCPZ10-500R7 AD5116BCPZ5-500R7 AD5116BCPZ80-500R7 AD5122ABCPZ100-RL7 AD5122ABRUZ100 AD5122BCPZ10-RL7 AD5142ABRUZ100 AD5143BCPZ10-RL7 AD5253BRUZ10 AD5253BRUZ50 AD5254BRUZ1-RL7 AD5144TRUZ10-EP AD5160BRJZ100-RL7 AD5160BRJZ10-RL7 AD5161BRMZ10 AD5161BRMZ100 AD5161BRMZ5 AD5161BRMZ5-RL7 AD5170BRMZ2.5-RL7 AD5162BRMZ50-RL7 AD5162WBRMZ100-RL7 AD5165BUJZ100-R2


[^0]:    *Future product, consult factory for latest status.
    Latest Digital Potentiometer Information available at www.analog.com/support/standard_linear/selection_guides/dig_pot.html

