## Data Sheet

## FEATURES

## Dual-channel, 256-position resolution $10 \mathrm{k} \Omega, 50 \mathrm{k} \Omega$, and $100 \mathrm{k} \Omega$ nominal terminal resistance <br> Nonvolatile memory maintenance of wiper settings <br> Predefined linear increment/decrement instructions <br> Predefined $\pm 6 \mathrm{~dB}$ step log taper increment/decrement instructions <br> SPI-compatible serial interface <br> Wiper settings and EEMEM readback <br> 3 V to 5 V single-supply operation <br> $\pm 2.5 \mathrm{~V}$ dual-supply operation <br> 14 bytes of general-purpose user EEMEM <br> Permanent memory write protection <br> 100 -year typical data retention ( $\mathrm{T}_{\mathrm{A}}=55^{\circ} \mathrm{C}$ )

## APPLICATIONS

## Mechanical potentiometer replacement

 Instrumentation: gain and offset adjustmentProgrammable voltage-to-current conversion
Programmable filters, delays, and time constants
Programmable power supply
Low resolution DAC replacement
Sensor calibration

## GENERAL DESCRIPTION

The AD5232 device provides a nonvolatile, dual-channel, digitally controlled variable resistor (VR) with 256 -position resolution. This device performs the same electronic adjustment function as a mechanical potentiometer with enhanced resolution, solid state reliability, and superior low temperature coefficient performance. The versatile programming of the AD5232, perormed via a microcontroller, allows multiple modes of operation and adjustment.

In the direct program mode, a predetermined setting of the RDAC registers (RDAC1 and RDAC2) can be loaded directly from the microcontroller. Another important mode of operation allows the RDACx register to be refreshed with the setting previously stored in the corresponding EEMEM register (EEMEM1 and EEMEM2). When changes are made to the RDACx register to establish a new wiper position, the value of the setting can be saved into the EEMEMx register by executing an EEMEM save operation. After the settings are saved in the EEMEMx register, these values are automatically transferred to the RDACx register to set the wiper position at system power-on. Such operation is enabled by the internal preset strobe. The preset strobe can also be accessed externally.

## FUNCTIONAL BLOCK DIAGRAM



Figure 1.

All internal register contents can be read via the serial data output (SDO). This includes the RDAC1 and RDAC2 registers, the corresponding nonvolatile EEMEM1 and EEMEM2 registers, and the 14 spare USER EEMEM registers that are available for constant storage.

The basic mode of adjustment is the increment and decrement command instructions that control the wiper position setting register (RDACx). An internal scratch pad RDACx register can be moved up or down one step of the nominal resistance between Terminal A and Terminal B. This step adjustment linearly changes the wiper to Terminal B resistance ( $\mathrm{R}_{\mathrm{WB}}$ ) by one position segment of the device's end-to-end resistance ( $\mathrm{R}_{A B}$ ). For exponential/ logarithmic changes in wiper setting, a left/right shift command instruction adjusts the levels in $\pm 6 \mathrm{~dB}$ steps, which can be useful for audio and light alarm applications.

The AD5232 is available in a thin, 16 -lead TSSOP package. All parts are guaranteed to operate over the extended industrial temperature range of $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. An evaluation board, the EVAL-AD5232-10EBZ, is available.

## TABLE OF CONTENTS

Features .....  1
Applications .....
Functional Block Diagram .....  1
General Description .....  1
Revision History ..... 2
Specifications ..... 3
Electrical Characteristics- $10 \mathrm{k} \Omega, 50 \mathrm{k} \Omega, 100 \mathrm{k} \Omega$ Versions .....  3
Interface Timing Characteristics ..... 5
Absolute Maximum Ratings ..... 7
Thermal Resistance ..... 7
ESD Caution ..... 7
Pin Configuration and Function Descriptions ..... 8
Typical Performance Characteristics ..... 9
Test Circuits ..... 12
Theory of Operation ..... 14
Scratch Pad and EEMEM Programming. ..... 14
Basic Operation ..... 14
EEMEM Protection ..... 14
REVISION HISTORY
11/13-Rev. B to Rev. C
Changed $\mathrm{t}_{16}$ from 25 ms (max) to 25 ms (typ); Table 2 ..... 5
Changes to Ordering Guide ..... 22
09/11-Rev. A to Rev. B
Change to Resistor Noise Voltage Parameter in Table 1 ..... 4
10/09—Rev. 0 to Rev. A
at.Universal
Changes to Data Sheet Title ..... 1
Changes to Features Section .....  1
Digital Input/Output Configuration ..... 14
Serial Data Interface. ..... 15
Daisy-Chaining Operation ..... 15
Advanced Control Modes ..... 17
Using Additional Internal, Nonvolatile EEMEM. ..... 18
Terminal Voltage Operating Range ..... 18
Detailed Potentiometer Operation ..... 18
Programming the Variable Resistor ..... 19
Programming the Potentiometer Divider ..... 20
Operation from Dual Supplies ..... 20
Application Programming Examples ..... 20
Equipment Customer Start-up Sequence for a PCB Calibrated Unit with Protected Settings ..... 21
Flash/EEMEM Reliability. ..... 21
Evaluation Board ..... 21
Outline Dimensions ..... 22
Ordering Guide ..... 22
Changes to Applications Section ..... 1
Change to Wiper Resistance Parameter, Table 1 .....  3
Changes to CS Rise to RDY Fall Time Parameter, Table 2 ..... 5
Changes to Figure 2 and Figure 3 .....  6
Changes to Figure 24 ..... 12
Added Figure 32 ..... 13
Changes to Serial Data Interface Section ..... 15
Changes to Programming the Variable Resistor Section ..... 19
Changes to Ordering Guide ..... 22
10/01-Revision 0: Initial Version

## SPECIFICATIONS

## ELECTRICAL CHARACTERISTICS— $\mathbf{1 0} \mathbf{~ k} \Omega \mathbf{5 0} \mathbf{~ k} \Omega, \mathbf{1 0 0} \mathbf{k} \Omega$ VERSIONS

$\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V} \pm 10 \%$ or $5 \mathrm{~V} \pm 10 \%$ and $\mathrm{V}_{\mathrm{SS}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{A}}=+\mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{\mathrm{B}}=0 \mathrm{~V},-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+85^{\circ} \mathrm{C}$, unless otherwise noted.
Table 1.

\begin{tabular}{|c|c|c|c|c|c|c|}
\hline Parameter \& Symbol \& Conditions \& Min \& Typ \({ }^{1}\) \& Max \& Unit \\
\hline \begin{tabular}{l}
DC CHARACTERISTICS, \\
RHEOSTAT MODE \\
Resistor Differential Nonlinearity \({ }^{2}\) \\
Resistor Nonlinearity \({ }^{2}\) \\
Nominal Resistor Tolerance Resistance Temperature Coefficient Wiper Resistance
\end{tabular} \& \begin{tabular}{l}
R-DNL \\
R-INL \\
\(\Delta \mathrm{R}_{\mathrm{AB}}\) \\
\(\Delta R_{A B} / \Delta T\) \\
Rw
\end{tabular} \& \begin{tabular}{l}
Specifications apply to all VRs \\
\(R_{w B}, V_{A}=N C\) \\
\(R_{w B}, V_{A}=N C\)
\[
\begin{aligned}
\& \mathrm{I}_{\mathrm{w}}=100 \mu \mathrm{~A}, \mathrm{~V}_{\mathrm{DD}}=5.5 \mathrm{~V}, \text { code }=0 \times 1 \mathrm{E} \\
\& \mathrm{I}_{\mathrm{w}}=100 \mu \mathrm{~A}, \mathrm{~V}_{\mathrm{DD}}=3 \mathrm{~V}, \text { code }=0 \times 1 \mathrm{E}
\end{aligned}
\]
\end{tabular} \& \[
\begin{aligned}
\& -1 \\
\& -0.4 \\
\& -40
\end{aligned}
\] \& \[
\begin{aligned}
\& \pm 1 / 2 \\
\& \\
\& 600 \\
\& 50 \\
\& 200
\end{aligned}
\] \& \[
\begin{aligned}
\& +1 \\
\& +0.4 \\
\& +20 \\
\& \\
\& 100
\end{aligned}
\] \& \begin{tabular}{l}
LSB \\
\% FS \\
\% \(\mathrm{ppm} /{ }^{\circ} \mathrm{C}\) \(\Omega\) \(\Omega\)
\end{tabular} \\
\hline \begin{tabular}{l}
POTENTIOMETER DIVIDER MODES \\
Resolution \\
Differential Nonlinearity \({ }^{3}\) \\
Integral Nonlinearity \({ }^{3}\) \\
Voltage Divider Temperature Coefficient \\
Full-Scale Error \\
Zero-Scale Error
\end{tabular} \& \begin{tabular}{l}
N \\
DNL \\
INL \\
\(\Delta \mathrm{V}_{\mathrm{w}} / \Delta \mathrm{T}\) \\
V wfse \\
Vwzse
\end{tabular} \& \begin{tabular}{l}
Code \(=\) half scale \\
Code \(=\) full scale \\
Code \(=\) zero scale
\end{tabular} \& \[
\begin{aligned}
\& 8 \\
\& -1 \\
\& -0.4 \\
\& \\
\& -3 \\
\& 0
\end{aligned}
\] \& \[
\begin{aligned}
\& \pm 1 / 2 \\
\& 15
\end{aligned}
\] \& \[
\begin{aligned}
\& +1 \\
\& +0.4 \\
\& 0 \\
\& 3
\end{aligned}
\] \& \begin{tabular}{l}
Bits \\
LSB \\
\% FS \\
ppm \(/{ }^{\circ} \mathrm{C}\) \\
\% FS \\
\% FS
\end{tabular} \\
\hline \begin{tabular}{l}
RESISTOR TERMINALS \\
Terminal Voltage Range \({ }^{4}\) \\
Capacitance Ax, Bx \({ }^{5}\) \\
Capacitance Wx \({ }^{5}\) \\
Common-Mode Leakage Current \({ }^{5,6}\)
\end{tabular} \& \[
\begin{aligned}
\& V_{A}, V_{B}, V_{W} \\
\& C_{A}, C_{B} \\
\& C_{W} \\
\& I_{C M} \\
\& \hline
\end{aligned}
\] \& \[
\begin{aligned}
\& f=1 \mathrm{MHz} \text {, measured to GND, code }=\text { half-scale } \\
\& f=1 \mathrm{MHz} \text {, measured to } G N D, \text { code }=\text { half scale } \\
\& V_{W}=V_{D D} / 2
\end{aligned}
\] \& Vss \& \[
\begin{aligned}
\& 45 \\
\& 60 \\
\& 0.01
\end{aligned}
\] \& \(V_{D D}\)
1 \& \begin{tabular}{l}
V \\
pF \\
pF \\
\(\mu \mathrm{A}\)
\end{tabular} \\
\hline \begin{tabular}{l}
DIGITAL INPUTS AND OUTPUTS \\
Input Logic High \\
Input Logic Low \\
Input Logic High \\
Input Logic Low \\
Input Logic High \\
Input Logic Low \\
Output Logic High (SDO and RDY) \\
Output Logic Low \\
Input Current \\
Input Capacitance \({ }^{5}\)
\end{tabular} \& \begin{tabular}{l}
\(\mathrm{V}_{\text {IH }}\) \\
VII \\
\(\mathrm{V}_{\mathrm{IH}}\) \\
\(V_{\text {II }}\) \\
\(\mathrm{V}_{\mathrm{IH}}\) \\
VIL \\
VoH \\
Vol \\
IIL \\
CIL
\end{tabular} \& \begin{tabular}{l}
With respect to \(\mathrm{GND}, \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}\) \\
With respect to GND, \(V_{D D}=5 \mathrm{~V}\) \\
With respect to GND, \(V_{D D}=3 \mathrm{~V}\) \\
With respect to GND, \(V_{D D}=3 \mathrm{~V}\) \\
With respect to \(G N D, V_{D D}=+2.5 \mathrm{~V}, \mathrm{~V}_{S S}=-2.5 \mathrm{~V}\) \\
With respect to \(G N D, V_{D D}=+2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=-2.5 \mathrm{~V}\) \\
\(R_{\text {pull-up }}=2.2 \mathrm{k} \Omega\) to 5 V \\
\(\mathrm{IOL}=1.6 \mathrm{~mA}, \mathrm{~V}_{\text {LOGIC }}=5 \mathrm{~V}\) \\
\(\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}\) or \(\mathrm{V}_{\mathrm{DD}}\)
\end{tabular} \& \begin{tabular}{l}
2.4 \\
2.1 \\
2.0 \\
4.9
\end{tabular} \& 0.5

4 \& | 0.8 0.6 |
| :--- |
| 0.4 $\pm 2.5$ | \& \[

$$
\begin{aligned}
& \mathrm{V} \\
& \mathrm{~V} \\
& \mathrm{~V} \\
& \mathrm{~V} \\
& \mathrm{~V} \\
& \mathrm{~V} \\
& \mathrm{~V} \\
& \mathrm{~V} \\
& \mu \mathrm{~A} \\
& \mathrm{pF}
\end{aligned}
$$
\] <br>

\hline | POWER SUPPLIES |
| :--- |
| Single-Supply Power Range Dual-Supply Power Range Positive Supply Current Programming Mode Current Read Mode Current ${ }^{7}$ Negative Supply Current |
| Power Dissipation ${ }^{8}$ Power Supply Sensitivity ${ }^{5}$ | \& | $V_{D D}$ |
| :--- |
| $\mathrm{V}_{\mathrm{DD}} / \mathrm{V}_{\mathrm{SS}}$ |
| IDD |
| ldD(PG) |
| IdD(XRR) Iss |
| PDISS |
| PSS | \& \[

$$
\begin{aligned}
& V_{S S}=0 \mathrm{~V} \\
& V_{\mathbb{H}}=V_{D D} \text { or } V_{I L}=G N D \\
& V_{H}=V_{D D} \text { or } V_{I L}=G N D \\
& V_{I H}=V_{D D} \text { or } V_{I L}=G N D \\
& V_{I H}=V_{D D} \text { or } V_{I L}=G N D, \\
& V_{D D}=+2.5 \mathrm{~V}, \mathrm{~V}_{S S}=-2.5 \mathrm{~V} \\
& V_{I H}=V_{D D} \text { or } V_{I L}=G N D \\
& \Delta V_{D D}=5 \mathrm{~V} \pm 10 \%
\end{aligned}
$$

\] \& \[

$$
\begin{aligned}
& 2.7 \\
& \pm 2.25 \\
& \\
& 0.9
\end{aligned}
$$

\] \& \[

$$
\begin{aligned}
& 3.5 \\
& 35 \\
& 3 \\
& \\
& 3.5 \\
& 0.018 \\
& 0.002
\end{aligned}
$$

\] \& \[

$$
\begin{aligned}
& 5.5 \\
& \pm 2.75 \\
& 10 \\
& \\
& 9 \\
& \\
& 10 \\
& 0.05 \\
& 0.01 \\
& \hline
\end{aligned}
$$

\] \& | V |
| :--- |
| V |
| $\mu \mathrm{A}$ |
| mA |
| mA |
| $\mu \mathrm{A}$ |
| mW |
| \%/\% | <br>

\hline
\end{tabular}

| Parameter | Symbol | Conditions | Min | Typ ${ }^{1}$ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC CHARACTERISTICS ${ }^{5,9}$ |  |  |  |  |  |  |
| Bandwidth |  | -3 dB, BW_10k $\Omega, \mathrm{R}=10 \mathrm{k} \Omega$ |  | 500 |  | kHz |
| Total Harmonic Distortion | THD ${ }_{\text {w }}$ | $\mathrm{V}_{\mathrm{A}}=1 \mathrm{Vrms}, \mathrm{V}_{\mathrm{B}}=0 \mathrm{~V}, \mathrm{f}=1 \mathrm{kHz}, \mathrm{R}_{\text {AB }}=10 \mathrm{k} \Omega$ |  | 0.022 |  | \% |
|  |  | $\mathrm{V}_{\mathrm{A}}=1 \mathrm{Vrms}, \mathrm{V}_{\mathrm{B}}=0 \mathrm{~V}, \mathrm{f}=1 \mathrm{kHz}, \mathrm{R}_{A B}=50 \mathrm{k} \Omega, 100 \mathrm{k} \Omega$ |  | 0.045 |  | \% |
| Vw Settling Time | $\mathrm{ts}^{\text {s}}$ | $\begin{aligned} & V_{D D}=5 \mathrm{~V}, \mathrm{~V}_{S S}=0 \mathrm{~V}, \mathrm{~V}_{A}=\mathrm{V}_{D D}, V_{B}=0 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{W}}=0.50 \% \text { error band, Code } 0 \times 00 \text { to Code } 0 \times 80 \\ & \text { for } \mathrm{R}_{A B}=10 \mathrm{k} \Omega / 50 \mathrm{k} \Omega / 100 \mathrm{k} \Omega \end{aligned}$ |  | 0.65/3/6 |  |  |
| Resistor Noise Voltage | en_wb | $\mathrm{Rwb}=5 \mathrm{k} \Omega, \mathrm{f}=1 \mathrm{kHz}$ |  | 9 |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
| Crosstalk ( $\mathrm{C}_{\mathrm{w}_{1} / \mathrm{C}_{\mathrm{w}_{2}} \text { ) }{ }^{\text {a }} \text { ( }}$ | $\mathrm{C}_{\text {T }}$ | $\mathrm{V}_{\mathrm{A}}=\mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{\mathrm{B}}=0 \mathrm{~V}$, measure $\mathrm{V}_{\mathrm{w}}$ with adjacent $V$ R making full-scale code change |  | -5 |  | n - -sec |
| Analog Crosstalk ( $\mathrm{Cw}_{1} / \mathrm{C}_{\text {w }}$ ) | $C_{\text {TA }}$ | $\mathrm{V}_{\mathrm{A} 1}=\mathrm{V}_{\mathrm{DD}} \mathrm{V}_{\mathrm{B} 1}=0 \mathrm{~V}$, measure $\mathrm{V}_{\mathrm{W} 1}$ with $\mathrm{V}_{\mathrm{W} 2}=$ 5 V p-p @ $\mathrm{f}=10 \mathrm{kHz} ;$ Code $_{1}=0 \times 80 ;$ Code $_{2}=0 x F F$ |  | -70 |  | dB |
| FLASH/EE MEMORY RELIABILITY |  |  |  |  |  |  |
| Endurance ${ }^{10}$ |  |  | 100 |  |  | kCycles |
| Data Retention ${ }^{11}$ |  |  |  | 100 |  | Years |

${ }^{1}$ Typical parameters represent average readings at $25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$.
${ }^{2}$ Resistor position nonlinearity ( $\mathrm{R}-\mathrm{INL}$ ) error is the deviation from an ideal value measured between the maximum resistance and the minimum resistance wiper positions. R-DNL measures the relative step change from ideal between successive tap positions. Parts are guaranteed monotonic. Im $\sim 50 \mu \mathrm{~A} @ \mathrm{~V}_{D D}=2.7 \mathrm{~V}$ and $\mathrm{I}_{\mathrm{w}} \sim$ $400 \mu \mathrm{~A} @ \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V}$ for the $\mathrm{R}_{A B}=10 \mathrm{k} \Omega$ version, $\mathrm{I}_{\mathrm{w}} \sim 50 \mu \mathrm{~A}$ for the $\mathrm{R}_{A B}=50 \mathrm{k} \Omega$ version, and $\mathrm{I}_{\mathrm{w}} \sim 25 \mu \mathrm{~A}$ for the $\mathrm{R}_{A B}=100 \mathrm{k} \Omega$ version (see Figure 22).
${ }^{3} I N L$ and DNL are measured at $V_{W}$ with the RDACx configured as a potentiometer divider similar to a voltage output digital-to-analog converter. $V_{A}=V_{D D}$ and $V_{B}=V_{S S}$. DNL specification limits of $\pm 1$ LSB maximum are guaranteed monotonic operating conditions (see Figure 23).
${ }^{4}$ The $A, B$, and $W$ resistor terminals have no limitations on polarity with respect to each other. Dual supply operation enables ground-referenced bipolar signal adjustment.
${ }^{5}$ Guaranteed by design; not subject to production test.
${ }^{6}$ Common-mode leakage current is a measure of the dc leakage from any $\mathrm{A}, \mathrm{B}$, or W terminal to a common-mode bias level of $\mathrm{V}_{\mathrm{DD}} / 2$.
${ }^{7}$ Transfer (XFR) mode current is not continuous. Current is consumed while the EEMEMx locations are read and transferred to the RDACx register (see Figure 13).
${ }^{8} \mathrm{P}_{\text {DISS }}$ is calculated from ( $\left.\mathrm{I}_{\mathrm{DD}} \times \mathrm{V}_{\text {DD }}\right)+\left(\mathrm{l}_{S S} \times \mathrm{V}_{S S}\right)$.
${ }^{9}$ All dynamic characteristics use $\mathrm{V}_{\mathrm{DD}}=+2.5 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{SS}}=-2.5 \mathrm{~V}$, unless otherwise noted.
${ }^{10}$ Endurance is qualified to 100,000 cycles per JEDEC Std. 22, Method A117 and measured at $-40^{\circ} \mathrm{C},+25^{\circ} \mathrm{C}$, and $+85^{\circ} \mathrm{C}$. Typical endurance at $+25^{\circ} \mathrm{C}$ is 700,000 cycles.
${ }^{11}$ The retention lifetime equivalent at junction temperature $\left(\mathrm{T}_{\mathrm{J}}\right)=55^{\circ} \mathrm{C}$, as per JEDEC Std. 22, Method A117. Retention lifetime, based on an activation energy of 0.6 eV, derates with junction temperature as shown in Figure 44 in the Flash/EEMEM Reliability section. The AD5232 contains 9,646 transistors. Die size $=69 \mathrm{mil} \times 115 \mathrm{mil}$, 7,993 sq. mil.

AD5232

## INTERFACE TIMING CHARACTERISTICS

All input control voltages are specified with $t_{R}=t_{F}=2.5 \mathrm{~ns}(10 \%$ to $90 \%$ of 3 V$)$ and are timed from a voltage level of 1.5 V . Switching characteristics are measured using both $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$.

Table 2.

| Parameter ${ }^{1,2}$ | Symbol | Conditions | Min | Typ ${ }^{3}$ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Clock Cycle Time (tcrc) | $\mathrm{t}_{1}$ |  | 20 |  |  | ns |
| $\overline{\text { CS Setup Time }}$ | $\mathrm{t}_{2}$ |  | 10 |  |  | ns |
| CLK Shutdown Time to $\overline{C S}$ Rise | $\mathrm{t}_{3}$ |  | 1 |  |  | tcyc |
| Input Clock Pulse Width | $\mathrm{t}_{4}, \mathrm{t}_{5}$ | Clock level high or low | 10 |  |  | ns |
| Data Setup Time | $\mathrm{t}_{6}$ | From positive CLK transition | 5 |  |  | ns |
| Data Hold Time | $\mathrm{t}_{7}$ | From positive CLK transition | 5 |  |  | ns |
| $\overline{\mathrm{CS}}$ to SDO-SPI Line Acquire | $\mathrm{t}_{8}$ |  |  |  | 40 | ns |
| $\overline{\mathrm{CS}}$ to SDO-SPI Line Release | $\mathrm{t}_{9}$ |  |  |  | 50 | ns |
| CLK to SDO Propagation Delay ${ }^{4}$ | $\mathrm{t}_{10}$ | $\mathrm{R}_{\mathrm{P}}=2.2 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}<20 \mathrm{pF}$ |  |  | 50 | ns |
| CLK to SDO Data Hold Time | $\mathrm{t}_{11}$ | $\mathrm{R}_{\mathrm{P}}=2.2 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}<20 \mathrm{pF}$ | 0 |  |  | ns |
| $\overline{\mathrm{CS}}$ High Pulse Width ${ }^{5}$ | $t_{12}$ |  | 10 |  |  | ns |
| $\overline{\mathrm{CS}}$ High to $\overline{\mathrm{CS}} \mathrm{High}^{5}$ | $\mathrm{t}_{13}$ |  | 4 |  |  | tcrc |
| RDY Rise to $\overline{C S}$ Fall | $\mathrm{t}_{14}$ |  | 0 |  |  | ns |
| $\overline{\text { CS }}$ Rise to RDY Fall Time | $\mathrm{t}_{15}$ |  |  | 0.15 | 0.3 | ms |
| Store/Read EEMEM Time ${ }^{6}$ | $\mathrm{t}_{16}$ | Applies to Command Instruction 2, Command Instruction 3, and Command Instruction 9 |  | 25 |  | ms |
| $\overline{\text { CS }}$ Rise to Clock Rise/Fall Setup | $\mathrm{t}_{17}$ |  | 10 |  |  | ns |
| Preset Pulse Width (Asynchronous) | tprw | Not shown in timing diagram | 50 |  |  | ns |
| Preset Response Time to RDY High | $\mathrm{t}_{\text {PRESP }}$ | $\overline{\mathrm{PR}}$ pulsed low to refresh wiper positions |  | 70 |  | $\mu \mathrm{s}$ |

[^0]
## Timing Diagrams

CPHA $=1$


NOTES

1. B24 IS AN EXTRA BIT THAT IS NOT DEFINED, BUT IT IS USUALLY THE LSB OF THE CHARACTER THAT WAS PREVIOUSLY TRANSMITTED.
2. THE CPOL = 1 MICROCONTROLLER COMMAND ALIGNS THE INCOMING DATA TO THE POSITIVE EDGE OF THE CLOCK

Figure 2. $C P H A=1$


Figure 3. $C P H A=0$

## ABSOLUTE MAXIMUM RATINGS

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.

Table 3.

| Parameter | Rating |
| :---: | :---: |
| VDD to GND | -0.3 V, +7 V |
| $V_{\text {ss }}$ to GND | $+0.3 \mathrm{~V},-7 \mathrm{~V}$ |
| $V_{\text {DD }}$ to $V_{\text {SS }}$ | 7 V |
| $\mathrm{V}_{\mathrm{A}}, \mathrm{V}_{\mathrm{B}}, \mathrm{V}_{\mathrm{w}}$ to GND | $\mathrm{V}_{5 S}-0.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| $A_{x}-B_{x}, A_{x}-W_{x}, B_{x}-W_{x}$ |  |
| Intermittent ${ }^{1}$ | $\pm 20 \mathrm{~mA}$ |
| Continuous | $\pm 2 \mathrm{~mA}$ |
| Digital Inputs and Output Voltage to GND | -0.3 V, VDD +0.3 V |
| Operating Temperature Range ${ }^{2}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Maximum Junction Temperature (T, max) | $150^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature, Soldering |  |
| Vapor Phase (60 sec) | $215^{\circ} \mathrm{C}$ |
| Infrared (15 sec) | $220^{\circ} \mathrm{C}$ |
| Package Power Dissipation | $\left(T_{J} \max -\mathrm{T}_{\mathrm{A}}\right) / \theta_{\text {JA }}$ |

${ }^{1}$ Maximum terminal current is bounded by the maximum current handling of the switches, maximum power dissipation of the package, and maximum applied voltage across any two of the A, B, and W terminals at a given resistance.
${ }^{2}$ Includes programming of nonvolatile memory.

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## THERMAL RESISTANCE

$\theta_{\mathrm{JA}}$ is specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages.

Table 4. Thermal Resistance

| Package Type | $\boldsymbol{\theta}_{\text {JA }}$ | $\boldsymbol{\theta}_{\text {Jc }}$ | Unit |
| :--- | :--- | :--- | :--- |
| 16-Lead TSSOP (RU-16) | 150 | 28 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## ESD CAUTION



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 4. Pin Configuration

Table 5. Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| 1 | CLK | Serial Input Register Clock. Shifts in one bit at a time on positive clock edges. |
| 2 | SDI | Serial Data Input. The MSB is loaded first. |
| 3 | SDO | Serial Data Output. This open-drain output requires an external pull-up resistor. Command Instruction 9 and Command Instruction 10 activate the SDO output (see Table 8). Other commands shift out the previously loaded SDI bit pattern delayed by 16 clock pulses, allowing daisy-chain operation of multiple packages. |
| 4 | GND | Ground, Logic Ground Reference. |
| 5 | $\mathrm{V}_{\text {SS }}$ | Negative Power Supply. Connect to 0 V for single-supply applications. |
| 6 | A1 | Terminal A of RDAC1. |
| 7 | W1 | Wiper Terminal W of RDAC1, ADDR (RDAC1) $=0 \times 0$. |
| 8 | B1 | Terminal B of RDAC1. |
| 9 | B2 | Terminal B of RDAC2. |
| 10 | W2 | Wiper Terminal W of RDAC2, ADDR (RDAC2) $=0 \times 1$. |
| 11 | A2 | Terminal A of RDAC2. |
| 12 | $\mathrm{V}_{\mathrm{DD}}$ | Positive Power Supply. |
| 13 | $\overline{W P}$ | Write Protect. When active low, $\overline{\mathrm{WP}}$ prevents any changes to the present register contents, except $\overline{\mathrm{PR}}$, Command Instruction 1, and Command Instruction 8, which refresh the RDACx register from EEMEM. Execute an NOP instruction (Command Instruction 0) before returning $\overline{W P}$ to logic high. |
| 14 | $\overline{\mathrm{PR}}$ | Hardware Override Preset. Refreshes the scratch pad register with current contents of the EEMEMx register. Factory default loads Midscale $0 \times 80$ until EEMEMx is loaded with a new value by the user ( $\overline{\mathrm{PR}}$ is activated at the logic high transition). |
| 15 | $\overline{C S}$ | Serial Register Chip Select, Active Low. Serial register operation takes place when $\overline{\mathrm{CS}}$ returns to logic high. |
| 16 | RDY | Ready. This active-high, open-drain output requires a pull-up resistor. Identifies completion of Command Instruction 2, Command Instruction 3, Command Instruction 8, Command Instruction 9, Command Instruction 10, and $\overline{\text { PR }}$. |

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 5. INL vs. Code; $T_{A}=-40^{\circ} \mathrm{C},+25^{\circ} \mathrm{C},+85^{\circ} \mathrm{C}$ Overlay


Figure 6. $D N L$ vs. Code; $T_{A}=-40^{\circ} \mathrm{C},+25^{\circ} \mathrm{C},+85^{\circ} \mathrm{C}$ Overlay


Figure 7. $R$-DNL vs. Code; $R_{A B}=10 \mathrm{k} \Omega, 50 \mathrm{k} \Omega, 100 \mathrm{k} \Omega$ Overlay


Figure 8. $\Delta R_{w B} / \Delta T$ vs. Code; $R_{A B}=10 \mathrm{k} \Omega, V_{D D}=5 \mathrm{~V}$


Figure 9. $\Delta V_{W B} / \Delta T$ vs. Code; $R_{A B}=10 \mathrm{k} \Omega, V_{D D}=5 \mathrm{~V}$


Figure 10. Ісм vs. Temperature (See Figure 30)


Figure 11. I $I_{D D}$ vs. Temperature


Figure 12. IDD vs. Time (Save) Program Mode


Figure 13. IDD vs. Time Read Mode


Figure 14. $-3 d B$ Bandwidth vs. Resistance


Figure 15. Total Harmonic Distortion + Noise vs. Frequency



Figure 17. Gain vs. Frequency vs. Code, $R_{A B}=10 \mathrm{k} \Omega$


Figure 18. Gain vs. Frequency vs. Code, $R_{A B}=50 \mathrm{k} \Omega$


Figure 19. Gain vs. Frequency vs. Code, $R_{A B}=100 \mathrm{k} \Omega$


Figure 20. PSRR vs. Frequency


Figure 21. Analog Crosstalk vs. Frequency (See Figure 31)

## TEST CIRCUITS

Figure 22 to Figure 32 define the test conditions that are used in the Specifications section.


Figure 22. Resistor Position Nonlinearity Error (Rheostat Operation; R-INL, R-DNL)


Figure 23. Potentiometer Divider Nonlinearity Error (INL, DNL)


Figure 24. Wiper Resistance


Figure 25. Power Supply Sensitivity (PSS, PSRR)


Figure 26. Inverting Gain


Figure 27. Noninverting Gain


Figure 28. Gain vs. Frequency


Figure 29. Incremental On Resistance


Figure 30. Common-Mode Leakage Current

Figure 31. Analog Crosstalk



NOTES

1. THE DIODE BRIDGE TEST CIRCUIT IS EQUNALENT TO ${ }_{\circ}^{\circ}$ THE APPLICATION CIRCUIT WITH RPULL-UP OF 2.2k .

Figure 32. Load Circuit for Measuring $V_{\text {он }}$ and $V_{O L}$

## THEORY OF OPERATION

The AD5232 digital potentiometer is designed to operate as a true variable resistor replacement device for analog signals that remain within the terminal voltage range of $\mathrm{V}_{\text {SS }}<\mathrm{V}_{\text {TERM }}<\mathrm{V}_{\text {DD }}$.
The basic voltage range is limited to a $\left|V_{D D}-V_{S S}\right|<5.5 \mathrm{~V}$. The digital potentiometer wiper position is determined by the RDACx register contents. The RDACx register acts as a scratch pad register, allowing as many value changes as necessary to place the potentiometer wiper in the correct position. The scratch pad register can be programmed with any position value using the standard SPI serial interface mode by loading the complete representative data-word. When a desirable position is found, this value can be saved into a corresponding EEMEMx register. Thereafter, the wiper position is always set at that position for any future on-off-on power supply sequence. The EEMEM save process takes approximately 25 ms . During this time, the shift register is locked, preventing any changes from taking place. The RDY pin indicates the completion of this EEMEM save.

## SCRATCH PAD AND EEMEM PROGRAMMING

The scratch pad register (RDACx register) directly controls the position of the digital potentiometer wiper. When the scratch pad register is loaded with all 0 s , the wiper is connected to Terminal B of the variable resistor. When the scratch pad register is loaded with midscale code ( $1 / 2$ of full-scale position), the wiper is connected to the middle of the variable resistor. When the scratch pad is loaded with full-scale code, which is all 1 s , the wiper connects to Terminal A. Because the scratch pad register is a standard logic register, there is no restriction on the number of changes allowed. The EEMEMx registers have a program erase/write cycle limitation that is described in the Flash/EEMEM Reliability section.

## BASIC OPERATION

The basic mode of setting the variable resistor wiper position (by programming the scratch pad register) is accomplished by loading the serial data input register with Command Instruction 11, which includes the desired wiper position data. When the desired wiper position is found, the user loads the serial data input register with Command Instruction 2, which copies the desired wiper position data into the corresponding nonvolatile EEMEMx register. After 25 ms , the wiper position is permanently stored in the corresponding nonvolatile EEMEM location. Table 6 provides an application programming example listing the sequence of serial data input (SDI) words and the corresponding serial data output appearing at the serial data output (SDO) pin in hexadecimal format.
At system power-on, the scratch pad register is refreshed with the last value saved in the EEMEMx register. The factory preset EEMEM value is midscale. The scratch pad (wiper) register can be refreshed with the current contents of the nonvolatile EEMEMx register under hardware control by pulsing the $\overline{\mathrm{PR}}$ pin.

The application programming example shown in Table 6 lists two digital potentiometers set to independent data values. The wiper positions are then saved in the corresponding nonvolatile EEMEMx registers.

Table 6. Application Programming Example

| SDI | SDO | Action |
| :--- | :--- | :--- |
| $0 \times B 040$ | $0 \times$ XXX $^{1}$ | Loads 0x40 data into the RDAC1 register; <br> Wiper W1 moves to 1/4 full-scale position. <br> Saves a copy of the RDAC1 register contents <br> into the corresponding EEMEM1 register. |
| $0 \times 20 \mathrm{XX}^{1}$ | $0 \times B 040$ | Loads 0x80 data into the RDAC2 register; <br> Wiper W2 moves to 1/2 full-scale position. <br> Saves a copy of the RDAC2 register contents <br> into the corresponding EEMEM2 register. |
| $0 \times 21 \mathrm{XX}^{1}$ | $0 \times B 180$ |  |

${ }^{1} \mathrm{X}=$ don't care.
Note that the $\overline{\mathrm{PR}}$ pulse first sets the wiper at midscale when it is brought to Logic 0 . Then, on the positive transition to logic high, it reloads the DAC wiper register with the contents of EEMEMx. Many additional advanced programming commands are available to simplify the variable resistor adjustment process.
For example, the wiper position can be changed, one step at a time, by using the software controlled increment/decrement command instructions. The wiper position can be also be changed, 6 dB at a time, by using the shift left/right command instructions. After an increment, decrement, or shift command instruction is loaded into the shift register, subsequent $\overline{\mathrm{CS}}$ strobes repeat this command instruction. This is useful for push-button control applications (see the Advanced Control Modes section). The SDO pin is available for daisy chaining and for readout of the internal register contents. The serial input data register uses a 16-bit instruction/address/data-word.

## EEMEM PROTECTION

The write protect $(\overline{\mathrm{WP}})$ pin disables any changes of the scratch pad register contents, regardless of the software commands, except that the EEMEM setting can be refreshed using Instruction Command 8 and $\overline{\mathrm{PR}}$. Therefore, the $\overline{\mathrm{WP}}$ pin provides a hardware EEMEM protection feature. Execute an NOP command (Command Instruction 0 ) before returning $\overline{\mathrm{WP}}$ to logic high.

## DIGITAL INPUT/OUTPUT CONFIGURATION

All digital inputs are ESD protected, high input impedance that can be driven directly from most digital sources. The $\overline{\mathrm{PR}}$ and $\overline{\mathrm{WP}}$ pins, which are active at logic low, must be biased to $V_{D D}$ if they are not being used. No internal pull-up resistors are present on any digital input pins.
The SDO and RDY pins are open-drain, digital outputs when pullup resistors are needed, but only if these functions are in use. A resistor value in the range of $1 \mathrm{k} \Omega$ to $10 \mathrm{k} \Omega$ optimizes the power and switching speed trade-off.

## SERIAL DATA INTERFACE

The AD5232 contains a 4-wire SPI-compatible digital interface (SDI, SDO, $\overline{\mathrm{CS}}$, and CLK) and uses a 16 -bit serial data-word that is loaded MSB first. The format of the SPI-compatible word is shown in Table 7. The chip select $(\overline{\mathrm{CS}})$ pin must be held low until the complete data-word is loaded into the SDI pin. When $\overline{\mathrm{CS}}$ returns high, the serial data-word is decoded according to the instructions in Table 8. The command bits ( Cx ) control the operation of the digital potentiometer. The address bits (Ax) determine which register is activated. The data bits ( Dx ) are the values that are loaded into the decoded register. Table 9 provides an address map of the EEMEM locations. The last command instruction executed prior to a period of no programming activity should be the no operation (NOP) command instruction (Command Instruction 0). This instruction places the internal logic circuitry in a minimum power dissipation state.


Figure 33. Equivalent Digital Input/Output Logic
The AD5232 has an internal counter that counts a multiple of 16 bits (per frame) for proper operation. For example, the AD5232 works with a 16 -bit or 32 -bit word, but it cannot work properly with a 15 -bit or 17 -bit word. To prevent data from mislocking (due to noise, for example), the counter resets if the count is not a multiple of 4 when $\overline{\mathrm{CS}}$ goes high, but the data remains in the register if the count is a multiple of 4 . In addition, the AD5232 has a subtle feature whereby, if $\overline{\mathrm{CS}}$ is pulsed without CLK and SDI, the part repeats the previous command (except during powerup). As a result, care must be taken to ensure that no excessive noise exists in the CLK or $\overline{\mathrm{CS}}$ line that may alter the effective number of bits pattern.

The equivalent serial data input and output logic is shown in Figure 33. The open-drain SDO is disabled whenever $\overline{\mathrm{CS}}$ is logic high. The SPI interface can be used in two slave modes: $\mathrm{CPHA}=1$, $\mathrm{CPOL}=1$; and $\mathrm{CPHA}=0, \mathrm{CPOL}=0 . \mathrm{CPHA}$ and CPOL refer to the control bits that dictate SPI timing in the following microprocessors and MicroConverter ${ }^{\ominus}$ devices: the $\mathrm{ADuC812}$ and the ADuC824, the M68HC11, and the MC68HC16R1/916R1. ESD protection of the digital inputs is shown in Figure 34 and Figure 35.


Figure 34. Equivalent ESD Digital Input Protection


Figure 35. Equivalent $\overline{W P}$ Input Protection

## DAISY-CHAINING OPERATION

The SDO pin serves two purposes: it can be used to read back the contents of the wiper setting and the EEMEM using Command Instruction 9 and Command Instruction 10 (see Table 8), or it can be used for daisy-chaining multiple devices. The remaining command instructions are valid for daisy-chaining multiple devices in simultaneous operations. Daisy chaining minimizes the number of port pins required from the controlling IC (see Figure 36). The SDO pin contains an open-drain N -channel FET that requires a pull-up resistor if this function is used. As shown in Figure 36, users must tie the SDO pin of one package to the SDI pin of the next package. Users may need to increase the clock period because the pull-up resistor and the capacitive loading at the SDO-to-SDI interface may require additional time delay between subsequent packages. If two AD5232s are daisy-chained, 32 bits of data are required. The first 16 bits go to U 2 , and the second 16 bits with the same format go to U1. The 16 bits are formatted to contain the 4 -bit instruction, followed by the 4 -bit address, followed by the eight bits of data. The $\overline{\mathrm{CS}}$ pin should be kept low until all 32 bits are locked into their respective serial registers. The $\overline{\mathrm{CS}}$ pin is then pulled high to complete the operation.


Figure 36. Daisy-Chain Configuration Using the SDO

Command bits are identified as Cx , address bits are Ax , and data bits are Dx. The command instruction codes are defined in Table 8. The SDO output shifts out the last eight bits of data clocked into the serial register for daisy-chain operation, with the following exception: after Command Instruction 9 or Command Instruction 10, the selected internal register data is present in Data Byte 0 . The command instructions following Command Instruction 9 and Command Instruction 10 must be full 16-bit
data-words to completely clock out the contents of the serial register. The RDACx register is a volatile scratch pad register that is refreshed at power-on from the corresponding nonvolatile EEMEMx register. The increment, decrement, and shift command instructions ignore the contents of Data Byte 0 in the shift register. Execution of the operation noted in Table 8 occurs when the $\overline{\mathrm{CS}}$ strobe returns to logic high. Execution of an NOP instruction minimizes power dissipation.

Table 7. 16-Bit Serial Data Word
MSB

| B15 | B14 | B13 | B12 | B11 | B10 | B9 | B8 | B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| C3 | C2 | C1 | C0 | A3 | A2 | A1 | A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |

Table 8. Instruction/Operation Truth Table

|  | Instruction Byte 1 |  |  |  |  |  |  |  | Data Byte 0 |  |  |  |  |  |  |  | Operation |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Inst. <br> No. | $\begin{aligned} & \text { B15 } \\ & \text { C3 } \end{aligned}$ | C2 | C1 | C0 | A3 | A2 | A1 | $\begin{aligned} & \text { B8 } \\ & \text { AO } \end{aligned}$ | $\begin{array}{\|l\|} \hline \text { B7 } \\ \text { D7 } \end{array}$ | D6 | D5 | D4 | D3 | D2 | D1 | $\begin{aligned} & \text { BO } \\ & \text { DO } \end{aligned}$ |  |
| 0 | 0 | 0 | 0 | 0 | X | X | X | X | X | X | X | X | X | X | X | X | No operation (NOP). Do nothing. |
| 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | A0 | X | X | X | X | X | X | X | X | Write contents of EEMEM (AO) to the RDAC (AO) register. This command leaves the device in the read program power state. To return the part to the idle state, perform Command Instruction 0 (NOP). |
| 2 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | A0 | x | x | x | x | x | x | x | x | Save wiper setting. Write contents of RDAC (ADDR) to EEMEM (AO). |
| 3 | 0 | 0 | 1 | 1 |  |  |  |  | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Write contents of Serial Register Data Byte 0 to EEMEM (ADDR). |
| 4 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | A0 | x | X | x | x | x | X | x | X | Decrement 6 dB right shift contents of RDAC (AO). Stops at all 0 s. |
| 5 | 0 | 1 | 0 | 1 | x | x | x | x | x | x | x | x | x | x | x | x | Decrement all 6 dB right shift contents of all RDAC registers. Stops at all 0s. |
| 6 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | A0 | X | X | X | X | X | X | X | X | Decrement contents of RDAC (AO) by 1 . Stops at all 0 s. |
| 7 | 0 | 1 | 1 | 1 | X | X | X | X | X | X | X | X | X | X | X | X | Decrement contents of all RDAC registers by 1 . Stops at all 0 s. |
| 8 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | X | X | X | X | X | X | X | X | Reset. Load all RDACs with their corresponding, previously saved EEMEM values. |
| 9 | 1 | 0 | 0 | 1 |  |  |  |  | x | x | X | X | X | X | X | X | Write contents of EEMEM(ADDR) to Serial Register Data Byte 0. |
| 10 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | A0 | x | X | X | X | X | X | X | X | Write contents of RDAC (AO) to Serial Register Data Byte 0. |
| 11 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Write contents of Serial Register Data Byte 0 to RDAC (AO). |
| 12 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | A0 | x | X | X | X | X | X | X | X | Increment 6 dB left shift contents of RDAC (AO). Stops at all 1 s . |
| 13 | 1 | 1 | 0 | 1 | x | X | x | x | x | x | X | x | X | X | x | x | Increment all 6 dB left shift contents of all RDAC registers. Stops at all 1 s . |
| 14 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | A0 | X | X | X | X | X | X | X | X | Increment contents of RDAC (AO) by 1 . Stops at all 1 s . |
| 15 | 1 | 1 | 1 | 1 | X | X | X | X | X | X | X | X | X | X | X | X | Increment contents of all RDAC registers by 1 . Stops at all 1 s . |

## ADVANCED CONTROL MODES

The AD5232 digital potentiometer contains a set of user programming features to address the wide variety of applications available to these universal adjustment devices. Key programming features include the following:

- Independently programmable read and write to all registers
- Simultaneous refresh of all RDAC wiper registers from corresponding internal EEMEM registers
- Increment and decrement command instructions for each RDAC wiper register
- Left and right bit shift of all RDAC wiper registers to achieve 6 dB level changes
- Nonvolatile storage of the present scratch pad RDACx register values into the corresponding EEMEMx register
- Fourteen extra bytes of user-addressable, electrical erasable memory


## Increment and Decrement Commands

The increment and decrement command instructions (Command Instruction 14, Command Instruction 15, Command Instruction 6, and Command Instruction 7) are useful for the basic servo adjustment application. These commands simplify microcontroller software coding by eliminating the need to perform a readback of the current wiper position and then add a 1 to the register contents using the microcontroller adder. The microcontroller sends an increment command instruction (Command Instruction 14) to the digital potentiometer, which automatically moves the wiper to the next resistance segment position. The master increment command instruction (Command Instruction 15) moves all potentiometer wipers by one position from their present position to the next resistor segment position. The direction of movement is referenced to Terminal B. Thus, each Command Instruction 15 moves the wiper tap position farther from Terminal B.

## Logarithmic Taper Mode Adjustment

Programming instructions allow decrement and increment wiper position control by an individual potentiometer or in a ganged potentiometer arrangement, where both wiper positions are changed at the same time. These settings are activated by the 6 dB decrement and 6 dB increment command instructions (Command Instruction 4 and Command Instruction 5, and Command Instruction 12 and Command Instruction 13, respectively). For example, starting with the wiper connected to Terminal B, executing nine increment instructions (Command Instruction 12) moves the wiper in 6 dB steps from the $0 \%$ of the $\mathrm{R}_{B A}$ (Terminal B) position to the $100 \%$ of the $\mathrm{R}_{B A}$ position of the AD5232 8-bit potentiometer. The 6 dB increment instruction doubles the value of the RDACx register contents each time the command is executed. When the wiper position is greater than midscale, the last 6 dB increment command instruction causes the wiper to go to the full-scale 255 code position. Any addi-
tional 6 dB instruction does not change the wiper position from full scale ( RDACx register code $=255$ ).
Figure 37 illustrates the operation of the 6 dB shifting function on the individual RDACx register data bits for the 8-bit AD5232 example. Each line going down the table represents a successive shift operation. Note that the Left Shift 12 and Left Shift 13 command instructions were modified so that if the data in the RDACx register is equal to 0 and is left shifted, it is then set to Code 1.
In addition, the left shift commands were modified so that if the data in the RDAC register is greater than or equal to midscale and is left shifted, the data is then set to full scale. This makes the left shift function as close to ideally logarithmic as possible.

The Right Shift 4 and Right Shift 5 command instructions are ideal only if the LSB is 0 (that is, ideal logarithmic, with no error). If the LSB is a 1 , the right shift function generates a linear halfLSB error that translates to a code-dependent logarithmic error for odd codes only, as shown in Figure 38. The plot shows the errors of the odd codes.


Figure 37. Detail Left and Right Shift Function
Actual conformance to a logarithmic curve between the data contents in the RDACx register and the wiper position for each Right Shift 4 and Right Shift 5 command execution contains an error only for the odd codes. The even codes are ideal, with the exception of zero right shift or greater than half-scale left shift. Figure 38 shows plots of Log_Error, that is, $20 \times \log 10$ (error/code). For example, Code $3 \log$ Error $=20 \times \log 10(0.5 / 3)$ $=-15.56 \mathrm{~dB}$, which is the worst case. The plot of Log_Error is more signifi-cant at the lower codes.


Figure 38. Plot of Log_Error Conformance for Odd Codes Only (Even Codes Are Ideal)

## USING ADDITIONAL INTERNAL, NONVOLATILE EEMEM

The AD5232 contains additional internal user storage registers (EEMEM) for saving constants and other 8-bit data. Table 9 provides an address map of the internal nonvolatile storage registers, which are shown in the functional block diagram as EEMEM1, EEMEM2, and bytes of USER EEMEM.
Note the following about EEMEM function:

- RDAC data stored in EEMEM locations are transferred to their corresponding RDACx register at power-on or when Command Instruction 1 and Command Instruction 8 are executed.
- USERx refers to internal nonvolatile EEMEM registers that are available to store and retrieve constants by using Command Instruction 3 and Command Instruction 9, respectively.
- The EEMEM locations are one byte each (eight bits).
- Execution of Command Instruction 1 leaves the device in the read mode power consumption state. When the final Command Instruction 1 is executed, the user should perform an NOP (Command Instruction 0 ) to return the device to the low power idle state.

Table 9. EEMEM Address Map

| EEMEM Address <br> (ADDR) | EEMEM Contents of Each Device <br> EEMEM (ADDR) |
| :--- | :--- |
| 0000 | RDAC1 |
| 0001 | RDAC2 |
| 0010 | USER 1 |
| 0011 | USER 2 |
| 0100 | USER 3 |
| 0101 | USER 4 |
| $* * *$ | *** |
| 1111 | USER 14 |

## TERMINAL VOLTAGE OPERATING RANGE

The positive $V_{D D}$ and negative $V_{S S}$ power supply of the digital potentiometer defines the boundary conditions for proper 3-terminal programmable resistance operations. Signals present on Terminal A, Terminal B, and Wiper Terminal W that exceed $V_{D D}$ or $V_{S S}$ are clamped by a forward biased diode (see Figure 39).
The ground pin of the AD5232 device is used primarily as a digital ground reference that needs to be tied to the common ground of the PCB. The digital input logic signals to the AD5232 must be referenced to the ground (GND) pin of the device and satisfy the minimum input logic high level and the maximum input logic low level that are defined in the Specifications section.

An internal level shift circuit between the digital interface and the wiper switch control ensures that the common-mode voltage range of the three terminals, Terminal A, Terminal B, and Wiper Terminal W, extends from $V_{\text {SS }}$ to $V_{D D}$.


Figure 39. Maximum Terminal Voltages Set by $V_{D D}$ and $V_{S S}$
Table 10. RDAC and Digital Register Address Map

| Register Address (ADDR) | Name of Register $^{1}$ |
| :--- | :--- |
| 0000 | RDAC1 |
| 0001 | RDAC2 |

${ }^{1}$ The RDACx registers contain data that determines the position of the variable resistor wiper.

## DETAILED POTENTIOMETER OPERATION

The actual structure of the RDACx is designed to emulate the performance of a mechanical potentiometer. The RDACx contains multiple strings of connected resistor segments, with an array of analog switches that act as the wiper connection to several points along the resistor array. The number of points is equal to the resolution of the device. For example, the AD5232 has 256 connection points, allowing it to provide better than $0.5 \%$ setability resolution. Figure 40 provides an equivalent diagram of the connections between the three terminals that make up one channel of the RDACx. The $\mathrm{SW}_{\mathrm{A}}$ and $\mathrm{SW}_{\mathrm{B}}$ switches are always on, whereas only one of the $\operatorname{SW}(0)$ to $\operatorname{SW}\left(2^{\mathrm{N}}-1\right)$ switches is on at a time, depending on the resistance step decoded from the data bits. The resistance contributed by $\mathrm{R}_{\mathrm{w}}$ must be accounted for in the output resistance.


Figure 40. Equivalent RDAC Structure

Table 11. Nominal Individual Segment Resistor Values ( $\Omega$ )

| Device Resolution | Segmented Resistor Size for R ${ }_{A B}$ End-to-End Values |  |  |
| :---: | :---: | :---: | :---: |
|  | $10 \mathrm{k} \Omega$ Version | $50 \mathrm{k} \Omega$ Version | $100 \mathrm{k} \Omega$ Version |
| 8-Bit | 78.10 | 390.5 | 781.0 |

## PROGRAMMING THE VARIABLE RESISTOR

## Rheostat Operation

The nominal resistances of the RDACx between Terminal A and Terminal B are available with values of $10 \mathrm{k} \Omega, 50 \mathrm{k} \Omega$, and $100 \mathrm{k} \Omega$. The final digits of the part number determine the nominal resistance value; for example, $10 \mathrm{k} \Omega=10 ; 100 \mathrm{k} \Omega=100$. The nominal resistance ( $\mathrm{R}_{\mathrm{AB}}$ ) of the AD5232 VR has 256 contact points accessed by Wiper Terminal W, plus the Terminal B contact. The 8-bit data-word in the RDACx latch is decoded to select one of the 256 possible settings.
The general transfer equation, which determines the digitally programmed output resistance between Wx and Bx , is

$$
\begin{equation*}
R_{W B}(D)=\frac{D}{256} \times R_{A B}+R_{W} \tag{1}
\end{equation*}
$$

where:
$D$ is the decimal equivalent of the data contained in the RDACx register.
$R_{A B}$ is the nominal resistance between Terminal A and Terminal B.
$R_{W}$ is the wiper resistance.
Table 12 lists the output resistance values that are set for the RDACx latch codes shown for 8 -bit, $10 \mathrm{k} \Omega$ potentiometers.

Table 12. Nominal Resistance Value at Selected Codes for $\mathrm{R}_{\mathrm{AB}}=10 \mathrm{k} \Omega$

| D (Dec) | Rwв (D) ( $\mathbf{\Omega})$ | Output State |
| :--- | :--- | :--- |
| 255 | 10011 | Full scale |
| 128 | 5050 | Midscale |
| 1 | 89 | 1 LSB |
| 0 | 50 | Zero scale ${ }^{1}$ (wiper contact resistance) |

${ }^{1}$ Note that in the zero-scale condition, a finite wiper resistance of $50 \Omega$ is present. Care should be taken to limit the current flow between Wx and Bx in this state to a maximum continuous value of 2 mA to avoid degradation or possible destruction of the internal switch metallization. Intermittent current operation to 20 mA is allowed.

Like the mechanical potentiometer that the RDACx replaces, the AD5232 parts are totally symmetrical. The resistance between the Wiper Terminal W and Terminal A also produces a digitally controlled resistance, Rwa. Figure 41 shows the symmetrical programmability of the various terminal connections.


Figure 41. Symmetrical RDAC Operation
When these terminals are used, Terminal B should be tied to the wiper. Setting the resistance value for $\mathrm{R}_{\mathrm{wA}}$ starts at a maximum value of resistance and decreases as the data loaded in the latch is increased in value. The general transfer equation for this operation is

$$
\begin{equation*}
R_{W A}(D)=\frac{256-D}{256} \times R_{A B}+R_{W} \tag{2}
\end{equation*}
$$

where:
$D$ is the decimal equivalent of the data contained in the RDAC register.
$R_{A B}$ is the nominal resistance between Terminal A and Terminal B. $R_{W}$ is the wiper resistance.
Table 13 lists the output resistance values that are set for the RDACx latch codes shown for 8 -bit, $10 \mathrm{k} \Omega$ potentiometers.

Table 13. Nominal Resistance Value at Selected Codes for $R_{A B}=10 \mathrm{k} \Omega$

| D (Dec) | Rwa $(\mathbf{D})(\boldsymbol{\Omega})$ | Output State |
| :--- | :--- | :--- |
| 255 | 89 | Full scale |
| 128 | 5050 | Midscale |
| 1 | 10011 | 1 LSB |
| 0 | 10050 | Zero scale |

The multichannel AD5232 has a $\pm 0.2 \%$ typical distribution of internal channel-to-channel $\mathrm{R}_{\text {BA }}$ match. Device-to-device matching is dependent on process lot and exhibits a $-40 \%$ to $+20 \%$ variation. The change in $\mathrm{R}_{B A}$ with temperature has a $600 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ temperature coefficient.

## PROGRAMMING THE POTENTIOMETER DIVIDER

## Voltage Output Operation

The digital potentiometer easily generates an output voltage proportional to the input voltage applied to a given terminal. For example, connecting Terminal A to 5 V and Terminal B to GND produces an output voltage at the wiper that can be any value from 0 V to 5 V . Each LSB of voltage is equal to the voltage applied across Terminal A to Terminal B, divided by the $2^{\mathrm{N}}$ position resolution of the potentiometer divider. The general equation defining the output voltage with respect to ground for any given input voltage applied to Terminal A to Terminal B is

$$
\begin{equation*}
V_{W}(D)=\frac{R_{W B}(D)}{R_{A B}} \times V_{A}+\frac{R_{W A}(D)}{R_{A B}} \times V_{B} \tag{3}
\end{equation*}
$$

where $R_{W B}(D)$ can be obtained from Equation 1 and $R_{W_{A}}(D)$ can be obtained from Equation 2.
Operation of the digital potentiometer in the divider mode results in more accurate operation over temperature. Here the output voltage is dependent on the ratio of the internal resistors, not the absolute value; therefore, the drift improves to $15 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$. There is no voltage polarity restriction between Terminal A, Terminal B, and Wiper Terminal W as long as the terminal voltage ( $\mathrm{V}_{\text {TERM }}$ ) stays within $\mathrm{V}_{\text {SS }}<\mathrm{V}_{\text {TERM }}<\mathrm{V}_{\text {DD }}$.

## OPERATION FROM DUAL SUPPLIES

The AD5232 can be operated from dual supplies, enabling control of ground-referenced ac signals (see Figure 42 for a typical circuit connection).


Figure 42. Operation from Dual Supplies
The internal parasitic capacitances and the external capacitive loads dominate the ac characteristics of the RDACs. When configured as a potentiometer divider, the -3 dB bandwidth of the AD5232BRU10 ( $10 \mathrm{k} \Omega$ resistor) measures 500 kHz at half scale. Figure 14 provides the large signal BODE plot characteristics of the three resistor versions: $10 \mathrm{k} \Omega, 50 \mathrm{k} \Omega$, and $100 \mathrm{k} \Omega$ (see Figure 43 for a parasitic simulation model of the RDAC circuit).


Figure 43. RDAC Circuit Simulation Model for RDACX $=10 \mathrm{k} \Omega$
The following code provides a macro model net list for the $10 \mathrm{k} \Omega$ RDAC:

```
.PARAM DW=255, RDAC=10E3
*
.SUBCKT DPOT (A,W,B)
*
CA A 0 {45E-12}
RAW A W {(1-DW/256)*RDAC+50}
CW W 0 60E-12
RBW W B {DW/256*RDAC+50}
CB B 0 {45E-12}
*
.ENDS DPOT
```


## APPLICATION PROGRAMMING EXAMPLES

The command sequence examples shown in Table 14 to Table 18 have been developed to illustrate a typical sequence of events for the various features of the AD5232 nonvolatile digital potentiometer. Table 14 illustrates setting two digital potentiometers to independent data values.

Table 14.

| SDI | SDO | Action |
| :--- | :--- | :--- |
| 0xB140 | 0xXXXX | Loads 0x40 data into the RDAC2 register; <br> Wiper W2 moves to 1/4 full-scale position. <br> 0xB080 |
| 0xB140 | Loads 0x80 data into the RDAC1 register; <br> Wiper W1 moves to 1/2 full-scale position. |  |

Table 15 illustrates the active trimming of one potentiometer, followed by a save to nonvolatile memory (PCB calibrate).

Table 15.

| SDI | SDO | Action |
| :--- | :--- | :--- |
| $0 \times B 040$ | $0 \times X X X X$ | Loads 0x40 data into the RDAC1 register; <br> Wiper W1 moves to 1/4 full-scale position. <br> Increments the RDAC1 register by 1, to 0x41; <br> Wiper W1 moves one resistor segment <br> away from Terminal B. |
| $0 \times E 0 X X$ | $0 \times$ B040 |  |

Table 16 illustrates using the left shift-by-one to change circuit gain in 6 dB steps.

Table 16.

| SDI | SDO | Action |
| :--- | :--- | :--- |
| 0xC1XX | 0xXXXX | Moves Wiper W2 to double the present <br> data value contained in the RDAC2 register <br> in the direction of Terminal A. |
| 0xC1XX | $0 \times X X X X$ | Moves Wiper W2 to double the present <br> data value contained in the RDAC2 register <br> in the direction of Terminal A. |

Table 17 illustrates storing additional data in nonvolatile memory.
Table 17.

| SDI | SDO | Action |
| :--- | :--- | :--- |
| $0 \times 3280$ | $0 \times X X X X$ | Stores 0x80 data in spare EEMEM location, |
| $0 \times 3340$ | $0 \times X X X X X$ | USER1. <br> Stores 0x40 data in spare EEMEM location, <br> USER2. |

Table 18 illustrates reading back data from various memory locations.

Table 18.

| SDI | SDO | Action |
| :--- | :--- | :--- |
| $0 \times 94 \mathrm{XX}$ | $0 \times \mathrm{XXXX}$ | Prepares data read from USER3 location. <br> (USER3 is already loaded with 0x80.) |
| $0 \times 00 \mathrm{XX}$ | $0 \times \mathrm{XX80}$ | Instruction 0 (NOP) sends 16-bit word out <br> of SDO where the last eight bits contain <br> the contents of USER3 location. The NOP <br> command ensures that the device returns <br> to the idle power dissipation state. |

## EQUIPMENT CUSTOMER START-UP SEQUENCE FOR A PCB CALIBRATED UNIT WITH PROTECTED SETTINGS

1. For the PCB setting, tie $\overline{\mathrm{WP}}$ to GND to prevent changes in the PCB wiper set position.
2. Set power $V_{D D}$ and $V_{\text {SS }}$ with respect to GND.
3. As an optional step, strobe the $\overline{\mathrm{PR}}$ pin to ensure full poweron preset of the wiper register with EEMEM contents in unpredictable supply sequencing environments.

## FLASH/EEMEM RELIABILITY

The Flash/EE memory array on the AD5232 is fully qualified for two key Flash/EE memory characteristics: namely, Flash/EE memory cycling endurance and Flash/EE memory data retention.

Endurance quantifies the ability of the Flash/EE memory to be cycled through many program, read, and erase cycles. In real terms, a single endurance cycle is composed of four independent, sequential events. These events are defined as follows:

1. Initial page erase sequence
2. Read/verify sequence
3. Byte program sequence
4. Second read/verify sequence

During reliability qualification, Flash/EE memory is cycled from $0 x 00$ to $0 x F F$ until a first fail is recorded, signifying the endurance limit of the on-chip Flash/EE memory.
As indicated in the Specifications section, the AD5232 Flash/EE memory endurance qualification has been carried out in accordance with JEDEC Std. 22, Method A117 over the industrial temperature range of $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. The results allow the specification of a minimum endurance figure over supply and temperature of 100,000 cycles, with an endurance figure of 700,000 cycles being typical of operation at $25^{\circ} \mathrm{C}$.
Retention quantifies the ability of the Flash/EE memory to retain its programmed data over time. Again, the AD5232 has been qualified in accordance with the formal JEDEC Retention Lifetime Specification (A117) at a specific junction temperature of $\mathrm{T}_{\mathrm{J}}=55^{\circ} \mathrm{C}$. As part of this qualification procedure, the Flash/EE memory is cycled to its specified endurance limit, as described previously, before data retention is characterized. This means that the Flash/EE memory is guaranteed to retain its data for its full specified retention lifetime every time the Flash/EE memory is repro-grammed. It should also be noted that retention lifetime, based on an activation energy of 0.6 eV , derates with $\mathrm{T}_{\mathrm{J}}$, as shown in Figure 44.


Figure 44. Flash/EE Memory Data Retention

## EVALUATION BOARD

Analog Devices, Inc., offers a user-friendly EVAL-AD5232-SDZ evaluation kit that can be controlled by a personal computer through a printer port. The driving program is self-contained; no programming languages or skills are needed.

## OUTLINE DIMENSIONS



Figure 45. 16-Lead Thin Shrink Small Outline Package [TSSOP]

$$
(R U-16)
$$

Dimensions shown in millimeters

## ORDERING GUIDE

| Model ${ }^{1}$ | Number of Channels | End-to-End R $\mathrm{A}_{\mathrm{AB}}$ (k) | Temperature Range | Package Description | Package Option | Ordering Quantity | Branding ${ }^{2}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| AD5232BRU10 | 2 | 10 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16-Lead TSSOP | RU-16 | 96 | 5232B10 |
| AD5232BRU10-REEL7 | 2 | 10 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16-Lead TSSOP | RU-16 | 1,000 | 5232B10 |
| AD5232BRUZ10 | 2 | 10 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16-Lead TSSOP | RU-16 | 96 | 5232B10 |
| AD5232BRUZ10-REEL7 | 2 | 10 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16-Lead TSSOP | RU-16 | 1,000 | 5232B10 |
| AD5232BRU50 | 2 | 50 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16-Lead TSSOP | RU-16 | 96 | 5232B50 |
| AD5232BRUZ50 | 2 | 50 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16-Lead TSSOP | RU-16 | 96 | 5232B50 |
| AD5232BRUZ50-REEL7 | 2 | 50 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16-Lead TSSOP | RU-16 | 1,000 | 5232B50 |
| AD5232BRU100-REEL7 | 2 | 100 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16-Lead TSSOP | RU-16 | 1,000 | 5232BC |
| AD5232BRUZ100 | 2 | 100 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16-Lead TSSOP | RU-16 | 96 | 5232BC |
| AD5232BRUZ100-RL7 | 2 | 100 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16-Lead TSSOP | RU-16 | 1,000 | 5232BC |
| EVAL-AD5232-SDZ |  | 10 |  | Evaluation Board |  | $1$ |  |

[^1]Line 1 contains the model number. Line 2 contains the Analog Devices logo, followed by the end-to-end resistance value. Line 3 contains the date code: YYWW.
Data Sheet AD5232

NOTES

## NOTES

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Digital Potentiometer ICs category:
Click to view products by Analog Devices manufacturer:
Other Similar products are found below :
604-00010 CAT5111VI-10-GT3 CAT5110TBI-10GT3 CAT5111LI-10-G X9C103S CAT5110TBI-50GT3 CAT5112ZI-50-GT3 CAT5111YI-10-GT3 MCP4351-502E/ML MCP4641-502E/ST MCP4162-103E/SN MCP4451-103E/ML MCP4451-502E/ST MCP4532T103E/MF MCP4631-503E/ST MCP4661-502E/ST CAT5113VI-00-GT3 MCP4641T-502E/ML MCP4021-103E/MS MAX5387LAUD+ DS1855E-010+ MAX5160LEUA+T MCP4142-104E/MF AD5260BRUZ200-RL7 CAT5113LI-10-G CAT5113LI-50-G CAT5114LI-00-G AD5111BCPZ10-RL7 AD5116BCPZ10-500R7 AD5116BCPZ5-500R7 AD5116BCPZ80-500R7 AD5122ABCPZ100-RL7 AD5122ABRUZ100 AD5122BCPZ10-RL7 AD5142ABRUZ100 AD5143BCPZ10-RL7 AD5253BRUZ10 AD5253BRUZ50 AD5254BRUZ1-RL7 AD5144TRUZ10-EP AD5160BRJZ100-RL7 AD5160BRJZ10-RL7 AD5161BRMZ10 AD5161BRMZ100 AD5161BRMZ5 AD5161BRMZ5-RL7 AD5170BRMZ2.5-RL7 AD5162BRMZ50-RL7 AD5162WBRMZ100-RL7 AD5165BUJZ100-R2


[^0]:    ${ }^{1}$ Guaranteed by design; not subject to production test.
    ${ }^{2}$ See the Timing Diagrams section for the location of measured values.
    ${ }^{3}$ Typicals represent average readings at $25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$.
    ${ }^{4}$ Propagation delay depends on the value of $\mathrm{V}_{\mathrm{DD}}, \mathrm{R}_{\text {PuLL-up }}$, and $\mathrm{C}_{\mathrm{L}}$.
    ${ }^{5}$ Valid for commands that do not activate the RDY pin.
    ${ }^{6}$ RDY pin low only for Command Instruction 2, Command Instruction 3, Command Instruction 8, Command Instruction 9, Command Instruction 10, and the $\overline{\text { PR }}$ hardware pulse: CMD_8 $\sim 1 \mathrm{~ms}, C M D \_9=C M D \_10 \sim 0.12 \mathrm{~ms}$, and CMD_2 $=$ CMD_3 $\sim 20 \mathrm{~ms}$. Device operation at $\mathrm{T}_{A}=-40^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{DD}}<3 \mathrm{~V}$ extends the save time to 35 ms.

[^1]:    ${ }^{1} \mathrm{Z}=$ RoHS Compliant Part.
    ${ }^{2}$ Line 1 contains the Analog Devices logo, followed by the date code: YYWW. Line 2 contains the model number, followed by the end-to-end resistance value. (Note that $\mathrm{C}=100 \mathrm{k} \Omega$ ).
    OR

