## Data Sheet

## FEATURES

10 MHz multiplying bandwidth
INL of $\pm 0.25$ LSB at 8 bits
16-lead TSSOP package
2.5 V to 5.5 V supply operation
$\pm 10 \mathrm{~V}$ reference input
50 MHz serial interface
2.47 MSPS update rate

Extended temperature range: $-\mathbf{4 0}{ }^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
4-quadrant multiplication
Power-on reset
$0.5 \mu \mathrm{~A}$ typical current consumption
Guaranteed monotonic
Daisy-chain mode
Readback function

## APPLICATIONS

Portable battery-powered applications
Waveform generators
Analog processing
Instrumentation applications
Programmable amplifiers and attenuators
Digitally controlled calibration
Programmable filters and oscillators
Composite video
Ultrasound
Gain, offset, and voltage trimming

## GENERAL DESCRIPTION

The AD5429/AD5439/AD5449 ${ }^{1}$ are CMOS, 8 -, 10-, and 12-bit, dual-channel, current output digital-to-analog converters (DAC), respectively. These devices operate from a 2.5 V to 5.5 V power supply, making them suited to battery-powered and other applications.
As a result of being manufactured on a CMOS submicron process, these parts offer excellent 4-quadrant multiplication characteristics, with large signal multiplying bandwidths of 10 MHz .

The applied external reference input voltage ( $\mathrm{V}_{\text {Ref }}$ ) determines the full-scale output current. An integrated feedback resistor (RFB) provides temperature tracking and full-scale voltage output when combined with an external current-to-voltage precision amplifier.
These DACs use a double-buffered, 3-wire serial interface that is compatible with SPI, QSPI ${ }^{\text {m" }}$, MICROWIRE ${ }^{m "}$, and most DSP interface standards. In addition, a serial data out (SDO) pin allows daisy-chaining when multiple packages are used. Data readback allows the user to read the contents of the DAC register via the SDO pin. On power-up, the internal shift register and latches are filled with 0 s , and the DAC outputs are at zero scale.

The AD5429/AD5439/AD5449 DACs are available in 16-lead TSSOP packages. The EV-AD5415/49SDZ evaluation board is available for evaluating DAC performance. For more information, see the UG-297 evaluation board user guide.

FUNCTIONAL BLOCK DIAGRAM


Figure 1.
${ }^{1}$ U.S. Patent Number 5,689,257.

## TABLE OF CONTENTS

Features ..... 1
Applications ..... 1
General Description ..... 1
Functional Block Diagram .....  1
Revision History ..... 2
Specifications ..... 3
Timing Characteristics ..... 5
Timing Diagrams ..... 5
Absolute Maximum Ratings ..... 7
ESD Caution ..... 7
Pin Configuration and Function Descriptions .....  8
Typical Performance Characteristics ..... 9
Terminology ..... 14
Theory of Operation ..... 15
REVISION HISTORY
1/16—Rev. E to Rev. F
Changed AD54xx to AD5429/AD5439/AD5449 Throughout
Changed ADSP-21xx to ADSP-2191M and Family ..... Throughout
Changed ADSP-2101/ADSP-2103/ADSP-2191 to ADSP-2191M Throughout
Changed ADSP-BF5xx to ADSP-BF534 ..... Throughout
Deleted Positive Output Voltage Section and Figure 41; Renumbered Sequentially. ..... 17
Changes to Adding Gain Section ..... 18
Changed Overview of AD54xx Devices Section to Overview of Multiplying DAC Devices Section ..... 26
5/13-Rev. D to Rev. E
Changes to General Description .....  1
Changes to Ordering Guide ..... 26
6/11—Rev. C to Rev. D
Changes to General Description .....  1
Deleted Evaluation Board for the DAC Section ..... 24
Changes to Ordering Guide ..... 30
4/10—Rev. B to Rev. C6
3/08-Rev. A to Rev. B
Added $\mathrm{t}_{13}$ and $\mathrm{t}_{14}$ Parameters to Table 2 ..... 5
Changes to Figure 2 ..... 5
Changes to Figure 3 ..... 6
Changes to Figure 38 ..... 16
Changes to Ordering Guide ..... 30
Digital-to-Analog Converter ..... 15
Circuit Operation ..... 15
Single-Supply Applications ..... 17
Adding Gain ..... 18
Divider or Programmable Gain Element ..... 18
Reference Selection ..... 19
Amplifier Selection ..... 19
Serial Interface ..... 20
Microprocessor Interfacing. ..... 22
PCB Layout and Power Supply Decoupling ..... 24
Overview of Multiplying DAC Devices ..... 25
Outline Dimensions ..... 26
Ordering Guide ..... 26
7/05-Rev. 0 to Rev. A
Changes to Features List .....  1
Changes to Specifications .....  3
Changes to Timing Characteristics. ..... 5
Changes to Absolute Maximum Ratings Section. .....  .7
Changes to General Description Section ..... 15
Changes to Table 5 ..... 15
Changes to Table 6 ..... 16
Changes to Single-Supply Applications Section ..... 17
Changes to Divider or Programmable Gain Element Section ..... 18
Changes to Table 7 Through Table 10 ..... 20
Added ADSP-BF5xx-to-AD5429/AD5439/AD5449 Interface
Section ..... 23
Change to PCB Layout and Power Supply Decoupling Section ..... 25
Changes to Power Supplies for the Evaluation Board Section ..... 25
Changes to Table 13 ..... 29
Updated Outline Dimensions. ..... 30
Changes to Ordering Guide ..... 30
7/04—Revision 0: Initial Version

## SPECIFICATIONS

$\mathrm{V}_{\mathrm{DD}}=2.5 \mathrm{~V}$ to 5.5 V , $\mathrm{V}_{\text {ref }}=10 \mathrm{~V}$, Iout2 $=0 \mathrm{~V}$. Temperature range for Y version: $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$. All specifications $\mathrm{T}_{\mathrm{min}}$ to $\mathrm{T}_{\mathrm{MAX}}$, unless otherwise noted. DC performance is measured with the OP177, and ac performance is measured with the AD8038, unless otherwise noted.

Table 1.

| Parameter ${ }^{1}$ | Min | Typ | Max | Unit | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: |
| STATIC PERFORMANCE |  |  |  |  |  |
| AD5429 |  |  |  |  |  |
| Resolution |  |  | 8 | Bits |  |
| Relative Accuracy |  |  | $\pm 0.5$ | LSB |  |
| Differential Nonlinearity |  |  | $\pm 1$ | LSB | Guaranteed monotonic |
| AD5439 |  |  |  |  |  |
| Resolution |  |  | 10 | Bits |  |
| Relative Accuracy |  |  | $\pm 0.5$ | LSB |  |
| Differential Nonlinearity |  |  | $\pm 1$ | LSB | Guaranteed monotonic |
| AD5449 |  |  |  |  |  |
| Resolution |  |  | 12 | Bits |  |
| Relative Accuracy |  |  | $\pm 1$ | LSB |  |
| Differential Nonlinearity |  |  | -1/+2 | LSB | Guaranteed monotonic |
| Gain Error |  |  | $\pm 25$ |  |  |
| Gain Error Temperature Coefficient |  | $\pm 5$ |  | ppm FSR/ ${ }^{\circ} \mathrm{C}$ |  |
| Output Leakage Current |  |  | $\pm 5$ | nA | Data $=0 \times 0000, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, lout 1 |
|  |  |  | $\pm 15$ | nA | Data $=0 \times 0000$, lout 1 |
| REFERENCE INPUT |  |  |  |  |  |
| Reference Input Range |  | $\pm 10$ |  | V |  |
| $\mathrm{V}_{\text {ReF }} \mathrm{A}, \mathrm{V}_{\text {Ref }} \mathrm{B}$ Input Resistance | 9 | 11 | 13 | k $\Omega$ | Input resistance temperature coefficient $=-50 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| $V_{\text {REF }} A$-to- $V_{\text {REF }} B$ Input Resistance Mismatch |  | 1.6 | 2.5 | \% | Typical $=25^{\circ} \mathrm{C}$, maximum $=125^{\circ} \mathrm{C}$ |
| Input Capacitance |  |  |  |  |  |
| Code 0 |  | 3.5 |  | pF |  |
| Code 4095 |  | 3.5 |  | pF |  |
| DIGITAL INPUTS/OUTPUT |  |  |  |  |  |
| Input High Voltage, $\mathrm{V}_{\mathbf{I H}}$ | 1.7 |  |  | V | $V_{D D}=3.6 \mathrm{~V}$ to 5.5 V |
|  | 1.7 |  |  | V | $\mathrm{V}_{\mathrm{DD}}=2.5 \mathrm{~V}$ to 3.6 V |
| Input Low Voltage, VIL |  |  | 0.8 | V | $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}$ to 5.5 V |
|  |  |  | 0.7 | V | $\mathrm{V}_{\mathrm{DD}}=2.5 \mathrm{~V}$ to 2.7 V |
| Output High Voltage, $\mathrm{V}_{\text {OH }}$ | $V_{\text {DD }}-1$ |  |  | V | $\mathrm{V}_{\mathrm{DD}}=4.5 \mathrm{~V}$ to 5.5 V , I $\mathrm{ISOURCE}=200 \mu \mathrm{~A}$ |
|  | $V_{D D}-0.5$ |  |  | V | $\mathrm{V}_{\text {DD }}=2.5 \mathrm{~V}$ to 3.6 V , I $\mathrm{ISOURCE}=200 \mu \mathrm{~A}$ |
| Output Low Voltage, Voı |  |  | 0.4 | V | $\mathrm{V}_{\text {DD }}=4.5 \mathrm{~V}$ to 5.5 V , ISIINK $=200 \mu \mathrm{~A}$ |
|  |  |  | 0.4 | V | $\mathrm{V}_{\mathrm{DD}}=2.5 \mathrm{~V}$ to 3.6 V, $\mathrm{I}_{\text {SINK }}=200 \mu \mathrm{~A}$ |
| Input Leakage Current, IIL |  |  | 1 | $\mu \mathrm{A}$ |  |
| Input Capacitance |  | 4 | 10 | pF |  |
| DYNAMIC PERFORMANCE |  |  |  |  |  |
| Reference-Multiplying Bandwidth |  | 10 |  | MHz | $\mathrm{V}_{\text {REF }}= \pm 3.5 \mathrm{~V}$ p-p, DAC loaded all 1 s |
| Output Voltage Settling Time |  |  |  |  | $\mathrm{R}_{\text {LOAD }}=100 \Omega, \mathrm{C}_{\text {LOAD }}=15 \mathrm{pF}, \mathrm{V}_{\text {REF }}=10 \mathrm{~V}$, DAC latch alternately loaded with 0 s and 1 s |
| Measured to $\pm 1 \mathrm{mV}$ of FS |  | 80 | 120 | ns |  |
| Measured to $\pm 4 \mathrm{mV}$ of FS |  | 35 | 70 | ns |  |
| Measured to $\pm 16 \mathrm{mV}$ of FS |  | 30 | 60 | ns |  |
| Digital Delay |  | 20 | 40 | ns |  |
| Digital-to-Analog Glitch Impulse |  | 3 |  | nV-sec | 1 LSB change around major carry, $\mathrm{V}_{\text {REF }}=0 \mathrm{~V}$ |


| Parameter ${ }^{1}$ | Min | Typ | Max | Unit | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Multiplying Feedthrough Error |  |  | 70 48 | dB $d B$ | DAC latches loaded with all $0 \mathrm{~s}, \mathrm{~V}_{\text {REF }}= \pm 3.5 \mathrm{~V}$ <br> 1 MHz <br> 10 MHz |
| Output Capacitance |  | 12 | 17 | pF | DAC latches loaded with all 0s |
|  |  | 25 | 30 | pF | DAC latches loaded with all 1 s |
| Digital Feedthrough |  | 3 | 5 | nV -sec | Feedthrough to DAC output with $\overline{C S}$ high and alternate loading of all 0 s and all 1 s |
| Output Noise Spectral Density |  | 25 |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ | @ 1 kHz |
| Analog THD |  | 81 |  | dB | $V_{\text {ReF }}=3.5 \mathrm{~V} p-\mathrm{p}$, all 1 s loaded, $\mathrm{f}=1 \mathrm{kHz}$ |
| Digital THD |  |  |  |  | Clock $=10 \mathrm{MHz}, \mathrm{V}_{\text {REF }}=3.5 \mathrm{~V}$ |
| 100 kHz fout |  | 61 |  | dB |  |
| 50 kHz fout |  | 66 |  | dB |  |
| SFDR Performance (Wide Band) |  |  |  |  | AD5449, 65 k codes, $\mathrm{V}_{\text {REF }}=3.5 \mathrm{~V}$ |
| Clock $=10 \mathrm{MHz}$ |  |  |  |  |  |
| 500 kHz fout |  | 55 |  | dB |  |
| 100 kHz fout |  | 63 |  | dB |  |
| 50 kHz fout |  | 65 |  | dB |  |
| Clock $=25 \mathrm{MHz}$ |  |  |  |  |  |
| 500 kHz fout |  | 50 |  | dB |  |
| 100 kHz fout |  | 60 |  | dB |  |
| 50 kHz fout |  | 62 |  | dB |  |
| SFDR Performance (Narrow Band) |  |  |  |  | AD5449, 65 k codes, $\mathrm{V}_{\text {REF }}=3.5 \mathrm{~V}$ |
| Clock $=10 \mathrm{MHz}$ |  |  |  |  |  |
| 500 kHz fout |  | 73 |  | dB |  |
| 100 kHz fout |  | 80 |  | dB |  |
| 50 kHz fout |  | 87 |  | dB |  |
| Clock $=25 \mathrm{MHz}$ |  |  |  |  |  |
| 500 kHz fout |  | 70 |  | dB |  |
| 100 kHz fout |  | 75 |  | dB |  |
| 50 kHz fout |  | 80 |  | dB |  |
| Intermodulation Distortion |  |  |  |  | AD5449, 65k codes, $\mathrm{V}_{\text {REF }}=3.5 \mathrm{~V}$ |
| $\mathrm{f}_{1}=40 \mathrm{kHz}, \mathrm{f}_{2}=50 \mathrm{kHz}$ |  | 72 |  | dB | Clock $=10 \mathrm{MHz}$ |
| $\mathrm{f}_{1}=40 \mathrm{kHz}, \mathrm{f}_{2}=50 \mathrm{kHz}$ |  | 65 |  | dB | Clock $=25 \mathrm{MHz}$ |
| POWER REQUIREMENTS |  |  |  |  |  |
| Power Supply Range | 2.5 |  | 5.5 | V |  |
| IDD |  |  | 0.7 | $\mu \mathrm{A}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, logic inputs $=0 \mathrm{~V}$ or $\mathrm{V}_{\text {D }}$ |
|  |  | 0.5 | 10 | $\mu \mathrm{A}$ | $\mathrm{T}_{A}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$, logic inputs $=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{DD}}$ |
| Power Supply Sensitivity |  |  | 0.001 | \%/\% | $\Delta V_{D D}= \pm 5 \%$ |

[^0]
## TIMING CHARACTERISTICS

All input signals are specified with $\mathrm{t}_{\mathrm{R}}=\mathrm{t}_{\mathrm{F}}=1 \mathrm{~ns}\left(10 \%\right.$ to $90 \%$ of $\left.\mathrm{V}_{\mathrm{DD}}\right)$ and timed from a voltage level of $\left(\mathrm{V}_{\mathrm{IL}}+\mathrm{V}_{\mathrm{IH}}\right) / 2 . \mathrm{V}_{\mathrm{DD}}=2.5 \mathrm{~V}$ to 5.5 V , $\mathrm{V}_{\text {ReF }}=10 \mathrm{~V}$, Iout $2=0 \mathrm{~V}$, temperature range for Y version: $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$. All specifications $\mathrm{T}_{\mathrm{MIN}}$ to $\mathrm{T}_{\mathrm{MAX}}$, unless otherwise noted.

Table 2.

| Parameter ${ }^{1}$ | Limit at $\mathbf{T M I N}^{\text {, }} \mathbf{T}_{\text {MAX }}$ | Unit | Conditions/Comments ${ }^{2}$ |
| :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {sclk }}$ | 50 | MHz max | Maximum clock frequency |
| $\mathrm{t}_{1}$ | 20 | ns min | SCLK cycle time |
| $\mathrm{t}_{2}$ | 8 | $n \mathrm{nmin}$ | SCLK high time |
| $t_{3}$ | 8 | $n \mathrm{nsmin}$ | SCLK low time |
| $\mathrm{t}_{4}$ | 13 | $n \mathrm{nsmin}$ | $\overline{\text { SYNC }}$ falling edge to SCLK falling edge setup time |
| $\mathrm{t}_{5}$ | 5 | ns min | Data setup time |
| $\mathrm{t}_{6}$ | 4 | ns min | Data hold time |
| $\mathrm{t}_{7}$ | 5 | $n \mathrm{nmin}$ | $\overline{\text { SYNC }}$ rising edge to SCLK falling edge |
| $\mathrm{t}_{8}$ | 30 | ns min | Minimum $\overline{\text { SYNC }}$ high time |
| $\mathrm{t}_{9}$ | 0 | $n \mathrm{nmin}$ | SCLK falling edge to $\overline{\text { LDAC }}$ falling edge |
| $\mathrm{t}_{10}$ | 12 | ns min | $\overline{\text { LDAC }}$ pulse width |
| $\mathrm{t}_{11}$ | 10 | ns min | SCLK falling edge to $\overline{\text { LDAC }}$ rising edge |
| $\mathrm{t}_{12}{ }^{3}$ | 25 | $n \mathrm{nmin}$ | SCLK active edge to SDO valid, strong SDO driver |
|  | 60 | $n \mathrm{nmin}$ | SCLK active edge to SDO valid, weak SDO driver |
| $\mathrm{t}_{13}$ | 12 | $n \mathrm{nmin}$ | $\overline{\mathrm{CLR}}$ pulse width |
| $\mathrm{t}_{14}$ | 4.5 | ns min | $\overline{\text { SYNC }}$ rising edge to $\overline{L D A C}$ falling edge |
| Update Rate | 2.47 | MSPS | Consists of cycle time, $\overline{\text { SYNC }}$ high time, data setup, and output voltage settling time |

[^1]${ }^{2}$ Falling or rising edge as determined by the control bits of the serial word. Strong or weak SDO driver selected via the control register.
${ }^{3}$ Daisy-chain and readback modes cannot operate at maximum clock frequency. SDO timing specifications are measured with a load circuit, as shown in Figure 5.

## TIMING DIAGRAMS



[^2]Figure 2. Standalone Mode Timing Diagram


NOTES

1. ALTERNATIVELY, DATA CAN BE CLOCKED INTO THE INPUT SHIFT REGISTER ON THE RISING EDGE OF SCLK AS DETERMINED BY'THE CONTROL BITS. IN THIS CASE, DATA WOULD BE CLOCKED OUT OF SDO ON THE FALLING EDGE OF SCLK. TIMING IS AS ABOVE, WITH SCLK INVERTED.

Figure 3. Daisy-Chain Timing Diagram


Figure 4. Readback Mode Timing Diagram


Figure 5. Load Circuit for SDO Timing Specifications

## Data Sheet

## ABSOLUTE MAXIMUM RATINGS

Transient currents of up to 100 mA do not cause SCR latch-up. $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.

Table 3.

| Parameter | Rating |
| :--- | :--- |
| VDD to GND $^{V_{\text {REF }}, R_{F B X} \text { to GND }}$ | -0.3 V to +7 V |
| lout1, louT2 to GND | -12 V to +12 V |
| Input Current to Any Pin Except Supplies | -0.3 V to +7 V |
| Logic Inputs and Output ${ }^{1}$ | $\pm 10 \mathrm{~mA}$ |
| Operating Temperature Range | -0.3 V to V DD +0.3 V |
| $\quad$ Extended (Y Version) | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Junction Temperature | $150^{\circ} \mathrm{C}$ |
| 16-Lead TSSOP, $\theta_{\mathrm{JA}}$ Thermal Impedance | $150^{\circ} \mathrm{C} / \mathrm{W}$ |
| Lead Temperature, Soldering $(10 \mathrm{sec})$ | $300^{\circ} \mathrm{C}$ |
| IR Reflow, Peak Temperature $(<20 \mathrm{sec})$ | $235^{\circ} \mathrm{C}$ |

[^3]Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

## ESD CAUTION

|  | ESD (electrostatic discharge) sensitive device. <br> Charged devices and circuit boards can discharge <br> without detection. Although this product features <br> patented or proprietary protection circuitry, damage <br> may occur on devices subjected to high energy ESD. <br> Therefore, proper ESD precautions should be taken to <br> avoid performance degradation or loss of functionality. |
| :--- | :--- |

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 6. Pin Configuration
Table 4. Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| 1 | lout1A | DAC A Current Output. |
| 2 | lout2A | DAC A Analog Ground. This pin should typically be tied to the analog ground of the system, but it can be biased to achieve single-supply operation. |
| 3 | $\mathrm{R}_{\text {FB }} \mathrm{A}$ | DAC Feedback Resistor Pin. This pin establishes voltage output for the DAC by connecting to an external amplifier output. |
| 4 | $\mathrm{V}_{\text {ref }} \mathrm{A}$ | DAC A Reference Voltage Input Pin. |
| 5 | GND | Ground Pin. |
| 6 | $\overline{\text { LDAC }}$ | Load DAC Input. This pin allows asynchronous or synchronous updates to the DAC output. The DAC is asynchronously updated when this signal goes low. Alternatively, if this line is held permanently low, an automatic or synchronous update mode is selected, whereby the DAC is updated on the 16th clock falling edge when the device is in standalone mode, or on the rising edge of SYNC when in daisy-chain mode. |
| 7 | SCLK | Serial Clock Input. By default, data is clocked into the input shift register on the falling edge of the serial clock input. Alternatively, by means of the serial control bits, the device can be configured such that data is clocked into the shift register on the rising edge of SCLK. |
| 8 | SDIN | Serial Data Input. Data is clocked into the 16-bit input register on the active edge of the serial clock input. By default, data is clocked at power-on into the shift register on the falling edge of SCLK. The control bits allow the user to change the active edge to a rising edge. |
| 9 | SDO | Serial Data Output. This pin allows a number of parts to be daisy-chained. By default, data is clocked into the shift register on the falling edge and clocked out via SDO on the rising edge of SCLK. Data is always clocked out on the alternate edge to loading data to the shift register. Writing the readback control word to the shift register makes the DAC register contents available for readback on the SDO pin, and they are clocked out on the next 16 opposite clock edges to the active clock edge. |
| 10 | $\overline{\text { SYNC }}$ | Active Low Control Input. This pin provides the frame synchronization signal for the input data. When $\overline{\text { SYNC }}$ goes low, it powers on the SCLK and DIN buffers, and the input shift register is enabled. Data is loaded into the shift register on the active edge of the subsequent clocks. In standalone mode, the serial interface counts the clocks, and data is latched into the shift register on the 16th active clock edge. |
| 11 | $\overline{\mathrm{CLR}}$ | Active Low Control Input. This pin clears the DAC output, input, and DAC registers. Configuration mode allows the user to enable the hardware CLR pin as a clear-to-zero scale or midscale, as required. |
| 12 | $V_{\text {D }}$ | Positive Power Supply Input. These parts can be operated from a supply of 2.5 V to 5.5 V . |
| 13 | $V_{\text {bef }} B$ | DAC B Reference Voltage Input Pin. |
| 14 | $\mathrm{R}_{\text {FB }} \mathrm{B}$ | DAC B Feedback Resistor Pin. This pin establishes voltage output for the DAC by connecting to an external amplifier output. |
| 15 | Iout2B | DAC B Analog Ground. This pin typically should be tied to the analog ground of the system, but it can be biased to achieve single-supply operation. |
| 16 | lout1B | DAC B Current Output. |

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 7. INL vs. Code (8-Bit DAC)


Figure 8. INL vs. Code (10-Bit DAC)


Figure 9. INL vs. Code (12-Bit DAC)


Figure 10. DNL vs. Code (8-Bit DAC)


Figure 11. DNL vs. Code (10-Bit DAC)


Figure 12. DNL vs. Code (12-Bit DAC)


Figure 13. INL vs. Reference Voltage


Figure 14. DNL vs. Reference Voltage


Figure 15. Gain Error vs. Temperature


Figure 16. Supply Current vs. Logic Input Voltage


Figure 17. Iout1 Leakage Current vs. Temperature


Figure 18. Supply Current vs. Temperature


Figure 19. Supply Current vs. Update Rate


Figure 20. Reference Multiplying Bandwidth vs. Frequency and Code

Figure 21. Reference Multiplying Bandwidth—All 1s Loaded


Figure 22. Reference Multiplying Bandwidth vs. Frequency and Compensation Capacitor


Figure 23. Midscale Transition, $V_{\text {REF }}=0 \mathrm{~V}$


Figure 24. Midscale Transition, $V_{\text {REF }}=3.5 \mathrm{~V}$


Figure 25. Power Supply Rejection Ratio vs. Frequency


Figure 26. THD + Noise vs. Frequency


Figure 27. Wideband SFDR vs. fout Frequency


亳
亳

Figure 28. Wideband SFDR vs. fout Frequency


Figure 29. Wideband SFDR, $f_{\text {OUt }}=100 \mathrm{kHz}$, Clock $=25 \mathrm{MHz}$


Figure 30. Wideband SFDR, fout $=500 \mathrm{kHz}$, Clock $=10 \mathrm{MHz}$


Figure 31. Wideband SFDR, fout $=50 \mathrm{kHz}$, Clock $=10 \mathrm{MHz}$


Figure 32. Narrow-Band Spectral Response, fout $=500 \mathrm{kHz}$, Clock $=25 \mathrm{MHz}$


Figure 33. Narrow-Band SFDR, $f_{\text {out }}=100 \mathrm{kHz}$, Clock $=25 \mathrm{MHz}$


Figure 34. Narrow-Band IMD, fout $=90 \mathrm{kHz}, 100 \mathrm{kHz}$, Clock $=10 \mathrm{MHz}$


Figure 35. Wideband $I M D, f_{\text {out }}=90 \mathrm{kHz}, 100 \mathrm{kHz}$, Clock $=25 \mathrm{MHz}$


Figure 36. Output Noise Spectral Density

## TERMINOLOGY

## Relative Accuracy (Endpoint Nonlinearity)

A measure of the maximum deviation from a straight line passing through the endpoints of the DAC transfer function. It is measured after adjusting for zero and full scale and is typically expressed in LSBs or as a percentage of the full-scale reading.

## Differential Nonlinearity

The difference in the measured change and the ideal 1 LSB change between two adjacent codes. A specified differential nonlinearity of -1 LSB maximum over the operating temperature range ensures monotonicity.

## Gain Error (Full-Scale Error)

A measure of the output error between an ideal DAC and the actual device output. For these DACs, ideal maximum output is $\mathrm{V}_{\text {Ref }}-1$ LSB. The gain error of the DACs is adjustable to zero with an external resistance.

## Output Leakage Current

The current that flows into the DAC ladder switches when they are turned off. For the Iout 1x terminal, it can be measured by loading all 0 s to the DAC and measuring the Iout 1 current. Minimum current flows into the Iout $2 x$ line when the DAC is loaded with all 1s.

## Output Capacitance

Capacitance from Iout 1 or Iout 2 to AGND.

## Output Current Settling Time

The amount of time for the output to settle to a specified level for a full-scale input change. For these devices, it is specified with a $100 \Omega$ resistor to ground.

## Digital-to-Analog Glitch Impulse

The amount of charge injected from the digital inputs to the analog output when the inputs change state. This is normally specified as the area of the glitch in either pA-sec or $\mathrm{nV}-\mathrm{sec}$, depending on whether the glitch is measured as a current or voltage signal.

## Digital Feedthrough

When the device is not selected, high frequency logic activity on the digital inputs of the device is capacitively coupled through the device and produces noise on the Iout pins and, subsequently, on the circuitry that follows. This noise is digital feedthrough.

## Multiplying Feedthrough Error

The error due to capacitive feedthrough from the DAC reference input to the DAC Iour 1 x terminal when all 0 s are loaded to the DAC.

## Digital Crosstalk

The glitch impulse transferred to the outputs of one DAC in response to a full-scale code change (all 0 s to all 1 s , or vice versa) in the input register of the other DAC. It is expressed in nV-sec.

## Analog Crosstalk

The glitch impulse transferred to the output of one DAC due to a change in the output of another DAC. It is measured by loading one of the input registers with a full-scale code change (all 0 s to all 1 s , or vice versa) while keeping $\overline{\text { LDAC }}$ high and then pulsing $\overline{\text { LDAC }}$ low and monitoring the output of the DAC whose digital code has not changed. The area of the glitch is expressed in nV -sec.

## Channel-to-Channel Isolation

The portion of input signal from the reference input of a DAC that appears at the output of another DAC. It is expressed in dB.
Total Harmonic Distortion (THD)
The DAC is driven by an ac reference. The ratio of the rms sum of the harmonics of the DAC output to the fundamental value is the THD. Usually only the lower-order harmonics are included, such as the second to fifth harmonics.

$$
T H D=20 \log \frac{\sqrt{V_{2}^{2}+V_{3}^{2}+V_{4}^{2}+V_{5}^{2}}}{V_{1}}
$$

## Intermodulation Distortion (IMD)

The DAC is driven by two combined sine wave references of Frequency fa and Frequency fb. Distortion products are produced at sum and difference frequencies of $\mathrm{mfa} \pm \mathrm{nfb}$, where $\mathrm{m}, \mathrm{n}=0,1$, $2,3 \ldots$ Intermodulation terms are those for which $m$ or $n$ is not equal to 0 . The second-order terms include ( $\mathrm{fa}+\mathrm{fb}$ ) and ( $\mathrm{fa}-\mathrm{fb}$ ), and the third-order terms are $(2 \mathrm{fa}+\mathrm{fb}),(2 \mathrm{fa}-\mathrm{fb}),(\mathrm{f}+2 \mathrm{fa}+2 \mathrm{fb})$, and ( $\mathrm{fa}-2 \mathrm{fb}$ ). IMD is defined as

$$
I M D=20 \log \frac{\text { RMS Sum of the Sum and Diff Distortion Products }}{\text { RMS Amplitude of the Fundamental }}
$$

## Compliance Voltage Range

The maximum range of (output) terminal voltage for which the device provides the specified characteristics.

## THEORY OF OPERATION

## DIGITAL-TO-ANALOG CONVERTER

The AD5429/AD5439/AD5449 are 8-, 10-, and 12-bit, dualchannel, current output DACs consisting of a standard inverting R-2R ladder configuration. Figure 37 shows a simplified diagram for a single channel of the AD5449. The feedback resistor, $\mathrm{R}_{\mathrm{FB}} \mathrm{A}$, has a value of R . The value of R is typically $10 \mathrm{k} \Omega$ (with a minimum of $8 \mathrm{k} \Omega$ and a maximum of $12 \mathrm{k} \Omega$ ). If Iout 1 A and Iout 2 A are kept at the same potential, a constant current flows into each ladder leg, regardless of digital input code. Therefore, the input resistance presented at $V_{\text {ReF }} A$ is always constant.


Figure 37. Simplified Ladder
Access is provided to the $V_{\text {refx }}, \mathrm{R}_{\mathrm{Fb}} \mathrm{X}$, Iout 1 x , and Iout 2 x terminals of the DACs, making the devices extremely versatile and allowing them to be configured in several operating modes, such as unipolar mode, bipolar output mode, or single-supply mode.

## CIRCUIT OPERATION

## Unipolar Mode

Using a single op amp, these devices can easily be configured to provide 2-quadrant multiplying operation or a unipolar output voltage swing, as shown in Figure 38.

When an output amplifier is connected in unipolar mode, the output voltage is given by

$$
V_{O U T}=-V_{R E F} \times D / 2^{n}
$$

where:
$D$ is the fractional representation of the digital word loaded to the DAC.

$$
\begin{aligned}
D & =0 \text { to } 255(\text { AD5429 }) \\
& =0 \text { to } 1023 \text { (AD5439) } \\
& =0 \text { to } 4095(\operatorname{AD} 5449)
\end{aligned}
$$

$n$ is the number of bits.
With a fixed 10 V reference, the circuit shown in Figure 38 gives a unipolar 0 V to -10 V output voltage swing. When $\mathrm{V}_{\text {IN }}$ is an ac signal, the circuit performs 2-quadrant multiplication.

Table 5 shows the relationship between digital code and the expected output voltage for unipolar operation using the 8 -bit AD5429 DAC.

Table 5. Unipolar Code Table

| Digital Input | Analog Output (V) |
| :--- | :--- |
| 11111111 | $-\mathrm{V}_{\text {REF }}(255 / 256)$ |
| 10000000 | $-\mathrm{V}_{\text {REF }}(128 / 256)=-\mathrm{V}_{\text {REF }} / 2$ |
| 00000001 | $-\mathrm{V}_{\text {REF }}(1 / 256)$ |
| 00000000 | $-\mathrm{V}_{\text {REF }}(0 / 256)=0$ |



Figure 38. Unipolar Operation

## Bipolar Operation

In some applications, it may be necessary to generate full 4 -quadrant multiplying operation or a bipolar output swing. This can easily be accomplished by using another external amplifier and three external resistors, as shown in Figure 39.

When $\mathrm{V}_{\text {IN }}$ is an ac signal, the circuit performs 4-quadrant multiplication. When connected in bipolar mode, the output voltage is

$$
V_{O U T}=\left(V_{R E F} \times D / 2^{n-1}\right)-V_{R E F}
$$

where:
$D$ is the fractional representation of the digital word loaded to the DAC.

$$
\begin{aligned}
D & =0 \text { to } 255(\mathrm{AD} 5429) \\
& =0 \text { to } 1023(\mathrm{AD} 5439) \\
& =0 \text { to } 4095(\mathrm{AD} 5449)
\end{aligned}
$$

$n$ is the number of bits.
Table 6 shows the relationship between digital code and the expected output voltage for bipolar operation with the AD5429.

Table 6. Bipolar Code

| Digital Input | Analog Output (V) |
| :--- | :--- |
| 11111111 | $+V_{\text {REF }}(255 / 256)$ |
| 10000000 | 0 |
| 00000001 | $-V_{\text {REF }}(255 / 256)$ |
| 00000000 | $-V_{\text {REF }}(256 / 256)$ |

## Stability

In the I-to-V configuration, the Iout of the DAC and the inverting node of the op amp must be connected as closely as possible, and proper PCB layout techniques must be used. Because every code change corresponds to a step function, gain peaking may occur if the op amp has limited gain bandwidth product (GBP) and there is excessive parasitic capacitance at the inverting node. This parasitic capacitance introduces a pole into the open-loop response, which can cause ringing or instability in the closedloop applications circuit.
As shown in Figure 38 and Figure 39, an optional compensation capacitor, C 1 , can be added in parallel with $\mathrm{R}_{\mathrm{FBX}}$ for stability. Too small a value of C 1 can produce ringing at the output, whereas too large a value can adversely affect the settling time. C 1 should be found empirically, but 1 pF to 2 pF is generally adequate for the compensation.

notes

1. R1 AND R2 USED ONLY IF GAIN ADJUSTMENT IS REQUIRED.

ADJUST R1 FOR $V_{\text {OUT }}=0 V$ WITH CODE 10000000 LOADED TO DAC.
2. MATCHING AND TRACKING IS ESSENTIAL FOR RESISTOR PAIRS

R3 AND R4.
3. C1 PHASE COMPENSATION (1pF TO 2pF) MAY BE REQUIRED

IF A1/A2 IS A HIGH SPEED AMPLIFIER.
4. DAC B AND ADDITIONAL PINS OMITTED FOR CLARITY.

## SINGLE-SUPPLY APPLICATIONS

## Voltage-Switching Mode

Figure 40 shows the DACs operating in voltage-switching mode. The reference voltage, $\mathrm{V}_{\mathrm{IN}}$, is applied to the Iout 1 A pin; Iout 2 A is connected to AGND; and the output voltage is available at the $\mathrm{V}_{\text {REF }} A$ terminal. In this configuration, a positive reference voltage results in a positive output voltage, making single-supply operation possible. The output from the DAC is voltage at a constant impedance (the DAC ladder resistance). Therefore, an op amp is necessary to buffer the output voltage. The reference input no longer sees a constant input impedance; instead, it sees one that varies with code. Therefore, the voltage input should be driven from a low impedance source.

Note that $\mathrm{V}_{\text {IN }}$ is limited to low voltages because the switches in the DAC ladder no longer have the same source-drain drive voltage. As a result, their on resistance differs and degrades the integral linearity of the DAC. Also, $\mathrm{V}_{\text {IN }}$ must not go negative by more than 0.3 V , or an internal diode turns on, causing the device to exceed the maximum ratings. In this type of application, the full range of multiplying capability of the DAC is lost.


## NOTES

1. ADDITIONAL PINS OMITTED FOR CLARITY.
2. C1 PHASE COMPENSATION ( 1 pF TO 2pF) MAY BE REQUIRED IF A1 IS A HIGH SPEED AMPLIFIER.

Figure 40. Single-Supply Voltage-Switching Mode

## ADDING GAIN

In applications in which the output voltage must be greater than $\mathrm{V}_{\text {IN }}$, gain can be added with an additional external amplifier, or it can be achieved in a single stage. Consider the effect of temperature coefficients of the thin film resistors of the DAC. Simply placing a resistor in series with the RFB resistor causes mismatches in the temperature coefficients, resulting in larger gain temperature coefficient errors. Instead, the circuit in Figure 41 shows the recommended method of increasing the gain of the circuit. R1, R2, and R3 should have similar temperature coefficients, but they need not match the temperature coefficients of the DAC. This approach is recommended in circuits in which gains of greater than 1 are required. Note that $R_{F B} \gg R 2| | R 3$ and a gain error percentage of $100 \times(\mathrm{R} 2| | \mathrm{R} 3) / \mathrm{R}_{\mathrm{FB}}$ must be taken into consideration.

## DIVIDER OR PROGRAMMABLE GAIN ELEMENT

Current-steering DACs are very flexible and lend themselves to many applications. If this type of DAC is connected as the feedback element of an op amp and $\mathrm{R}_{\mathrm{FB}} \mathrm{A}$ is used as the input resistor, as shown in Figure 42, the output voltage is inversely proportional to the digital input fraction, D .
For $D=1-2^{-n}$, the output voltage is
$V_{\text {OUT }}=-V_{\text {IN }} / D=-V_{\text {IN }} /\left(1-2^{-n}\right)$

As D is reduced, the output voltage increases. For small values of the Digital Fraction D, it is important to ensure that the amplifier does not saturate and the required accuracy is met. For example, an 8-bit DAC driven with binary code of 0x10 (0001 0000)-that is, 16 decimal-in the circuit of Figure 42 should cause the output voltage to be $16 \times \mathrm{V}_{\text {IN }}$. However, if the DAC has a linearity specification of $\pm 0.5$ LSB, D can have a weight in the range of $15.5 / 256$ to $16.5 / 256$, so that the possible output voltage is in the range of $15.5 \mathrm{~V}_{\text {IN }}$ to $16.5 \mathrm{~V}_{\text {IN }}$. This range represents an error of $3 \%$, even though the DAC itself has a maximum error of $0.2 \%$.

DAC leakage current is also a potential error source in divider circuits. The leakage current must be counterbalanced by an opposite current supplied from the op amp through the DAC. Because only a fraction, D , of the current into the $\mathrm{V}_{\text {Ref }} \mathrm{X}$ terminal is routed to the Iout 1 terminal, the output voltage changes as follows:

Output Error Voltage Due to DAC Leakage $=($ Leakage $\times R) / D$
where $R$ is the DAC resistance at the $\mathrm{V}_{\text {refe }}$ terminal.
For a DAC leakage current of $10 \mathrm{nA}, \mathrm{R}=10 \mathrm{k} \Omega$, and a gain (that is, $1 / \mathrm{D}$ ) of 16 , the error voltage is 1.6 mV .


1. ADDITIONAL PINS OMITTED FOR CLARITY.
2. C1 PHASE COMPENSATION (1pF TO 2pF) MAY BE REQUIRED IF A1 IS A HIGH SPEED AMPLIFIER.

Figure 41. Increasing Gain of Current Output DAC


Figure 42. Current-Steering DAC Used as a Divider or Programmable Gain Element

## REFERENCE SELECTION

When selecting a reference for use with the AD5429/AD5439/ AD5449 series of current output DACs, pay attention to the reference output voltage temperature coefficient specification. This parameter affects not only the full-scale error, but it can also affect the linearity (INL and DNL) performance. The reference temperature coefficient should be consistent with the system accuracy specifications. For example, an 8-bit system required to hold its overall specification to within 1 LSB over the temperature range of $0^{\circ} \mathrm{C}$ to $50^{\circ} \mathrm{C}$ dictates that the maximum system drift with temperature should be less than $78 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$. A 12-bit system with the same temperature range to overall specification within 2 LSBs requires a maximum drift of $10 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$. By choosing a precision reference with a low output temperature coefficient, this error source can be minimized. Table 7 lists some references available from Analog Devices, Inc., that are suitable for use with this range of current output DACs.

## AMPLIFIER SELECTION

The primary requirement for the current-steering mode is an amplifier with low input bias currents and low input offset voltage. Because of the code-dependent output resistance of the DAC, the input offset voltage of an op amp is multiplied by the variable gain of the circuit. A change in this noise gain between two adjacent digital fractions produces a step change in the output voltage due to
the amplifier input offset voltage. This output voltage change is superimposed on the desired change in output between the two codes and gives rise to a differential linearity error, which, if large enough, could cause the DAC to be nonmonotonic. The input bias current of an op amp also generates an offset at the voltage output as a result of the bias current flowing in the feedback resistor, RFB. Most op amps have input bias currents low enough to prevent significant errors in 12-bit applications.

Common-mode rejection of the op amp is important in voltageswitching circuits because it produces a code-dependent error at the voltage output of the circuit. Most op amps have adequate common-mode rejection for use at 8 -, $10-$, and 12 -bit resolution.
If the DAC switches are driven from true wideband low impedance sources ( $\mathrm{V}_{\text {IN }}$ and AGND), they settle quickly. Consequently, the slew rate and settling time of a voltage-switching DAC circuit is determined largely by the output op amp. To obtain minimum settling time in this configuration, minimize capacitance at the $V_{\text {ReF }}$ node (the voltage output node in this application) of the DAC by using low input capacitance buffer amplifiers and careful board design.
Most single-supply circuits include ground as part of the analog signal range, which, in turn, requires an amplifier that can handle rail-to-rail signals. Analog Devices offers a wide range of singlesupply amplifiers (see Table 8 and Table 9).

Table 7. Suitable Analog Devices Precision References

| Part No. | Output Voltage (V) | Initial Tolerance (\%) | Temp Drift (ppm/ ${ }^{\circ}$ C) | Iss $(\mathbf{m A})$ | Output Noise $(\boldsymbol{\mu V}$ p-p) | Package |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| ADR01 | 10 | 0.05 | 3 | 1 | 20 | SOIC |
| ADR01 | 10 | 0.05 | 9 | 1 | 20 | TSOT, SC70 |
| ADR02 | 5 | 0.06 | 3 | 1 | 10 | SOIC |
| ADR02 | 5 | 0.06 | 9 | 1 | 10 | TSOT, SC70 |
| ADR03 | 2.5 | 0.10 | 3 | 6 | SOIC |  |
| ADR03 | 2.5 | 0.10 | 9 | 1 | TSOT, SC70 |  |
| ADR06 | 3 | 0.10 | 3 | 1 | 10 | SOIC |
| ADR06 | 3 | 0.10 | 9 | 1 | TSOT, SC70 |  |
| ADR431 | 2.5 | 0.04 | 3 | 0 | SOIC |  |
| ADR435 | 5 | 0.04 | 0 | 3.5 | SOIC |  |
| ADR391 | 2.5 | 0.16 | 9 | 0 | TSOT |  |
| ADR395 | 5 | 0.10 | 0.12 | 5 | TSOT |  |

Table 8. Suitable Analog Devices Precision Op Amps

| Part No. | Supply Voltage (V) | $\mathrm{V}_{\text {os }}$ (Max) ( $\mu \mathrm{V}$ ) | $\mathrm{I}_{\mathrm{B}}(\mathrm{Max})(\mathrm{nA})$ | 0.1 Hz to 10 Hz Noise ( $\mu \mathrm{V}$ p-p) | Supply Current ( $\mu \mathrm{A}$ ) | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OP97 | $\pm 2$ to $\pm 20$ | 25 | 0.1 | 0.5 | 600 | SOIC |
| OP1177 | $\pm 2.5$ to $\pm 15$ | 60 | 2 | 0.4 | 500 | MSOP, SOIC |
| AD8551 | 2.7 to 5 | 5 | 0.05 | 1 | 975 | MSOP, SOIC |
| AD8603 | 1.8 to 6 | 50 | 0.001 | 2.3 | 50 | TSOT |
| AD8628 | 2.7 to 6 | 5 | 0.1 | 0.5 | 850 | TSOT, SOIC |

Table 9. Suitable Analog Devices High Speed Op Amps

| Part No. | Supply Voltage (V) | BW @ ACL (MHz) | Slew Rate $\mathbf{( V / \boldsymbol { \mu s } )}$ | $\mathbf{V}_{\text {os }}(\mathbf{M a x})(\boldsymbol{\mu V})$ | $\mathbf{I}_{\mathbf{B}}(\mathbf{M a x})(\mathbf{n A})$ | Package |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| AD8065 | 5 to 24 | 145 | 180 | 1500 | 6000 | SOIC, SOT-23, MSOP |
| AD8021 | $\pm 2.5$ to $\pm 12$ | 490 | 120 | 1000 | 10,500 | SOIC, MSOP |
| AD8038 | 3 to 12 | 350 | 325 | 750 | SOIC, SC70 |  |
| AD9631 | $\pm 3$ to $\pm 6$ | 320 | 1300 | 7000 | SOIC |  |

## SERIAL INTERFACE

The AD5429/AD5439/AD5449 have an easy-to-use, 3-wire interface that is compatible with SPI, QSPI, MICROWIRE, and most DSP interface standards. Data is written to the device in 16-bit words. Each 16-bit word consists of four control bits and eight, 10, or 12 data bits, as shown in Figure 43 through Figure 45.

## Low Power Serial Interface

To minimize the power consumption of the device, the interface powers up fully only when the device is being written to, that is, on the falling edge of $\overline{\text { SYNC. The SCLK and SDIN input buffers }}$ are powered down on the rising edge of $\overline{S Y N C}$.

## DAC Control Bit C3 to Control Bit C0

Control Bit C3 to Control Bit C0 allow control of various functions of the DAC, as shown in Table 11. The default settings of the DAC at power-on are such that data is clocked into the shift register on falling clock edges and daisy-chain mode is enabled. The device powers on with a zero-scale load to the DAC register and Iour lines. The DAC control bits allow the user to adjust certain features at power-on. For example, daisy-chaining can be disabled if not in use, an active clock edge can be changed to a rising edge, and DAC output can be cleared to either zero scale or midscale. The user can also initiate a readback of the DAC register contents for verification.

## Control Register (Control Bits = 1101)

While maintaining software compatibility with single-channel current output DACs (AD5426/AD5432/AD5443), these DACs also feature additional interface functionality. Set the control bits to 1101 to enter control register mode. Figure 46 shows the contents of the control register, the functions of which are described in the following sections.

## SDO Control (SDO1 and SDO2)

The SDO bits enable the user to control the SDO output driver strength, disable the SDO output, or configure it as an open-drain driver. The strength of the SDO driver affects the timing of $\mathrm{t}_{12}$, and, when stronger, allows a faster clock cycle.

Table 10. SDO Control Bits

| SDO2 | SDO1 | Function Implemented |
| :--- | :--- | :--- |
| 0 | 0 | Full SDO driver |
| 0 | 1 | Weak SDO driver |
| 1 | 0 | SDO configured as open drain |
| 1 | 1 | Disable SDO output |

## Daisy-Chain Control (DSY)

DSY allows the enabling or disabling of daisy-chain mode. A 1 enables daisy-chain mode; a 0 disables daisy-chain mode. When disabled, a readback request is accepted; SDO is automatically enabled; the DAC register contents of the relevant DAC are clocked out on SDO; and, when complete, SDO is disabled again.

## Hardware CLR Bit (HCLR)

The default setting for the hardware $\overline{\mathrm{CLR}}$ bit is to clear the registers and DAC output to zero code. A 1 in the HCLR bit allows the $\overline{\mathrm{CLR}}$ pin to clear the DAC outputs to midscale, and a 0 clears to zero scale.

## Active Clock Edge (SCLK)

The default active clock edge is a falling edge. Write a 1 to this bit to clock data in on the rising edge, or a 0 to clock it in on the falling edge.


Figure 43. AD5429 8-Bit Input Shift Register Contents


Figure 44. AD5439 10-Bit Input Shift Register Contents


Figure 45. AD5449 12-Bit Input Shift Register Contents


Figure 46. Control Register Loading Sequence

## $\overline{\text { SYNC }}$ Function

$\overline{\text { SYNC }}$ is an edge-triggered input that acts as a frame synchronization signal and chip enable. Data can be transferred into the device only while $\overline{\mathrm{SYNC}}$ is low. To start the serial data transfer, $\overline{\text { SYNC }}$ should be taken low, observing the minimum $\overline{\text { SYNC }}$ falling edge to SCLK falling edge setup time, $\mathrm{t}_{4}$.

## Daisy-Chain Mode

Daisy-chain mode is the default power-on mode. To disable the daisy-chain function, write 1001 to the control word. In daisychain mode, the internal gating on SCLK is disabled. SCLK is continuously applied to the input shift register when $\overline{\text { SYNC }}$ is low. If more than 16 clock pulses are applied, the data ripples out of the shift register and appears on the SDO line. This data is clocked out on the rising edge of SCLK (this is the default; use the control word to change the active edge) and is valid for the next device on the falling edge of SCLK (default). By connecting this line to the SDIN input on the next device in the chain, a multidevice interface is constructed. For each device in the system, 16 clock pulses are required. Therefore, the total number of clock cycles must equal $16 n$, where $n$ is the total number of devices in the chain. See Figure 4.
When the serial transfer to all devices is complete, $\overline{\text { SYNC }}$ should be taken high. This prevents additional data from being clocked into the input shift register. A burst clock containing the exact number of clock cycles can be used, after which SYNC can be taken high. After the rising edge of $\overline{S Y N C}$, data is automatically transferred from the input shift register of each device to the addressed DAC.

When control bits $=0000$, the device is in no operation mode. This may be useful in daisy-chain applications in which the user does not want to change the settings of a particular DAC in the chain. Write 0000 to the control bits for that DAC; subsequent data bits are ignored.

## Standalone Mode

After power-on, write 1001 to the control word to disable daisychain mode. The first falling edge of $\overline{\text { SYNC }}$ resets the serial clock counter to ensure that the correct number of bits are shifted in and out of the serial shift registers. A $\overline{\text { SYNC }}$ edge during the 16 -bit write cycle causes the device to abort the current write cycle.
After the falling edge of the 16th SCLK pulse, data is automatically transferred from the input shift register to the DAC. For another serial transfer to take place, the counter must be reset by the falling edge of $\overline{\text { SYNC. }}$

## $\overline{\text { LDAC }}$ Function

The $\overline{\mathrm{LDAC}}$ function allows asynchronous and synchronous updates to the DAC output. The DAC is asynchronously updated when this signal goes low. Alternatively, if this line is held permanently low, an automatic or synchronous update mode is selected, whereby the DAC is updated on the 16th clock falling edge when the device is in standalone mode, or on the rising edge of SYNC when the device is in daisy-chain mode.

## Software $\overline{\text { LDAC }}$ Function

Load-and-update mode can also serve as a software update function, irrespective of the voltage level on the $\overline{\mathrm{LDAC}}$ pin.

Table 11. DAC Control Bits

| C3 | C2 | C1 | C0 | DAC | Function Implemented |
| :--- | :--- | :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | 0 | A and B | No operation (power-on default) |
| 0 | 0 | 0 | 1 | A | Load and update |
| 0 | 0 | 1 | 0 | A | Initiate readback |
| 0 | 0 | 1 | 1 | A | Load input register |
| 0 | 1 | 0 | 0 | B | Load and update |
| 0 | 1 | 0 | 1 | B | Initiate readback |
| 0 | 1 | 1 | 0 | B | Load input register |
| 0 | 1 | 1 | 1 | A and B | Update DAC outputs |
| 1 | 0 | 0 | 0 | A and B | Load input registers |
| 1 | 0 | 0 | 1 | N/A | Disable daisy-chain |
| 1 | 0 | 1 | 0 | N/A | Clock data to shift register on rising edge |
| 1 | 0 | 1 | 1 | N/A | Clear DAC output to zero scale |
| 1 | 1 | 0 | 0 | N/A | Clear DAC output to midscale |
| 1 | 1 | 0 | 1 | N/A | Control word |
| 1 | 1 | 1 | 0 | N/A | Reserved |
| 1 | 1 | 1 | 1 | N/A | No operation |

## MICROPROCESSOR INTERFACING

Microprocessor interfacing to the AD5429/AD5439/AD5449 DACs is through a serial bus that uses standard protocol and is compatible with microcontrollers and DSP processors. The communication channel is a 3-wire interface consisting of a clock signal, a data signal, and a synchronization signal. The AD5429/AD5439/AD5449 require a 16 -bit word, with the default being data valid on the falling edge of SCLK; however, this is changeable using the control bits in the data-word.

## ADSP-2191M and Family-to-AD5429/AD5439/AD5449 Interface

The ADSP-2191M family of DSPs is easily interfaced to an AD5429/AD5439/AD5449 DAC without the need for extra glue logic. Figure 47 is an example of a serial peripheral interface (SPI) between the DAC and the ADSP-2191M. The MOSI (master output, slave input) pin of the DSP drives the serial data line, SDIN. $\overline{\text { SYNC }}$ is driven from a port line, in this case $\overline{\text { SPIxSEL }}$.


Figure 47. ADSP-2191M SPI-to-AD5429/AD5439/AD5449 Interface
The ADSP-2191M processor incorporates channel synchronous serial ports (SPORT). A serial interface between the DAC and DSP SPORT is shown in Figure 48. In this interface example, SPORT0 is used to transfer data to the DAC shift register.
Transmission is initiated by writing a word to the Tx register after SPORT has been enabled. In a write sequence, data is clocked out on each rising edge of the DSP serial clock and clocked into the DAC input shift register on the falling edge of its SCLK. Updating of the DAC output takes place on the rising edge of the SYNC signal.


Figure 48. ADSP-2191M SPORT-to-AD5429/AD5439/AD5449 Interface
Communication between two devices at a given clock speed is possible when the following specifications are compatible: frame $\overline{\text { SYNC }}$ delay and frame $\overline{\text { SYNC setup-and-hold, data delay and }}$ data setup-and-hold, and SCLK width. The DAC interface expects $a \mathrm{t}_{4}(\overline{\mathrm{SYNC}}$ falling edge to SCLK falling edge setup time) of 13 ns minimum.

See the ADSP-2191M user manual at www.analog.com for details on clock and frame $\overline{\text { SYNC }}$ frequencies for the SPORT register. Table 12 shows the setup for the SPORT control register.

Table 12. SPORT Control Register Setup

| Name | Setting | Description |
| :--- | :--- | :--- |
| TFSW | 1 | Alternate framing |
| INVTFS | 1 | Active low frame signal |
| DTYPE | 00 | Right-justify data |
| ISCLK | 1 | Internal serial clock |
| TFSR | 1 | Frame every word |
| ITFS | 1 | Internal framing signal |
| SLEN | 1111 | 16-bit data-word |

## ADSP-BF534-to-AD5429/AD5439/AD5449 Interface

The ADSP-BF534 family of processors has an SPI-compatible port that enables the processor to communicate with SPI-compatible devices. A serial interface between the BlackFin ${ }^{\oplus}$ processor and the AD5429/AD5439/AD5449 DAC is shown in Figure 49. In this configuration, data is transferred through the MOSI pin. $\overline{\text { SYNC }}$ is driven by the $\overline{\text { SPIxSEL }}$ pin, which is a reconfigured programmable flag pin.


Figure 49. ADSP-BF534-to-AD5429/AD5439/AD5449 Interface
A serial interface between the DAC and the DSP SPORT is shown in Figure 50. When SPORT is enabled, initiate transmission by writing a word to the Tx register. The data is clocked out on each rising edge of the DSP serial clock and clocked into the DAC input shift register on the falling edge of its SCLK. The DAC output is updated by using the transmit frame synchronization (TFS) line to provide a $\overline{\text { SYNC }}$ signal.


Figure 50. ADSP-BF534 SPORT-to-AD5429/AD5439/AD5449 Interface

## 80C51/80L51-to-AD5429/AD5439/AD5449 Interface

A serial interface between the DAC and the 80C51/80L51 is shown in Figure 51. TxD of the 80C51/80L51 drives SCLK of the DAC serial interface, and RxD drives the serial data line, SDIN. P1.1 is a bit-programmable pin on the serial port and is used to drive $\overline{\text { SYNC. When data is to be transmitted to the switch, P1.1 }}$ is taken low. The 80C51/80L51 transmit data in 8-bit bytes only; therefore, only eight falling clock edges occur in the transmit cycle.
To load data correctly to the DAC, P1.1 is left low after the first eight bits are transmitted, and then a second write cycle is initiated to transmit the second byte of data. Data on RxD is clocked out of the microcontroller on the rising edge of TxD and is valid on the falling edge of TxD. As a result, no glue logic is required between the DAC and microcontroller interface. P1.1 is taken high following the completion of this cycle. The 80C51/80L51 provide the LSB of the SBUF register as the first bit in the data stream. The DAC input register requires its data with the MSB as the first bit received. The transmit routine should take this requirement into account.


Figure 51. 80C51/80L51-to-AD5429/AD5439/AD5449 Interface

## MC68HC11-to-AD5429/AD5439/AD5449 Interface

Figure 52 is an example of a serial interface between the DAC and the MC68HC11 microcontroller. The SPI on the MC68HC11 is configured for master mode $(\mathrm{MSTR})=1$, clock polarity bit $(\mathrm{CPOL})=0$, and clock phase bit $(\mathrm{CPHA})=1$. The SPI is configured by writing to the SPI control register (SPCR); see the MC68HC11 user manual. The SCK of the MC68HC11 drives the SCLK of the DAC interface; the MOSI output drives the serial data line (SDIN) of the AD5429/AD5439/AD5449.


Figure 52. MCH68HC11/68L11-to-AD5429/AD5439/AD5449 Interface
The $\overline{\text { SYNC }}$ signal is derived from a port line (PC7). When data is being transmitted to the AD5429/AD5439/AD5449, the $\overline{\text { SYNC }}$ line is taken low (PC7). Data appearing on the MOSI output is
valid on the falling edge of SCK. Serial data from the $68 \mathrm{HC11}$ is transmitted in 8-bit bytes with only eight falling clock edges occurring in the transmit cycle. Data is transmitted MSB first.
To load data to the DAC, leave PC7 low after the first eight bits are transferred and perform a second serial write operation to the DAC. PC7 is taken high at the end of this procedure.

If the user wants to verify the data previously written to the input shift register, the SDO line can be connected to MISO of the MC68HC11, and, with $\overline{\text { SYNC }}$ low, the shift register clocks data out on the rising edges of SCLK.

## MICROWIRE-to-AD5429/AD5439/AD5449 Interface

Figure 53 shows an interface between the DAC and any MICROWIRE-compatible device. Serial data is shifted out on the falling edge of the serial clock, SK , and is clocked into the DAC input shift register on the rising edge of SK, which corresponds to the falling edge of the DAC SCLK.


Figure 53. MICROWIRE-to-AD5429/AD5439/AD5449 Interface
PIC16C6x/7x-to-AD5429/AD5439/AD5449 Interface
The PIC16C6x/7x synchronous serial port (SSP) is configured as an SPI master with the clock polarity bit $(\mathrm{CKP})=0$. This is done by writing to the synchronous serial port control register (SSPCON). See the PIC16/17 microcontroller user manual for more information. In this example, the I/O port, RA1, is used to provide a $\overline{\text { SYNC }}$ signal and enable the serial port of the DAC. This microcontroller transfers only eight bits of data during each serial transfer operation; therefore, two consecutive write operations are required. Figure 54 shows the connection diagram.


Figure 54. PIC16C6x/7x-to-AD5429/AD5439/AD5449 Interface

## PCB LAYOUT AND POWER SUPPLY DECOUPLING

In any circuit where accuracy is important, careful consideration of the power supply and ground return layout helps to ensure the rated performance. The printed circuit board on which the AD5429/AD5439/AD5449 is mounted should be designed so that the analog and digital sections are separate and confined to certain areas of the board. If the DAC is in a system where multiple devices require an AGND-to-DGND connection, the connection should be made at one point only. The star ground point should be established as close as possible to the device.
The DAC should have ample supply bypassing of $10 \mu \mathrm{~F}$ in parallel with $0.1 \mu \mathrm{~F}$ on the supply, located as close as possible to the package, ideally right up against the device. The $0.1 \mu \mathrm{~F}$ capacitor should have low effective series resistance (ESR) and low effective series inductance (ESI), such as the common ceramic types of capacitors that provide a low impedance path to ground at high frequencies, to handle transient currents due to internal logic switching. Low ESR, $1 \mu \mathrm{~F}$ to $10 \mu \mathrm{~F}$ tantalum or electrolytic capacitors should also be applied at the supplies to minimize transient disturbance and filter out low frequency ripple.

Components, such as clocks, that produce fast-switching signals, should be shielded with digital ground to avoid radiating noise to other parts of the board, and they should never be run near the reference inputs.

Avoid crossover of digital and analog signals. Traces on opposite sides of the board should run at right angles to each other. This layout reduces the effects of feedthrough on the board. A microstrip technique is by far the best method, but its use is not always possible with a double-sided board. In this technique, the component side of the board is dedicated to the ground plane, and signal traces are placed on the soldered side.
It is good practice to use compact, minimum lead-length PCB layout design. Leads to the input should be as short as possible to minimize IR drops and stray inductance.

The PCB metal traces between $\mathrm{V}_{\text {ReFX }}$ and $\mathrm{R}_{\mathrm{FB}} \mathrm{X}$ should also be matched to minimize gain error. To maximize high frequency performance, the I-to-V amplifier should be located as close as possible to the device.

## OVERVIEW OF MULTIPLYING DAC DEVICES

Table 13.

| Part No. | Resolution | No. DACs | INL (LSB) | Interface | Package ${ }^{1}$ | Features |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| AD5424 | 8 | 1 | $\pm 0.25$ | Parallel | RU-16, CP-20 | $10 \mathrm{MHz} \mathrm{BW}, 17 \mathrm{~ns} \overline{\mathrm{CS}}$ pulse width |
| AD5426 | 8 | 1 | $\pm 0.25$ | Serial | RM-10 | $10 \mathrm{MHz} \mathrm{BW}, 50 \mathrm{MHz}$ serial |
| AD5428 | 8 | 2 | $\pm 0.25$ | Parallel | RU-20 | 10 MHz BW, $17 \mathrm{~ns} \overline{\mathrm{CS}}$ pulse width |
| AD5429 | 8 | 2 | $\pm 0.25$ | Serial | RU-10 | $10 \mathrm{MHz} \mathrm{BW}, 50 \mathrm{MHz}$ serial |
| AD5450 | 8 | 1 | $\pm 0.25$ | Serial | UJ-8 | $10 \mathrm{MHz} \mathrm{BW}, 50 \mathrm{MHz}$ serial |
| AD5432 | 10 | 1 | $\pm 0.5$ | Serial | RM-10 | $10 \mathrm{MHz} \mathrm{BW}, 50 \mathrm{MHz}$ serial |
| AD5433 | 10 | 1 | $\pm 0.5$ | Parallel | RU-20, CP-20 | $10 \mathrm{MHz} \mathrm{BW}, 17 \mathrm{~ns} \overline{\mathrm{CS}}$ pulse width |
| AD5439 | 10 | 2 | $\pm 0.5$ | Serial | RU-16 | $10 \mathrm{MHz} \mathrm{BW}$,50 MHz serial |
| AD5440 | 10 | 2 | $\pm 0.5$ | Parallel | RU-24 | $10 \mathrm{MHz} \mathrm{BW}, 17 \mathrm{~ns} \overline{\mathrm{CS}}$ pulse width |
| AD5451 | 10 | 1 | $\pm 0.25$ | Serial | UJ-8 | $10 \mathrm{MHz} \mathrm{BW}, 50 \mathrm{MHz}$ serial |
| AD5443 | 12 | 1 | $\pm 1$ | Serial | RM-10 | $10 \mathrm{MHz} \mathrm{BW}, 50 \mathrm{MHz}$ serial |
| AD5444 | 12 | 1 | $\pm 0.5$ | Serial | RM-8 | $10 \mathrm{MHz} \mathrm{BW}, 50 \mathrm{MHz}$ serial |
| AD5415 | 12 | 2 | $\pm 1$ | Serial | RU-24 | $10 \mathrm{MHz} \mathrm{BW}, 50 \mathrm{MHz}$ serial |
| AD5405 | 12 | 2 | $\pm 1$ | Parallel | CP-40 | $10 \mathrm{MHz} \mathrm{BW}, 17 \mathrm{~ns} \overline{\mathrm{CS}}$ pulse width |
| AD5445 | 12 | 2 | $\pm 1$ | Parallel | RU-20, CP-20 | $10 \mathrm{MHz} \mathrm{BW}, 17 \mathrm{~ns} \overline{\mathrm{CS}}$ pulse width |
| AD5447 | 12 | 2 | $\pm 1$ | Parallel | RU-24 | $10 \mathrm{MHz} \mathrm{BW}, 17 \mathrm{~ns} \overline{\mathrm{CS}}$ pulse width |
| AD5449 | 12 | 2 | $\pm 1$ | Serial | RU-16 | $10 \mathrm{MHz} \mathrm{BW}, 50 \mathrm{MHz}$ serial |
| AD5452 | 12 | 1 | $\pm 0.5$ | Serial | UJ-8, RM-8 | $10 \mathrm{MHz} \mathrm{BW}, 50 \mathrm{MHz}$ serial |
| AD5446 | 14 | 1 | $\pm 1$ | Serial | RM-8 | $10 \mathrm{MHz} \mathrm{BW}, 50 \mathrm{MHz}$ serial |
| AD5453 | 14 | 1 | $\pm 2$ | Serial | UJ-8, RM-8 | $10 \mathrm{MHz} \mathrm{BW}, 50 \mathrm{MHz}$ serial |
| AD5553 | 14 | 1 | $\pm 1$ | Serial | RM-8 | $4 \mathrm{MHz} \mathrm{BW}, 50 \mathrm{MHz}$ serial clock |
| AD5556 | 14 | 1 | $\pm 1$ | Parallel | RU-28 | 4 MHz BW, $20 \mathrm{~ns} \overline{\mathrm{WR}}$ pulse width |
| AD5555 | 14 | 2 | $\pm 1$ | Serial | RM-8 | $4 \mathrm{MHz} \mathrm{BW}, 50 \mathrm{MHz}$ serial clock |
| AD5557 | 14 | 2 | $\pm 1$ | Parallel | RU-38 | 4 MHz BW, $20 \mathrm{~ns} \overline{\mathrm{WR}}$ pulse width |
| AD5543 | 16 | 1 | $\pm 2$ | Serial | RM-8 | $4 \mathrm{MHz} \mathrm{BW}, 50 \mathrm{MHz}$ serial clock |
| AD5546 | 16 | 1 | $\pm 2$ | Parallel | RU-28 | $4 \mathrm{MHz} \mathrm{BW}, 20 \mathrm{~ns} \overline{\mathrm{WR}}$ pulse width |
| AD5545 | 16 | 2 | $\pm 2$ | Serial | RU-16 | $4 \mathrm{MHz} \mathrm{BW}, 50 \mathrm{MHz}$ serial clock |
| AD5547 | 16 | 2 | $\pm 2$ | Parallel | RU-38 | 4 MHz BW, $20 \mathrm{~ns} \overline{\text { WR }}$ pulse width |

[^4]
## OUTLINE DIMENSIONS



Figure 55. 16-Lead Thin Shrink Small Outline Package [TSSOP] (RU-16)
Dimensions shown in millimeters

| Model ${ }^{1}$ | Resolution | INL (LSB) | Temperature Range | Package Description | Package Option |
| :---: | :---: | :---: | :---: | :---: | :---: |
| AD5429YRU-REEL7 | 8 | $\pm 0.5$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16-Lead TSSOP | RU-16 |
| AD5429YRUZ | 8 | $\pm 0.5$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16-Lead TSSOP | RU-16 |
| AD5429YRUZ-REEL7 | 8 | $\pm 0.5$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16-Lead TSSOP | RU-16 |
| AD5439YRU-REEL | 10 | $\pm 0.5$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16-Lead TSSOP | RU-16 |
| AD5439YRU-REEL7 | 10 | $\pm 0.5$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16-Lead TSSOP | RU-16 |
| AD5439YRUZ | 10 | $\pm 0.5$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16-Lead TSSOP | RU-16 |
| AD5439YRUZ-REEL7 | 10 | $\pm 0.5$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16-Lead TSSOP | RU-16 |
| AD5449YRU | 12 | $\pm 1$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16-Lead TSSOP | RU-16 |
| AD5449YRU-REEL | 12 | $\pm 1$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16-Lead TSSOP | RU-16 |
| AD5449YRU-REEL7 | 12 | $\pm 1$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16-Lead TSSOP | RU-16 |
| AD5449YRUZ | 12 | $\pm 1$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16-Lead TSSOP | RU-16 |
| AD5449YRUZ-REEL | 12 | $\pm 1$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16-Lead TSSOP | RU-16 |
| AD5449YRUZ-REEL7 | 12 | $\pm 1$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16-Lead TSSOP | RU-16 |
| EV-AD5415/49SDZ |  |  |  | Evaluation Board |  |

[^5]NOTES

## NOTES

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Digital to Analog Converters - DAC category:
Click to view products by Analog Devices manufacturer:
Other Similar products are found below :
5962-8871903MYA 5962-8876601LA 5962-89697013A 5962-89932012A 5962-9176404M3A PM7545FPCZ AD5311BRMZ-REEL7
AD5311RBRMZ-RL7 AD558SE/883B AD5681RBCPZ-1RL7 AD664TE/883B AD667SE AD7845SE/883B AD9115BCPZRL7 AD9162BBCA DAC08RC/883C JM38510/11302BEA AD5449YRUZ-REEL7 AD664AJ AD664BJ AD667SE/883B AD7534JPZ TCC-103A-RT 057536E 5962-87700012A 5962-87700032A 5962-87789022A 5962-89657023A 702423BB AD664BE MAX5853ETL+T MAX5801AUB+ AD9116BCPZRL7 MAX5110GTJ+ MAX5702BAUB+ DS4412U+T\&R MAX5364EUT+T MAX5858AECM+D AD5821ABCBZ-REEL7 MX7528KP+ MAX5858ECM+D MAX5138BGTE+T MAX5856AECM+D AD9164BBCA AD7545AUE $\underline{\text { MX7528JP+ TCC-303A-RT MAX5112GTJ+ DS3911T+T MAX5805BAUB+T }}$


[^0]:    ${ }^{1}$ Guaranteed by design and characterization, not subject to production test.

[^1]:    ${ }^{1}$ Guaranteed by design and characterization, not subject to production test.

[^2]:    ${ }^{1}$ ASYNCHRONOUS LDAC UPDATE MODE.
    ${ }^{2}$ SYNCHRONOUS LDAC UPDATE MODE.
    NOTES

    1. ALTERNATIVELY, DATA CAN BE CLOCKED INTO THE INPUT SHIFT REGISTER ON THE RISING EDGE OF SCLK AS DETERMINED BY THE CONTROL BITS. TIMING IS AS ABOVE, WITH SCLK INVERTED.
[^3]:    ${ }^{1}$ Overvoltages at SCLK, $\overline{S Y N C}$, and SDIN are clamped by internal diodes.

[^4]:    ${ }^{1} \mathrm{RU}=\mathrm{TSSOP}, \mathrm{CP}=\mathrm{LFCSP}, \mathrm{RM}=\mathrm{MSOP}, \mathrm{UJ}=\mathrm{TSOT}$.

[^5]:    ${ }^{1} \mathrm{Z}=$ RoHS Compliant Part.

