## FEATURES

Parallel LVDS (DDR) outputs
In-band SFDR = 82 dBFS at 340 MHz ( $\mathbf{5 0 0}$ MSPS)
In-band SNR = $\mathbf{6 7 . 8} \mathbf{~ d B F S}$ at 340 MHz (500 MSPS)
1.1 W total power per channel at 500 MSPS (default settings)

Noise density $=-153 \mathrm{dBFS} / \mathrm{Hz}$ at 500 MSPS
$1.25 \mathrm{~V}, 2.50 \mathrm{~V}$, and 3.3 V dc supply operation
Flexible input range
1.46 V p-p to 2.06 V p-p (2.06 V p-p nominal)

95 dB channel isolation/crosstalk
Amplitude detect bits for efficient automatic gain control (AGC) implementation
Noise shaping requantizer (NSR) option for main receiver function
Variable dynamic range (VDR) option for digital predistortion (DPD) function
2 integrated wideband digital processors per channel
12-bit numerically controlled oscillator (NCO), up to 4 cascaded half-band filters
Differential clock inputs
Integer clock divide by 1,2,4, or 8
Energy saving power-down modes
Small signal dither

## APPLICATIONS

## Diversity multiband, multimode digital receivers

3G/4G, TD-SCDMA, W-CDMA, GSM, LTE, LTE-A
DOCSIS 3.0 CMTS upstream receive paths
HFC digital reverse path receivers

## GENERAL DESCRIPTION

The AD6679 is a 135 MHz bandwidth mixed-signal intermediate frequency (IF) receiver. It consists of two, 14-bit, 500 MSPS analog-to-digital converters (ADCs) and various digital signal processing blocks consisting of four wideband DDCs, an NSR, and VDR monitoring. It has an on-chip buffer and a sample-andhold circuit designed for low power, small size, and ease of use. This product is designed to support communications applications capable of sampling wide bandwidth analog signals of up to 2 GHz . The AD6679 is optimized for wide input bandwidth, high sampling rates, excellent linearity, and low power in a small package.
The dual ADC cores feature a multistage, differential pipelined architecture with integrated output error correction logic. Each ADC features wide bandwidth inputs supporting a variety of user-selectable input ranges. An integrated voltage reference eases design considerations.


## AD6679

## TABLE OF CONTENTS

Features .....  1
Applications .....  1
General Description ..... 1
Functional Block Diagram .....  1
Revision History ..... 3
Product Highlights ..... 4
Specifications ..... 5
DC Specifications ..... 5
AC Specifications ..... 6
Digital Specifications ..... 7
Switching Specifications .....  8
Timing Specifications ..... 9
Absolute Maximum Ratings ..... 18
Thermal Characteristics ..... 18
ESD Caution ..... 18
Pin Configurations and Function Descriptions ..... 19
Typical Performance Characteristics ..... 25
Equivalent Circuits ..... 28
Theory of Operation ..... 30
ADC Architecture ..... 30
Analog Input Considerations ..... 30
Voltage Reference ..... 32
Clock Input Considerations ..... 33
Power-Down/Standby Mode. ..... 35
Temperature Diode ..... 35
Virtual Converter Mapping. ..... 36
ADC Overrange and Fast Detect. ..... 38
ADC Overrange (OR) ..... 38
Fast Threshold Detection (FD_A and FD_B) ..... 38
Signal Monitor ..... 39
Digital Downconverter (DDC) ..... 40
DDC I/Q Input Selection ..... 40
DDC I/Q Output Selection ..... 40
DDC General Description ..... 40
Frequency Translation ..... 46
General Description ..... 46
DDC NCO Plus Mixer Loss and SFDR ..... 47
Numerically Controlled Oscillator ..... 47
FIR Filters ..... 49
Overview ..... 49
Half-Band Filters ..... 49
DDC Gain Stage ..... 51
DDC Complex to Real Conversion ..... 51
DDC Example Configurations ..... 52
Noise Shaping Requantizer (NSR) ..... 56
Decimating Half-Band Filter ..... 56
NSR Overview ..... 56
Variable Dynamic Range (VDR) ..... 59
VDR Real Mode ..... 60
VDR Complex Mode ..... 60
Digital Outputs ..... 62
Timing. ..... 62
Data Clock Output ..... 62
ADC Overrange ..... 62
Multichip Synchronization. ..... 64
SYNC $\pm$ Setup and Hold Window Monitor. ..... 65
Test Modes ..... 67
ADC Test Modes ..... 67
Serial Port Interface (SPI) ..... 68
Configuration Using the SPI ..... 68
Hardware Interface ..... 68
SPI Accessible Features ..... 68
Memory Map ..... 69
Reading the Memory Map Register Table ..... 69
Memory Map Register Table ..... 70
Applications Information ..... 80
Power Supply Recommendations ..... 80
Outline Dimensions ..... 81
Ordering Guide ..... 81

## REVISION HISTORY

4/16-Rev. A to Rev. B
Changes to Table 4 .....  8
Changes to Table 5 and Figure 3 .....  9
Changes to Figure 4 Caption ..... 10
Changes to Figure 5 Caption ..... 11
Changes to Figure 6 Caption ..... 12
Changes to Figure 7 Caption ..... 13
Changes to Figure 8 Caption ..... 14
Changes to Figure 10 ..... 16
Changes to Table 6 ..... 18
Changes to Input Clock Divider Section ..... 34
Added Virtual Converter Mapping Section and Table 12;
Renumbered Sequentially ..... 36
Added Figure 60; Renumbered Sequentially ..... 37
Changes to Table 35 ..... 62
Changes to Datapath Soft Reset Section ..... 69
Changes to Table 41 ..... 70
9/15—Rev. 0 to Rev. A
Changes to General Description Section ..... 3
Changes to Figure 12 ..... 18
Changes to Figure 13 ..... 20
Changes to Figure 14 ..... 22
Changes to ADC Test Modes ..... 63

The analog input and clock signals are differential inputs. The ADC data outputs are internally connected to four DDCs through a crossbar mux. Each DDC consists of up to five cascaded signal processing stages: a 12-bit frequency translator ( NCO ) and up to four half-band decimation filters.

Each ADC output is connected internally to an NSR block. The integrated NSR circuitry allows improved SNR performance in a smaller frequency band within the Nyquist bandwidth. The device supports two different output modes, selectable via the serial port interface (SPI). With the NSR feature enabled, the outputs of the ADCs are processed such that the AD6679 supports enhanced SNR performance within a limited portion of the Nyquist bandwidth while maintaining a 9-bit output resolution.
Each ADC output is also connected internally to a VDR block. This optional mode allows full dynamic range for defined input signals. Inputs that are within a defined mask (based on DPD applications) pass unaltered. Inputs that violate this defined mask result in the reduction of the output resolution.
With VDR, the dynamic range of the observation receiver is determined by a defined input frequency mask. For signals falling within the mask, the outputs are presented at the maximum resolution allowed. For signals exceeding defined power levels within this frequency mask, the output resolution is truncated. This mask is based on DPD applications and supports tunable real IF sampling, and zero IF or complex IF receive architectures.

Operation of the AD6679 between the DDC, NSR, and VDR modes is selectable via SPI-programmable profiles.
In addition to the DDC blocks, the AD6679 has several functions that simplify the AGC function in a communications receiver. The programmable threshold detector allows monitoring of the
incoming signal power using the fast detect control bits in Register 0x245 of the ADC. If the input signal level exceeds the programmable threshold, the fast detect indicator goes high. Because this threshold indicator has low latency, the user can quickly reduce the system gain to avoid an overrange condition at the ADC input. In addition to the fast detect outputs, the AD6679 also offers signal monitoring capability. The signal monitoring block provides additional information about the signal that the ADC digitized.

The output data is routed directly to the one external 14-bit LVDS output port, supporting double data rate (DDR) formatting. An external data clock and a clock status bit are offered for data capture flexibility.
The AD6679 has flexible power-down options that allow significant power savings when desired. All of these features can be programmed using a 1.8 V capable 3-wire SPI.
The AD6679 is available in a Pb -free, 196-ball BGA_ED, and is specified over the $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ industrial temperature range.

## PRODUCT HIGHLIGHTS

1. Wide full power bandwidth IF sampling of signals up to 2 GHz .
2. Buffered inputs with programmable input termination eases filter design and implementation.
3. Four integrated wideband decimation filters and NCO blocks support multiband receivers.
4. Flexible SPI controls various product features and functions to meet specific system requirements.
5. Programmable fast overrange detection and signal monitoring.
6. Programmable fast overrange detection.
7. $12 \mathrm{~mm} \times 12 \mathrm{~mm}, 196$-ball BGA_ED.

## SPECIFICATIONS

## DC SPECIFICATIONS

AVDD1 $=1.25 \mathrm{~V}, \mathrm{AVDD} 2=2.50 \mathrm{~V}, \mathrm{AVDD} 3=3.3 \mathrm{~V}, \mathrm{DVDD}=1.25 \mathrm{~V}, \mathrm{DRVDD}=1.25 \mathrm{~V}$, SPIVDD $=1.8 \mathrm{~V}$, specified maximum sampling rate, 1.0 V internal reference $\left(\mathrm{V}_{\text {REF }}\right), \mathrm{A}_{\text {IN }}=-1.0 \mathrm{dBFS}$, clock divider $=2$, default SPI settings, unless otherwise noted.
Table 1.

| Parameter | Temperature | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| RESOLUTION |  | 14 |  |  | Bits |
| ACCURACY |  |  |  |  |  |
| No Missing Codes | Full | Guaranteed |  |  |  |
| Offset Error | Full | -0.3 | 0 | +0.3 | \% FSR |
| Offset Matching | Full |  | 0 | 0.3 | \% FSR |
| Gain Error | Full | -6.5 | 0 | +6.5 | \% FSR |
| Gain Matching | Full |  | 0 | 5.0 | \% FSR |
| Differential Nonlinearity (DNL) | Full | -0.6 | $\pm 0.5$ | +0.7 | LSB |
| Integral Nonlinearity (INL) | Full | -4.5 | $\pm 2.5$ | +5.0 | LSB |
| TEMPERATURE DRIFT |  |  |  |  |  |
| Offset Error | Full | $\pm 3$ |  |  | ppm $/{ }^{\circ} \mathrm{C}$ |
| Gain Error | Full | -39 |  |  | ppm $/{ }^{\circ} \mathrm{C}$ |
| INTERNAL VOLTAGE REFERENCE |  |  |  |  |  |
| Voltage | Full | 1.0 |  |  | V |
| INPUT REFERRED NOISE |  |  |  |  |  |
| $\mathrm{V}_{\text {ReF }}=1.0 \mathrm{~V}$ | $25^{\circ} \mathrm{C}$ | 2.04 |  |  | LSB rms |
| ANALOG INPUTS |  |  |  |  |  |
| Differential Input Voltage Range (Internal $\mathrm{V}_{\text {REF }}=1.0 \mathrm{~V}$ ) | Full | 1.46 | 2.06 | 2.06 | $\checkmark \mathrm{p}$-p |
| Common-Mode Voltage ( $\mathrm{V}_{\mathrm{CM}}$ ) | Full |  | 2.05 |  | V |
| Differential Input Capacitance ${ }^{1}$ | Full |  | 1.5 |  | pF |
| Analog Full Power Bandwidth | Full |  | 2 |  | GHz |
| POWER SUPPLY |  |  |  |  |  |
| AVDD1 | Full | 1.22 | 1.25 | 1.28 | V |
| AVDD2 | Full | 2.44 | 2.50 | 2.56 | V |
| AVDD3 | Full | 3.2 | 3.3 | 3.4 | V |
| DVDD | Full | 1.22 | 1.25 | 1.28 | V |
| DRVDD | Full | 1.22 | 1.25 | 1.28 | V |
| SPIVDD | Full | 1.22 | 1.8 | 3.4 | V |
| $\mathrm{I}_{\text {avdd }}$ | Full |  | 464 | 503 | mA |
| $\mathrm{I}_{\text {avdor }}$ | Full |  | 396 | 455 | mA |
| $\mathrm{IavDda}^{2}$ | Full |  | 89 | 100 | mA |
| lovid (Default SPI—NSR Mode) | Full |  | 141 | 164 | mA |
| Iovdd (VDR Mode) | Full |  | 117 | 138 | mA |
| Idrvod ${ }^{3}$ | Full |  | 110 | 123 | mA |
| ISPIVDD | Full |  | 5 | 6 | mA |
| POWER CONSUMPTION |  |  |  |  |  |
| Total Power Dissipation |  |  |  |  |  |
| Default SPI—NSR Mode ${ }^{3}$ | Full |  | 2.2 | 2.37 | W |
| VDR Mode ${ }^{3}$ | Full |  | 2.16 | 2.34 | W |
| Power-Down Dissipation | Full |  | 0.71 |  | W |
| Standby ${ }^{4}$ | Full |  | 1.4 |  | W |

[^0]
## AD6679

## AC SPECIFICATIONS

$\mathrm{AVDD} 1=1.25 \mathrm{~V}, \mathrm{AVDD} 2=2.50 \mathrm{~V}, \mathrm{AVDD} 3=3.3 \mathrm{~V}, \mathrm{DVDD}=1.25 \mathrm{~V}, \mathrm{DRVDD}=1.25 \mathrm{~V}$, SPIVDD $=1.8 \mathrm{~V}$, specified maximum sampling rate, 1.0 V internal reference, $\mathrm{A}_{\mathrm{IN}}=-1.0 \mathrm{dBFS}$, clock divider $=2$, default SPI settings, unless otherwise noted.

Table 2.

| Parameter ${ }^{1}$ | Temperature | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ANALOG INPUT FULL SCALE | Full |  | 2.06 |  | $V \mathrm{p}$-p |
| NOISE DENSITY ${ }^{2}$ | Full |  | -153 |  | dBFS/Hz |
| SIGNAL-TO-NOISE RATIO (SNR) ${ }^{3}$ |  |  |  |  |  |
| VDR Mode (Input Mask Not Triggered) |  |  |  |  |  |
| $\mathrm{fin}_{\text {I }}=10 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | 68.9 |  | dBFS |
| $\mathrm{fiN}_{\mathrm{I}}=170 \mathrm{MHz}$ | Full | 67.5 | 68.6 |  | dBFS |
| $\mathrm{fix}^{\text {i }}=340 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | 67.8 |  | dBFS |
| $\mathrm{fiN}_{\text {I }}=450 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | 67.3 |  | dBFS |
| $\mathrm{fix}^{\text {i }}=765 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | 63.9 |  | dBFS |
| $\mathrm{fix}^{\text {i }}=985 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | 62.8 |  | dBFS |
| $\mathrm{fiN}_{\text {I }}=1950 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | 59.0 |  | dBFS |
| NSR Enabled (21\% Bandwidth (BW) Mode) |  |  |  |  |  |
| $\mathrm{fin}^{\text {a }}=10 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | 75.0 |  | dBFS |
| $\mathrm{fiN}^{\text {a }}=170 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | 74.8 |  | dBFS |
| $\mathrm{fiN}_{\text {I }}=340 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | 74.0 |  | dBFS |
| $\mathrm{fiN}^{\text {}}=450 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | 73.1 |  | dBFS |
| $\mathrm{fiN}^{\text {}}=765 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | 69.7 |  | dBFS |
| $\mathrm{fiN}^{\text {}}=985 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | 68.1 |  | dBFS |
| $\mathrm{fiN}_{\text {IN }}=1950 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | 64.6 |  | dBFS |
| NSR Enabled (28\% BW Mode) |  |  |  |  |  |
| $\mathrm{fiN}_{\text {I }}=10 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | 72.4 |  | dBFS |
| $\mathrm{fiN}^{\text {¢ }}=170 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | 72.3 |  | dBFS |
| $\mathrm{fiN}^{\text {a }}=340 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | 71.6 |  | dBFS |
| $\mathrm{fiN}^{\text {a }}=450 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | 71.0 |  | dBFS |
| $\mathrm{fiN}^{\text {a }}=765 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | 67.7 |  | dBFS |
| $\mathrm{fiN}_{\text {I }}=985 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | 66.8 |  | dBFS |
| $\mathrm{fiN}_{\text {I }}=1950 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | 63.1 |  | dBFS |
| SIGNAL-TO-NOISE-AND-DISTORTION RATIO (SINAD) ${ }^{3}$ |  |  |  |  |  |
| VDR Mode (Input Mask Not Triggered) |  |  |  |  |  |
| $\mathrm{fiN}_{\text {I }}=10 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | 68.7 |  | dBFS |
| $\mathrm{fix}^{\text {¢ }}=170 \mathrm{MHz}$ | Full | 67 | 68.5 |  | dBFS |
| $\mathrm{fiN}^{\text {a }}=340 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | 67.6 |  | dBFS |
| $\mathrm{fiN}^{\text {}}=450 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | 67.2 |  | dBFS |
| $\mathrm{fiN}^{\text {}}=765 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | 63.8 |  | dBFS |
| $\mathrm{fin}^{\text {¢ }}=985 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | 62.5 |  | dBFS |
| $\mathrm{fin}_{\mathrm{IN}}=1950 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | 58.3 |  | dBFS |
| EFFECTIVE NUMBER OF BITS (ENOB) ${ }^{3}$ |  |  |  |  |  |
| VDR Mode (Input Mask Not Triggered) |  |  |  |  |  |
| $\mathrm{fiN}_{\mathrm{N}}=10 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | 11.1 |  | Bits |
| $\mathrm{fiN}^{\text {a }}=170 \mathrm{MHz}$ | Full | 10.8 | 10.9 |  | Bits |
| $\mathrm{fiN}_{\text {I }}=340 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | 10.8 |  | Bits |
| $\mathrm{fiN}_{\text {I }}=450 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | 10.8 |  | Bits |
| $\mathrm{fiN}^{\text {¢ }}=765 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | 10.3 |  | Bits |
| $\mathrm{fin}^{\mathrm{N}}=985 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | 10.1 |  | Bits |
| $\mathrm{fiN}_{\text {}}=1950 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | 9.5 |  | Bits |


| Parameter ${ }^{1}$ | Temperature | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| SPURIOUS FREE DYNAMIC RANGE (SFDR), SECOND OR THIRD HARMONIC ${ }^{3}$ |  |  |  |  |  |
| VDR Mode (Input Mask Not Triggered) |  |  |  |  |  |
| $\mathrm{fiN}_{\text {I }}=10 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | 83 |  | dBFS |
| $\mathrm{fiN}^{\text {( }}=170 \mathrm{MHz}$ | Full | 76 | 85 |  | dBFS |
| $\mathrm{fiN}_{\text {IN }}=340 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | 82 |  | dBFS |
| $\mathrm{fin}_{\text {in }}=450 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | 86 |  | dBFS |
| $\mathrm{fiN}^{\mathrm{N}}=765 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | 81 |  | dBFS |
| $\mathrm{fin}^{\mathrm{I}}=985 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | 76 |  | dBFS |
| $\mathrm{fiN}_{\text {I }}=1950 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | 69 |  | dBFS |
| WORST OTHER (EXCLUDING SECOND OR THIRD HARMONIC) ${ }^{3}$ |  |  |  |  |  |
| VDR Mode (Input Mask Not Triggered) |  |  |  |  |  |
| $\mathrm{fiN}_{\text {I }}=10 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | -93 |  | dBFS |
| $\mathrm{fiN}=170 \mathrm{MHz}$ | Full |  | -94 |  | dBFS |
| $\mathrm{fiN}_{\text {I }}=340 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | -90 |  | dBFS |
| $\mathrm{fin}^{\text {a }}=450 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | -92 |  | dBFS |
| $\mathrm{fix}^{\text {¢ }}=765 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | -89 |  | dBFS |
| $\mathrm{fiN}_{\text {I }}=985 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | -89 |  | dBFS |
| $\mathrm{ffin}=1950 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | -85 |  | dBFS |
| TWO-TONE INTERMODULATION DISTORTION (IMD) ${ }^{3}, \mathrm{~A}_{\text {IN1 }}$ AND $\mathrm{A}_{\text {IN } 2}=-7.0 \mathrm{dBFS}$ |  |  |  |  |  |
| $\mathrm{ff}_{\mathrm{IN} 1}=185 \mathrm{MHz}, \mathrm{f}_{\mathrm{iN} 2}=188 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | -88 |  | dBFS |
| $\mathrm{fiN1}=338 \mathrm{MHz}, \mathrm{fiN2}=341 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | -87 |  | dBFS |
| CROSSTALK ${ }^{4}$ | $25^{\circ} \mathrm{C}$ |  | 95 |  | dB |
| FULL POWER BANDWIDTH | $25^{\circ} \mathrm{C}$ |  | 2 |  | GHz |

${ }^{1}$ See the AN-835 Application Note, Understanding High Speed ADC Testing and Evaluation, for definitions and for details on how these tests were completed.
${ }^{2}$ Noise density is measured at a low analog input frequency $(30 \mathrm{MHz})$.
${ }^{3}$ See Table 11 for the recommended settings for full-scale voltage and buffer control settings.
${ }^{4}$ Crosstalk is measured at 185 MHz with a -1.0 dBFS analog input on one channel and no input on the adjacent channel.

## DIGITAL SPECIFICATIONS

$\mathrm{AVDD} 1=1.25 \mathrm{~V}, \mathrm{AVDD} 2=2.50 \mathrm{~V}, \mathrm{AVDD} 3=3.3 \mathrm{~V}, \mathrm{DVDD}=1.25 \mathrm{~V}, \mathrm{DRVDD}=1.25 \mathrm{~V}$, SPIVDD $=1.8 \mathrm{~V}$, specified maximum sampling rate, 1.0 V internal reference, $\mathrm{A}_{\text {IN }}=-1.0 \mathrm{dBFS}$, clock divider $=2$, default SPI settings, unless otherwise noted.

Table 3.

| Parameter | Temperature | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| CLOCK INPUTS (CLK+, CLK-) <br> Logic Compliance Differential Input Voltage Input Common-Mode Voltage Input Resistance (Differential) Input Capacitance | Full <br> Full <br> Full <br> Full <br> Full | 600 | $\begin{aligned} & \quad \text { LVDS/LVPECL } \\ & 1200 \\ & 0.85 \\ & 35 \end{aligned}$ | $\begin{aligned} & 1800 \\ & 2.5 \end{aligned}$ | $\begin{aligned} & m \vee p-p \\ & \mathrm{~V} \\ & \mathrm{k} \Omega \\ & \mathrm{pF} \end{aligned}$ |
| SYSTEM REFERENCE INPUTS (SYNC+, SYNC-) <br> Logic Compliance <br> Differential Input Voltage <br> Input Common-Mode Voltage <br> Input Resistance (Differential) <br> Input Capacitance (Differential) | Full <br> Full <br> Full <br> Full <br> Full | $\begin{aligned} & 400 \\ & 0.6 \end{aligned}$ | $\begin{aligned} & \quad \text { LVDS/LVPECL } \\ & 1200 \\ & 0.85 \\ & 35 \end{aligned}$ | $\begin{aligned} & 1800 \\ & 2.0 \\ & 2.5 \end{aligned}$ | $\begin{aligned} & m V p-p \\ & \mathrm{~V} \\ & \mathrm{k} \Omega \\ & \mathrm{pF} \\ & \hline \end{aligned}$ |
| LOGIC INPUTS (SDIO, SCLK, CSB, PDWN/STBY) <br> Logic Compliance <br> Logic 1 Voltage <br> Logic 0 Voltage <br> Input Resistance | Full <br> Full <br> Full <br> Full | 0 | CMOS $0.8 \times$ SPIVDD $0.2 \times$ SPIVDD 30 |  | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{k} \Omega \end{aligned}$ |

## AD6679

| Parameter | Temperature | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| LOGIC OUTPUT (SDIO) <br> Logic Compliance <br> Logic 1 Voltage ( $\mathrm{l}_{\text {он }}=800 \mu \mathrm{~A}$ ) <br> Logic 0 Voltage ( $\mathrm{loL}=50 \mu \mathrm{~A}$ ) | Full <br> Full <br> Full |  | $\begin{array}{r} \text { CMOS } \\ 0.8 \times \text { SPIVDD } \\ 0.2 \times \text { SPIVDD } \end{array}$ |  | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| LOGIC OUTPUTS (FD_A, FD_B) <br> Logic Compliance <br> Logic 1 Voltage <br> Logic 0 Voltage Input Resistance | Full <br> Full <br> Full <br> Full | $\begin{aligned} & 0.8 \\ & 0 \end{aligned}$ | CMOS <br> SPIVDD <br> 0 <br> 30 |  | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{k} \Omega \end{aligned}$ |
| DIGITAL OUTPUTS (D0 $\pm$ to D13 $\pm$, A Dx/Dy $\pm$ and B Dx/Dy $\pm$, DATA $0 \pm$ to DATA $\pm$, DCO $\pm$, OVR $\pm, F C O \pm$, and STATUS $\pm$ ) <br> Logic Compliance <br> ANSI Mode <br> Differential Output Voltage (Vod) <br> Output Offset Voltage (Vos) <br> Reduced Swing Mode <br> Differential Output Voltage (Vod) <br> Output Offset Voltage (Vos) | Full <br> Full <br> Full <br> Full <br> Full | $\begin{aligned} & 230 \\ & 0.58 \\ & 120 \\ & 0.59 \end{aligned}$ |  LVDS <br> 350  <br> 0.70  <br>   <br> 200  <br> 0.70  | $\begin{aligned} & 430 \\ & 0.85 \\ & \\ & 235 \\ & 0.83 \end{aligned}$ | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{~V} \\ & \mathrm{mV} \\ & \mathrm{~V} \end{aligned}$ |

## SWITCHING SPECIFICATIONS

$\mathrm{AVDD} 1=1.25 \mathrm{~V}, \mathrm{AVDD} 2=2.50 \mathrm{~V}, \mathrm{AVDD} 3=3.3 \mathrm{~V}, \mathrm{DVDD}=1.25 \mathrm{~V}, \mathrm{DRVDD}=1.25 \mathrm{~V}$, SPIVDD $=1.8 \mathrm{~V}$, specified maximum sampling rate, 1.0 V internal reference, $\mathrm{A}_{\text {IN }}=-1.0 \mathrm{dBFS}$, clock divider $=2$, default SPI settings, unless otherwise noted.

Table 4.

| Parameter | Temperature | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| CLOCK |  |  |  |  |  |
| Clock Rate (at CLK+/CLK- Pins) | Full | 0.3 |  | 4 | GHz |
| Sample Rate |  |  |  |  |  |
| Maximum ${ }^{1}$ | Full | 500 |  |  | MSPS |
| Minimum ${ }^{2}$ | Full | 250 |  |  | MSPS |
| Clock Pulse Width |  |  |  |  |  |
| High | Full | 1000 |  |  | ps |
| Low | Full | 1000 |  |  | ps |
| LVDS DATA OUTPUT |  |  |  |  |  |
| Data Propagation Delay (tpD) ${ }^{3}$ | Full |  | 2.225 |  | ns |
| DCO $\pm$ Propagation Delay (toco ${ }^{3}$ | Full |  | 2.2 |  | ns |
| DCO $\pm$ to Data Skew—Rising Edge Data ( tskewr$)^{3}$ | Full | -150 | -25 | +100 | ps |
| DCO $\pm$ to Data Skew-Falling Edge Data (tskewf) ${ }^{3}$ | Full | -150 | -25 | +100 | ps |
| DCO $\pm$ and Data Duty Cycle | Full | 44 | 50 | 56 | \% |
| $\mathrm{FCO} \pm$ Propagation Delay ( $\left.\mathrm{t}_{\text {ccoo }}\right)^{4}$ | Full |  | 2.2 |  | ns |
| $\mathrm{DCO} \pm$ to $\mathrm{FCO} \pm$ Skew (t $\mathrm{trRamE}^{4}$ | Full | -150 | -25 | +100 | ps |
| DCO Output Frequency | Full |  |  | 500 | MHz |
| Output Date Rate | Full |  |  | 1000 | Mbps |
| LATENCY |  |  |  |  |  |
| Pipeline Latency | Full |  | 33 |  | Clock cycles |
| NSR Latency ${ }^{5}$ | Full |  | 8 |  | Clock cycles |
| NSR HB Filter Latency ${ }^{5}$ | Full |  | 24 |  | Clock cycles |
| VDR Latency ${ }^{5}$ | Full |  | 8 |  | Clock cycles |
| HB1 Filter Latency ${ }^{5}$ | Full |  | 50 |  | Clock cycles |
| HB1 + HB2 Filter Latency ${ }^{5}$ | Full |  | 101 |  | Clock cycles |
| HB1 + HB2 + HB3 Filter Latency ${ }^{5}$ | Full |  | 217 |  | Clock cycles |
| HB1 + HB2 + HB3 + HB4 Filter Latency ${ }^{5}$ | Full |  | 433 |  | Clock cycles |
| Fast Detect Latency | Full |  | 28 |  | Clock cycles |


| Parameter | Temperature | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Wake-Up Time ${ }^{6}$ <br> Standby <br> Power-Down ${ }^{6}$ | $\begin{aligned} & 25^{\circ} \mathrm{C} \\ & 25^{\circ} \mathrm{C} \end{aligned}$ |  | 1 | 4 | $\begin{aligned} & \mathrm{ms} \\ & \mathrm{~ms} \end{aligned}$ |
| APERTURE <br> Aperture Delay ( $\mathrm{t}_{\mathrm{A}}$ ) <br> Aperture Uncertainty (Jitter, $\mathrm{t}_{\mathrm{J}}$ ) Out of Range Recovery Time | Full <br> Full <br> Full |  | $\begin{aligned} & 530 \\ & 55 \\ & 1 \end{aligned}$ |  | ps fs rms Clock cycles |

${ }^{1}$ The maximum sample rate is the clock rate after the divider.
${ }^{2}$ The minimum sample rate operates at 300 MSPS with $L=2$ or $L=1$.
${ }^{3}$ This specification is valid for parallel interleaved, channel multiplexed, and byte mode output modes.
${ }^{4}$ This specification is valid for byte mode output mode only.
${ }^{5}$ Add this value to the pipeline latency specification to achieve total latency through the AD6679.
${ }^{6}$ Wake-up time is defined as the time required to return to normal operation from power-down mode or standby mode.

## TIMING SPECIFICATIONS

Table 5.

| Parameter | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { CLK } \pm \text { to SYNC } \pm \text { TIMING REQUIREMENTS } \\ & \mathrm{t}_{\mathrm{SU} \text { _SR }} \\ & \mathrm{t}_{\mathrm{H} \_\mathrm{SR}} \\ & \hline \end{aligned}$ | Device clock to SYNC $\pm$ setup time Device clock to SYNC $\pm$ hold time |  | $\begin{aligned} & 117 \\ & -96 \end{aligned}$ |  | $\begin{aligned} & \text { ps } \\ & \text { ps } \end{aligned}$ |
| SPITIMING REQUIREMENTS | See Figure 3 |  |  |  |  |
| tos | Setup time between the data and the rising edge of SCLK | 2 |  |  | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Hold time between the data and the rising edge of SCLK | 2 |  |  | ns |
| tcık | Period of the SCLK | 40 |  |  | ns |
| ts | Setup time between CSB and SCLK | 2 |  |  | ns |
| $\mathrm{tH}_{\mathrm{H}}$ | Hold time between CSB and SCLK | 2 |  |  | ns |
| $\mathrm{tHIGH}^{\text {I }}$ | Minimum period that SCLK is in a logic high state | 10 |  |  | ns |
| tow | Minimum period that SCLK is in a logic low state | 10 |  |  | ns |
| $\mathrm{taccess}^{\text {a }}$ | Maximum time delay between falling edge of SCLK and output data valid for a read operation |  | 6 | 10 | ns |
| $\mathrm{t}_{\text {DIS_SDIO }}$ | Time required for the SDIO pin to switch from an output to an input relative to the SCLK rising edge (not shown in Figure 3) | 10 |  |  | ns |

## Timing Diagrams



Figure 2. SYNC $\pm$ Setup and Hold Timing


Figure 3. Serial Port Interface Timing Diagram

## AD6679



Figure 4. Parallel Interleaved Mode-One Virtual Converter (Decimate by 1)


Figure 5. Parallel Interleaved Mode—Two Virtual Converters (Decimate by 1)

## AD6679



Figure 6. Channel Multiplexed (Even/Odd) Mode—One Virtual Converter (Decimate by 1)


Figure 7. Channel Multiplexed (Even/Odd) Mode—Two Virtual Converters (Decimate by 1)

## AD6679


$190^{\circ}$ PHASE ADJUST IS GENERATED USING THE FALLING EDGE OF CLK $\pm$.
${ }^{2} 270^{\circ}$ PHASE ADJUST IS GENERATED USING THE FALLING EDGE OF CLK $\pm$.
${ }^{3}$ FRAME CLOCK OUTPUT SUPPORTS THREE MODES OF OPERATION:

1) ENABLED (ALWAYS ON)
2) DISABLED (ALWAYS OFF)
3) GAPPED PERIODIC (CONDITIONALLY ENABLED BASED ON PSEUDORANDOM BIT)

4STATUS BIT SELECTED BY THE OUTPUT MODE CONTROL 1 BITS, REGISTER 0x559[2:0] IN THE REGISTER MAP.

$190^{\circ}$ PHASE ADJUST IS GENERATED USING THE FALLING EDGE OF CLK $\pm$.
$2270^{\circ}$ PHASE ADJUST IS GENERATED USING THE FALLING EDGE OF CLK $\pm$.
${ }^{3}$ FRAME CLOCK OUTPUT SUPPORTS THREE MODES OF OPERATION:

1) ENABLED (ALWAYS ON)
2) DISABLED (ALWAYS OFF)
3) GAPPED PERIODIC (CONDITIONALLY ENABLED BASED ON PSEUDORANDOM BIT)

4STATUS BIT SELECTED BY THE OUTPUT MODE CONTROL 1 BITS, REGISTER 0x559[2:0] IN THE REGISTER MAP.



Figure 11.LVDS Byte Mode-Eight Virtual Converters, Four DDCs (I/Q Decimate by 16)

## AD6679

ABSOLUTE MAXIMUM RATINGS
Table 6.

| Parameter | Rating |
| :--- | :--- |
| Electrical |  |
| AVDD1 to AGND | 1.32 V |
| AVDD2 to AGND | 2.75 V |
| AVDD3 to AGND | 3.63 V |
| DVDD to DGND | 1.32 V |
| DRVDD to DRGND | 1.32 V |
| SPIVDD to AGND | 3.63 V |
| AGND to DRGND | -0.3 V to +0.3 V |
| VIN $\pm x$ to AGND | 3.2 V |
| SCLK, SDIO, CSB to AGND | -0.3 V to SPIVDD +0.3 V |
| PDWN/STBY to AGND | -0.3 V to SPIVDD +0.3 V |
| Environmental | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Operating Temperature Range | $+125^{\circ} \mathrm{C}$ |
| Maximum Junction Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Storage Temperature Range |  |
| (Ambient) |  |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

## THERMAL CHARACTERISTICS

Typical $\theta_{\mathrm{JA}}, \Psi_{\mathrm{JB}}$, and $\Psi_{\mathrm{JT}}$ are specified vs. the number of printed circuit board (PCB) layers in different airflow velocities (in $\mathrm{m} / \mathrm{sec}$ ). Airflow increases heat dissipation, effectively reducing $\theta_{\mathrm{JA}}$ and $\Psi_{\text {JB. }}$. In addition, metal in direct contact with the package leads from metal traces, through holes, ground, and power planes reduces the $\theta_{\text {JA }}$. Thermal performance for actual applications requires careful inspection of the conditions in an application. The use of appropriate thermal management techniques is recommended to ensure that the maximum junction temperature does not exceed the limits shown in Table 6.

Table 7. Thermal Resistance

| PCB Type | Airflow Velocity <br> $(\mathbf{m} / \mathbf{s e c})$ | $\boldsymbol{\theta}_{\mathrm{JA}}$ | $\boldsymbol{\Psi}_{\text {Jт }}$ | $\boldsymbol{\Psi}_{\text {נв }}$ | Unit |
| :--- | :--- | :--- | :--- | :--- | :--- |
| JEDEC $2 s 2 p$ <br> Board | 0.0 | $27.0^{1,2}$ | $0.7^{1,3}$ | $7.3^{1,3}$ | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

${ }^{1}$ Per JEDEC 51-7, plus JEDEC 51-5 2 s 2 p test board.
${ }^{2}$ Per JEDEC JESD51-2 (still air) or JEDEC JESD51-6 (moving air).
${ }^{3}$ Per JEDEC JESD51-8 (still air).

## ESD CAUTION



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



Figure 12. Pin Configuration—Parallel Interleaved LVDS Mode (Top View)

Table 8. Pin Function Descriptions-Parallel Interleaved LVDS Mode

| Pin No. | Mnemonic | Type | Description |
| :---: | :---: | :---: | :---: |
| Power Supplies |  |  |  |
| A5, A10, B5, B10, C5, C10, D5, D7, D10, E5, E10 | AVDD1 | Supply | Analog Power Supply (1.25 V Nominal). |
| A4, A11, B4, B11, C4, C11, D4, D11, E4, E11, F4, F11, G11, J10 | AVDD2 | Supply | Analog Power Supply (2.50 V Nominal). |
| B1, B14, C1, C14 | AVDD3 | Supply | Analog Power Supply (3.3 V Nominal) |
| L1, L2, M3, M4 | DVDD | Supply | Digital Power Supply ( 1.25 V Nominal). |
| M5 to M7, N7, P7 | DRVDD | Supply | Digital Driver Power Supply (1.25 V Nominal). |
| J5, J11 | SPIVDD | Supply | Digital Power Supply for SPI (1.22 V to 3.4V). |
| K1, K2, L3, L4 | DGND | Ground | Ground Reference for DVDD. |
| M8 to M12, N8, P8 | DRGND | Ground | Ground Reference for DRVDD. |
| A1 to A3, A6, A9, A12 to A14, B2, B3, B6 to B9, B12, B13, C2, C3, C6, C9, C12, C13, D1 to D3, D6, D8, D9, D12 to D14, E2, E3, E6 to E9, E12, E13, F2, F3, F5 to F10, F12, F13, G1 to G10, G12 to G14, H1 to H3, H5 to H9, H11 to H14, J2, J3, J6 to J9, J12, K3, K5 to K12, L5 to L12 | AGND | Ground | Analog Ground. |
| Analog |  |  |  |
| E14, F14 | $\begin{aligned} & \text { VIN-A, } \\ & \text { VIN+A } \end{aligned}$ | Input | ADC A Analog Input Complement/True. |
| E1, F1 | $\begin{aligned} & \text { VIN-B, } \\ & \text { VIN+B } \end{aligned}$ | Input | ADC B Analog Input Complement/True. |

\begin{tabular}{|c|c|c|c|}
\hline Pin No. \& Mnemonic \& Type \& Description <br>
\hline H10

A7, A8 \& V_1P0

CLK+, CLK- \& | Input/DNC |
| :--- |
| Input | \& 1.0 V Reference Voltage Input/Do Not Connect. This pin is configurable through the SPI as a no connect or as an input. Do not connect this pin if using the internal reference. This pin requires a 1.0 V reference voltage input if using an external voltage reference source. Clock Input True/Complement. <br>

\hline CMOS Outputs J14, J1 \& FD_A, FD_B \& Output \& Fast Detect Outputs for Channel A and Channel B. <br>
\hline Digital Inputs C7, C8 \& SYNC+, SYNC- \& Input \& Active High LVDS Sync Input-True/Complement. <br>
\hline Data Outputs
N6, P6
M2, M1
N1, P1
N2, P2
N3, P3
N4, P4
N5, P5
N9, P9
N10, P10
N11, P11
N12, P12
N13, P13
N14, P14
M13, M14
L13, L14

K13, K14 \& \begin{tabular}{l}
D0-, D0+ <br>
D1-, D1+ <br>
D2-, D2+ <br>
D3-, D3+ <br>
D4-, D4+ <br>
D5-, D5+ <br>
D6-, D6+ <br>
D7-, D7+ <br>
D8-, D8+ <br>
D9-, D9+ <br>
D10-, D10+ <br>
D11-, D11+ <br>
D12-, D12+ <br>
D13-, D13+ <br>
OVR-, OVR+
DCO-, DCO+

 \& 

Output <br>
Output <br>
Output <br>
Output <br>
Output <br>
Output <br>
Output <br>
Output <br>
Output <br>
Output <br>
Output <br>
Output <br>
Output <br>
Output <br>
Output <br>
Output

 \& 

LVDS Lane 0 Output Data-Complement/True. <br>
LVDS Lane 1 Output Data-Complement/True. <br>
LVDS Lane 2 Output Data-Complement/True. <br>
LVDS Lane 3 Output Data-Complement/True. <br>
LVDS Lane 4 Output Data-Complement/True. <br>
LVDS Lane 5 Output Data-Complement/True. <br>
LVDS Lane 6 Output Data-Complement/True. <br>
LVDS Lane 7 Output Data-Complement/True. <br>
LVDS Lane 8 Output Data-Complement/True. <br>
LVDS Lane 9 Output Data-Complement/True. <br>
LVDS Lane 10 Output Data-Complement/True. <br>
LVDS Lane 11 Output Data-Complement/True. <br>
LVDS Lane 12 Output Data-Complement/True. <br>
LVDS Lane 13 Output Data-Complement/True. <br>
LVDS Overrange Output Data-Complement/True. <br>
LVDS Digital Clock Output Data-Complement/True.
\end{tabular} <br>

\hline ```Device Under Test (DUT) Controls     K4     J4     H4     J13``` \& ```
SDIO
SCLK
CSB
PDWN/STBY

``` & \begin{tabular}{l}
Input/output \\
Input \\
Input \\
Input
\end{tabular} & \begin{tabular}{l}
SPI Serial Data Input/Output. \\
SPI Serial Clock. \\
SPI Chip Select (Active Low). \\
Power-Down Input (Active High)/Standby. The operation of this pin depends on the SPI mode and can be configured in power-down or standby mode.
\end{tabular} \\
\hline
\end{tabular}


Figure 13. Pin Configuration—Channel Multiplexed (Even/Odd) LVDS Mode (Top View)

Table 9. Pin Function Descriptions-Channel Multiplexed (Even/Odd) LVDS Mode \({ }^{1}\)
\begin{tabular}{|c|c|c|c|}
\hline Pin No. & Mnemonic & Type & Description \\
\hline Power Supplies & & & \\
\hline A5, A10, B5, B10, C5, C10, D5, D7, D10, E5, E10 & AVDD1 & Supply & Analog Power Supply (1.25 V Nominal). \\
\hline \[
\begin{aligned}
& \text { A4, A11, B4, B11, C4, C11, D4, D11, E4, E11, } \\
& \text { F4, F11, G11, J10 }
\end{aligned}
\] & AVDD2 & Supply & Analog Power Supply (2.50 V Nominal). \\
\hline B1, B14, C1, C14 & AVDD3 & Supply & Analog Power Supply (3.3 V Nominal) \\
\hline L1, L2, M3, M4 & DVDD & Supply & Digital Power Supply (1.25V Nominal). \\
\hline M5 to M7, N7, P7 & DRVDD & Supply & Digital Driver Power Supply (1.25 V Nominal). \\
\hline J5, J11 & SPIVDD & Supply & Digital Power Supply for SPI (1.22 V to 3.4V). \\
\hline K1, K2, L3, L4 & DGND & Ground & Ground Reference for DVDD. \\
\hline M8 to M12, N8, P8 & DRGND & Ground & Ground Reference for DRVDD. \\
\hline A1 to A3, A6, A9, A12 to A14, B2, B3, B6 to B9, B12, B13, C2, C3, C6, C9, C12, C13, D1 to D3, D6, D8, D9, D12 to D14, E2, E3, E6 to E9, E12, E13, F2, F3, F5 to F10, F12, F13, G1 to G10, G12 to G14, H1 to H3, H5 to H9, H11 to H14, J2, J3, J6 to J9, J12, K3, K5 to K12, L5 to L12 & AGND & Ground & Analog Ground. \\
\hline Analog & & & \\
\hline E14, F14 & VIN-A, VIN+A & Input & ADC A Analog Input Complement/True. \\
\hline E1, F1 & VIN-B, VIN+B & Input & ADC B Analog Input Complement/True. \\
\hline H10 & V_1P0 & Input/DNC & 1.0 V Reference Voltage Input/Do Not Connect. This pin is configurable through the SPI as a no connect or as an input. Do not connect this pin if using the internal reference. This pin requires a 1.0 V reference voltage input if using an external voltage reference source. \\
\hline A7, A8 & CLK+, CLK- & Input & Clock Input True/Complement. \\
\hline
\end{tabular}


\footnotetext{
\({ }^{1}\) When using channel multiplexed (even/odd) LVDS mode for one converter, the Channel B outputs are disabled and can be left unconnected.
}
\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|}
\hline & 1 & 2 & 3 & 4 & 5 & 6 & 7 & 8 & 9 & 10 & 11 & 12 & 13 & 14 & \multirow[b]{2}{*}{A} \\
\hline A & AGND & AGND & AGND & AVDD2 & AVDD1 & AGND & CLK+ & CLK- & AGND & AVDD1 & AVDD2 & AGND & AGND & AGND & \\
\hline B & AVDD3 & AGND & AGND & AVDD2 & AVDD1 & AGND & AGND & AGND & AGND & AVDD1 & AVDD2 & AGND & AGND & AVDD3 & B \\
\hline C & AVDD3 & AGND & AGND & AVDD2 & AVDD1 & AGND & SYNC+ & SYNC- & AGND & AVDD1 & AVDD2 & AGND & AGND & AVDD3 & C \\
\hline D & AGND & AGND & AGND & AVDD2 & AVDD1 & AGND & AVDD1 & AGND & AGND & AVDD1 & AVDD2 & AGND & AGND & AGND & D \\
\hline E & VIN-B & AGND & AGND & AVDD2 & AVDD1 & AGND & AGND & AGND & AGND & AVDD1 & AVDD2 & AGND & AGND & VIN-A & E \\
\hline F & VIN+B & AGND & AGND & AVDD2 & AGND & AGND & AGND & AGND & AGND & AGND & AVDD2 & AGND & AGND & VIN+A & F \\
\hline G & AGND & AGND & AGND & AGND & AGND & AGND & AGND & AGND & AGND & AGND & AVDD2 & AGND & AGND & AGND & G \\
\hline H & AGND & AGND & AGND & CSB & AGND & AGND & AGND & AGND & AGND & V_1P0 & AGND & AGND & AGND & AGND & H \\
\hline J & FD_B & AGND & AGND & SCLK & SPIVDD & AGND & AGND & AGND & AGND & AVDD2 & SPIVDD & AGND & PDWN/ STBY & FD_A & \\
\hline K & DGND & DGND & AGND & SDIO & AGND & AGND & AGND & AGND & AGND & AGND & AGND & AGND & DCO- & DCO+ & K \\
\hline L & DVDD & DVDD & DGND & DGND & AGND & AGND & AGND & AGND & AGND & AGND & AGND & AGND & FCO- & FCO+ & L \\
\hline M & DNC & DNC & DVDD & DVDD & DRVDD & DRVDD & DRVDD & DRGND & DRGND & DRGND & DRGND & DRGND & STATUS- & STATUS+ & M \\
\hline N & DNC & DNC & DNC & DATAO- & DATA1- & DNC & DRVDD & DRGND & DATA2- & DATA3- & DATA4- & DATA5- & DATA6- & DATA7- & N \\
\hline \multirow[t]{2}{*}{P} & DNC & DNC & DNC & DATAO+ & DATA1+ & DNC & DRVDD & DRGND & DATA2+ & DATA3+ & DATA4+ & DATA5+ & DATA6+ & DATA7+ & \multirow[t]{2}{*}{P} \\
\hline & 1 & 2 & 3 & 4 & 5 & \multicolumn{2}{|l|}{\(6 \quad 7\)} & 8 & 9 & 10 & \multicolumn{2}{|l|}{\(11 \quad 12\)} & \multicolumn{2}{|l|}{\(13 \quad 14\)} & \\
\hline & \multicolumn{3}{|r|}{\begin{tabular}{l}
1.25V ANALOG SUPPLY \\
2.50V ANALOG SUPPLY \\
3.3V ANALOG SUPPLY
\end{tabular}} & \multicolumn{4}{|c|}{\begin{tabular}{l}
1.25V DIGITAL SUPPLY \\
1.25V LVDS DRIVER SUPPLY \\
1.22V TO 3.4V SPI SUPPLY
\end{tabular}} & \multicolumn{3}{|l|}{ANALOG GROUND DIGITAL GROUND LVDS DRIVER GROUND} & \multicolumn{2}{|l|}{\begin{tabular}{l}
ADC I/O \\
LVDS INTERFACE \\
SPI INTERFACE
\end{tabular}} & & DO NOT CONN & \\
\hline
\end{tabular}

Figure 14. Pin Configuration—LVDS Byte Mode (Top View)

Table 10. Pin Function Descriptions-LVDS Byte Mode
\begin{tabular}{|c|c|c|c|}
\hline Pin No. & Mnemonic & Type & Description \\
\hline \begin{tabular}{l}
Power Supplies \\
A5, A10, B5, B10, C5, C10, D5, D7, D10, E5, E10 \\
A4, A11, B4, B11, C4, C11, D4, D11, E4, E11, F4, \\
F11, G11, J10 \\
B1, B14, C1, C14 \\
L1, L2, M3, M4 \\
M5 to M7, N7, P7 \\
J5, J11 \\
K1, K2, L3, L4 \\
M8 to M12, N8, P8 \\
A1 to A3, A6, A9, A12 to A14, B2, B3, B6 to B9, B12, B13, C2, C3, C6, C9, C12, C13, D1 to D3, D6, D8, D9, D12 to D14, E2, E3, E6 to E9, E12, E13, F2, F3, F5 to F10, F12, F13, G1 to G10, G12 to G14, H1 to H3, H5 to H9, H11 to H14, J2, J3, J6 to J9, J12, K3, K5 to K12, L5 to L12
\end{tabular} & \begin{tabular}{l}
AVDD1 \\
AVDD2 \\
AVDD3 \\
DVDD \\
DRVDD \\
SPIVDD \\
DGND \\
DRGND \\
AGND
\end{tabular} & \begin{tabular}{l}
Supply Supply \\
Supply \\
Supply \\
Supply \\
Supply \\
Ground \\
Ground \\
Ground
\end{tabular} & \begin{tabular}{l}
Analog Power Supply (1.25 V Nominal). \\
Analog Power Supply ( 2.50 V Nominal). \\
Analog Power Supply (3.3 V Nominal) \\
Digital Power Supply ( 1.25 V Nominal). \\
Digital Driver Power Supply ( 1.25 V Nominal). \\
Digital Power Supply for SPI ( 1.22 V to 3.4 V ). \\
Ground Reference for DVDD. \\
Ground Reference for DRVDD. \\
Analog Ground.
\end{tabular} \\
\hline \begin{tabular}{l}
Analog E14, F14 E1, F1 H10 \\
A7, A8
\end{tabular} & \[
\begin{aligned}
& \text { VIN-A, } \\
& \text { VIN+A } \\
& \text { VIN-B, } \\
& \text { VIN+B } \\
& \text { V_1P0 }
\end{aligned}
\]
CLK+, CLK- & \begin{tabular}{l}
Input Input Input/DNC \\
Input
\end{tabular} & \begin{tabular}{l}
ADC A Analog Input Complement/True. \\
ADC B Analog Input Complement/True. \\
1.0 V Reference Voltage Input/Do Not Connect. This pin is configurable through the SPI as a no connect or an input. Do not connect this pin if using the internal reference. This pin requires a 1.0 V reference voltage input if using an external voltage reference source. \\
Clock Input True/Complement.
\end{tabular} \\
\hline
\end{tabular}
\begin{tabular}{|c|c|c|c|}
\hline Pin No. & Mnemonic & Type & Description \\
\hline CMOS Outputs J14, J1 & FD_A, FD_B & Output & Fast Detect Outputs for Channel A and Channel B. \\
\hline \[
\begin{aligned}
& \text { Digital Inputs } \\
& \text { C7, C8 }
\end{aligned}
\] & SYNC+, SYNC- & Input & Active High LVDS Sync Input-True/Complement. \\
\hline Data Outputs N4, P4 & \[
\begin{aligned}
& \text { DATAO-, } \\
& \text { DATA0+ }
\end{aligned}
\] & Output & LVDS Byte Data 0-Complement/True. \\
\hline N5, P5 & \begin{tabular}{l}
DATA1-, \\
DATA1+
\end{tabular} & Output & LVDS Byte Data 1-Complement/True. \\
\hline N9, P9 & \[
\begin{aligned}
& \text { DATA2-, } \\
& \text { DATA2+ }
\end{aligned}
\] & Output & LVDS Byte Data 2-Complement/True. \\
\hline N10, P10 & DATA3-, DATA3+ & Output & LVDS Byte Data 3-Complement/True. \\
\hline N11, P11 & DATA4-, DATA4+ & Output & LVDS Byte Data 4-Complement/True. \\
\hline N12, P12 & DATA5-, DATA5+ & Output & LVDS Byte Data 5-Complement/True. \\
\hline N13, P13 & DATA6-, DATA6+ & Output & LVDS Byte Data 6-Complement/True. \\
\hline N14, P14 & DATA7-, DATA7+ & Output & LVDS Byte Data 7-Complement/True. \\
\hline M13, M14 & STATUS-, STATUS+ & Output & LVDS Status Output Data-Complement/True. \\
\hline L13, L14 & FCO-, FCO+ & Output & LVDS Frame Clock Output Data-Complement/True. \\
\hline K13, K14 & \[
\begin{aligned}
& \text { DCO-, } \\
& \text { DCO+ }
\end{aligned}
\] & Output & LVDS Digital Clock Output Data-Complement/True. \\
\hline DUT Controls & & & \\
\hline K4 & SDIO & Input/output & SPI Serial Data Input/Output. \\
\hline \(J 4\) & SCLK & Input & SPI Serial Clock. \\
\hline H4 & CSB & Input & SPI Chip Select (Active Low). \\
\hline \(J 13\) & PDWN/STBY & Input & Power-Down Input (Active High). The operation of this pin depends on the SPI mode and can be configured in power-down or standby mode. \\
\hline No Connects M1, M2, N1 to N3, N6, P1 to P3, P6 & DNC & DNC & Do Not Connect. Do not connect to these pins. \\
\hline
\end{tabular}

\section*{TYPICAL PERFORMANCE CHARACTERISTICS}
\(\mathrm{AVDD} 1=1.25 \mathrm{~V}, \mathrm{AVDD} 2=2.50 \mathrm{~V}, \mathrm{AVDD} 3=3.3 \mathrm{~V}, \mathrm{DVDD}=1.25 \mathrm{~V}, \mathrm{DRVDD}=1.25 \mathrm{~V}, \mathrm{SPIVDD}=1.8 \mathrm{~V}, \mathrm{~A}_{\text {IN }}=-1.0 \mathrm{dBFS}\), VDR mode (no violation of VDR mask), clock divider \(=2\), otherwise default SPI settings, \(\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, 128 \mathrm{k}\) FFT sample, unless otherwise noted.


Figure 15. Single Tone FFT with \(f_{I N}=10.3 \mathrm{MHz}\)


Figure 16. Single-Tone FFT with \(f_{I_{N}}=170.3 \mathrm{MHz}\)


Figure 17. Single-Tone FFT with \(f_{I_{N}}=340.3 \mathrm{MHz}\)


Figure 18. Single-Tone FFT with \(f_{\mathrm{IN}}=450.3 \mathrm{MHz}\)


Figure 19. Single-Tone FFT with \(f_{i N}=765.3 \mathrm{MHz}\)


Figure 20. Single-Tone FFT with \(f_{\mathrm{IN}}=985.3 \mathrm{MHz}\)


Figure 21. Single-Tone FFT with \(f_{i N}=1205.3 \mathrm{MHz}\)


Figure 22. Single-Tone FFT with \(f_{i N}=1630.3 \mathrm{MHz}\)


Figure 23. Single-Tone FFT with \(f_{I N}=1950.3 \mathrm{MHz}\)


Figure 24. SNR/SFDR vs. Sample Rate \(\left(f_{s}\right) ; f_{i N}=170.3 \mathrm{MHz}\);


Figure 25. SNR/SFDR vs. Analog Input Frequency \(\left(f_{I N}\right)\); \(f_{\text {IN }}<500 \mathrm{MHz}\); Buffer Control 1 Setting \(=2.0 \times 3.0 \times\), and \(4.0 \times\)


Figure 26. Two-Tone FFT; \(f_{i N 1}=184 \mathrm{MHz}, f_{I N 2}=187 \mathrm{MHz}\)


Figure 27. Two-Tone FFT; \(f_{I N 1}=338 \mathrm{MHz}, f_{I N 2}=341 \mathrm{MHz}\)


Figure 28. Two-Tone SFDR/IMD3 vs. Input Amplitude (Ais) with \(f_{\mathrm{IN}_{1}=184 \mathrm{MHz}}\) and \(f_{I N 2}=187 \mathrm{MHz}\)


Figure 29. Two-Tone SFDR/IMD3 vs. Input Amplitude ( \(A_{I N}\) ) with \(f_{I N 1}=338 \mathrm{MHz}\) and \(f_{\mathrm{IN} 2}=341 \mathrm{MHz}\)


Figure 30. SNR/SFDR vs. Input Amplitude, \(f_{i N}=170.3 \mathrm{MHz}\)


Figure 31. SNR/SFDR vs. Temperature, \(f_{I N}=170.3 \mathrm{MHz}\)


Figure 32. Power Dissipation vs. Sample Rate ( \(f_{s}\) ), Default SPI

\section*{AD6679}

\section*{EQUIVALENT CIRCUITS}


Figure 33. Analog Inputs


Figure 34. Clock Inputs


Figure 35. SYNC \(\pm\) Inputs


Figure 36. Digital Outputs


Figure 37. SCLK Inputs


Figure 38. CSB Input


\section*{THEORY OF OPERATION}

The AD6679 has two analog input channels and 14 LVDS output lane pairs. The AD6679 is designed to sample wide bandwidth analog signals of up to 2 GHz . The AD6679 is optimized for wide input bandwidth, high sampling rates, excellent linearity, and low power in a small package.
The dual ADC cores feature a multistage, differential pipelined architecture with integrated output error correction logic. Each ADC features wide bandwidth inputs supporting a variety of user-selectable input ranges. An integrated voltage reference eases design considerations.
The AD6679 has several functions that simplify the AGC function in a communications receiver. The programmable threshold detector allows monitoring of the incoming signal power using the fast detect bits of the ADC output data stream, which are enabled and programmed via Register 0x245 through Register 0x24C. If the input signal level exceeds the programmable threshold, the fast detect indicator goes high. Because this threshold indicator has low latency, the user can quickly reduce the system gain to avoid an overrange condition at the ADC input.
The LVDS outputs can be configured depending on the decimation ratio. Multiple device synchronization is supported through the SYNC \(\pm\) input pins.

\section*{ADC ARCHITECTURE}

The architecture consists of an input buffered pipelined ADC. The input buffer provides a termination impedance to the analog input signal. This termination impedance can be changed using the SPI to meet the termination needs of the driver/amplifier. The default termination value is set to \(400 \Omega\). The equivalent circuit diagram of the analog input termination is shown in Figure 33. The input buffer is optimized for high linearity, low noise, and low power.
The input buffer provides a linear high input impedance (for ease of drive) and reduces the kickback from the ADC. The quantized outputs from each stage are combined into a final 16 -bit result in the digital correction logic. The pipelined architecture permits the first stage to operate with a new input sample while the remaining stages operate with the preceding samples. Sampling occurs on the rising edge of the clock.

\section*{ANALOG INPUT CONSIDERATIONS}

The analog input to the AD6679 is a differential buffer. The internal common-mode voltage of the buffer is 2.05 V . The clock signal alternately switches the input circuit between sample mode and hold mode. When the input circuit is switched into sample mode, the signal source must be capable of charging the sample capacitors and settling within one-half of a clock cycle. A small resistor, in series with each input, can help reduce the peak transient current inserted from the output stage of the driving source. In addition, low Q inductors or ferrite beads can be placed on each section of the input to reduce high differential capacitance at the analog inputs and, thus, achieve the
maximum bandwidth of the ADC. Such use of low Q inductors or ferrite beads is required when driving the converter front end at high IF frequencies. Place either a differential capacitor or two single-ended capacitors on the inputs to provide a matching passive network. This ultimately creates a low-pass filter (LPF) at the input, which limits unwanted broadband noise. For more information, refer to the AN-742 Application Note, the AN-827 Application Note, and the Analog Dialogue article "TransformerCoupled Front-End for Wideband A/D Converters" (Volume 39, April 2005) at www.analog.com. In general, the precise values depend on the application.

For best dynamic performance, match the source impedances driving VIN \(+x\) and VIN- \(x\) such that common-mode settling errors are symmetrical. These errors are reduced by the commonmode rejection of the ADC. An internal reference buffer creates a differential reference that defines the span of the ADC core.
Maximum SNR performance is achieved by setting the ADC to the largest span in a differential configuration. In the case of the AD6679, the available span is programmable through the SPI port from 1.46 V p-p to 2.06 V p-p differential with 2.06 V p-p differential being the default.

\section*{Differential Input Configurations}

There are several ways to drive the AD6679, either actively or passively. However, optimum performance is achieved by driving the analog input differentially.
For applications in which SNR and SFDR are key parameters, differential transformer coupling is the recommended input configuration (see Figure 43 and Figure 44) because the noise performance of most amplifiers is not adequate to achieve the true performance of the AD6679.
For low to midrange frequencies, it is recommended to use a double balun or double transformer network (see Figure 43) for optimum performance from the AD6679. For higher frequencies in the second or third Nyquist zone, it is better to remove some of the front-end passive components to ensure wideband operation (see Figure 44).


Figure 43. Differential Transformer Coup \(\overline{\bar{l}} d\) Configuration for First and Second Nyquist Frequencies


Figure 44. Differential Transformer Coupled Configuration for Second and Third Nyquist Frequencies

\section*{Input Common Mode}

The analog inputs of the AD6679 are internally biased to the common mode, as shown in Figure 45. The common-mode buffer has a limited range in that the performance suffers greatly if the common-mode voltage drops by more than 100 mV . Therefore, in dc-coupled applications, set the common-mode voltage to \(2.05 \mathrm{~V} \pm 100 \mathrm{mV}\) to ensure proper ADC operation.

\section*{Analog Input Controls and SFDR Optimization}

The AD6679 offers flexible controls for the analog inputs such as input termination, buffer current, and input full-scale adjustment. All of the available controls are shown in Figure 45.


Figure 45. Analog Input Controls
Use Register 0x018, Register 0x019, Register 0x01A, Register 0x11A, Register 0x934, and Register 0x935 to adjust the buffer behavior on each channel to optimize the SFDR over various input frequencies and bandwidths of interest.
Input Buffer Control Registers (Register 0x018, Register 0x019, Register 0x01A, Register 0x11A, Register 0x934, Register 0x935)
The input buffer has many registers that set the bias currents and other settings for operation at different frequencies. These bias currents and settings can be changed to suit the input frequency range of operation. Register 0x018 controls the buffer bias current to reduce the effects of charge kickback from the ADC core. This setting can be scaled from a low setting of \(1.0 \times\) to a high setting of \(8.5 \times\). The default setting in Register \(0 \times 018\) is \(2.0 \times\). These settings are sufficient for operation in the first Nyquist zone. As the input buffer currents are set, the amount of current required by the AVDD3 supply changes. This relationship is shown in Figure 46. For a complete list of buffer current settings, see Table 41.


Figure 46. Typical I AvDD vs. Buffer Current Setting in Register 0x018
Register 0x019, Register 0x01A, Register 0x11A, and Register 0x935 offer secondary bias controls for the input buffer for frequencies \(>500 \mathrm{MHz}\). Use Register 0x934 to reduce input capacitance to achieve wider signal bandwidth but doing so may result in slightly lower linearity and noise performance. These register settings do not affect the AVDD3 power as much as Register 0x018 does. For frequencies \(<500 \mathrm{MHz}\), it is recommended to use the default settings for these registers. Table 11 shows the recommended values for the buffer current control registers for various speed grades.
Register 0x11A can be used when sampling in higher Nyquist zones ( \(>1000 \mathrm{MHz}\) ) but is not necessary. Using Register 0x11A can help the ADC sampling network to optimize the sampling and settling times internal to the ADC for high frequency operation. For frequencies greater than 500 MHz , it is recommended to operate the ADC core at a 1.46 V full-scale setting. This setting offers better SFDR without any significant decrease in SNR.
Figure 47, Figure 48, and Figure 49 show the SFDR vs. input frequency for various buffer settings for the AD6679. The recommended settings shown in Table 11 were used to collect the data while changing the contents of register \(0 \times 018\) only.


Figure 47. Buffer Current Sweeps (SFDR vs. Input Frequency and I BUFF ); \(10 \mathrm{MHz}<f_{I N}<500 \mathrm{MHz}\); Front-End Network Shown in Figure 43


Figure 48. Buffer Current Sweeps (SFDR vs. Input Frequency and IBUFF); \(500 \mathrm{MHz}<f_{\text {IN }}<1000 \mathrm{MHz}\); Front-End Network Shown in Figure 44


Figure 49. Buffer Current Sweeps (SFDR vs. Input Frequency and I BuFf ); \(1 \mathrm{GHz}<f_{\mathrm{IN}}<2 \mathrm{GHz}\); Front-End Network Shown in Figure 44

\section*{Absolute Maximum Input Swing}

The absolute maximum input swing allowed at the inputs of the AD6679 is 4.3 V p-p differential. Signals operating near or at this level can cause permanent damage to the ADC.

\section*{VOLTAGE REFERENCE}

A stable and accurate 1.0 V voltage reference is built into the AD6679. This internal 1.0 V reference sets the full-scale input range of the ADC. The full-scale input range can be adjusted via Register 0x025. For more information on adjusting the input swing, see Table 41. Figure 50 shows the block diagram of the internal 1.0 V reference controls.


Figure 50. Internal Reference Configuration and Controls

Table 11. SFDR Optimization for Input Frequencies
\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|}
\hline Frequency & Buffer Control 1 (Register 0x018) & \begin{tabular}{l}
Buffer Control 2 \\
(Register 0x019)
\end{tabular} & Buffer Control 3 (Register 0x01A) & Buffer Control 4 (Register 0x11A) & Buffer Control 5 (Register 0x935) & Input FullScale Range (Register 0x025) & Input FullScale Control (Register 0x030) & \begin{tabular}{l}
Input \\
Capacitance \\
(Register
\[
0 \times 934)
\]
\end{tabular} & \begin{tabular}{l}
Input \\
Termination (Register 0x016) \({ }^{1}\)
\end{tabular} \\
\hline DC to 250 MHz & \[
\begin{aligned}
& \hline 0 \times 20 \\
& (2.0 \times)
\end{aligned}
\] & \[
\begin{aligned}
& 0 \times 60 \\
& \text { (Setting 3) }
\end{aligned}
\] & \begin{tabular}{l}
\[
0 \times 0 \mathrm{~A}
\] \\
(Setting 3)
\end{tabular} & 0x00 (off) & 0x04 (on) & \[
\begin{aligned}
& 0 \times 0 \mathrm{C} \\
& (2.06 \mathrm{Vp-p})
\end{aligned}
\] & 0x04 & 0x1F & 0x0C/0x1C/0x6C \\
\hline \[
\begin{gathered}
250 \mathrm{MHz} \text { to } \\
500 \mathrm{MHz}
\end{gathered}
\] & \[
\begin{aligned}
& 0 \times 70 \\
& (4.5 \times)
\end{aligned}
\] & \begin{tabular}{l}
\[
0 \times 60
\] \\
(Setting 3)
\end{tabular} & \begin{tabular}{l}
\[
0 \times 0 \mathrm{~A}
\] \\
(Setting 3)
\end{tabular} & 0x00 (off) & 0x04 (on) & \[
\begin{aligned}
& 0 \times 0 \mathrm{C} \\
& (2.06 \mathrm{~V} p-p)
\end{aligned}
\] & 0x04 & 0x1F & 0x0C/0x1C/0x6C \\
\hline \[
\begin{gathered}
500 \mathrm{MHz} \text { to } \\
1 \mathrm{GHz}
\end{gathered}
\] & \[
\begin{aligned}
& 0 \times 80 \\
& (5.0 \times)
\end{aligned}
\] & \begin{tabular}{l}
\[
0 \times 40
\] \\
(Setting 1)
\end{tabular} & \begin{tabular}{l}
\[
0 \times 08
\] \\
(Setting 1)
\end{tabular} & \(0 \times 00\) (off) & 0x00 (off) & \[
\begin{aligned}
& 0 \times 08 \\
& (1.46 \vee p-p)
\end{aligned}
\] & \(0 \times 18\) & \(0 \times 1 \mathrm{~F} / 0 \times 00^{2}\) & 0x0C/0x1C/0x6C \\
\hline 1 GHz to 2 GHz & \[
\begin{aligned}
& 0 \times F 0 \\
& (8.5 \times)
\end{aligned}
\] & \begin{tabular}{l}
\[
0 \times 40
\] \\
(Setting 1)
\end{tabular} & \begin{tabular}{l}
\[
0 \times 08
\] \\
(Setting 1)
\end{tabular} & 0x00 (off) & 0x00 (off) & \[
\begin{aligned}
& 0 \times 08 \\
& (1.46 \mathrm{Vp-p})
\end{aligned}
\] & \(0 \times 18\) & \(0 \times 1 \mathrm{~F} / 0 \times 00^{2}\) & 0x0C/0x1C/0x6C \\
\hline
\end{tabular}

\footnotetext{
\({ }^{1}\) The input termination can be changed to accommodate the application with little or no impact to ac performance.
\({ }^{2}\) The input capacitance can be set to 1.5 pF to achieve wider input bandwidth but doing so results in slightly lower ac performance.
}

Register 0x024 enables the user to use either this internal 1.0 V reference, or to provide an external 1.0 V reference. When using an external voltage reference, provide a 1.0 V reference. The full-scale adjustment is made using the SPI, irrespective of the reference voltage. For more information on adjusting the fullscale level of the AD6679, refer to the Memory Map Register Table section.

The use of an external reference may be necessary, in some applications, to enhance the gain accuracy of the ADC or improve thermal drift characteristics. Figure 51 shows the typical drift characteristics of the internal 1.0 V reference.


Figure 51. Typical V_1PO Drift
The external reference must be a stable 1.0 V reference. The ADR130 is a good option for providing the 1.0 V reference. Figure 55 shows how the ADR130 can be used to provide the external 1.0 V reference to the AD6679. The gray areas show unused blocks within the AD6679 while the ADR130 provides the external reference.

\section*{CLOCK INPUT CONSIDERATIONS}

For optimum performance, drive the AD6679 sample clock inputs (CLK+ and CLK-) with a differential signal. This signal is typically ac-coupled to the CLK+ and CLK- pins via a transformer or clock drivers. These pins are biased internally and require no additional biasing.
Figure 52 shows one preferred method for clocking the AD6679. The low jitter clock source is converted from a singleended signal to a differential signal using an RF transformer.


Figure 52. Transformer Coupled Differential Clock
Another option is to ac couple a differential CML or LVDS signal to the sample clock input pins as shown in Figure 53 and Figure 54.


Figure 53. Differential CML Sample Clock


Figure 54. Differential LVDS Sample Clock

\section*{Clock Duty Cycle Considerations}

Typical high speed ADCs use both clock edges to generate a variety of internal timing signals. As a result, these ADCs may be sensitive to the clock duty cycle. Commonly, a \(5 \%\) tolerance is required on the clock duty cycle to maintain dynamic performance characteristics. In applications where the clock duty cycle cannot be guaranteed to be \(50 \%\), a higher multiple frequency clock can be supplied to the AD6679. For example, the AD6679 can be clocked at 2 GHz with the internal clock divider set to 4 . This ensures a \(50 \%\) duty cycle, high slew rate internal clock for the ADC. See the Memory Map section for more details on using this feature.


Figure 55. External Reference Using the ADR130

\section*{AD6679}

\section*{Input Clock Divider}

The AD6679 contains an input clock divider with the ability to divide the Nyquist input clock by \(1,2,4\), or 8 . The divide ratio can be selected using Register 0x10B. This is shown in Figure 56. The maximum frequency at the output of the divider is 500 MHz .
The maximum frequency at the \(\mathrm{CLK} \pm\) inputs is 4 GHz . This is the limit of the divider. In applications where the clock input is a multiple of the sample clock, take care to program the appropriate divider ratio into the clock divider before applying the clock signal. This ensures that the current transients during device startup are controlled.


Figure 56. Clock Divider Circuit
The AD6679 clock divider can be synchronized using the external SYNC \(\pm\) input. A valid SYNC \(\pm\) input causes the clock divider to reset to a programmable state. This feature is enabled by setting Bit 7 of Register 0x10D. This synchronization feature allows multiple devices to have their clock dividers aligned to guarantee simultaneous input sampling.

After programming the desired clock divider settings, changing the input clock frequency or glitching the input clock a datapath soft reset is recommended by writing 0x02 to Register 0x001. This reset function restarts all the datapath and clock generation circuitry in the device. The reset occurs on the first clock cycle after the register is programmed, and the device requires 5 ms to recover. This reset does not affect the contents of the memory map registers.

\section*{Input Clock Divider ½ Period Delay Adjustment}

The input clock divider inside the AD6679 provides phase delay in increments of \(1 / 2\) the input clock cycle. Program Register 0x10C to enable this delay independently for each channel.

\section*{Clock Fine Delay Adjustment}

To adjust the AD6679 sampling edge instant, write to Register \(0 \times 117\) and Register 0x118. Setting Bit 0 of Register 0x117 enables the fine delay feature, and Register 0x118, Bits[7:0], set the value of the delay. This value can be programmed individually for each channel. The clock delay can be adjusted from -151.7 ps to +150 ps in \(\sim 1.7 \mathrm{ps}\) increments. The clock delay adjustment takes effect immediately when it is enabled via SPI writes. Enabling the clock fine delay adjustment in Register 0x117 causes a datapath reset.

\section*{Clock Jitter Considerations}

High speed, high resolution ADCs are sensitive to the quality of the clock input. The degradation in SNR at a given input frequency \(\left(\mathrm{f}_{\mathrm{A}}\right)\) due only to aperture jitter \(\left(\mathrm{t}_{\mathrm{J}}\right)\) is calculated by
\[
S N R=20 \times \log 10\left(2 \times \pi \times f_{A} \times t_{J}\right)
\]

In this equation, the rms aperture jitter represents the root mean square of all jitter sources, including the clock input, analog input signal, and ADC aperture jitter specifications. IF undersampling applications are particularly sensitive to jitter (see Figure 57).


Figure 57. Ideal SNR vs. Analog Input Frequency and Jitter
Treat the clock input as an analog signal when aperture jitter may affect the dynamic range of the AD6679. Separate the power supplies for the clock drivers from the ADC output driver supplies to avoid modulating the clock signal with digital noise. If the clock is generated from another type of source (by gating, dividing, or other methods), retime it using the original clock at the last step. See the AN-501 Application Note and the AN-756 Application Note for more in-depth information about jitter performance as it relates to ADCs.
Figure 58 shows the estimated SNR of the AD6679 across input frequency for different clock induced jitter values. Estimate the SNR by using the following equation:
\[
\operatorname{SNR}(\mathrm{dBFS})=10 \log \left(10^{\left(\frac{-S N R_{A D C}}{10}\right)}+10^{\left(\frac{-S N R_{\text {ITTERR }}}{10}\right)}\right)
\]


Figure 58. Estimated SNR Degradation for the AD6679 vs. Input Frequency and Jitter

\section*{POWER-DOWN/STANDBY MODE}

The AD6679 has a PDWN/STBY pin that configures the device in power-down or standby mode. The default operation is the power-down function. The PDWN/STBY pin is a logic high pin. The power-down option can also be set via Register 0x03F and Register 0x040.

\section*{TEMPERATURE DIODE}

The AD6679 contains a diode-based temperature sensor for measuring the temperature of the die. This diode can output a voltage and serve as a coarse temperature sensor to monitor the internal die temperature.

The temperature diode voltage can be output to the FD_A pin using the SPI. Use Register 0x028, Bit 0, to enable or disable the diode. Register 0x028 is a local register. Channel A must be selected in the device index register (Register 0x008) to enable the temperature diode readout. Configure the FD_A pin to output the diode voltage by programming Register 0x040, Bits[2:0]. See Table 41 for more information.

The voltage response of the temperature diode (with SPIVDD \(=\) 1.8 V ) is shown in Figure 59.


Figure 59. Temperature Diode Voltage vs. Temperature

\section*{VIRTUAL CONVERTER MAPPING}

The AD6679 contains a configurable signal path that allows different features to be enabled for different applications. These features are controlled through the chip application mode register ( \(0 \times 200\) ). The chip operating mode is controlled by Bits[3:0] and the Chip Q ignore is controlled by Bit 5 .
The AD6679 contains the following digital features:
- Two analog-to-digital converter (ADC) cores
- Four digital downconverter (DDC) channels
- Two noise shaped requantizer (NSR) blocks with optional decimate by two blocks
- Two variable dynamic range (VDR) blocks

After the chip application mode has been selected, the output decimation ratio is set using the chip decimation ratio in Register 0x201, Bits[2:0]. The output sample rate is the ADC sample rate divided by the chip decimation ratio.

To support the different application layer modes, the AD6679 treats each sample stream (real or I or Q) as originating from separate virtual converters. Table 12 shows the number of virtual converters required for each chip mode.
The AD6679 supports up to four digital DDC blocks. Each DDC block outputs either two sample streams (I/Q) for the complex data components (real + imaginary) or one sample stream for real (I) data. The AD6679 can be configured to use up to eight virtual converters depending on the DDC configuration. Figure 60 shows the virtual converters and their relationship to DDC outputs when complex outputs are used.

Table 12 shows the virtual converter mapping for each chip operating mode when channel swapping is disabled.

Table 12. Virtual Converter Mapping
\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|c|}
\hline & & & \multicolumn{8}{|c|}{Virtual Converter Mapping \({ }^{1}\)} \\
\hline No. of Virtual Converters Supported & \begin{tabular}{l}
Operating \\
Mode \\
(Register \\
0x200[3:0])
\end{tabular} & \begin{tabular}{l}
Chip Q \\
Ignore \\
(Register \\
0x200[5])
\end{tabular} & 0 & 1 & 2 & 3 & 4 & 5 & 6 & 7 \\
\hline 1 & One DDC mode (0x1) & \[
\begin{aligned}
& \text { Real } \\
& \text { (I only) } \\
& (0 \times 1)
\end{aligned}
\] & DDC 0 I samples & N/A & N/A & N/A & N/A & N/A & N/A & N/A \\
\hline 2 & One DDC mode (0x1) & \[
\begin{aligned}
& \text { Complex } \\
& (\mathrm{I} / \mathrm{Q}) \\
& (0 \times 0)
\end{aligned}
\] & \begin{tabular}{l}
DDC 0 \\
I samples
\end{tabular} & \begin{tabular}{l}
DDC 0 \\
Q samples
\end{tabular} & N/A & N/A & N/A & N/A & N/A & N/A \\
\hline 2 & Two DDC mode (0x2) & Real (I only) (0x1) & \begin{tabular}{l}
DDC 0 \\
I samples
\end{tabular} & \begin{tabular}{l}
DDC 1 \\
I samples
\end{tabular} & N/A & N/A & N/A & N/A & N/A & N/A \\
\hline 4 & Two DDC mode (0x2) & \[
\begin{aligned}
& \text { Complex } \\
& (I / Q) \\
& (0 \times 0)
\end{aligned}
\] & \begin{tabular}{l}
DDC 0 \\
I samples
\end{tabular} & \begin{tabular}{l}
DDC 0 \\
Q samples
\end{tabular} & \begin{tabular}{l}
DDC 1 \\
I samples
\end{tabular} & \begin{tabular}{l}
DDC 1 \\
Q samples
\end{tabular} & N/A & N/A & N/A & N/A \\
\hline 4 & Four DDC mode (0x3) & Real (I only) (0x1) & \begin{tabular}{l}
DDC 0 \\
I samples
\end{tabular} & \begin{tabular}{l}
DDC 1 \\
I samples
\end{tabular} & \begin{tabular}{l}
DDC 2 \\
I samples
\end{tabular} & \begin{tabular}{l}
DDC 3 \\
I samples
\end{tabular} & N/A & N/A & N/A & N/A \\
\hline 8 & \begin{tabular}{l}
Four DDC \\
mode (0x3)
\end{tabular} & \[
\begin{aligned}
& \text { Complex } \\
& \text { (I/Q) } \\
& \text { (0x0) }
\end{aligned}
\] & \begin{tabular}{l}
DDC 0 \\
I samples
\end{tabular} & \begin{tabular}{l}
DDC 0 \\
Q samples
\end{tabular} & \begin{tabular}{l}
DDC 1 \\
I samples
\end{tabular} & \begin{tabular}{l}
DDC 1 \\
Q samples
\end{tabular} & \begin{tabular}{l}
DDC 2 \\
I samples
\end{tabular} & \begin{tabular}{l}
DDC 2 \\
Q samples
\end{tabular} & \begin{tabular}{l}
DDC 3 \\
I samples
\end{tabular} & \begin{tabular}{l}
DDC 3 \\
Q samples
\end{tabular} \\
\hline 1 to 2 & \[
\begin{aligned}
& \text { NSR mode } \\
& (0 \times 7)
\end{aligned}
\] & Real or complex (0x0) & ADC A samples & ADC B samples & N/A & N/A & N/A & N/A & N/A & N/A \\
\hline 1 to 2 & VDR mode (0x8) & Real or complex (0x0) & ADC A samples & ADC B samples & N/A & N/A & N/A & N/A & N/A & N/A \\
\hline
\end{tabular}

\footnotetext{
\({ }^{1} \mathrm{~N} /\) A means not applicable.
}


Figure 60. DDCs and Virtual Converter Mapping

\section*{ADC OVERRANGE AND FAST DETECT}

In receiver applications, it is desirable to have a mechanism to reliably determine when the converter is about to be clipped. The standard overrange bit, available via the STATUS \(\pm\) /OVR \(\pm\) pins, provides information on the state of the analog input that is of limited usefulness. Therefore, it is helpful to have a programmable threshold below full scale that allows time to reduce the gain before the clip actually occurs. In addition, because input signals can have significant slew rates, the latency of this function is of major concern. Highly pipelined converters can have significant latency. The AD6679 contains fast detect circuitry for individual channels to monitor the threshold and assert the FD_A and FD_B pins.

\section*{ADC OVERRANGE (OR)}

The ADC overrange indicator is asserted when an overrange is detected on the input of the ADC. The overrange indicator can be output via the STATUS \(\pm\) pins. The latency of this overrange indicator matches the sample latency.
The AD6679 constantly monitors the analog input level and records any overrange condition in any of the eight virtual converters. For more information on the virtual converters, refer to Figure 63. The overrange status of each virtual converter is registered as a sticky bit (that is, it is set until cleared) in Register 0x563. The contents of Register 0x563 can be cleared using Register 0x562 by toggling the bits corresponding to the virtual converter to set and reset the position.

\section*{FAST THRESHOLD DETECTION (FD_A AND FD_B)}

The fast detect (FD) bit (enabled in the control bits via Register \(0 \times 559\) ) is set whenever the absolute value of the input signal exceeds the programmable upper threshold level. The FD bit is cleared only when the absolute value of the input signal drops below the lower threshold level for greater than the programmable dwell time. This feature provides hysteresis and prevents the FD bit from excessively toggling.

The operation of the upper threshold and lower threshold registers, along with the dwell time registers, is shown in Figure 61.
The FD_x indicator is asserted if the input magnitude exceeds the value programmed in the fast detect upper threshold registers, located in Register 0x247 and Register 0x248. The selected threshold register is compared with the signal magnitude at the output of the ADC. The fast upper threshold detection has a latency of 28 clock cycles. The approximate upper threshold magnitude is defined by

\section*{Upper Threshold Magnitude \((\mathrm{dBFS})=20 \log\) (Threshold Magnitude/ \(2{ }^{13}\) )}

The FD_x indicators are not cleared until the signal drops below the lower threshold for the programmed dwell time. The lower threshold is programmed in the fast detect lower threshold registers, located in Register 0x249 and Register 0x24A. The fast detect lower threshold register is a 13-bit register that is compared with the signal magnitude at the output of the ADC. This comparison is subject to the ADC pipeline latency but is accurate in terms of converter resolution. The lower threshold magnitude is defined by

> Lower Threshold Magnitude \((\mathrm{dBFS})=20 \log (\) Threshold Magnitude \(\left./ 2^{13}\right)\)

For example, to set an upper threshold of -6 dBFS , write 0x0FFF to Register 0x247 and Register 0x248; and to set a lower threshold of -10 dBFS , write 0x0A1D to Register 0x249 and Register 0x24A.
The dwell time can be programmed from 1 to 65,535 sample clock cycles by placing the desired value in the fast detect dwell time registers, located in Register 0x24B and Register 0x24C. See the Memory Map section (Register 0x245 to Register 0x24C in Table 41) for more details.


\section*{SIGNAL MONITOR}

The signal monitor block provides additional information about the signal being digitized by the ADC. The signal monitor computes the peak magnitude of the digitized signal. This information can be used to drive an AGC loop to optimize the range of the ADC in the presence of real-world signals.
The results of the signal monitor block can be obtained by reading back the internal values from the SPI port. A global, 24bit programmable period controls the duration of the measurement. Figure 62 shows the simplified block diagram of the signal monitor block.

The peak detector captures the largest signal within the observation period. This period observes only the magnitude of the signal. The resolution of the peak detector is a 13-bit value and the observation period is 24 bits and represents converter output samples. The peak magnitude is derived by using the following equation:
\[
\text { Peak Magnitude }(\mathrm{dBFS})=20 \log \left(\text { Peak Detector Value } / 2^{13}\right)
\]

The magnitude of the input port signal is monitored over a programmable time period that is determined by the signal monitor period registers (SMPRs). Only even values of the

SMPR are supported. The peak detector function is enabled by setting Bit 1 of Register 0x270 in the signal monitor control register. The 24 -bit SMPR must be programmed before activating this mode.
After enabling this mode, the value in the SMPR is loaded into a monitor period timer that decrements at the decimated clock rate. The magnitude of the input signal is compared with the value in the internal magnitude storage register (not accessible to the user), and the greater of the two is updated as the current peak level. The initial value of the magnitude storage register is set to the current ADC input signal magnitude. This comparison continues until the monitor period timer reaches a count of 1 .
When the monitor period timer reaches a count of 1 , the 13-bit peak level value is transferred to the signal monitor holding register, which can be read through the memory map. The monitor period timer is reloaded with the value in the SMPR, and the countdown is restarted. In addition, the magnitude of the first input sample is updated in the internal magnitude storage register, and the comparison and update procedure, as explained previously, continues.


Figure 62. Signal Monitor Block

\section*{DIGITAL DOWNCONVERTER (DDC)}

The AD6679 includes four digital downconverters (DDCs) that provide filtering and reduce the output data rate. This digital processing section includes an NCO, up to four half-band decimating filter, a finite impulse response (FIR) filter, a gain stage, and a complex to real conversion stage. Each of these processing blocks has control lines that allow it to be independently enabled and disabled to provide the desired processing function. The DDC can be configured to output either real data or complex output data.

\section*{DDC I/Q INPUT SELECTION}

The AD6679 has two ADC channels and four DDC channels. Each DDC channel has two input ports that can be paired to support both real and complex inputs through the I/Q crossbar mux. For real signals, both DDC input ports must select the same ADC channel (that is, DDC Input Port I = ADC Channel A and DDC Input Port \(\mathrm{Q}=\mathrm{ADC}\) Channel A ). For complex signals, each DDC input port must select different ADC channels (that is, \(\operatorname{DDC}\) Input Port \(\mathrm{I}=\mathrm{ADC}\) Channel A and DDC Input Port Q \(=\mathrm{ADC}\) Channel B).

The inputs to each DDC are controlled by the DDC input selection registers (Register 0x311, Register 0x331, Register 0x351, and Register 0x371). See Table 41 for information on how to configure the DDCs.

\section*{DDC I/Q OUTPUT SELECTION}

Each DDC channel has two output ports that can be paired to support both real and complex outputs. For real output signals, only the DDC Output Port I is used (the DDC Output Port Q is invalid). For complex I/Q output signals, both DDC Output Port I and DDC Output Port Q are used.
The I/Q outputs to each DDC channel are controlled by the DDC complex to real enable bit, Bit 3, in the DDC control registers (Register 0x310, Register 0x330, Register 0x350, and Register 0x370).

The Chip Q ignore bit in the chip mode register (Register 0x200, Bit 5) controls the chip output muxing of all the DDC channels. When all DDC channels use real outputs, set this bit high to ignore all DDC Q output ports. When any of the DDC channels are set to use complex I/Q outputs, the user must clear this bit
to use both DDC Output Port I and DDC Output Port Q. For more information, see Figure 71.

\section*{DDC GENERAL DESCRIPTION}

The four DDC blocks extract a portion of the full digital spectrum captured by the ADC(s). They are intended for IF sampling or oversampled baseband radios requiring wide bandwidth input signals.
Each DDC block contains the following signal processing stages:
- Frequency translation stage (optional)
- Filtering stage
- Gain stage (optional)
- Complex to real conversion stage (optional)

\section*{Frequency Translation Stage (Optional)}

This stage consists of a 12 -bit complex NCO and quadrature mixers that can be used for frequency translation of both real and complex input signals. This stage shifts a portion of the available digital spectrum down to baseband.

\section*{Filtering Stage}

After shifting down to baseband, this stage decimates the frequency spectrum using a chain of up to four half-band lowpass filters for rate conversion. The decimation process lowers the output data rate, which, in turn, reduces the output interface rate.

\section*{Gain Stage (Optional)}

Due to losses associated with mixing a real input signal down to baseband, this stage compensates by adding an additional 0 dB or 6 dB of gain.

\section*{Complex to Real Conversion Stage (Optional)}

When real outputs are necessary, this stage converts the complex outputs back to real outputs by performing an \(\mathrm{f}_{\mathrm{s}} / 4\) mixing operation together with a filter to remove the complex component of the signal.
Figure 63 shows the detailed block diagram of the DDCs implemented in the AD6679.


Figure 63. DDC Detailed Block Diagram

Figure 64 shows an example usage of one of the four DDC blocks with a real input signal and four half-band filters (HB4 + HB3 + HB2 + HB1). It shows both complex (decimate by 16) and real (decimate by 8 ) output options.
When DDCs have different decimation ratios, the chip decimation ratio (Register 0x201) must be set to the lowest decimation ratio of all the DDC blocks. In this scenario, samples of higher decimation ratio DDCs are repeated to match the chip decimation ratio sample rate. Whenever the NCO frequency is set or changed, the DDC soft reset must be issued.

If the DDC soft reset is not issued, the output may potentially show amplitude variations.
Table 13 through Table 17 show the DDC samples when the chip decimation ratio is set to \(1,2,4,8\), or 16 , respectively. When DDCs have different decimation ratios, the chip decimation ratio must be set to the lowest decimation ratio of all the DDC channels. In this scenario, samples of higher decimation ratio DDCs are repeated to match the chip decimation ratio sample rate.

\section*{AD6679}


Figure 64. DDC Theory of Operation Example (Real Input, Decimate by 16)

Table 13. DDC Samples When Chip Decimation Ratio = 1
\begin{tabular}{|c|c|c|c|c|c|c|c|}
\hline \multicolumn{4}{|c|}{Real (I) Output (Complex to Real Enabled)} & \multicolumn{4}{|r|}{Complex (I/Q) Outputs (Complex to Real Disabled)} \\
\hline HB1 FIR (DCM \({ }^{1}=\) 1) & \[
\begin{aligned}
& \text { HB2 FIR + } \\
& \text { HB1 FIR } \\
& \left(\text { DCM }^{1}=2\right)
\end{aligned}
\] & \[
\begin{aligned}
& \text { HB3 FIR + HB2 } \\
& \text { FIR + HB1 FIR } \\
& \left(\text { DCM }^{1}=4\right)
\end{aligned}
\] & \begin{tabular}{l}
HB4 FIR + HB3 FIR + \\
HB2 FIR + HB1 FIR
\[
\left(D^{2} M^{1}=8\right)
\]
\end{tabular} & HB1 FIR (DCM \({ }^{1}=2\) ) & HB2 FIR + HB1 FIR (DCM \({ }^{1}=4\) ) & \[
\begin{aligned}
& \text { HB3 FIR + HB2 } \\
& \text { FIR + HB1 FIR } \\
& \left(\text { DCM }^{1}=8\right)
\end{aligned}
\] & ```
HB4 FIR + HB3 FIR +
HB2 FIR + HB1 FIR
(DCM }\mp@subsup{}{}{1}=16
``` \\
\hline N & N & N & N & N & N & N & N \\
\hline \(\mathrm{N}+1\) & \(\mathrm{N}+1\) & \(\mathrm{N}+1\) & \(\mathrm{N}+1\) & \(\mathrm{N}+1\) & \(\mathrm{N}+1\) & \(\mathrm{N}+1\) & \(N+1\) \\
\hline \(\mathrm{N}+2\) & N & N & N & N & N & N & N \\
\hline \(\mathrm{N}+3\) & N+1 & \(\mathrm{N}+1\) & \(N+1\) & \(\mathrm{N}+1\) & \(\mathrm{N}+1\) & N+1 & \(N+1\) \\
\hline \(\mathrm{N}+4\) & \(\mathrm{N}+2\) & N & N & \(\mathrm{N}+2\) & N & N & N \\
\hline \(\mathrm{N}+5\) & \(\mathrm{N}+3\) & \(\mathrm{N}+1\) & \(\mathrm{N}+1\) & \(\mathrm{N}+3\) & \(\mathrm{N}+1\) & \(\mathrm{N}+1\) & \(\mathrm{N}+1\) \\
\hline \(\mathrm{N}+6\) & \(\mathrm{N}+2\) & N & N & \(\mathrm{N}+2\) & N & N & N \\
\hline \(\mathrm{N}+7\) & \(\mathrm{N}+3\) & \(\mathrm{N}+1\) & \(\mathrm{N}+1\) & \(\mathrm{N}+3\) & \(\mathrm{N}+1\) & \(\mathrm{N}+1\) & \(\mathrm{N}+1\) \\
\hline \(\mathrm{N}+8\) & \(\mathrm{N}+4\) & \(\mathrm{N}+2\) & N & \(\mathrm{N}+4\) & \(\mathrm{N}+2\) & N & N \\
\hline \(\mathrm{N}+9\) & \(\mathrm{N}+5\) & \(\mathrm{N}+3\) & \(\mathrm{N}+1\) & \(\mathrm{N}+5\) & \(\mathrm{N}+3\) & \(\mathrm{N}+1\) & \(\mathrm{N}+1\) \\
\hline \(N+10\) & \(\mathrm{N}+4\) & \(\mathrm{N}+2\) & N & \(\mathrm{N}+4\) & \(\mathrm{N}+2\) & N & N \\
\hline \(N+11\) & \(\mathrm{N}+5\) & \(\mathrm{N}+3\) & \(\mathrm{N}+1\) & \(N+5\) & \(\mathrm{N}+3\) & N+1 & \(N+1\) \\
\hline \(N+12\) & \(\mathrm{N}+6\) & \(\mathrm{N}+2\) & N & \(N+6\) & \(\mathrm{N}+2\) & N & N \\
\hline \(\mathrm{N}+13\) & N+7 & \(\mathrm{N}+3\) & \(N+1\) & \(\mathrm{N}+7\) & \(\mathrm{N}+3\) & \(\mathrm{N}+1\) & \(\mathrm{N}+1\) \\
\hline \(\mathrm{N}+14\) & \(\mathrm{N}+6\) & \(\mathrm{N}+2\) & N & \(\mathrm{N}+6\) & \(\mathrm{N}+2\) & N & N \\
\hline \(\mathrm{N}+15\) & N+7 & \(\mathrm{N}+3\) & \(\mathrm{N}+1\) & \(\mathrm{N}+7\) & \(\mathrm{N}+3\) & \(\mathrm{N}+1\) & \(\mathrm{N}+1\) \\
\hline \(N+16\) & \(\mathrm{N}+8\) & \(\mathrm{N}+4\) & \(\mathrm{N}+2\) & \(\mathrm{N}+8\) & \(\mathrm{N}+4\) & \(\mathrm{N}+2\) & N \\
\hline \(\mathrm{N}+17\) & \(\mathrm{N}+9\) & \(\mathrm{N}+5\) & \(\mathrm{N}+3\) & \(\mathrm{N}+9\) & \(\mathrm{N}+5\) & \(\mathrm{N}+3\) & \(\mathrm{N}+1\) \\
\hline \(N+18\) & \(\mathrm{N}+8\) & \(\mathrm{N}+4\) & \(\mathrm{N}+2\) & \(\mathrm{N}+8\) & \(\mathrm{N}+4\) & \(\mathrm{N}+2\) & N \\
\hline \(N+19\) & \(\mathrm{N}+9\) & \(\mathrm{N}+5\) & \(\mathrm{N}+3\) & \(\mathrm{N}+9\) & \(\mathrm{N}+5\) & \(\mathrm{N}+3\) & \(\mathrm{N}+1\) \\
\hline \(N+20\) & \(\mathrm{N}+10\) & \(\mathrm{N}+4\) & \(\mathrm{N}+2\) & \(N+10\) & \(\mathrm{N}+4\) & \(\mathrm{N}+2\) & N \\
\hline \(\mathrm{N}+21\) & \(\mathrm{N}+11\) & \(\mathrm{N}+5\) & \(\mathrm{N}+3\) & \(N+11\) & \(\mathrm{N}+5\) & \(\mathrm{N}+3\) & \(\mathrm{N}+1\) \\
\hline \(N+22\) & \(\mathrm{N}+10\) & \(\mathrm{N}+4\) & \(\mathrm{N}+2\) & \(N+10\) & \(\mathrm{N}+4\) & \(\mathrm{N}+2\) & N \\
\hline \(N+23\) & \(\mathrm{N}+11\) & \(N+5\) & \(\mathrm{N}+3\) & \(N+11\) & \(\mathrm{N}+5\) & \(\mathrm{N}+3\) & \(N+1\) \\
\hline \(N+24\) & \(\mathrm{N}+12\) & \(N+6\) & \(\mathrm{N}+2\) & \(N+12\) & \(\mathrm{N}+6\) & \(\mathrm{N}+2\) & N \\
\hline \(\mathrm{N}+25\) & \(\mathrm{N}+13\) & \(\mathrm{N}+7\) & \(\mathrm{N}+3\) & \(N+13\) & \(\mathrm{N}+7\) & \(\mathrm{N}+3\) & \(N+1\) \\
\hline \(N+26\) & \(\mathrm{N}+12\) & \(\mathrm{N}+6\) & \(\mathrm{N}+2\) & \(N+12\) & \(\mathrm{N}+6\) & \(\mathrm{N}+2\) & N \\
\hline \(N+27\) & \(\mathrm{N}+13\) & \(\mathrm{N}+7\) & \(\mathrm{N}+3\) & \(\mathrm{N}+13\) & \(\mathrm{N}+7\) & \(\mathrm{N}+3\) & \(\mathrm{N}+1\) \\
\hline \(\mathrm{N}+28\) & \(\mathrm{N}+14\) & \(\mathrm{N}+6\) & \(\mathrm{N}+2\) & \(N+14\) & \(\mathrm{N}+6\) & \(\mathrm{N}+2\) & N \\
\hline \(N+29\) & \(\mathrm{N}+15\) & \(\mathrm{N}+7\) & \(\mathrm{N}+3\) & \(N+15\) & \(\mathrm{N}+7\) & \(\mathrm{N}+3\) & \(\mathrm{N}+1\) \\
\hline \(N+30\) & \(\mathrm{N}+14\) & \(\mathrm{N}+6\) & \(\mathrm{N}+2\) & \(N+14\) & \(\mathrm{N}+6\) & \(\mathrm{N}+2\) & N \\
\hline \(\mathrm{N}+31\) & \(\mathrm{N}+15\) & N+7 & N+3 & \(\mathrm{N}+15\) & \(\mathrm{N}+7\) & \(\mathrm{N}+3\) & \(\mathrm{N}+1\) \\
\hline
\end{tabular}
\({ }^{1}\) DCM means decimation.

Table 14. DDC Samples When Chip Decimation Ratio \(=2\)
\begin{tabular}{|c|c|c|c|c|c|c|}
\hline \multicolumn{3}{|r|}{Real (I) Output (Complex to Real Enabled)} & \multicolumn{4}{|r|}{Complex (I/Q) Outputs (Complex to Real Disabled)} \\
\hline HB2 FIR + HB1 FIR
\[
\left(D^{\prime} M^{1}=2\right)
\] & HB3 FIR + HB2 FIR + HB1 FIR \(\left(D^{1}{ }^{1}=4\right)\) & HB4 FIR + HB3 FIR + HB2 FIR + HB1 FIR ( \(\mathrm{DCM}^{1}=8\) ) & HB1 FIR
\[
\left(D^{2} M^{1}=2\right)
\] & HB2 FIR + HB1 FIR
\[
\left(D^{2} M^{1}=4\right)
\] & \begin{tabular}{l}
HB3 FIR + \\
HB2 FIR + \\
HB1 FIR \\
( \(\mathrm{DCM}^{1}=8\) )
\end{tabular} & HB4 FIR + HB3 FIR + HB2 FIR + HB1 FIR (DCM \({ }^{1}=16\) ) \\
\hline N & N & N & N & N & N & N \\
\hline \(\mathrm{N}+1\) & \(\mathrm{N}+1\) & \(\mathrm{N}+1\) & \(\mathrm{N}+1\) & \(N+1\) & \(\mathrm{N}+1\) & \(\mathrm{N}+1\) \\
\hline \(\mathrm{N}+2\) & N & N & \(\mathrm{N}+2\) & N & N & N \\
\hline \(\mathrm{N}+3\) & \(\mathrm{N}+1\) & \(\mathrm{N}+1\) & \(\mathrm{N}+3\) & \(\mathrm{N}+1\) & \(N+1\) & \(N+1\) \\
\hline \(N+4\) & \(\mathrm{N}+2\) & N & \(\mathrm{N}+4\) & \(\mathrm{N}+2\) & N & N \\
\hline \(N+5\) & \(\mathrm{N}+3\) & \(N+1\) & \(\mathrm{N}+5\) & \(\mathrm{N}+3\) & N+1 & \(N+1\) \\
\hline \(N+6\) & \(\mathrm{N}+2\) & N & \(\mathrm{N}+6\) & \(\mathrm{N}+2\) & N & N \\
\hline \(\mathrm{N}+7\) & \(\mathrm{N}+3\) & \(\mathrm{N}+1\) & \(\mathrm{N}+7\) & \(\mathrm{N}+3\) & \(\mathrm{N}+1\) & \(\mathrm{N}+1\) \\
\hline \(N+8\) & \(\mathrm{N}+4\) & \(\mathrm{N}+2\) & \(\mathrm{N}+8\) & \(\mathrm{N}+4\) & \(\mathrm{N}+2\) & N \\
\hline \(\mathrm{N}+9\) & \(\mathrm{N}+5\) & \(\mathrm{N}+3\) & \(\mathrm{N}+9\) & \(\mathrm{N}+5\) & \(\mathrm{N}+3\) & \(\mathrm{N}+1\) \\
\hline
\end{tabular}

\section*{AD6679}
\begin{tabular}{|c|c|c|c|c|c|c|}
\hline \multicolumn{3}{|r|}{Real (I) Output (Complex to Real Enabled)} & \multicolumn{4}{|r|}{Complex (I/Q) Outputs (Complex to Real Disabled)} \\
\hline HB2 FIR + HB1 FIR (DCM \({ }^{1}=2\) ) & HB3 FIR + HB2 FIR + HB1 FIR (DCM \({ }^{1}=4\) ) & HB4 FIR + HB3 FIR + HB2 FIR + HB1 FIR \(\left(\mathrm{DCM}^{1}=8\right)\) & HB1 FIR
\[
\left(\mathrm{DCM}^{1}=2\right)
\] & HB2 FIR + HB1 FIR (DCM \({ }^{1}=4\) ) & HB3 FIR + HB2 FIR + HB1 FIR (DCM \({ }^{1}=8\) ) & HB4 FIR + HB3 FIR + HB2 FIR + HB1 FIR (DCM \({ }^{1}=16\) ) \\
\hline \(\mathrm{N}+10\) & \(\mathrm{N}+4\) & \(\mathrm{N}+2\) & \(\mathrm{N}+10\) & \(\mathrm{N}+4\) & \(\mathrm{N}+2\) & N \\
\hline \(\mathrm{N}+11\) & \(\mathrm{N}+5\) & \(\mathrm{N}+3\) & \(\mathrm{N}+11\) & \(\mathrm{N}+5\) & \(\mathrm{N}+3\) & \(\mathrm{N}+1\) \\
\hline \(\mathrm{N}+12\) & \(N+6\) & \(\mathrm{N}+2\) & \(\mathrm{N}+12\) & \(N+6\) & \(\mathrm{N}+2\) & N \\
\hline \(\mathrm{N}+13\) & \(\mathrm{N}+7\) & \(\mathrm{N}+3\) & \(\mathrm{N}+13\) & \(\mathrm{N}+7\) & \(\mathrm{N}+3\) & \(\mathrm{N}+1\) \\
\hline \(\mathrm{N}+14\) & \(N+6\) & \(\mathrm{N}+2\) & \(\mathrm{N}+14\) & \(\mathrm{N}+6\) & \(\mathrm{N}+2\) & N \\
\hline \(N+15\) & \(\mathrm{N}+7\) & \(\mathrm{N}+3\) & N+15 & N+7 & N+3 & \(\mathrm{N}+1\) \\
\hline
\end{tabular}
\({ }^{1}\) DCM means decimation.

Table 15. DDC Samples When Chip Decimation Ratio \(=4\)
\begin{tabular}{|c|c|c|c|c|}
\hline \multicolumn{2}{|l|}{Real (I) Output (Complex to Real Enabled)} & \multicolumn{3}{|r|}{Complex (I/Q) Outputs (Complex to Real Disabled)} \\
\hline \[
\begin{aligned}
& \text { HB3 FIR + HB2 FIR + } \\
& \text { HB1 FIR (DCM } \left.{ }^{1}=4\right)
\end{aligned}
\] & HB4 FIR + HB3 FIR + HB2 FIR + HB1 FIR
\[
\left(\mathrm{DCM}^{1}=8\right)
\] & HB2 FIR + HB1 FIR
\[
\left(D^{1} M^{1}=4\right)
\] & \begin{tabular}{l}
HB3 FIR + HB2 FIR + \\
HB1 FIR (DCM \({ }^{1}=8\) )
\end{tabular} & \[
\begin{aligned}
& \text { HB4 FIR + HB3 FIR + } \\
& \text { HB2 FIR + HB1 FIR } \\
& \text { (DCM } \left.^{1}=16\right) \\
& \hline
\end{aligned}
\] \\
\hline N & N & N & N & N \\
\hline \(\mathrm{N}+1\) & N+1 & \(\mathrm{N}+1\) & \(N+1\) & \(N+1\) \\
\hline \(\mathrm{N}+2\) & N & \(\mathrm{N}+2\) & N & N \\
\hline \(\mathrm{N}+3\) & \(\mathrm{N}+1\) & \(\mathrm{N}+3\) & \(\mathrm{N}+1\) & \(\mathrm{N}+1\) \\
\hline \(\mathrm{N}+4\) & \(\mathrm{N}+2\) & \(\mathrm{N}+4\) & \(\mathrm{N}+2\) & N \\
\hline \(\mathrm{N}+5\) & \(\mathrm{N}+3\) & \(\mathrm{N}+5\) & \(\mathrm{N}+3\) & \(\mathrm{N}+1\) \\
\hline \(N+6\) & \(\mathrm{N}+2\) & \(\mathrm{N}+6\) & \(\mathrm{N}+2\) & N \\
\hline N+7 & \(\mathrm{N}+3\) & N+7 & \(\mathrm{N}+3\) & \(\mathrm{N}+1\) \\
\hline
\end{tabular}
\({ }^{1}\) DCM means decimation.

Table 16. DDC Samples When Chip Decimation Ratio \(=8\)
\begin{tabular}{|c|c|c|}
\hline Real (I) Output (Complex to Real Enabled) & \multicolumn{2}{|l|}{Complex (I/Q) Outputs (Complex to Real Disabled)} \\
\hline HB4 FIR + HB3 FIR + HB2 FIR + HB1 FIR (DCM \(\left.{ }^{1}=8\right)\) & \[
\begin{aligned}
& \text { HB3 FIR + HB2 FIR + HB1 FIR } \\
& \left(\text { DCM }^{1}=8\right)
\end{aligned}
\] & \[
\begin{aligned}
& \text { HB4 FIR + HB3 FIR + HB2 FIR + } \\
& \text { HB1 FIR (DCM } \left.{ }^{1}=16\right)
\end{aligned}
\] \\
\hline N & N & N \\
\hline \(\mathrm{N}+1\) & \(\mathrm{N}+1\) & \(\mathrm{N}+1\) \\
\hline \(N+2\) & \(\mathrm{N}+2\) & N \\
\hline \(\mathrm{N}+3\) & \(\mathrm{N}+3\) & \(\mathrm{N}+1\) \\
\hline \(\mathrm{N}+4\) & \(\mathrm{N}+4\) & \(\mathrm{N}+2\) \\
\hline \(\mathrm{N}+5\) & \(\mathrm{N}+5\) & \(\mathrm{N}+3\) \\
\hline \(\mathrm{N}+6\) & \(\mathrm{N}+6\) & \(\mathrm{N}+2\) \\
\hline N+7 & N+7 & \(\mathrm{N}+3\) \\
\hline
\end{tabular}
\({ }^{1}\) DCM means decimation.

Table 17. DDC Samples When Chip Decimation Ratio = 16
\begin{tabular}{l|l}
\hline Real (I) Output (Complex to Real Enabled) & Complex (I/Q) Outputs (Complex to Real Disabled) \\
\hline HB4 FIR + HB3 FIR + HB2 FIR + HB1 FIR (DCM \({ }^{\mathbf{1}}=\mathbf{1 6 )}\) & HB4 FIR + HB3 FIR + HB2 FIR + HB1 FIR (DCM \(\left.{ }^{\mathbf{1}}=\mathbf{1 6}\right)\) \\
\hline Not applicable & N \\
Not applicable & \(\mathrm{N}+1\) \\
Not applicable & \(\mathrm{N}+2\) \\
Not applicable & \(\mathrm{N}+3\) \\
\hline
\end{tabular}
\({ }^{1}\) DCM means decimation.

\section*{AD6679}

For example, if the chip decimation ratio is set to decimate by 4 , DDC 0 is set to use HB2 + HB1 filters (complex outputs, decimate by 4 ) and DDC 1 is set to use HB4 + HB3 + HB2 + HB1 filters
(real outputs, decimate by 8 ). DDC 1 repeats its output data two times for every one DDC 0 output. The resulting output samples are shown in Table 18.

Table 18. DDC Output Samples When Chip DCM \(^{1}=4\), DDC 0 DCM \(^{1}=4\) (Complex), and DDC 1 DCM \(^{1}=8\) (Real)
\begin{tabular}{|c|c|c|c|c|}
\hline \multirow[b]{2}{*}{DDC Input Samples} & \multicolumn{2}{|r|}{DDC 0} & \multicolumn{2}{|r|}{DDC 1} \\
\hline & Output Port I & Output Port Q & Output Port I & Output Port Q \\
\hline N & 10 (N) & Q0 (N) & 11 (N) & Not applicable \\
\hline \(\mathrm{N}+1\) & & & & \\
\hline \(N+2\) & & & & \\
\hline \(\mathrm{N}+3\) & & & & \\
\hline \(\mathrm{N}+4\) & \(10(N+1)\) & Q0 ( \(\mathrm{N}+1\) ) & & \\
\hline \(\mathrm{N}+5\) & & & & \\
\hline \(N+6\) & & & & \\
\hline \(\mathrm{N}+7\) & & & & \\
\hline \(\mathrm{N}+8\) & \(10(\mathrm{~N}+2)\) & Q0 ( \(\mathrm{N}+2\) ) & \(11(\mathrm{~N}+1)\) & Not applicable \\
\hline \(N+9\) & & & & \\
\hline \(N+10\) & & & & \\
\hline \(N+11\) & & & & \\
\hline \(\mathrm{N}+12\) & \(10(\mathrm{~N}+3)\) & Q0 ( \(\mathrm{N}+3\) ) & & \\
\hline \(N+13\) & & & & \\
\hline \(N+14\) & & & & \\
\hline N+15 & & & & \\
\hline
\end{tabular}
\({ }^{1}\) DCM means decimation.

\section*{FREQUENCY TRANSLATION GENERAL DESCRIPTION}

Frequency translation is accomplished by using a 12-bit complex NCO with a digital quadrature mixer. This stage translates either a real or complex input signal from an IF to a baseband complex digital output (carrier frequency \(=0 \mathrm{~Hz}\) ).
The frequency translation stage of each DDC can be controlled individually and supports four different IF modes using Bits[5:4] of the DDC control registers (Register 0x310, Register 0x330, Register 0x350, and Register 0x370). These IF modes are
- Variable IF mode
- 0 Hz IF, or zero IF (ZIF), mode
- \(\mathrm{f}_{\mathrm{s}} / 4 \mathrm{~Hz}\) IF mode
- Test mode

\section*{Variable IF Mode}

The NCO and the mixers are enabled. The NCO output frequency can be used to digitally tune the IF frequency.

\section*{0 Hz IF (ZIF) Mode}

The mixers are bypassed, and the NCO is disabled.

\section*{\(f_{s} / \mathbf{4} \mathbf{H z}\) IF Mode}

The mixers and the NCO are enabled in a special downmixing by \(\mathrm{f}_{\mathrm{s}} / 4\) mode to save power.

\section*{Test Mode}

The input samples are forced to 0.999 to positive full scale. The NCO is enabled. This test mode allows the NCOs to drive the decimation filters directly.
Figure 65 and Figure 66 show examples of the frequency translation stage for both real and complex inputs.


Figure 65. DDC NCO Frequency Tuning Word Selection—Real Inputs


Figure 66. DDC NCO Frequency Tuning Word Selection—Complex Inputs

\section*{DDC NCO PLUS MIXER LOSS AND SFDR}

When mixing a real input signal down to baseband, 6 dB of loss is introduced in the signal due to filtering of the negative image. The NCO introduces an additional 0.05 dB of loss. The total loss of a real input signal mixed down to baseband is 6.05 dB . For this reason, it is recommended to compensate for this loss by enabling the 6 dB of gain in the gain stage of the DDC to recenter the dynamic range of the signal within the full scale of the output bits.

When mixing a complex input signal down to baseband, the maximum value each \(\mathrm{I} / \mathrm{Q}\) sample can reach is \(1.414 \times\) full scale after it passes through the complex mixer. To avoid an overrange of the I/Q samples and to keep the data bit-widths aligned with real mixing, 3.06 dB of loss is introduced in the mixer for complex signals. The NCO introduces an additional 0.05 dB of loss. The total loss of a complex input signal mixed down to baseband is -3.11 dB .

The worst case spurious signal from the NCO is greater than 102 dBc SFDR for all output frequencies.

\section*{NUMERICALLY CONTROLLED OSCILLATOR}

The AD6679 has a 12-bit NCO for each DDC that enables the frequency translation process. The NCO allows the input spectrum to be tuned to dc, where it can be effectively filtered by the subsequent filter blocks to prevent aliasing. The NCO can be set up by providing a frequency tuning word (FTW) and a phase offset word (POW).

\section*{Setting Up the NCO FTW and POW}

The NCO frequency value is given by the 12 -bit, twos complement number entered in the NCO FTW. Frequencies between \(-\mathrm{f}_{\mathrm{s}} / 2\) and \(+\mathrm{f}_{\mathrm{s}} / 2\) ( \(\mathrm{f}_{\mathrm{s}} / 2\) excluded) are represented using the following frequency words:
- \(0 x 800\) represents a frequency of \(-\mathrm{f}_{\mathrm{S}} / 2\).
- \(0 x 000\) represents dc (frequency is 0 Hz ).
- \(0 x 7 \mathrm{FF}\) represents a frequency of \(+\mathrm{f}_{\mathrm{s}} / 2-\mathrm{f}_{\mathrm{s}} / 2^{12}\).

Calculate the NCO frequency tuning word using the following equation:
\[
N C O_{-} F T W=\operatorname{round}\left(2^{12} \frac{\bmod \left(f_{C}, f_{S}\right)}{f_{S}}\right)
\]
where:
NCO_FTW is a 12-bit, twos complement number representing the NCO FTW.
\(f_{\mathrm{C}}\) is the desired carrier frequency in Hz .
\(f_{s}\) is the AD6679 sampling frequency (clock rate) in Hz .
\(\bmod ()\) is a remainder function. For example, \(\bmod (110,100)=\) 10 and for negative numbers, \(\bmod (-32,10)=-2\).
round( ) is a rounding function. For example, round(3.6) \(=4\) and for negative numbers, round \((-3.4)=-3\).

Note that this equation applies to the aliasing of signals in the digital domain (that is, aliasing introduced when digitizing analog signals).

For example, if the ADC sampling frequency \(\left(\mathrm{f}_{\mathrm{s}}\right)\) is 500 MSPS and the carrier frequency \(\left(\mathrm{f}_{\mathrm{c}}\right)\) is 140.312 MHz , then
\(N C O \_F T W=\) round \(\left(2^{12} \frac{\bmod (140.312,500)}{500}\right)=1149 \mathrm{MHz}\)
This, in turn, converts to \(0 \times 47 \mathrm{D}\) in the 12 -bit twos complement representation for NCO_FTW. Calculate the actual carrier frequency, \(\mathrm{f}_{\mathrm{C} \_A C T U A L}\), based on the following equation:
\[
f_{C_{-} A C T U A L}=\frac{N C O_{-} F T W \times f_{S}}{2^{12}}=140.26 \mathrm{MHz}
\]

A 12-bit POW is available for each NCO to create a known phase relationship between multiple AD6679 chips or individual DDC channels inside one AD6679 chip.

The following procedure must be followed to update the FTW and/or POW registers to ensure proper operation of the NCO:
1. Write to the FTW registers for all the DDCs.
2. Write to the POW registers for all the DDCs.
3. Synchronize the NCOs either through the DDC NCO soft reset bit (Register 0x300, Bit 4), accessible through the SPI or through the assertion of the SYNC \(\pm\) pin.

It is important to note that the NCOs must be synchronized either through the SPI or through the SYNC \(\pm\) pin after all writes to the FTW or POW registers are complete. This synchronization is necessary to ensure the proper operation of the NCO.

\section*{NCO Synchronization}

Each NCO contains a separate phase accumulator word (PAW) that determines the instantaneous phase of the NCO. The initial reset value of each PAW is determined by the POW. The phase increment value of each PAW is determined by the FTW. See the Setting Up the NCO FTW and POW section for more information.

Use the following two methods to synchronize multiple PAWs within the chip:
- Using the SPI. Use the DDC NCO soft reset bit in the DDC synchronization control register (Register 0x300, Bit 4) to reset all the PAWs in the chip. This is accomplished by setting the DDC NCO soft reset bit high and then setting this bit low. Note that this method synchronizes DDC channels within the same AD6679 chip only.
- Using the SYNC \(\pm\) pins. When the SYNC \(\pm\) pins are enabled in the SYNC \(\pm\) control registers (Register 0x120 and Register 0x121) and the DDC synchronization is enabled in the DDC synchronization control register (Register 0x300, Bits[1:0]), any subsequent SYNC \(\pm\) event resets all the PAWs in the chip. Note that this method synchronizes DDC channels within the same AD6679 chip or DDC channels within separate AD6679 chips.

\section*{Mixer}

The NCO is accompanied by a mixer. Its operation is similar to an analog quadrature mixer. It performs the downconversion of input signals (real or complex) by using the NCO frequency as a local oscillator. For real input signals, this mixer performs a real mixer operation (with two multipliers). For complex input signals, the mixer performs a complex mixer operation (with four multipliers and two adders). The mixer adjusts its operation based on the input signal (real or complex) provided to each individual channel. The selection of real or complex inputs can be controlled individually for each DDC block using Bit 7 of the DDC control registers (Register 0x310, Register 0x330, Register 0x350, and Register 0x370).

\section*{FIR FILTERS}

\section*{OVERVIEW}

There are four sets of decimate by 2, low-pass, half-band, FIR filters (labeled HB1 FIR, HB2 FIR, HB3 FIR, and HB4 FIR in Figure 63) following the frequency translation stage. After the carrier of interest is tuned down to dc (carrier frequency \(=\) 0 Hz ), these filters efficiently lower the sample rate, while providing sufficient alias rejection from unwanted adjacent carriers around the bandwidth of interest.

HB1 FIR is always enabled and cannot be bypassed. The HB2, HB3, and HB4 FIR filters are optional and can be bypassed for higher output sample rates.
Table 20 shows the different bandwidths selectable by including different half-band filters. In all cases, the DDC filtering stage on the AD6679 provides \(<-0.001 \mathrm{~dB}\) of pass-band ripple and \(>100 \mathrm{~dB}\) of stop band alias rejection.

Table 21 shows the amount of stop-band alias rejection for multiple pass-band ripple/cutoff points. The decimation ratio of the filtering stage of each DDC can be controlled individually through Bits[1:0] of the DDC control registers (Register 0x310, Register 0x330, Register 0x350, and Register 0x370).

\section*{HALF-BAND FILTERS}

The AD6679 offers four half-band filters to enable digital signal processing of the ADC converted data. These half-band filters are bypassable and can be individually selected.

\section*{HB4 Filter}

The first decimate by 2, half-band, low-pass, FIR filter (HB4) uses an 11-tap, symmetrical, fixed coefficient filter implementa-
tion that is optimized for low power consumption. The HB4 filter is used only when complex outputs (decimate by 16) or real outputs (decimate by 8 ) are enabled; otherwise, it is bypassed. Table 19 and Figure 67 show the coefficients and response of the HB4 filter.

Table 19. HB4 Filter Coefficients
\begin{tabular}{l|l|l}
\hline \begin{tabular}{l} 
HB4 Coefficient \\
Number
\end{tabular} & \begin{tabular}{l} 
Normalized \\
Coefficient
\end{tabular} & \begin{tabular}{l} 
Decimal \\
Coefficient (15-Bit)
\end{tabular} \\
\hline C1, C11 & 0.006042 & 99 \\
C2, C10 & 0 & 0 \\
C3, C9 & -0.049316 & -808 \\
C4, C8 & 0 & 0 \\
C5, C7 & 0.293273 & 4805 \\
C6 & 0.500000 & 8192 \\
\hline
\end{tabular}


Figure 67. HB4 Filter Response

Table 20. DDC Filter Characteristics
\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|}
\hline \multirow[t]{2}{*}{\begin{tabular}{l}
ADC \\
Sample \\
Rate \\
(MSPS)
\end{tabular}} & \multirow[b]{2}{*}{Half Band Filter Selection} & \multicolumn{2}{|r|}{Real Output} & \multicolumn{2}{|r|}{Complex (I/Q) Output} & \multirow[t]{2}{*}{\begin{tabular}{l}
Alias \\
Protected Bandwidth (MHz)
\end{tabular}} & \multirow[b]{2}{*}{Ideal SNR Improvement \(^{1}\) (dB)} & \multirow[t]{2}{*}{\begin{tabular}{l}
Pass- \\
Band \\
Ripple \\
(dB)
\end{tabular}} & \multirow[b]{2}{*}{\begin{tabular}{l}
Alias \\
Rejection \\
(dB)
\end{tabular}} \\
\hline & & Decimation Ratio & Output Sample Rate (MSPS) & Decimation Ratio & Output Sample Rate (MSPS) & & & & \\
\hline \multirow[t]{4}{*}{500} & HB1 & 1 & 500 & 2 & 250 (I) + 250 (Q) & 192.5 & 1 & <-0.001 & >100 \\
\hline & \(\mathrm{HB} 1+\mathrm{HB} 2\) & 2 & 250 & 4 & \(125(\mathrm{I})+125\) (Q) & 96.3 & 4 & & \\
\hline & \(\mathrm{HB} 1+\mathrm{HB} 2+\mathrm{HB} 3\) & 4 & 125 & 8 & \(62.5(\mathrm{I})+62.5\) (Q) & 48.1 & 7 & & \\
\hline & \[
\begin{aligned}
& \mathrm{HB} 1+\mathrm{HB} 2+\mathrm{HB} 3 \\
& +\mathrm{HB} 4
\end{aligned}
\] & 8 & 62.5 & 16 & 31.25 (I) + 31.25 (Q) & 24.1 & 10 & & \\
\hline
\end{tabular}
\({ }^{1}\) Ideal SNR improvement due to oversampling and filtering = 10log(bandwidth/( \(\left.\mathrm{f}_{\mathrm{s}} / 2\right)\) ).
Table 21. DDC Filter Alias Rejection
\begin{tabular}{l|l|l|l}
\hline \begin{tabular}{l} 
Alias Rejection \\
(dB)
\end{tabular} & \begin{tabular}{l} 
Pass-Band Ripple/Cutoff \\
Point (dB)
\end{tabular} & \begin{tabular}{l} 
Alias Protected Bandwidth for Real \\
(I) Outputs \({ }^{1}\)
\end{tabular} & \begin{tabular}{l} 
Alias Protected Bandwidth for Complex \\
(I/Q) Outputs
\end{tabular} \\
\hline\(>100\) & \(<-0.001\) & \(<38.5 \% \times\) fout & \(<77 \% \times\) fout \\
90 & \(<-0.001\) & \(<38.7 \% \times\) fout & \(<77.4 \% \times\) fout \\
85 & \(<-0.001\) & \(<38.9 \% \times\) fout & \(<40 \% \times\) fout \\
63.3 & \(<-0.006\) & \(44.4 \% \times\) fout & \(<77.8 \% \times\) fout \\
25 & -0.5 & \(45.6 \% \times\) fout & \(880 \% \times\) fout \\
19.3 & -1.0 & \(48 \% \times\) fout & \(91.8 \% \times\) fout \\
10.7 & -3.0 & \(96 \% \times\) fout & \\
\hline
\end{tabular}

\footnotetext{
\({ }^{1} f_{\text {out }}=A D C\) input sample rate \(\div D D C\) decimation.
}

\section*{AD6679}

\section*{HB3 Filter}

The second decimate by 2 , half-band, low-pass, FIR filter (HB3) uses an 11-tap, symmetrical, fixed coefficient filter implementation that is optimized for low power consumption. The HB3 filter is only used when complex outputs (decimate by 8 or 16) or real outputs (decimate by 4 or 8 ) are enabled; otherwise, it is bypassed. Table 22 and Figure 68 show the coefficients and response of the HB3 filter.

Table 22. HB3 Filter Coefficients
\begin{tabular}{l}
\begin{tabular}{l}
\begin{tabular}{l} 
HB3 Coefficient \\
Number
\end{tabular} \\
\hline C1, C11 \\
C2, C10 \\
C3, C9 \\
C4, C8 \\
C5, C7 \\
C6
\end{tabular} \\
\hline
\end{tabular}

\section*{HB2 Filter}

The third decimate by 2, half-band, low-pass, FIR filter (HB2) uses a 19-tap, symmetrical, fixed coefficient filter implementation that is optimized for low power consumption.

The HB2 filter is only used when complex or real outputs (decimate by 4,8 , or 16 ) are enabled; otherwise, it is bypassed.
Table 23 and Figure 69 show the coefficients and response of the HB2 filter.

Table 23. HB2 Filter Coefficients
\begin{tabular}{l|l|l}
\hline \begin{tabular}{l} 
HB2 Coefficient \\
Number
\end{tabular} & \begin{tabular}{l} 
Normalized \\
Coefficient
\end{tabular} & \begin{tabular}{l} 
Decimal Coefficient \\
\((19-\) Bit \()\)
\end{tabular} \\
\hline C1, C19 & 0.000614 & 161 \\
C2, C18 & 0 & 0 \\
C3, C17 & -0.005066 & -1328 \\
C4, C16 & 0 & 0 \\
C5, C15 & 0.022179 & 5814 \\
C6, C14 & 0 & 0 \\
C7, C13 & -0.073517 & \(-19,272\) \\
C8, C12 & 0 & 0 \\
C9, C11 & 0.305786 & 80,160 \\
C10 & 0.500000 & 131,072 \\
\hline
\end{tabular}


Figure 69. HB2 Filter Response

\section*{HB1 Filter}

The fourth and final decimate by 2 , half-band, low-pass, FIR filter (HB1) uses a 55 -tap, symmetrical, fixed coefficient filter implementation that is optimized for low power consumption. The HB1 filter is always enabled and cannot be bypassed. Table 24 and Figure 70 show the coefficients and response of the HB1 filter.

Table 24. HB1 Filter Coefficients
\begin{tabular}{l|l|l}
\hline \begin{tabular}{l} 
HB1 Coefficient \\
Number
\end{tabular} & \begin{tabular}{l} 
Normalized \\
Coefficient
\end{tabular} & \begin{tabular}{l} 
Decimal \\
Coefficient (21-Bit)
\end{tabular} \\
\hline C1, C55 & -0.000023 & -24 \\
C2, C54 & 0 & 0 \\
C3, C53 & 0.000097 & 102 \\
C4, C52 & 0 & 0 \\
C5, C51 & -0.000288 & -302 \\
C6, C50 & 0 & 0 \\
C7, C49 & 0.000696 & 730 \\
C8, C48 & 0 & 0 \\
C9, C47 & -0.0014725 & -1544 \\
C10, C46 & 0 & 0 \\
C11, C45 & 0.002827 & 2964 \\
C12, C44 & 0 & 0 \\
C13, C43 & -0.005039 & -5284 \\
C14, C42 & 0 & 0 \\
C15, C41 & 0.008491 & 8903 \\
C16, C40 & 0 & 0 \\
C17, C39 & -0.013717 & \(-14,383\) \\
C18, C38 & 0 & 0 \\
C19, C37 & 0.021591 & 22,640 \\
C20, C36 & 0 & 0 \\
C21, C35 & -0.033833 & \(-35,476\) \\
C22, C34 & 0 & 0 \\
C23, C33 & 0.054806 & 57,468 \\
C24, C32 & 0 & 0 \\
C25, C31 & -0.100557 & \(-105,442\) \\
C26, C30 & 0 & 0 \\
C27, C29 & 0.316421 & 331,792 \\
C28 & 0.500000 & 524,288 \\
\hline
\end{tabular}


Figure 70. HB1 Filter Response

\section*{DDC GAIN STAGE}

Each DDC contains an independently controlled gain stage. The gain is selectable as either 0 dB or 6 dB . When mixing a real input signal down to baseband, it is recommended that the user enable the 6 dB of gain to recenter the dynamic range of the signal within the full scale of the output bits.
When mixing a complex input signal down to baseband, the mixer has already recentered the dynamic range of the signal within the full scale of the output bits, and no additional gain is necessary. However, the optional 6 dB gain compensates for low signal strengths. The downsample by 2 portion of the HB1 FIR filter is bypassed when using the complex to real conversion stage.

\section*{DDC COMPLEX TO REAL CONVERSION}

Each DDC contains an independently controlled complex to real conversion block. The complex to real conversion block reuses the last filter (HB1 FIR) in the filtering stage along with an \(\mathrm{f}_{\mathrm{s}} / 4\) complex mixer to upconvert the signal. After upconverting the signal, the Q portion of the complex mixer is no longer needed and is dropped.
Figure 71 shows a simplified block diagram of the complex to real conversion.


Figure 71. Complex to Real Conversion Block

\section*{DDC EXAMPLE CONFIGURATIONS}

Table 25 describes the register settings for multiple DDC example configurations.
Table 25. DDC Example Configurations
\begin{tabular}{|c|c|c|c|c|c|c|}
\hline Chip Application Layer & Chip Decimation Ratio & \begin{tabular}{l}
DDC \\
Input \\
Type
\end{tabular} & DDC Output Type & Bandwidth Per DDĆㅗㄹ & No. of Virtual Converters Required & Register Settings \({ }^{2}\) \\
\hline One DDC & 2 & Complex & Complex & \(38.5 \% \times \mathrm{f}_{\mathrm{s}}\) & 2 & \begin{tabular}{l}
Register \(0 \times 200=0 \times 01\) (one DDC; I/Q selected) \\
Register 0x201 = 0x01 (chip decimate by 2) \\
Register \(0 \times 310=0 \times 83\) (complex mixer, 0 dB gain, variable IF, complex outputs, HB1 filter) \\
Register \(0 \times 311=0 \times 04\) (DDC I input = ADC \\
Channel A, DDC Q input = ADC Channel B) \\
Register 0x314, Register 0x315, Register 0x320, Register \(0 \times 321=\) FTW and POW set as required by application for DDC 0
\end{tabular} \\
\hline One DDC & 4 & Complex & Complex & \(19.25 \% \times \mathrm{fs}\) & 2 & \begin{tabular}{l}
Register \(0 \times 200=0 \times 01\) (one DDC, I/Q selected) \\
Register \(0 \times 201=0 \times 02\) (chip decimate by 4 ) \\
Register 0x310=0x80 (complex mixer, 0 dB gain, variable IF, complex outputs, HB2 + HB1 filters) \\
Register \(0 \times 311=0 \times 04\) (DDC I input \(=\) ADC \\
Channel A, DDC Q input = ADC Channel B) \\
Register 0x314, Register 0×315= FTW and POW set as required by application for DDC 0
\end{tabular} \\
\hline Two DDCs & 2 & Real & Real & 19.25\% \(\times\) fs & 2 & \begin{tabular}{l}
Register \(0 \times 200=0 \times 22\) (two DDCs, I only selected) \\
Register \(0 \times 201=0 \times 01\) (chip decimate by 2) \\
Register 0x310, Register 0×330 \(=0 \times 48\) (real mixer, \\
6 dB gain, variable IF, real output, HB2 + HB1 filters) \\
Register \(0 \times 311=0 \times 00\) (DDC 0 linput \(=A D C\) \\
Channel A, DDC 0 Q input = ADC Channel A) \\
Register 0x331 = 0x05 (DDC 1 l input \(=\) ADC \\
Channel B, DDC 1 Q input = ADC Channel B) \\
Register 0x314, Register 0x315, Register 0x320, \\
Register \(0 \times 321=\) FTW and POW set as required by application for DDC 0 \\
Register 0x334, Register 0x335, Register 0x340, Register \(0 \times 341\) = FTW and POW set as required by application for DDC 1
\end{tabular} \\
\hline Two DDCs & 2 & Complex & Complex & \(38.5 \% \times \mathrm{fs}\) & 4 & \begin{tabular}{l}
Register 0x200 = 0x22 (two DDCs, I only selected) \\
Register 0x201 = 0x01 (chip decimate by 2) \\
Register 0x310, Register 0x330=0x4B (complex \\
mixer, 6 dB gain, variable IF, complex output, HB1 \\
filter) \\
Register 0x311, Register 0x331 = 0x04 (DDC 0 \\
l input = ADC Channel A, DDC 0 Q input = ADC \\
Channel B) \\
Register 0x314, Register 0x315, Register 0x320, Register \(0 \times 321=\) FTW and POW set as required by application for DDC 0 \\
Register 0x334, Register 0x335, Register 0x340, Register \(0 \times 341=\) FTW and POW set as required by application for DDC 1
\end{tabular} \\
\hline
\end{tabular}
\begin{tabular}{|c|c|c|c|c|c|c|}
\hline \begin{tabular}{l}
Chip \\
Application Layer
\end{tabular} & Chip Decimation Ratio & DDC Input Type & DDC Output Type & \begin{tabular}{l}
Bandwidth \\
Per DDC \({ }^{1}\)
\end{tabular} & No. of Virtual Converters Required & Register Settings \({ }^{2}\) \\
\hline Two DDCs & 4 & Complex & Complex & \(19.25 \% \times \mathrm{f}_{\text {s }}\) & 4 & \begin{tabular}{l}
Register \(0 \times 200=0 \times 02\) (two DDCs, I/Q selected) Register \(0 \times 201=0 \times 02\) (chip decimate by 4 ) Register 0x310, Register \(0 \times 330=0 \times 80\) (complex mixer, 0 dB gain, variable IF, complex outputs, HB2 + HB1 filters) \\
Register 0x311, Register 0x331 = 0x04 (DDC I input = ADC Channel A, DDC Q input = ADC Channel B) Register 0x314, Register 0x315, Register 0×320, Register \(0 \times 321=\) FTW and POW set as required by application for DDC 0 \\
Register 0x334, Register 0x335, Register 0x340, Register \(0 \times 341=\) FTW and POW set as required by application for DDC 1
\end{tabular} \\
\hline Two DDCs & 4 & Complex & Real & \(9.63 \% \times \mathrm{f}_{\text {s }}\) & 2 & \begin{tabular}{l}
Register \(0 \times 200=0 \times 22\) (two DDCs, I only selected) Register \(0 \times 201=0 \times 02\) (chip decimate by 4) \\
Register 0x310, Register 0x330=0x89 (complex mixer, 0 dB gain, variable IF, real output, HB3 + HB2 + HB1 filters) \\
Register 0x311, Register 0x331 = 0x04 (DDC I input \(=\) ADC Channel \(A, D D C\) Q input \(=A D C\) Channel B) \\
Register 0x314, Register 0x315, Register 0x320, Register \(0 \times 321=\) FTW and POW set as required by application for DDC 0 \\
Register 0x334, Register 0x335, Register 0x340, Register \(0 \times 341=\) FTW and POW set as required by application for DDC 1
\end{tabular} \\
\hline Two DDCs & 4 & Real & Real & \(9.63 \% \times \mathrm{f}_{\text {s }}\) & 2 & \begin{tabular}{l}
Register \(0 \times 200=0 \times 22\) (two DDCs, I only selected) \\
Register \(0 \times 201=0 \times 02\) (chip decimate by 4 ) \\
Register 0x310, Register \(0 \times 330=0 \times 49\) (real mixer, 6 dB gain, variable IF, real output, HB3 + HB2 + HB1 filters) \\
Register \(0 \times 311=0 \times 00(\) DDC 0 linput \(=A D C\) \\
Channel A, DDC 0 Q input = ADC Channel A) \\
Register \(0 \times 331=0 \times 05\) (DDC 1 linput \(=A D C\) \\
Channel B, DDC 1 Q input = ADC Channel B) \\
Register 0x314, Register 0x315, Register 0×320, \\
Register \(0 \times 321=\) FTW and POW set as required by application for DDC 0 \\
Register 0x334, Register 0x335, Register 0x340, Register \(0 \times 341=\) FTW and POW set as required by application for DDC 1
\end{tabular} \\
\hline Two DDCs & 4 & Real & Complex & \(19.25 \% \times \mathrm{f}_{\mathrm{s}}\) & 4 & \begin{tabular}{l}
Register 0×200 = 0x02 (two DDCs, I/Q selected) \\
Register \(0 \times 201=0 \times 02\) (chip decimate by 4 ) \\
Register 0x310, Register 0x330 \(=0 \times 40\) (real mixer, 6 dB gain, variable IF, complex output, HB2 + HB1 filters) \\
Register \(0 \times 311=0 \times 00\) (DDC 0 linput \(=\) ADC Channel A, DDC 0 Q input = ADC Channel A) \\
Register 0x331 = 0x05 (DDC 1 linput = ADC Channel B, DDC 1 Q input = ADC Channel B) \\
Register 0x314, Register 0x315, Register 0x320, Register \(0 \times 321=\) FTW and POW set as required by application for DDC 0 \\
Register 0x334, Register 0x335, Register 0x340, Register \(0 \times 341=\) FTW and POW set as required by application for DDC 1
\end{tabular} \\
\hline
\end{tabular}
\begin{tabular}{|c|c|c|c|c|c|c|}
\hline \begin{tabular}{l}
Chip \\
Application Layer
\end{tabular} & Chip Decimation Ratio & DDC Input Type & DDC Output Type & Bandwidth Per DDC \({ }^{1}\) & No. of Virtual Converters Required & Register Settings \({ }^{2}\) \\
\hline Two DDCs & 8 & Real & Real & \(4.81 \% \times \mathrm{f}_{5}\) & 2 & \begin{tabular}{l}
Register \(0 \times 200=0 \times 22\) (two DDCs, I only selected) \\
Register \(0 \times 201=0 \times 03\) (chip decimate by 8 ) \\
Register 0x310, Register 0x330=0x4A (real mixer, 6 dB gain, variable IF, real output, HB4 + HB3 + HB2 + HB1 filters) \\
Register \(0 \times 311=0 \times 00\) (DDC 0 linput \(=A D C\) \\
Channel A, DDC 0 Q input = ADC Channel A) \\
Register 0x331 = 0x05 (DDC 1 I input \(=A D C\) \\
Channel B, DDC 1 Q input = ADC Channel B) \\
Register 0x314, Register 0x315, Register 0x320, \\
Register \(0 \times 321=\) FTW and POW set as required by application for DDC 0 \\
Register 0x334, Register 0x335, Register 0x340, Register \(0 \times 341=\) FTW and POW set as required by application for DDC 1
\end{tabular} \\
\hline Four DDCs & 8 & Real & Complex & \(9.63 \% \times f_{s}\) & 8 & \begin{tabular}{l}
Register \(0 \times 200=0 \times 03\) (four DDCs, I/Q selected) \\
Register \(0 \times 201=0 \times 03\) (chip decimate by 8 ) \\
Register 0x310, Register 0x330, Register 0x350, \\
Register \(0 \times 370=0 \times 41\) (real mixer, 6 dB gain, \\
variable IF, complex output, HB3 + HB2 + HB1 \\
filters) \\
Register 0x311 = 0x00 (DDC 0 linput = ADC \\
Channel A, DDC 0 Q input = ADC Channel A) \\
Register \(0 \times 331=0 \times 00\) (DDC 1 I input \(=A D C\) \\
Channel A, DDC 1 Q input = ADC Channel A) \\
Register 0x351 = 0x05 (DDC 21 input = ADC \\
Channel B, DDC 2 Q input = ADC Channel B) \\
Register 0x371 = 0x05 (DDC 3 l input = ADC \\
Channel B, DDC 3 Q input = ADC Channel B) \\
Register 0x314, Register 0x315, Register 0x320, \\
Register \(0 \times 321=\) FTW and POW set as required by application for DDC 0 \\
Register 0x334, Register 0x335, Register 0x340, Register \(0 \times 341=\) FTW and POW set as required by application for DDC 1 \\
Register 0x354, Register 0x355, Register 0x360, Register \(0 \times 361=\) FTW and POW set as required by application for DDC 2 \\
Register 0x374, Register 0x375, Register 0x380, Register \(0 \times 381=\) FTW and POW set as required by application for DDC 3
\end{tabular} \\
\hline Four DDCs & 8 & Real & Real & \(4.81 \% \times \mathrm{f}_{\mathrm{S}}\) & 4 & \begin{tabular}{l}
Register \(0 \times 200=0 \times 23\) (four DDCs, I only selected) \\
Register \(0 \times 201=0 \times 03\) (chip decimate by 8 ) \\
Register 0x310, Register 0x330, Register 0x350, \\
Register \(0 \times 370=0 \times 4 \mathrm{~A}\) (real mixer, 6 dB gain, \\
variable IF, real output, HB4 + HB3 + HB2 + HB1 \\
filters) \\
Register \(0 \times 311=0 \times 00\) (DDC 01 input \(=\) ADC \\
Channel A, DDC 0 Q input = ADC Channel A) \\
Register \(0 \times 331=0 \times 00\) (DDC 1 l input \(=\) ADC \\
Channel A, DDC 1 Q input = ADC Channel A) \\
Register \(0 \times 351=0 \times 05\) (DDC 21 input \(=A D C\) \\
Channel B, DDC 2 Q input = ADC Channel B) \\
Register 0x371 = 0x05 (DDC 3 linput \(=A D C\) \\
Channel B, DDC 3 Q input = ADC Channel B)
\end{tabular} \\
\hline
\end{tabular}
\(\left.\begin{array}{l|l|l|l|l|l}\hline \begin{array}{l}\text { Chip } \\
\text { Application } \\
\text { Layer }\end{array} & \begin{array}{l}\text { Chip } \\
\text { Decimation } \\
\text { Ratio }\end{array} & \begin{array}{l}\text { DDC } \\
\text { Input } \\
\text { Type }\end{array} & \begin{array}{l}\text { DDC } \\
\text { Output } \\
\text { Type }\end{array} & \begin{array}{l}\text { Bandwidth } \\
\text { Per DDC }\end{array} & \begin{array}{l}\text { No. of Virtual } \\
\text { Converters } \\
\text { Required }\end{array} \\
\hline & & & & & \begin{array}{l}\text { Register 0x314, Register 0x315, Register 0x320, } \\
\text { Register 0x321 = FTW and POW set as required } \\
\text { by application for DDC 0 }\end{array} \\
\text { Register 0x334, Register 0x335, Register 0x340, } \\
\text { Register 0x341 = FTW and POW set as required } \\
\text { by application for DDC 1 }\end{array}\right]\)\begin{tabular}{l} 
Register 0x354, Register 0x355, Register 0x360, \\
Register 0x361 = FTW and POW set as required \\
by application for DDC 2
\end{tabular}

\footnotetext{
\({ }^{1} \mathrm{f}_{\mathrm{s}}\) is the ADC sample rate. Bandwidths listed are \(<-0.001 \mathrm{~dB}\) of pass-band ripple and \(>100 \mathrm{~dB}\) of stop band alias rejection.
\({ }^{2}\) The NCOs must be synchronized either through the SPI or through the SYNC \(\pm\) pins after all writes to the FTW or POW registers are complete. This is necessary to ensure the proper operation of the NCO. See the NCO Synchronization section for more information.
}

\section*{NOISE SHAPING REQUANTIZER (NSR)}

When operating the AD6679 with the NSR enabled, a decimating half-band filter that is optimized at certain input frequency bands can also be enabled. This filter offers the user the flexibility in signal bandwidth process and image rejection. Careful frequency planning can offer advantages in analog filtering preceding the ADC. The filter can function either in high-pass or low-pass mode. The filter can be optionally enabled on the AD6679 when the NSR is enabled. When operating with NSR enabled, the decimating half-band filter mode (low pass or high pass) is selected by setting Bit 7 in Register 0x41E.

\section*{DECIMATING HALF-BAND FILTER}

The AD6679 optional decimating half-band filter reduces the input sample rate by a factor of 2 while rejecting aliases that fall into the band of interest. For an input sample clock of 500 MHz , this reduces the output sample rate to 250 MSPS. This filter is designed to provide \(>40 \mathrm{~dB}\) of alias protection for \(39.5 \%\) of the output sample rate ( \(79 \%\) of the Nyquist band). For an ADC sample rate of 500 MSPS, the filter provides a maximum usable bandwidth of 98.75 MHz .

\section*{Half-Band Filter Coefficients}

The 19-tap, symmetrical, fixed-coefficient half-band filter has low power consumption due to its polyphase implementation. Table 26 lists the coefficients of the half-band filter in low-pass mode. In high-pass mode, Coefficient C9 is multiplied by -1 . The normalized coefficients used in the implementation and the decimal equivalent values of the coefficients are listed. Coefficients not listed in Table 26 are 0s.

Table 26. Fixed Coefficients for Half-Band Filter
\begin{tabular}{l|l|l}
\hline \begin{tabular}{l} 
Coefficient \\
Number
\end{tabular} & \begin{tabular}{l} 
Normalized \\
Coefficient
\end{tabular} & \begin{tabular}{l} 
Decimal Coefficient \\
(12-Bit)
\end{tabular} \\
\hline 0 & 0.012207 & 25 \\
C2, C16 & -0.022949 & -47 \\
C4, C14 & 0.045410 & 93 \\
C6, C12 & -0.094726 & -194 \\
C8, C10 & 0.314453 & 644 \\
C9 & 0.500000 & 1024 \\
\hline
\end{tabular}

\section*{Half-Band Filter Features}

The half-band decimating filter provides approximately \(39.5 \%\) of the output sample rate in usable bandwidth ( \(19.75 \%\) of the input sample clock). The filter provides \(>40 \mathrm{~dB}\) of rejection. The normalized response of the half-band filter in low-pass mode is shown in Figure 72. In low-pass mode, operation is allowed in the first Nyquist zone, which includes frequencies of up to \(f_{\mathrm{s}} / 2\), where \(\mathrm{f}_{\mathrm{s}}\) is the decimated sample rate. For example, with an input clock of 500 MHz , the output sample rate is 250 MSPS and \(\mathrm{f}_{\mathrm{s}} / 2=125 \mathrm{MHz}\).


Figure 72. Low-Pass Half-Band Filter Response
The half-band filter can also be utilized in high-pass mode. The usable bandwidth remains at \(39.5 \%\) of the output sample rate ( \(19.75 \%\) of the input sample clock), which is the same as in lowpass mode). Figure 73 shows the normalized response of the half-band filter in high-pass mode. In high-pass mode, operation is allowed in the second and third Nyquist zones, which includes frequencies from \(\mathrm{f}_{\mathrm{s}} / 2\) to \(3 \mathrm{f}_{\mathrm{s}} / 2\), where \(\mathrm{f}_{\mathrm{s}}\) is the decimated sample rate. For example, with an input clock of 500 MHz , the output sample rate is \(250 \mathrm{MSPS}, \mathrm{f}_{\mathrm{s}} / 2=125 \mathrm{MHz}\), and \(3 \mathrm{f}_{\mathrm{s}} / 2=375 \mathrm{MHz}\).


Figure 73. High-Pass Half-Band Filter Response

\section*{NSR OVERVIEW}

The AD6679 features an NSR to allow higher than 9-bit SNR to be maintained in a subset of the Nyquist band. The harmonic performance of the receiver is unaffected by the NSR feature. When enabled, the NSR contributes an additional 3.0 dB of loss to the input signal, such that a 0 dBFS input is reduced to -3.0 dBFS at the output pins. This loss does not degrade the SNR performance of the AD6679.
The NSR feature can be independently controlled per channel via the SPI.
Two different bandwidth modes are provided; select the mode from the SPI port. In each of the two modes, the center frequency
of the band can be tuned such that IFs can be placed anywhere in the Nyquist band. The NSR feature is enabled by default on the AD6679. The bandwidth and mode of the NSR operation are selected by setting the appropriate bits in Register 0x420 and Register 0x422. By selecting the appropriate profile and mode bits in these two registers, the NSR feature can be enabled for the desired mode of operation.

\section*{\(\mathbf{2 1 \%}\) BW Mode (>100 MHz at 491.52 MSPS)}

The first NSR mode offers excellent noise performance across a bandwidth that is \(21 \%\) of the ADC output sample rate ( \(42 \%\) of the Nyquist band) and can be centered by setting the NSR mode bits in the NSR mode register (Address 0x420) to 000. In this mode, the useful frequency range can be set using the 6-bit tuning word in the NSR tuning register (Address 0x422). There are 59 possible tuning words (TW), from 0 to 58 ; each step is \(0.5 \%\) of the ADC sample rate. The following three equations describe the left band edge ( \(\mathrm{f}_{0}\) ), the channel center ( \(\mathrm{f}_{\text {Center }}\) ), and the right band edge ( \(f_{1}\) ), respectively:
\[
\begin{aligned}
& f_{0}=f_{A D C} \times 0.005 \times T W \\
& f_{C E N T E R}=f_{0}+0.105 \times f_{A D C} \\
& f_{1}=f_{0}+0.21 \times f_{A D C}
\end{aligned}
\]

Figure 74 to Figure 76 show the typical spectrum that can be expected from the AD6679 in the \(21 \%\) BW mode for three different tuning words.


Figure 74.21\% BW Mode, Tuning Word \(=0\)


Figure 75. 21\% BW Mode, Tuning Word \(=26\) ( \(f_{s} / 4\) Tuning)


Figure 76.21\% BW Mode, Tuning Word \(=58\)
\(\mathbf{2 8 \%}\) BW Mode (>130 MHz at 491.52 MSPS)
The second NSR mode offers excellent noise performance across a bandwidth that is \(28 \%\) of the ADC output sample rate ( \(56 \%\) of the Nyquist band) and can be centered by setting the NSR mode bits in the NSR mode register (Address 0x420) to 001. In this mode, the useful frequency range can be set using the 6-bit tuning word in the NSR tuning register (Address 0x422). There are 44 possible tuning words (TW, from 0 to 43 ); each step is \(0.5 \%\) of the ADC sample rate. The following three equations describe the left band edge ( \(\mathrm{f}_{0}\) ), the channel center ( \(\mathrm{f}_{\text {CENTer }}\) ), and the right band edge \(\left(\mathrm{f}_{1}\right)\), respectively:
\[
\begin{aligned}
& f_{0}=f_{A D C} \times 0.005 \times T W \\
& f_{C E N T E R}=f_{0}+0.14 \times f_{A D C} \\
& f_{1}=f_{0}+0.28 \times f_{A D C}
\end{aligned}
\]

Figure 77 to Figure 79 show the typical spectrum that can be expected from the AD6679 in the \(28 \%\) BW mode for three different tuning words.


Figure 77. 28\% BW Mode, Tuning Word \(=0\)


Figure 78. 28\% BW Mode, Tuning Word \(=19\) ( \(f_{5} / 4\) Tuning)


Figure 79. 28\% BW Mode, Tuning Word \(=43\)

\section*{VARIABLE DYNAMIC RANGE (VDR)}

The AD6679 features a variable dynamic range (VDR) digital processing block to allow up to 14-bit dynamic range to be maintained in a subset of the Nyquist band. Across the full Nyquist band, a minimum of a 9-bit dynamic range is available at all times. This operation is suitable for applications such as digital predistortion processing (DPD). The harmonic performance of the receiver is unaffected by this feature. When enabled, VDR does not contribute loss to the input signal but operates by effectively changing the output resolution at the output pins. This feature can be independently controlled per channel via the SPI.

The VDR block operates in either complex or real mode. In complex mode, VDR has selectable bandwidths of \(25 \%\) and \(43 \%\) of the output sample rate. In real mode, the bandwidth of operation is limited to \(25 \%\) of the output sample rate. The bandwidth and mode of the VDR operation are selected by setting the appropriate bits in Register 0x430.
When the VDR block is enabled, input signals that violate a defined mask (signified by gray shaded areas in Figure 80) result in the reduction of the output resolution of the AD6679. The VDR block analyzes the peak value of the aggregate signal level in the disallowed zones to determine the reduction of the output resolution. To indicate that the AD6679 is reducing output, the VDR punish bit or a VDR high/low resolution bit can optionally be on the STATUS \(\pm / \mathrm{OVR} \pm\) pins by programming the appropriate value into Register 0x559. The VDR high/low resolution bit can alternatively be programmed to output on the STATUS \(\pm\) pins and simply indicates if VDR is reducing output resolution (bit value is a 1 ), or if full resolution is available (bit value is a 0 ). These VDR high/low resolution and VDR punish bits can be decoded by using Table 27. Note that only one can be output at a given time.

Table 27. VDR Reduced Output Resolution Values
\begin{tabular}{l|l|l}
\hline VDR Punish Bit & \begin{tabular}{l} 
VDR High/Low \\
Resolution Bit
\end{tabular} & \begin{tabular}{l} 
Output Resolution \\
(Bits)
\end{tabular} \\
\hline 0 & Not applicable & 14 or 13 \\
1 & Not applicable & \(\leq 12\) \\
Not applicable & 0 & 14 \\
Not applicable & 1 & \(\leq 13\) \\
\hline
\end{tabular}

The frequency zones of the mask are defined by the bandwidth mode selected in Register 0x430. The upper amplitude limit for input signals located in these frequency zones is -30 dBFS . If the input signal level in the disallowed frequency zones goes above an amplitude level of -30 dBFS (into the gray shaded areas), the VDR block triggers a reduction in the output resolution, as shown in Figure 80. The VDR block engages and begins limiting output resolution gradually as the signal amplitudes increase in the mask regions. As the signal amplitude level increases into the mask regions, the output resolution is gradually lowered. For every 6 dB increase in signal level above -30 dBFS , one bit of output resolution is discarded from the output data by the VDR block, as shown in Table 28. These zones can be tuned within the Nyquist band by setting Bits[3:0] in Register 0x434 to determine the VDR center frequency ( \(\mathrm{f}_{\mathrm{VDR}}\) ). The VDR center frequency in complex mode can be adjusted from \(1 / 16\) fs to \(15 / 16 \mathrm{fs}\) in \(1 / 16\) fs steps. In real mode, \(\mathrm{f}_{\mathrm{VDR}}\) can be adjusted from \(1 / 8\) fs to \(3 / 8\) fs in \(1 / 16\) fs steps.

Table 28. VDR Reduced Output Resolution Values
\begin{tabular}{l|l}
\hline \begin{tabular}{l} 
Signal Amplitude Violating Defined \\
VDR Mask
\end{tabular} & \begin{tabular}{l} 
Output Resolution \\
(Bits)
\end{tabular} \\
\hline Amplitude \(\leq-30 \mathrm{dBFS}\) & 14 \\
\(-30 \mathrm{dBFS}<\) amplitude \(\leq-24 \mathrm{dBFS}\) & 13 \\
\(-24 \mathrm{dBFS}<\) amplitude \(\leq-18 \mathrm{dBFS}\) & 12 \\
\(-18 \mathrm{dBFS}<\) amplitude \(\leq-12 \mathrm{dBFS}\) & 11 \\
\(-12 \mathrm{dBFS}<\) amplitude \(\leq-6 \mathrm{dBFS}\) & 10 \\
\(-6 \mathrm{dBFS}<\) amplitude \(\leq 0 \mathrm{dBFS}\) & 9 \\
\hline
\end{tabular}


Figure 80. VDR Operation—Reduction in Output Resolution

\section*{AD6679}

\section*{VDR REAL MODE}

The real mode of VDR works over a bandwidth of \(25 \%\) of the sample rate ( \(50 \%\) of the Nyquist band). The output bandwidth of the AD6679 can be \(25 \%\) only when operating in real mode. Figure 81 shows the frequency zones for the \(25 \%\) bandwidth real output VDR mode tuned to a center frequency ( \(\mathrm{f}_{\mathrm{VDR}}\) ) of \(\mathrm{f}_{\mathrm{s}} / 4\) (tuning word \(=0 x 04\) ). The frequency zones where the amplitude may not exceed -30 dBFS are the upper and lower portions of the Nyquist band signified by the red shaded areas.


Figure 81. 25\% VDR Bandwidth, Real Mode
The center frequency ( \(\mathrm{f}_{\mathrm{VDR}}\) ) of the VDR function can be tuned within the Nyquist band from \(1 / 8 \mathrm{f}_{\mathrm{s}}\) to \(3 / 8 \mathrm{f}_{\mathrm{s}}\) in \(1 / 16 \mathrm{f}_{\mathrm{s}}\) steps. In real mode, Tuning Word 2 ( 0 x 02 ) through Tuning Word 6 ( \(0 x 06\) ) are valid. Table 29 shows the relative frequency values, and Table 30 shows the absolute frequency values based on a sample rate of 491.52 MSPS.

Table 29. VDR Tuning Words and Relative Frequency Values, 25\% BW, Real Mode
\begin{tabular}{|c|c|c|c|}
\hline Tuning Word & Lower Band Edge & Center Frequency & Upper Band Edge \\
\hline 2 (0x02) & 0 & \(1 / 8 \mathrm{f}_{5}\) & 1/4 fs \\
\hline 3 (0x03) & 1/16 fs & \(3 / 16 \mathrm{fs}\) & \(5 / 16 \mathrm{fs}\) \\
\hline 4 (0x04) & \(1 / 8 \mathrm{f}\) & \(1 / 4 \mathrm{f}_{5}\) & \(3 / 8 \mathrm{f}_{5}\) \\
\hline 5 (0x05) & \(3 / 16 \mathrm{fs}\) & \(5 / 16 \mathrm{fs}\) & \(7 / 16 \mathrm{fs}\) \\
\hline 6 (0x06) & \(1 / 4 \mathrm{fs}\) & \(3 / 8 \mathrm{fs}\) & \(1 / 2 \mathrm{fs}\) \\
\hline \multicolumn{4}{|l|}{\multirow[t]{2}{*}{Table 30. VDR Tuning Words and Absolute Frequency Values, 25\% BW, Real Mode with \(\mathrm{f}_{\mathrm{s}}=491.52\) MSPS}} \\
\hline & & & \\
\hline Tuning Word & \begin{tabular}{l}
Lower Band \\
Edge (MHz)
\end{tabular} & \begin{tabular}{l}
Center \\
Frequency \\
(MHz)
\end{tabular} & \begin{tabular}{l}
Upper Band \\
Edge (MHz)
\end{tabular} \\
\hline 2 (0x02) & 0 & 61.44 & 122.88 \\
\hline 3 (0x03) & 30.72 & 92.16 & 153.6 \\
\hline 4 (0x04) & 61.44 & 122.88 & 184.32 \\
\hline 5 (0x05) & 92.16 & 153.6 & 215.04 \\
\hline 6 (0x06) & 122.88 & 184.32 & 245.76 \\
\hline
\end{tabular}

\section*{VDR COMPLEX MODE}

The complex mode of VDR works with selectable bandwidths of \(25 \%\) of the sample rate ( \(50 \%\) of the Nyquist band) and \(43 \%\) of the sample rate ( \(86 \%\) of the Nyquist band). Figure 82 and Figure 83 show the frequency zones for VDR in the complex mode. When operating VDR in complex mode, place in-phase (I) input signal data in Channel A and place quadrature (Q) signal data in Channel B.

Figure 82 shows the frequency zones for the \(25 \%\) bandwidth VDR mode with a center frequency of \(\mathrm{f}_{\mathrm{s}} / 4\) (tuning word \(=\) 0 x 04 ). The frequency zones where the amplitude may not exceed -30 dBFS are the upper and lower portions of the Nyquist band extending into the complex domain.


Figure 82. 25\% VDR Bandwidth, Complex Mode
The center frequency ( \(\mathrm{f}_{\mathrm{VDR}}\) ) of the VDR function can be tuned within the Nyquist band from 0 to \(15 / 16 f_{s}\) in \(1 / 16 f_{S}\) steps. In complex mode, Tuning Word 0 (0x00) through Tuning Word 15 ( 0 x 0 F ) are valid. Table 31 and Table 32 show the tuning words and frequency values for the \(25 \%\) complex mode. Table 31 shows the relative frequency values, and Table 32 shows the absolute frequency values based on a sample rate of 491.52 MSPS.

Table 31. VDR Tuning Words and Relative Frequency Values, 25\% BW, Complex Mode
\begin{tabular}{l|l|l|l}
\hline Tuning Word & \begin{tabular}{l} 
Lower \\
Band Edge
\end{tabular} & \begin{tabular}{l} 
Center \\
Frequency
\end{tabular} & \begin{tabular}{l} 
Upper Band \\
Edge
\end{tabular} \\
\hline \(0(0 \times 00)\) & \(-1 / 8 \mathrm{f}_{\mathrm{s}}\) & 0 & \(1 / 8 \mathrm{f}_{\mathrm{s}}\) \\
\(1(0 \times 01)\) & \(-1 / 16 \mathrm{f}_{\mathrm{s}}\) & \(1 / 16 \mathrm{f}_{\mathrm{s}}\) & \(3 / 16 \mathrm{f}_{\mathrm{s}}\) \\
\(2(0 \times 02)\) & 0 & \(1 / 8 \mathrm{f}_{\mathrm{s}}\) & \(1 / 4 \mathrm{f}_{\mathrm{s}}\) \\
\(3(0 \times 03)\) & \(1 / 16 \mathrm{f}_{\mathrm{s}}\) & \(3 / 16 \mathrm{f}_{\mathrm{s}}\) & \(5 / 16 \mathrm{f}_{\mathrm{s}}\) \\
\(4(0 \times 04)\) & \(1 / 8 \mathrm{f}_{\mathrm{s}}\) & \(1 / 4 \mathrm{f}_{\mathrm{s}}\) & \(3 / 8 \mathrm{f}_{\mathrm{s}}\) \\
\(5(0 \times 05)\) & \(3 / 16 \mathrm{f}_{\mathrm{s}}\) & \(5 / 16 \mathrm{f}_{\mathrm{s}}\) & \(7 / 16 \mathrm{f}_{\mathrm{s}}\) \\
6 (0x06) & \(1 / 4 \mathrm{f}_{\mathrm{s}}\) & \(3 / 8 \mathrm{f}_{\mathrm{s}}\) & \(1 / 2 \mathrm{f}_{\mathrm{s}}\) \\
\(7(0 \times 07)\) & \(5 / 16 \mathrm{f}_{\mathrm{s}}\) & \(7 / 16 \mathrm{f}_{\mathrm{s}}\) & \(9 / 16 \mathrm{f}_{\mathrm{s}}\) \\
\(8(0 \times 08)\) & \(3 / 8 \mathrm{f}_{\mathrm{s}}\) & \(1 / 2 \mathrm{f}_{\mathrm{s}}\) & \(5 / 8 \mathrm{f}_{\mathrm{s}}\) \\
\(9(0 \times 09)\) & \(7 / 16 \mathrm{f}_{\mathrm{s}}\) & \(9 / 16 \mathrm{f}_{\mathrm{s}}\) & \(11 / 16 \mathrm{f}_{\mathrm{s}}\) \\
\(10(0 \times 0 \mathrm{~A})\) & \(1 / 2 \mathrm{f}_{\mathrm{s}}\) & \(5 / 8 \mathrm{f}_{\mathrm{s}}\) & \(3 / 4 \mathrm{f}_{\mathrm{s}}\) \\
\(11(0 \times 0 B)\) & \(9 / 16 \mathrm{f}_{\mathrm{s}}\) & \(11 / 16 \mathrm{f}_{\mathrm{s}}\) & \(13 / 16 \mathrm{f}_{\mathrm{s}}\) \\
\(12(0 \times 0 \mathrm{C})\) & \(5 / 8 \mathrm{f}_{\mathrm{s}}\) & \(3 / 4 \mathrm{f}_{\mathrm{s}}\) & \(7 / 8 \mathrm{f}_{\mathrm{s}}\) \\
\(13(0 \times 0 \mathrm{D})\) & \(11 / 16 \mathrm{f}_{\mathrm{s}}\) & \(13 / 16 \mathrm{f}_{\mathrm{s}}\) & \(15 / 16 \mathrm{f}_{\mathrm{s}}\) \\
\(14(0 \times 0 \mathrm{E})\) & \(3 / 4 \mathrm{f}_{\mathrm{s}}\) & \(7 / 8 \mathrm{f}_{\mathrm{s}}\) & \(\mathrm{f}_{\mathrm{s}}\) \\
\(15(0 \times 0 \mathrm{~F})\) & \(13 / 16 \mathrm{f}_{\mathrm{s}}\) & \(15 / 16 \mathrm{f}_{\mathrm{s}}\) & \(17 / 16 \mathrm{f}_{\mathrm{s}}\) \\
\hline
\end{tabular}

Table 32. VDR Tuning Words and Absolute Frequency Values, 25\% BW, Complex Mode ( \(\mathrm{f}_{\mathrm{s}}=491.52\) MSPS)
\begin{tabular}{l|l|l|l}
\hline \begin{tabular}{l} 
Tuning \\
Word
\end{tabular} & \begin{tabular}{l} 
Lower \\
Band Edge \\
\((\mathbf{M H z})\)
\end{tabular} & \begin{tabular}{l} 
Center \\
Frequency \\
\((\mathbf{M H z})\)
\end{tabular} & \begin{tabular}{l} 
Upper Band \\
Edge (MHz)
\end{tabular} \\
\hline 0 (0x00) & -61.44 & 0.00 & 61.44 \\
1 (0x01) & -30.72 & 30.72 & 92.16 \\
2 (0x02) & 0.00 & 61.44 & 122.88 \\
3 (0x03) & 30.72 & 92.16 & 153.6 \\
4 (0x04) & 61.44 & 122.88 & 184.32 \\
5 (0x05) & 92.16 & 153.6 & 215.04 \\
6 (0x06) & 122.88 & 184.32 & 245.76 \\
7 (0x07) & 153.6 & 215.04 & 276.48 \\
8 (0x08) & 184.32 & 245.76 & 307.2 \\
9 (0x09) & 215.04 & 276.48 & 337.92 \\
10 (0x0A) & 245.76 & 307.2 & 368.64 \\
11 (0x0B) & 276.48 & 337.92 & 399.36 \\
12 (0x0C) & 307.2 & 368.64 & 430.08 \\
13 (0x0D) & 337.92 & 399.36 & 460.8 \\
14 (0x0E) & 368.64 & 430.08 & 491.52 \\
15 (0x0F) & 399.36 & 460.8 & 522.24 \\
\hline
\end{tabular}

Table 33 and Table 34 show the tuning words and frequency values for the \(43 \%\) complex mode. Table 33 shows the relative frequency values, and Table 34 shows the absolute frequency values based on a sample rate of 491.52 MSPS. Figure 83 shows the frequency zones for the \(43 \%\) BW VDR mode with a center frequency ( \(\mathrm{f}_{\mathrm{VDR}}\) ) of \(\mathrm{f}_{\mathrm{s}} / 4\) (tuning word \(=0 \mathrm{x} 04\) ). The frequency zones where the amplitude may not exceed -30 dBFS are the upper and lower portions of the Nyquist band extending into the complex domain.


Figure 83. 43\% VDR Bandwidth, Complex Mode

Table 33. VDR Tuning Words and Relative Frequency Values, 43\% BW, Complex Mode
\begin{tabular}{|c|c|c|c|}
\hline Tuning Word & \begin{tabular}{l}
Lower Band \\
Edge (MHz)
\end{tabular} & Center Frequency (MHz) & \begin{tabular}{l}
Upper Band \\
Edge (MHz)
\end{tabular} \\
\hline 0 (0x00) & \(-14 / 65\) fs & 0 & 14/65 fs \\
\hline 1 (0x01) & \(-11 / 72 \mathrm{f}_{5}\) & 1/16 fs & \(5 / 18 \mathrm{fs}_{5}\) \\
\hline 2 (0x02) & \(-1 / 11 \mathrm{f}_{\mathrm{s}}\) & \(1 / 8 \mathrm{f}_{5}\) & 16/47 fs \\
\hline 3 (0x03) & \(-1 / 36 \mathrm{fs}^{\text {s }}\) & \(3 / 16 \mathrm{fs}\) & 29/72 fs \\
\hline 4 (0x04) & 1/29 fs & \(1 / 4 \mathrm{fs}\) & 20/43 fs \\
\hline 5 (0x05) & 7/72 f \({ }_{5}\) & \(5 / 16 \mathrm{f}_{\mathrm{s}}\) & 19/36 fs \\
\hline 6 (0x06) & \(4 / 25 \mathrm{f}_{\mathrm{s}}\) & \(3 / 8 \mathrm{f}_{5}\) & 49/83 fs \\
\hline 7 (0x07) & \(2 / 9 \mathrm{fs}\) & \(7 / 16 \mathrm{f}_{5}\) & 47/72 fs \\
\hline 8 (0x08) & \(2 / 7 \mathrm{ff}_{5}\) & 1/2 f \({ }_{\text {s }}\) & \(5 / 7 \mathrm{f}_{5}\) \\
\hline 9 (0x09) & 25/72 fs & \(9 / 16 \mathrm{fs}\) & 7/9 fs \\
\hline 10 (0x0A) & 34/83 fs & \(5 / 8 \mathrm{fs}\) & 21/25 fs \\
\hline 11 (0x0B) & 17/36 fs & \(11 / 16 \mathrm{ff}\) & 65/72 fs \\
\hline 12 (0x0C) & 23/43 fs & 3/4 f \({ }_{\text {s }}\) & 28/29 fs \\
\hline 13 (0x0D) & 43/72 fs & \(13 / 16 \mathrm{fs}^{\text {s }}\) & 37/36 fs \\
\hline 14 (0x0E) & 31/47 fs & 7/8 fs & 12/11 fs \\
\hline 15 (0x0F) & 13/18 f & \(15 / 16 \mathrm{fs}\) & 83/72 fs \\
\hline
\end{tabular}

Table 34. VDR Tuning Words and Absolute Frequency Values, 43\% BW, Complex Mode ( \(\mathrm{f}_{\mathrm{s}}=491.52\) MSPS)
\begin{tabular}{l|l|l|l}
\hline Tuning Word & \begin{tabular}{l} 
Lower Band \\
Edge \((\mathbf{M H z})\)
\end{tabular} & \begin{tabular}{l} 
Center \\
Frequency \\
(MHz)
\end{tabular} & \begin{tabular}{l} 
Upper Band \\
Edge (MHz)
\end{tabular} \\
\hline 0 (0x00) & -105.37 & 0.00 & 105.87 \\
1 (0x01) & -75.09 & 30.72 & 136.53 \\
2 (0x02) & -44.68 & 61.44 & 167.33 \\
3 (0x03) & -13.65 & 92.16 & 197.97 \\
4 (0x04) & 16.95 & 122.88 & 228.61 \\
5 (0x05) & 47.79 & 153.6 & 259.41 \\
6 (0x06) & 78.64 & 184.32 & 290.17 \\
7 (0x07) & 109.23 & 215.04 & 320.85 \\
8 (0x08) & 140.43 & 245.76 & 351.09 \\
9 (0x09) & 170.67 & 276.48 & 382.29 \\
10 (0x0A) & 201.35 & 307.2 & 412.88 \\
11 (0x0B) & 232.11 & 337.92 & 443.73 \\
12 (0x0C) & 262.91 & 368.64 & 474.57 \\
13 (0x0D) & 293.55 & 399.36 & 505.17 \\
14 (0x0E) & 324.19 & 430.08 & 536.2 \\
15 (0x0F) & 354.99 & 460.8 & 566.61 \\
\hline
\end{tabular}

\section*{DIGITAL OUTPUTS}

The AD6679 output drivers are for standard ANSI LVDS, but optionally the drive current can be reduced using Register 0x56A. The reduced drive current for the LVDS outputs potentially reduces the digitally induced noise.
As detailed in the AN-877 Application Note, Interfacing to High Speed ADCs via SPI, the data format can be selected for offset binary, twos complement, or gray code when using the SPI control.

The AD6679 has a flexible three-state ability for the digital output pins. The three-state mode is enabled when the device is set for power-down mode.

\section*{TIMING}

The AD6679 provides latched data with a pipeline delay of 33 input sample clock cycles. Data outputs are available one propagation delay ( \(\mathrm{t}_{\mathrm{PD}}\) ) after the rising edge of the clock signal.
Minimize the length of the output data lines and the corresponding loads to reduce transients within the AD6679. These transients can degrade converter dynamic performance.

The minimum conversion rate of the AD6679 is 300 MSPS. At clock rates below 300 MSPS, dynamic performance may degrade.

\section*{DATA CLOCK OUTPUT}

The AD6679 also provides a data clock output (DCO) intended for capturing the data in an external register. Figure 4 through Figure 11 show the timing diagrams of the AD6679 output modes. The DCO relative to the data output can be adjusted using Register \(0 \times 569\). There are delay settings with approximately \(90^{\circ}\) per step ranging from \(0^{\circ}\) to \(270^{\circ}\). Data is output in a DDR format and is aligned to the rising and falling edges of the clock derived from the DCO.

\section*{ADC OVERRANGE}

The ADC overrange (OR) indicator is asserted when an overrange is detected on the input of the ADC. The overrange condition is determined at the output of the ADC pipeline and, therefore, is subject to a latency of 33 ADC clocks. An overrange at the input is indicated by the OR bit, 33 clock cycles after it occurs.

Table 35. LVDS Output Configurations \({ }^{1}\)
\begin{tabular}{|c|c|c|c|c|c|c|c|c|}
\hline \multirow[b]{2}{*}{Parallel Output Mode} & \multirow[b]{2}{*}{No. of Virtual Converters Supported} & \multirow[t]{2}{*}{Maximum Virtual Converter Resolution (Bits)} & \multirow[b]{2}{*}{\begin{tabular}{l}
Output \\
Line \\
Rate \({ }^{2,3}\)
\end{tabular}} & \multirow[b]{2}{*}{\begin{tabular}{l}
VDR \\
Supported
\end{tabular}} & \multirow[t]{2}{*}{\begin{tabular}{l}
NSR \\
Decimation Rates Supported
\end{tabular}} & \multicolumn{2}{|l|}{DDC Decimation Rates Supported} & \multirow[b]{2}{*}{Outputs Required} \\
\hline & & & & & & Real Output & Complex Output & \\
\hline Parallel Interleaved, One Virtual Converter (Register 0x568 = 0x0) & 1 & 14 & \(1 \times\) four & Yes & 1,2 & 1, 2, 4, 8 & N/A & DCO \(\pm\), OVR \(\pm\), and D0 \(\pm\) to D13 \(\pm\) \\
\hline Parallel Interleaved, Two Virtual Converters (Register 0x568 = 0x1) & 2 & 14 & \(2 \times\) fout & Yes & 1,2 & 1, 2, 4, 8 & \(2,4,8,16\) & \[
\begin{aligned}
& \mathrm{DCO} \pm, \mathrm{OVR} \pm \text {, and } \\
& \mathrm{D} 0 \pm \text { to D } 13 \pm
\end{aligned}
\] \\
\hline Channel Multiplexed, One Virtual Converter (Register 0x568 = 0×2) & 1 & 14 & \(2 \times\) fout & Yes & 1,2 & 1, 2, 4, 8 & N/A & \[
\begin{aligned}
& \mathrm{DCO} \pm, \mathrm{OVR} \pm \\
& \mathrm{ADx} / \mathrm{Dy} \pm
\end{aligned}
\] \\
\hline Channel Multiplexed, Two Virtual Converters (Register 0x568 = 0x3) & 2 & 14 & \(2 \times\) fout & Yes & 1,2 & 1, 2, 4, 8 & \(2,4,8,16\) & \(\mathrm{DCO} \pm, \mathrm{OVR} \pm, \mathrm{ADx} /\) Dy \(\pm\), and B Dx/Dy \(\pm\) \\
\hline Byte Mode, One Virtual Converter (Register 0x568 = 0x4) & 1 & 16 & \(2 \times\) fout & No & 1,2 & 1,2,4, 8 & N/A & DCO \(\pm, S T A T U S ~ \pm\), and DATA0 \(\pm\) to DATA7 \(\pm\) \\
\hline Byte Mode, Two Virtual Converters (Register 0x568 = 0x5) & 2 & 16 & \(4 \times\) four & No & 2 & 2, 4, 8 & \(2,4,8,16\) & DCO \(\pm\), STATUS \(\pm\), and DATA0 \(\pm\) to DATA7 \(\pm\) \\
\hline Byte Mode, Four Virtual Converters (Register 0x568 = 0x6) & 4 & 16 & \(8 \times\) fout & No & N/A & \(2^{4}, 4,8\) & \(24,4,8,16\) & DCO \(\pm\), STATUS \(\pm\), and DATAO \(\pm\) to DATA7 \(\pm\) \\
\hline Byte Mode, Eight Virtual Converters (Register 0x568 = 0x7) & 8 & 16 & \(16 \times\) fout & No & N/A & N/A & \(4{ }^{4}, 8,16\) & DCO \(\pm\), STATUS \(\pm\), and DATA0 \(\pm\) to DATA7 \(\pm\) \\
\hline
\end{tabular}

\footnotetext{
\({ }^{1}\) N/A means not applicable.
\({ }^{2}\) fout \(=\) ADC Sample Rate \(\div\) chip decimation ratio, where fout is the output sample rate.
\({ }^{3}\) Maximum output line rate is 1000 Mbps .
\({ }^{4}\) fout \(\leq 125\) MSPS.
}

\section*{AD6679}

Table 36. Pin Mapping Comparison Between Parallel Interleaved, Channel Multiplexed, and Byte Modes
\begin{tabular}{l|l|l|l}
\hline Pin No. & Parallel Interleaved Output & Channel Multiplexed (Even/Odd) Output & Byte Output \\
\hline K13, K14 & DCO-, DCO+ & DCO-, DCO+ & DCO-, DCO+ \\
L13, L14 & OVR-, OVR+ & OVR-, OVR+ & FCO-, FCO+ \\
M13, M14 & D13-, D13+ & A D12/D13-, A D12/D13+ & STATUS-, STATUS + \\
N14, P14 & D12-, D12+ & A D10/D11-, A D10/D11+ & DATA7-, DATA7+ \\
N13, P13 & D11-, D11+ & A D8/D9-, A D8/D9+ & DATA6-, DATA6+ \\
N12, P12 & D10-, D10+ & A D6/D7-, A D6/D7+ & DATA5-, DATA5+ \\
N11, P11 & D9-, D9+ & A D4/D5-, A D4/D5+ & DATA4-, DATA4+ \\
N10, P10 & D8-, D8+ & A D2/D3-, A D2/D3+ & DATA3-, DATA3+ \\
N9, P9 & D7-, D7+ & A D0/D1-, A D0/D1+ & DATA2-, DATA2+ \\
N5, P5 & D6-, D6+ & B D12/D13-, B D12/D13+ & DATA1-, DATA1+ \\
N4, P4 & D5-, D5+ & B D10/D11-, B D10/D11+ & DATA0-, DATA0+ \\
N3, P3 & D4-, D4+ & B D8/D9-, B D8/D9+ & Not applicable \\
N2, P2 & D3-, D3+ & B D6/D7-, B D6/D7+ & Not applicable \\
N1, P1 & D2-, D2+ & B D4/D5-, B D4/D5+ & Not applicable \\
M2, M1 & D1-, D1+ & B D2/D3-, B D2/D3+ & Not applicable \\
N6, P6 & D0-, D0+ & B D0/D1-, B D0/D1+ & Not applicable \\
\hline
\end{tabular}

\section*{MULTICHIP SYNCHRONIZATION}

The AD6679 has a SYNC \(\pm\) input that allows the user flexible options for synchronizing the internal blocks. The SYNC \(\pm\) input is a source synchronous system reference signal that enables multichip synchronization. The input clock divider, DDCs, and signal monitor block can be synchronized using the SYNC \(\pm\) input. For the highest level of timing accuracy, SYNC \(\pm\) must meet the setup and hold requirements relative to the CLK \(\pm\) input.
The flowchart in Figure 84 shows the internal mechanism by which multichip synchronization can be achieved in the AD6679.

The AD6679 supports several features that aid users in meeting the requirements for capturing a SYNC \(\pm\) signal. The SYNC \(\pm\) sample event is defined as either a synchronous low to high transition or a synchronous high to low transition. Additionally, the AD6679 allows the SYNC \(\pm\) signal to be sampled using either the rising edge or falling edge of the CLK \(\pm\) input. The AD6679 also can ignore a programmable number (up to 16) of SYNC \(\pm\) events. The SYNC \(\pm\) control options can be selected using Register 0x120 and Register 0x121.


Figure 84. Multichip Synchronization

\section*{Data Sheet}

\section*{SYNC \(\pm\) SETUP AND HOLD WINDOW MONITOR}

To assist in ensuring a valid SYNC \(\pm\) capture, the AD6679 has a SYNC \(\pm\) setup and hold window monitor. This feature allows the system designer to determine the location of the SYNC \(\pm\) signals relative to the CLK \(\pm\) signals by reading back the amount of setup and hold margin on the interface through the memory map. Figure 85 and Figure 86 show both the setup and hold
status values, respectively, for different phases of SYNC \(\pm\). The setup detector returns the status of the SYNC \(\pm\) signal before the CLK \(\pm\) edge and the hold detector returns the status of the SYNC \(\pm\) signal after the CLK \(\pm\) edge. Register 0x128 stores the status of SYNC \(\pm\) and indicates whether the SYNC \(\pm\) signal was captured by the ADC.


Figure 85. SYNC \(\pm\) Setup Detector

\section*{AD6679}


Figure 86. SYNC \(\pm\) Hold Detector
Table 37 shows the description of the contents of Register 0x128 and how to interpret them.
Table 37. SYNC \(\pm\) Setup and Hold Monitor, Register 0x128
\begin{tabular}{l|l|l}
\hline \begin{tabular}{l} 
Register 0x128, Bits[7:4] Hold \\
Status
\end{tabular} & \begin{tabular}{l} 
Register 0x128, Bits[3:0] Setup \\
Status
\end{tabular} & Description \\
\hline \(0 \times 0\) & \(0 \times 0\) to \(0 \times 7\) & \begin{tabular}{l} 
Possible setup error; the smaller this number, the smaller the setup \\
margin
\end{tabular} \\
\(0 \times 0\) to \(0 \times 8\) & \(0 \times 8\) & No setup or hold error (best hold margin) \\
\(0 \times 8\) & \(0 \times 9\) to \(0 \times F\) & No setup or hold error (best setup and hold margin) \\
\(0 \times 8\) & \(0 \times 0\) & No setup or hold error (best setup margin) \\
\(0 \times 9\) to 0xF & \(0 \times 0\) & Possible hold error; the larger this number, the smaller the hold \\
\(0 \times 0\) & \(0 \times 0\) & margin \\
\hline
\end{tabular}

\section*{TEST MODES}

\section*{ADC TEST MODES}

The AD6679 has various test options that aid in the system level implementation. The AD6679 has ADC test modes that are available in Register 0x550. These test modes are described in Table 38. When an output test mode is enabled, the analog section of the ADC is disconnected from the digital back-end blocks and the test pattern is run through the output formatting block. Some of the test patterns are subject to output formatting, and some are not. The PN generators from the PN sequence tests can be reset by setting Bit 4 or Bit 5 of Register 0x550. These tests can be performed with or without an analog signal
(if present, the analog signal is ignored); however, they do require an encode clock.
If the application mode has been set to select a DDC mode of operation, the test modes must be enabled for each DDC enabled. The test patterns can be enabled via Bit 2 and Bit 0 of Register 0x327, Register 0x347, Register 0x367, and Register 0x387, depending on which \(\operatorname{DDC}(\mathrm{s})\) have been selected. The (I) output data uses the test patterns selected for Channel A and the (Q) output data uses the test patterns selected for Channel B. For more information, see the AN-877 Application Note, Interfacing to High Speed ADCs via SPI.

Table 38. ADC Test Modes
\begin{tabular}{|c|c|c|c|c|}
\hline Output Test Mode Bit Sequence & Pattern Name & Expression & Default/Seed Value & Sample ( \(\mathrm{N}, \mathrm{N}+1, \mathrm{~N}+2, \ldots\) ) \\
\hline 0000 & Off (default) & Not applicable & Not applicable & Not applicable \\
\hline 0001 & Midscale short & 00000000000000 & Not applicable & Not applicable \\
\hline 0010 & Positive Full-scale short & 01111111111111 & Not applicable & Not applicable \\
\hline 0011 & Negative Full-scale short & 10000000000000 & Not applicable & Not applicable \\
\hline 0100 & Checkerboard & 10101010101010 & Not applicable & 0x1555, 0x2AAA, 0x1555, 0x2AAA, 0x1555 \\
\hline 0101 & PN sequence, long & \(\mathrm{x}^{23}+\mathrm{x}^{18}+1\) & 0x3AFF & 0x3FD7, 0x0002, 0x26E0, 0x0A3D, 0x1CA6 \\
\hline 0110 & PN sequence, short & \(\mathrm{x}^{9}+\mathrm{x}^{5}+1\) & 0x0092 & 0x125B, 0x3C9A, 0x2660, 0x0c65, 0x0697 \\
\hline 0111 & One-/zero-word toggle & 11111111111111 & Not applicable & 0x0000, 0x3FFF, \(0 \times 0000,0 \times 3 F F F, 0 \times 0000\) \\
\hline 1000 & User input & Register \(0 \times 551\) to Register 0×558 & Not applicable & \begin{tabular}{l}
For repeat mode: User Pattern 1[15:2], User Pattern 2[15:2], User Pattern 3[15:2], User Pattern 4[15:2], User Pattern 1[15:2]... \\
For single mode: User Pattern 1[15:2], User Pattern 2[15:2], User Pattern 3[15:2], User Pattern 4[15:2], 0x0000...
\end{tabular} \\
\hline 1111 & Ramp output & (x) \% \(2^{14}\) & Not applicable & (x) \% 2 \({ }^{14},(x+1) \% 2^{14},(x+2) \% 2^{14},(x+3) \% 2^{14}\) \\
\hline
\end{tabular}

\section*{SERIAL PORT INTERFACE (SPI)}

The AD6679 SPI allows the user to configure the converter for specific functions or operations through a structured register space provided inside the ADC. The SPI gives the user added flexibility and customization, depending on the application. Addresses are accessed via the serial port and can be written to or read from via the serial port. Memory is organized into bytes that can be further divided into fields. These fields are documented in the Memory Map section. For detailed operational information, see the Serial Control Interface Standard.

\section*{CONFIGURATION USING THE SPI}

Three pins define the SPI of this ADC: the SCLK pin, the SDIO pin, and the CSB pin (see Table 39). The SCLK (serial clock) pin is used to synchronize the read and write data presented from/to the ADC. The SDIO (serial data input/output) pin is a dual-purpose pin that allows data to be sent to and read from the internal ADC memory map registers. The CSB (chip select bar) pin is an active low control that enables or disables the read and write cycles.

Table 39. Serial Port Interface Pins
\begin{tabular}{l|l}
\hline Pin & Function \\
\hline SCLK & \begin{tabular}{l} 
Serial clock. The serial shift clock input, which \\
synchronizes serial interface reads and writes.
\end{tabular} \\
SDIO & \begin{tabular}{l} 
Serial data input/output. A dual-purpose pin that \\
typically serves as an input or an output, depending on \\
the instruction being sent and the relative position in the \\
timing frame.
\end{tabular} \\
Chip select bar. An active low control that gates the read \\
and write cycles.
\end{tabular}

The falling edge of CSB, in conjunction with the rising edge of SCLK, determines the start of the framing. See Figure 3 and Table 5 for an example of the serial timing and its definitions.

Other modes involving the CSB pin are available. The CSB pin can be held low indefinitely, which permanently enables the device; this is called streaming. The CSB pin can stall high between bytes to allow additional external timing. When CSB is tied high, SPI functions are placed in a high impedance mode. This mode turns on any SPI pin secondary functions.
All data is composed of 8 -bit words. The first bit of each individual byte of serial data indicates whether a read or write
command is issued. This bit allows the SDIO pin to change direction from an input to an output.
In addition to word length, the instruction phase determines whether the serial frame is a read or write operation, allowing the serial port to be used both to program the chip and to read the contents of the on-chip memory. If the instruction is a readback operation, performing a readback causes the SDIO pin to change direction from an input to an output at the appropriate point in the serial frame.
Data can be sent in MSB first mode or in LSB first mode. MSB first is the default configuration on power-up and can be changed via the SPI port configuration register. For more information about this and other features, see the Serial Control Interface Standard.

\section*{HARDWARE INTERFACE}

The pins described in Table 39 compose the physical interface between the user programming device and the serial port of the AD6679. The SCLK pin and the CSB pin function as inputs when using the SPI. The SDIO pin is bidirectional, functioning as an input during write phases and as an output during readback.

The SPI is flexible enough to be controlled by either FPGAs or microcontrollers. One method for SPI configuration is described in detail in the AN-812 Application Note, MicrocontrollerBased Serial Port Interface (SPI) Boot Circuit.
Do not activate the SPI port during periods when the full dynamic performance of the converter is required. Because the SCLK signal, the CSB signal, and the SDIO signal are typically asynchronous to the ADC clock, noise from these signals can degrade converter performance. If the on-board SPI bus is used for other devices, it may be necessary to provide buffers between this bus and the AD6679 to prevent these signals from transitioning at the converter inputs during critical sampling periods.

\section*{SPI ACCESSIBLE FEATURES}

Table 40 provides a brief description of the general features that are accessible via the SPI. These features are described in detail in the Serial Control Interface Standard. The AD6679 device specific features are described in the Memory Map section.

Table 40. Features Accessible Using the SPI
\begin{tabular}{l|l}
\hline Feature Name & Description \\
\hline Mode & Allows the user to set either power-down mode or standby mode \\
Clock & Allows the user to access the clock divider via the SPI \\
Test Input/Output & Allows the user to set test modes to have known data on output bits \\
Output Mode & Allows the user to set up outputs \\
Serializer/Deserializer (SERDES) Output Setup & Allows the user to vary SERDES settings, including swing and emphasis \\
\hline
\end{tabular}

\section*{MEMORY MAP}

\section*{READING THE MEMORY MAP REGISTER TABLE}

Each row in the memory map register table has eight bit locations. The memory map is roughly divided into seven sections: the Analog Devices, Inc., SPI registers, the analog input buffer control registers, ADC function registers, the DDC function registers, NSR decimate by 2 and noise shaping requantizer registers, variable dynamic range registers, and the digital outputs and test modes registers.

Table 41 (see the Memory Map Register Table section) documents the default hexadecimal value for each hexadecimal address shown. The column with the heading Bit 7 (MSB) is the start of the default hexadecimal value given. For example, Address 0x561, the output format register, has a hexadecimal default value of \(0 \times 01\). This means that Bit \(0=1\), and the remaining bits are 0 s. This setting is the default output format value, which is twos complement. For more information on this function and others, see Table 41.

\section*{Open and Reserved Locations}

All address and bit locations that are not included in Table 41 are not currently supported for this device. Write unused bits of a valid address location with 0 s unless the default value is set otherwise. Writing to these locations is required only when part of an address location is open (for example, Address \(0 \times 561\) ). If the entire address location is open (for example, Address 0x013), do not write to this address location.

\section*{Default Values}

After the AD6679 is reset, critical registers are loaded with default values. The default values for the registers are given in the memory map register table, Table 41.

\section*{Logic Levels}

An explanation of logic level terminology follows:
- "Bit is set" is synonymous with "bit is set to Logic 1" or "writing Logic 1 for the bit."
- "Clear a bit" is synonymous with "bit is set to Logic 0" or "writing Logic 0 for the bit."
- "X" denotes "don't care".

\section*{Channel Specific Registers}

Some channel setup functions such as analog input differential termination (Register 0x016) can be programmed to a different value for each channel. In these cases, channel address locations are internally duplicated for each channel. These registers and bits are designated in Table 41 as local. These local registers and bits can be accessed by setting the appropriate Channel A or Channel B bits in Register 0x008. If both bits are set, the subsequent write affects the registers of both channels. In a read cycle, set only Channel A or Channel B to read one of the two registers. If both bits are set during an SPI read cycle, the device returns the value for Channel A. Registers and bits designated as global in Table 41 affect the entire device and the channel features for which independent settings are not allowed between channels. The settings in Register 0x008 do not affect the global registers and bits.

\section*{SPI Soft Reset}

After issuing a soft reset by programming \(0 \times 81\) to Register \(0 \times 000\), the AD6679 requires 5 ms to recover. Therefore, when programming the AD6679 for application setup, ensure that an adequate delay is programmed into the firmware after asserting the soft reset and before starting the device setup.

\section*{Datapath Soft Reset}

After programming the desired clock divider settings, changing the input clock frequency, or glitching the input clock, a datapath soft reset is recommended by writing \(0 \times 02\) to Register \(0 \times 001\). This reset function restarts all the datapath and clock generation circuitry in the device. The reset occurs on the first clock cycle after the register is programmed and the device requires 5 ms to recover. This reset does not affect the contents of the memory map registers.

\section*{AD6679}

\section*{MEMORY MAP REGISTER TABLE}

All address and bit locations that are not included in Table 41 are not currently supported for this device.
Table 41. Memory Map Registers
\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|c|c|}
\hline Reg. Addr. (Hex) & Register Name & \begin{tabular}{l}
Bit 7 \\
(MSB)
\end{tabular} & Bit 6 & Bit 5 & Bit 4 & Bit 3 & Bit 2 & Bit 1 & \[
\begin{aligned}
& \text { Bit } 0 \\
& \text { (LSB) }
\end{aligned}
\] & Default & Notes \\
\hline \multicolumn{12}{|l|}{Analog Devices SPI Registers} \\
\hline 0x000 & INTERFACE_CONFIG_ A & Soft reset (self clearing): clears memory map registers & \[
\begin{aligned}
& \text { LSB first } \\
& 0=\text { MSB } \\
& 1=\text { LSB }
\end{aligned}
\] & Address ascension & 0 & 0 & Address ascension & \[
\begin{aligned}
& \text { LSB first } \\
& 0=\text { MSB } \\
& 1=\text { LSB }
\end{aligned}
\] & Soft reset (self clearing): clears memory map registers & 0x00 & \\
\hline 0x001 & INTERFACE_CONFIG_B & Single instruction & 0 & 0 & 0 & 0 & 0 & Datapath soft reset (self clearing): does not clear memory map registers & 0 & 0x00 & \\
\hline 0x002 & DEVICE_CONFIG (local) & 0 & 0 & 0 & 0 & 0 & 0 & \[
\begin{array}{r}
00=1 \\
\text { ope } \\
10=s \\
11=\text { pol }
\end{array}
\] & ormal ation andby er-down & 0x00 & \\
\hline 0x003 & CHIP_TYPE & & & & & \multicolumn{4}{|c|}{011 = high speed ADC} & \(0 \times 03\) & Read only \\
\hline 0x004 & CHIP_ID (low byte) & & & & & & & & & 0xD3 & Read only \\
\hline 0x005 & CHIP_ID (high byte) & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0x00 & Read only \\
\hline 0x006 & CHIP_GRADE & \multicolumn{4}{|c|}{Chip speed grade 0101 = 500 MSPS} & 0 & 1 & 0 & X & X & Read only \\
\hline 0x008 & Device index & 0 & 0 & 0 & 0 & 0 & 0 & Channel B & Channel A & \(0 \times 03\) & \\
\hline 0x00A & Scratch pad & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0x00 & \\
\hline 0x00B & SPI revision & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 1 & 0x01 & \\
\hline 0x00C & Vendor ID (low byte) & 0 & 1 & 0 & 1 & 0 & 1 & 1 & 0 & 0x56 & Read only \\
\hline 0x00D & Vendor ID (high byte) & 0 & 0 & 0 & 0 & 0 & 1 & 0 & 0 & 0x04 & Read only \\
\hline \multicolumn{12}{|l|}{Analog Input Buffer Control Registers} \\
\hline 0x015 & Analog Input (local) & 0 & 0 & 0 & 0 & 0 & 0 & 0 & Input disable \(0=\) normal operation 1 = input disabled & 0x00 & \\
\hline 0x016 & Input termination (local) & \multicolumn{4}{|r|}{Analog input differential termination
\[
\begin{gathered}
0000=400 \Omega \text { (default) } \\
0001=200 \Omega \\
0010=100 \Omega \\
0110=50 \Omega
\end{gathered}
\]} & 1 & 1 & 0 & 0 & 0x0C & \\
\hline 0x934 & Input capacitance & 0 & 0 & 0 & & \multicolumn{4}{|l|}{\(0 \times 1 \mathrm{~F}=3 \mathrm{pF}\) to GND (default) \(0 \times 00=1.5 \mathrm{pF}\) to GND} & 0x1F & \\
\hline
\end{tabular}
\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|c|c|}
\hline Reg. Addr. (Hex) & Register Name & \begin{tabular}{l}
Bit 7 \\
(MSB)
\end{tabular} & Bit 6 & Bit 5 & Bit 4 & Bit 3 & Bit 2 & Bit 1 & \begin{tabular}{l}
Bit 0 \\
(LSB)
\end{tabular} & Default & Notes \\
\hline 0x018 & Buffer Control 1 (local) & &  & \begin{tabular}{l}
\(0 \times\) buffer cu \\
\(5 \times\) buffer cu \\
uffer curren \\
\(5 \times\) buffer cu \\
\(.0 \times\) buffer cu \\
\(5 \times\) buffer cu \\
... \\
\(5 \times\) buffer cu
\end{tabular} & \begin{tabular}{l}
rrent \\
rrent \\
(default) \\
rrent \\
rrent \\
rrent \\
rrent
\end{tabular} & 0 & 0 & 0 & 0 & 0x20 & \\
\hline 0x019 & Buffer Control 2 (local) & (see Ta &  & \begin{tabular}{l}
Setting 1 \\
Setting 2 \\
ng 3 (default) \\
Setting 4 \\
ing per frequ
\end{tabular} & cy range) & 0 & 0 & 0 & 0 & 0x60 & \\
\hline 0x01A & Buffer Control 3 (local) & 0 & 0 & 0 & 0 & & \[
\begin{array}{r}
1000= \\
1001= \\
1010=\text { Set } \\
11 \text { for setti }
\end{array}
\] & etting etting g 3 (d per & cy range) & 0x0A & \\
\hline 0x11A & Buffer Control 4 (local) & 0 & 0 & High frequency setting \(0=\) off (default)
\[
1=\mathrm{on}
\] & 0 & 0 & 0 & 0 & 0 & 0x00 & \\
\hline 0x935 & Buffer Control 5 (local) & 0 & 0 & 0 & 0 & 0 & Low frequency operation \(0=\) off \(1=\) on (default) & 0 & 0 & 0x04 & \\
\hline 0x025 & Input full-scale range (local) & 0 & 0 & 0 & 0 & \multicolumn{4}{|c|}{Full-scale adjust
\(0000=1.94 \mathrm{~V} p-\mathrm{p}\)
\(1000=1.46 \mathrm{~V} p-\mathrm{p}\)
\(1001=1.58 \mathrm{~V} p-\mathrm{p}\)
\(1010=1.70 \mathrm{~V}-\mathrm{p}\)
\(1011=1.82 \mathrm{~V}\) p-p
\(1100=2.06 \mathrm{~V}\) p-p (default)} & 0x0C & Differential; use in conjunction with Reg. 0x030 \\
\hline 0x030 & Input full-scale control (local) & 0 & 0 & 0 & \multicolumn{3}{|l|}{\begin{tabular}{l}
Full-scale control \\
See Table 11 for recommended settings for different frequency bands; default values: \\
Full scale range \(\geq 1.82 \mathrm{~V}=001\) \\
Full scale range \(<1.82 \mathrm{~V}=110\)
\end{tabular}} & 0 & 0 & 0x04 & Used in conjunction with Reg. \(0 \times 025\) \\
\hline \multicolumn{12}{|l|}{ADC Function Registers} \\
\hline 0x024 & V_1P0 control & 0 & 0 & 0 & 0 & 0 & 0 & 0 & ```
1.0 V
reference
select
0=
internal
1=
external
``` & 0x00 & \\
\hline 0x028 & Temperature diode (local) & 0 & 0 & 0 & 0 & 0 & 0 & 0 & Diode selection \(0=\) no diode selected \(1=\) temperature diode selected & 0x00 & \\
\hline 0x03F & PDWN/STBY pin control (local) & \[
\begin{aligned}
& 0= \\
& \text { PDWN/ } \\
& \text { STBY } \\
& \text { enabled } \\
& 1= \\
& \text { disabled }
\end{aligned}
\] & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0x00 & Used in conjunction with Reg. \(0 \times 040\) \\
\hline
\end{tabular}

\section*{AD6679}
\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|c|c|}
\hline Reg. Addr. (Hex) & Register Name & \begin{tabular}{l}
Bit 7 \\
(MSB)
\end{tabular} & Bit 6 & Bit 5 & Bit 4 & Bit 3 & Bit 2 & Bit 1 & \[
\begin{aligned}
& \text { Bit } 0 \\
& \text { (LSB) }
\end{aligned}
\] & Default & Notes \\
\hline 0x040 & Chip pin control & \multicolumn{2}{|l|}{\[
\begin{gathered}
\text { PDWN/STBY function } \\
00=\text { power down } \\
01=\text { standby } \\
10=\text { disabled }
\end{gathered}
\]} & \multicolumn{3}{|r|}{Fast Detect B (FD_B) \(000=\) Fast Detect B output 111 = disabled} & \multicolumn{3}{|l|}{Fast Detect A (FD_A) \(000=\) Fast Detect A output 011 = temperature diode \(111=\) disabled} & 0x3F & \\
\hline 0x10B & Clock divider & 0 & 0 & 0 & 0 & 0 & \multicolumn{3}{|c|}{\[
\begin{aligned}
& 000=\text { divide by } 1 \\
& 001=\text { divide by } 2 \\
& 011=\text { divide by } 4 \\
& 111=\text { divide by } 8
\end{aligned}
\]} & 0x00 & \\
\hline 0x10C & Clock divider phase (local) & 0 & 0 & 0 & 0 & \multicolumn{4}{|r|}{\begin{tabular}{l}
Independently controls Channel A and Channel B clock divider phase offset \(0000=0\) input clock cycles delayed \(0001=1 / 2\) input clock cycles delayed \(0010=1\) input clock cycles delayed \(0011=1 \frac{1}{2}\) input clock cycles delayed \(0100=2\) input clock cycles delayed \(0101=21 / 2\) input clock cycles delayed ... \\
\(1111=71 / 2\) input clock cycles delayed
\end{tabular}} & 0x00 & \\
\hline 0x10D & Clock divider and SYNC \(\pm\) control & Clock divider autophase adjust \(0=\) disabled 1 = enabled & 0 & 0 & 0 & \[
\begin{array}{r}
\hline \mathrm{Cl} \\
\mathrm{ne} \\
00 \\
00 \\
01=1 \\
\text { ne } \\
10=2 \\
\text { of } \mathrm{n} \\
11=3 \\
\text { of } \mathrm{n}
\end{array}
\] & \begin{tabular}{l}
divider \\
ve skew dow negative ew ice clock of ve skew vice clocks tive skew vice clocks tive skew
\end{tabular} & \[
\begin{array}{r}
\hline \text { Clock di } \\
\text { ske } \\
00=\text { no } \\
01=1 d \\
\text { pos } \\
10=2 \\
\text { of po } \\
11=3 \\
\text { of po }
\end{array}
\] & er positive indow sitive skew ce clock of skew ice clocks ve skew ice clocks ve skew & 0x00 & Clock divider must be \(>1\) \\
\hline 0x117 & Clock delay control & 0 & 0 & 0 & 0 & 0 & 0 & 0 & Clock fine delay adjust enable \(0=\) disabled \(1=\) enabled & 0x00 & Enabling the clock fine delay adjust causes a datapath soft reset \\
\hline 0x118 & Clock fine delay & \multicolumn{8}{|c|}{\begin{tabular}{l}
Clock Fine Delay Adjust[7:0] \\
Twos complement coded control to adjust the fine sample clock skew in \(\sim 1.7 \mathrm{ps}\) steps
\[
\begin{gathered}
\leq-88=-151.7 \text { ps skew } \\
-87=-150.0 \text { ps skew } \\
\ldots \\
0=0 \text { ps skew } \\
\ldots \\
\geq+87=+150 \text { ps skew }
\end{gathered}
\]
\end{tabular}} & 0x00 & Used in conjunction with Reg. \(0 \times 117\) \\
\hline 0x11C & Clock status & 0 & 0 & 0 & 0 & 0 & 0 & 0 & \begin{tabular}{l}
\[
0=\text { no }
\] \\
input \\
clock \\
detected \\
1 = input \\
clock \\
detected
\end{tabular} & 0x00 & Read only \\
\hline 0x120 & SYNC \(\pm\) Control 1 & 0 & 0 & 0 & SYNC \(\pm\) transition select \(0=\) low to high 1 = high to low & \[
\begin{aligned}
& \text { CLK } \pm \\
& \text { edge } \\
& \text { select } \\
& 0= \\
& \text { rising } \\
& 1= \\
& \text { falling }
\end{aligned}
\] & \[
\begin{array}{r}
\text { SYNC } \pm m \\
00=d \\
01=c o \\
10=
\end{array}
\] & de select abled inuous shot & 0 & 0x00 & \\
\hline 0x121 & SYNC \(\pm\) Control 2 & 0 & 0 & 0 & 0 & \[
\begin{array}{r}
S \\
000 \\
0010 \\
1111
\end{array}
\] & \begin{tabular}{l}
\(\mathrm{C} \pm \mathrm{N}\)-shot ig \(0000=\) nex ignore the nore the firs \\
gnore the fir
\end{tabular} & \begin{tabular}{l}
re coun SYNC \(\pm\) SY SYC \(\pm\) wo SYN \\
16 SYNC
\end{tabular} & \begin{tabular}{l}
select \\
nsitions \\
ransitions \\
ansitions
\end{tabular} & 0x00 & Mode select (Reg. \(0 \times 120\), Bits[2:1]) must be N -shot \\
\hline
\end{tabular}
\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|c|c|}
\hline Reg. Addr. (Hex) & Register Name & \begin{tabular}{l}
Bit 7 \\
(MSB)
\end{tabular} & Bit 6 & Bit 5 & Bit 4 & Bit 3 & Bit 2 & Bit 1 & Bit 0
(LSB) & Default & Notes \\
\hline 0x128 & SYNC \(\pm\) Status 1 & \multicolumn{4}{|c|}{SYNC \(\pm\) hold status See Table 37} & \multicolumn{4}{|c|}{SYNC \(\pm\) setup status See Table 37} & & Read only \\
\hline 0x129 & SYNC \(\pm\) and clock divider status & 0 & 0 & 0 & 0 & \multicolumn{4}{|l|}{\begin{tabular}{l}
Clock divider phase when SYNC \(\pm\) is captured 0000 = in phase \\
\(0001=\) SYNC \(\pm\) is \(1 / 2\) cycle delayed from clock \(0010=\) SYNC \(\pm\) is 1 cycle delayed from clock \(0011=1 \frac{1}{2}\) input clock cycles delayed \(0100=2\) input clock cycles delayed \(0101=2 \frac{1}{2}\) input clock cycles delayed \\
\(1111=71 / 2\) input clock cycles delayed
\end{tabular}} & & Read only \\
\hline 0x12A & SYNC \(\pm\) counter & \multicolumn{8}{|c|}{SYNC \(\pm\) counter, Bits[7:0] increment when a SYNC \(\pm\) signal is captured} & & Read only \\
\hline 0x200 & Chip application mode & 0 & 0 & \begin{tabular}{l}
Chip Q ignore \(0=\) \\
normal (I/Q) \\
\(1=\) \\
ignore (I only)
\end{tabular} & 0 & \[
0011=
\] & \[
\begin{array}{r}
\text { Chip oper } \\
0001= \\
010=\text { DDC } 0 \\
\text { DC } 0, \text { DDC } 1 \\
111=\text { NSR er } \\
1000=\text { V }
\end{array}
\] & ting mode DC 0 on and DDC 1 DDC 2, and abled (defa R enabled & \begin{tabular}{l}
\[
\text { DDC } 3 \text { on }
\] \\
t)
\end{tabular} & 0x07 & \\
\hline 0x201 & Chip decimation ratio & 0 & 0 & 0 & 0 & 0 & Chip de
000
001
010
011
100 & \begin{tabular}{l}
imation ra \\
= decimate \\
= decimate \\
= decimate \\
= decimate \\
decimate
\end{tabular} & \[
\begin{aligned}
& \text { o select } \\
& \text { y } 1 \\
& \text { y } 2 \\
& \text { y } 4 \\
& \text { y } 8 \\
& \text { y } 16 \\
& \hline
\end{aligned}
\] & 0x00 & \\
\hline 0x228 & Customer offset & \multicolumn{8}{|c|}{Offset adjust in LSBs from +127 to -128 (twos complement format)} & 0x00 & \\
\hline 0x245 & Fast detect (FD) control (local) & 0 & 0 & 0 & 0 & \begin{tabular}{l}
Force \\
FD_A/ \\
FD_B \\
pins \\
\(0=\) \\
normal \\
func- \\
tion \\
\(1=\) \\
force to value
\end{tabular} & \begin{tabular}{l}
Force value of \\
FD_A/ \\
FD_B \\
pins; if force pins is true, this value is output on FD_x pins
\end{tabular} & 0 & Enable fast detect output & 0x00 & \\
\hline \(0 \times 247\) & FD upper threshold LSB (local) & \multicolumn{8}{|c|}{Fast Detect Upper Threshold[7:0]} & 0x00 & \\
\hline 0x248 & FD upper threshold MSB (local) & 0 & 0 & 0 & \multicolumn{5}{|c|}{Fast Detect Upper Threshold[12:8]} & 0x00 & \\
\hline 0x249 & FD lower threshold LSB (local) & \multicolumn{8}{|c|}{Fast Detect Lower Threshold[7:0]} & 0x00 & \\
\hline 0x24A & FD lower threshold MSB (local) & 0 & 0 & 0 & \multicolumn{5}{|c|}{Fast Detect Lower Threshold[12:8]} & 0x00 & \\
\hline 0x24B & FD dwell time LSB (local) & \multicolumn{8}{|c|}{Fast Detect Dwell Time[7:0]} & 0x00 & \\
\hline 0x24C & FD dwell time MSB (local) & \multicolumn{8}{|c|}{Fast Detect Dwell Time[15:8]} & \(0 \times 00\) & \\
\hline 0x26F & Signal monitor synchronization control & 0 & 0 & 0 & 0 & 0 & 0 & \multicolumn{2}{|l|}{Synchronization mode \(00=\) disabled 01 = continuous 11 = one-shot} & 0x00 & See the Signal Monitor section \\
\hline 0x270 & Signal monitor control (local) & 0 & 0 & 0 & 0 & 0 & 0 & Peak detector \(0=\) disabled \(1=\) enabled & 0 & 0x00 & \\
\hline
\end{tabular}

\section*{AD6679}
\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|c|c|}
\hline Reg. Addr. (Hex) & Register Name & \begin{tabular}{l}
Bit 7 \\
(MSB)
\end{tabular} & Bit 6 & Bit 5 & Bit 4 & Bit 3 & Bit 2 & Bit 1 & \[
\begin{aligned}
& \text { Bit } 0 \\
& \text { (LSB) }
\end{aligned}
\] & Default & Notes \\
\hline 0x271 & Signal Monitor Period Register 0 (local) & \multicolumn{8}{|c|}{Signal Monitor Period[7:1]} & 0x80 & In decimated output clock cycles \\
\hline 0x272 & Signal Monitor Period Register 1 (local) & \multicolumn{8}{|c|}{Signal Monitor Period[15:8]} & 0x00 & In decimated output clock cycles \\
\hline \(0 \times 273\) & Signal Monitor Period Register 2 (local) & \multicolumn{8}{|c|}{Signal Monitor Period[23:16]} & 0x00 & In decimated output clock cycles \\
\hline 0x274 & Signal monitor result control (local) & 0 & 0 & 0 & Result update 1 = update results (self clear) & 0 & 0 & 0 & Result selection \(0=\) Reserved 1 = peak detector & \(0 \times 01\) & \\
\hline 0x275 & Signal Monitor Result Register 0 (local) & \multicolumn{8}{|c|}{\begin{tabular}{rl} 
& Signal Monitor Result[7:0] \\
When Register \(0 \times 0274\), Bit \(0=1\), Result Bits[19:7] \(=\) Peak Detector Absolute Value[12:0]; \\
Result Bits[6:0] \(=0\)
\end{tabular}} & & Read only, updated based on Reg. \(0 \times 274\), Bit 4 \\
\hline \(0 \times 276\) & Signal Monitor Result Register 1 (local) & \multicolumn{8}{|c|}{Signal Monitor Result[15:8]} & & Read only, updated based on Reg. 0x274, Bit 4 \\
\hline 0x277 & Signal Monitor Result Register 1 (local) & 0 & 0 & 0 & 0 & \multicolumn{4}{|c|}{Signal Monitor Result[19:16]} & & Read only, updated based on Reg. \(0 \times 274\), Bit 4 \\
\hline 0x278 & Signal monitor period counter result (local) & \multicolumn{8}{|c|}{Period Count Result[7:0]} & & Read only, updated based on Reg \(0 \times 274\), Bit 4 \\
\hline \multicolumn{12}{|l|}{Digital Downconverter (DDC) Function Registers-See the Digital Downconverter (DDC) Section} \\
\hline 0x300 & DDC synchronization control & 0 & 0 & 0 & \begin{tabular}{l}
DDC NCO \\
soft reset \\
\(0=\) normal \\
operation \\
1 = reset
\end{tabular} & 0 & 0 & \multicolumn{2}{|l|}{Synchronization mode \(00=\) disabled 01 = continuous 11 = one shot} & 0x00 & \\
\hline
\end{tabular}
\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|c|c|}
\hline Reg. Addr. (Hex) & Register Name & \begin{tabular}{l}
Bit 7 \\
(MSB)
\end{tabular} & Bit 6 & Bit 5 & Bit 4 & Bit 3 & Bit 2 & Bit 1 & Bit 0 (LSB) & Default & Notes \\
\hline 0x310 & DDC 0 control & Mixer select \(0=\) real mixer \(1=\) complex mixer & \begin{tabular}{l}
Gain select
\[
0=0 \mathrm{~dB}
\] \\
gain \(1=6 \mathrm{~dB}\) gain
\end{tabular} & \[
\begin{array}{r}
00=1 \\
\text { (mi } \\
01= \\
\text { (mixe } \\
10=\mathrm{f} \\
\text { (f) } \\
\text { (fadC) } \\
11=\mathrm{t} \\
\text { input } \\
\mathrm{N}
\end{array}
\] & \begin{tabular}{l}
mode \\
ble IF mode and NCO bled) \\
z IF mode passed, NCO bled) Hz IF mode wnmixing de) mode (mixer ced to +FS, nabled)
\end{tabular} & Complex to real enable \(0=\) disabled \(1=\) enabled & 0 & \[
\begin{array}{r}
\mathrm{De} \\
\text { (cc } \\
11= \\
00= \\
01= \\
10= \\
\text { (cc } \\
\\
11= \\
00= \\
01= \\
10=
\end{array}
\] & tion rate ect x to real bled) mate by 2 mate by 4 mate by 8 mate by 16 x to real led) mate by 1 mate by 2 mate by 4 mate by 8 & 0x00 & \\
\hline 0x311 & DDC 0 input selection & 0 & 0 & 0 & 0 & 0 & Q input select
\[
\begin{aligned}
& 0=\text { Ch. } A \\
& 1=\text { Ch. } B
\end{aligned}
\] & 0 & I input select
\[
\begin{aligned}
& 0=\text { Ch. } A \\
& 1=\text { Ch. } B
\end{aligned}
\] & 0x00 & \\
\hline 0x314 & DDC 0 frequency LSB & \multicolumn{8}{|c|}{DDC 0 NCO FTW[7:0], twos complement} & \(0 \times 00\) & \\
\hline 0x315 & DDC 0 frequency MSB & X & X & X & X & \multicolumn{4}{|l|}{DDC 0 NCO FTW[11:8], twos complement} & \(0 \times 00\) & \\
\hline 0x320 & DDC 0 phase LSB & \multicolumn{8}{|c|}{DDC 0 NCO POW[7:0], twos complement} & 0x00 & \\
\hline 0x321 & DDC 0 phase MSB & X & X & X & X & \multicolumn{4}{|l|}{DDC 0 NCO POW[11:8], twos complement} & 0x00 & \\
\hline 0x327 & DDC 0 output test mode selection & 0 & 0 & 0 & 0 & 0 & Q output test mode enable \(0=\) disabled \(1=\) enabled from Ch. B & 0 & I output test mode enable \(0=\) disabled 1 = enabled from Ch. A & 0x00 & \\
\hline 0x330 & DDC 1 control & Mixer select \(0=\) real mixer \(1=\) complex mixer & Gain select \(0=0 \mathrm{~dB}\) gain \(1=6 \mathrm{~dB}\) gain &  & mode ble IF mode and NCO bled) z IF mode passed, NCO bled) Hz IF mode wnmixing de) mode (mixer ced to +FS, nabled) & Complex to real enable \(0=\) disabled 1 = enabled & 0 & \[
\begin{aligned}
& \text { Dec } \\
& \text { (cor } \\
& 11= \\
& 00= \\
& 01= \\
& 10=0 \\
& \text { (con } \\
& 11= \\
& 00= \\
& 01= \\
& 10=
\end{aligned}
\] & tion rate ect x to real bled) mate by 2 mate by 4 mate by 8 mate by 16 x to real bled) mate by 1 mate by 2 mate by 4 mate by 8 & \(0 \times 00\) & \\
\hline 0x331 & DDC 1 input selection & 0 & 0 & 0 & 0 & 0 & Q input select
\[
\begin{aligned}
& 0=\text { Ch. } A \\
& 1=\text { Ch. } B
\end{aligned}
\] & 0 & I input select
\[
\begin{aligned}
& 0=\text { Ch. } A \\
& 1=\text { Ch. } B
\end{aligned}
\] & 0x05 & \\
\hline 0x334 & DDC 1 frequency LSB & \multicolumn{8}{|c|}{DDC 1 NCO FTW[7:0], twos complement} & \(0 \times 00\) & \\
\hline \(0 \times 335\) & DDC 1 frequency MSB & X & X & X & X & \multicolumn{4}{|l|}{DDC1 NCO FTW[11:8], twos complement} & 0x00 & \\
\hline 0x340 & DDC 1 phase LSB & \multicolumn{8}{|c|}{DDC 1 NCO POW[7:0], twos complement} & 0x00 & \\
\hline \(0 \times 341\) & DDC 1 phase MSB & X & X & X & X & \multicolumn{4}{|l|}{DDC1 NCO POW[11:8], twos complement} & 0x00 & \\
\hline 0x347 & DDC 1 output test mode selection & 0 & 0 & 0 & 0 & 0 & Q output test mode enable \(0=\) disabled \(1=\) enabled from Ch. B & 0 & I output test mode enable \(0=\) disabled 1 = enabled from Ch. A & 0x00 & \\
\hline
\end{tabular}

\section*{AD6679}
\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|c|c|}
\hline Reg. Addr. (Hex) & Register Name & \begin{tabular}{l}
Bit 7 \\
(MSB)
\end{tabular} & Bit 6 & Bit 5 & Bit 4 & Bit 3 & Bit 2 & Bit 1 & \begin{tabular}{l}
Bit 0 \\
(LSB)
\end{tabular} & Default & Notes \\
\hline 0x350 & DDC 2 control & Mixer select 0 = real mixer \(1=\) complex mixer & \begin{tabular}{l}
Gain select
\[
0=0 \mathrm{~dB}
\] \\
gain
\[
1=6 \mathrm{~dB}
\] \\
gain
\end{tabular} & \begin{tabular}{l}
\(00=\) \\
(m \\
01 \\
(mix \\
\(10=\) \\
(f \(\mathrm{f}_{\mathrm{AD}}\) \\
\(11=\) inpu
\end{tabular} & \begin{tabular}{l}
mode \\
le IF mode and NCO \\
bled) \\
IF mode assed, NCO bled) \\
Hz IF mode wnmixing de) mode (mixer ced to +FS, nabled)
\end{tabular} & Complex to real enable \(0=\) disabled 1 = enabled & 0 & \[
\begin{array}{r}
\mathrm{D} \in \\
(\mathrm{cc} \\
11= \\
00= \\
01= \\
10= \\
\text { (cc } \\
11= \\
00= \\
01= \\
10=
\end{array}
\] & ion rate ect x to real bled) mate by 2 mate by 4 mate by 8 mate by 16 \(x\) to real led) mate by 1 mate by 2 mate by 4 mate by 8 & 0x00 & \\
\hline 0x351 & DDC 2 input selection & 0 & 0 & 0 & 0 & 0 & Q input select
\[
\begin{aligned}
& 0=\text { Ch. } A \\
& 1=\text { Ch. B }
\end{aligned}
\] & 0 & I input select
\[
\begin{aligned}
& 0=\text { Ch. } A \\
& 1=\text { Ch. } B
\end{aligned}
\] & 0x00 & \\
\hline 0x354 & DDC 2 frequency LSB & \multicolumn{8}{|c|}{DDC 2 NCO FTW[7:0], twos complement} & 0x00 & \\
\hline 0x355 & DDC 2 frequency MSB & X & X & X & X & \multicolumn{4}{|l|}{DDC 2 NCO FTW[11:8], twos complement} & 0x00 & \\
\hline 0x360 & DDC 2 phase LSB & \multicolumn{8}{|c|}{DDC 2 NCO POW[7:0], twos complement} & 0x00 & \\
\hline 0x361 & DDC 2 phase MSB & X & X & X & X & \multicolumn{4}{|l|}{DDC 2 NCO POW[11:8], twos complement} & 0x00 & \\
\hline 0x367 & DDC 2 output test mode selection & 0 & 0 & 0 & 0 & 0 & Q output test mode enable \(0=\) disabled \(1=\) enabled from Ch. B & 0 & I output test mode enable \(0=\) disabled \(1=\) enabled from Ch. A & 0x00 & \\
\hline 0x370 & DDC 3 control & Mixer select 0 = real mixer \(1=\) complex mixer & \begin{tabular}{l}
Gain select
\[
0=0 \mathrm{~dB}
\] \\
gain \(1=6 \mathrm{~dB}\) gain
\end{tabular} & \begin{tabular}{l}
\(00=\) \\
(m \\
01 \\
(mixe \\
\(10=\) \\
(f \(\mathrm{f}_{\mathrm{AD}}\) \\
\(11=\) \\
inpu
\end{tabular} & \begin{tabular}{l}
mode \\
le IF mode and NCO bled) \\
IF mode assed, NCO bled) \\
Hz IF mode wnmixing de) mode (mixer ced to +FS, nabled)
\end{tabular} & Complex to real enable \(0=\) disabled \(1=\) enabled & 0 & \[
\begin{array}{r}
\text { De } \\
\text { (co } \\
11= \\
00= \\
01= \\
10= \\
\text { (co } \\
11= \\
00= \\
01= \\
10=
\end{array}
\] & \begin{tabular}{l}
ion rate ect \\
x to real bled) mate by 2 mate by 4 mate by 8 mate by 16 \(x\) to real led) mate by 1 mate by 2 mate by 4 mate by 8
\end{tabular} & 0x00 & \\
\hline 0x371 & DDC 3 input selection & 0 & 0 & 0 & 0 & 0 & Q input select
\[
\begin{aligned}
& 0=\text { Ch. } A \\
& 1=\text { Ch. } B
\end{aligned}
\] & 0 & I input select
\[
\begin{aligned}
& 0=\text { Ch. } A \\
& 1=\text { Ch. } B
\end{aligned}
\] & 0x05 & \\
\hline 0x374 & DDC 3 frequency LSB & \multicolumn{8}{|c|}{DDC 3 NCO FTW[7:0], twos complement} & 0x00 & \\
\hline 0x375 & DDC 3 frequency MSB & X & X & X & X & \multicolumn{4}{|l|}{DDC 3 NCO FTW[11:8], twos complement} & 0x00 & \\
\hline 0x380 & DDC 3 phase LSB & \multicolumn{8}{|c|}{DDC 3 NCO POW[7:0], twos complement} & 0x00 & \\
\hline 0x381 & DDC 3 phase MSB & X & X & X & X & \multicolumn{4}{|l|}{DDC 3 NCO POW[11:8], twos complement} & 0x00 & \\
\hline 0x387 & DDC 3 output test mode selection & 0 & 0 & 0 & 0 & 0 & Q output test mode enable \(0=\) disabled \(1=\) enabled from Ch. B & 0 & I output test mode enable \(0=\) disabled 1 = enabled from Ch. A & 0x00 & \\
\hline
\end{tabular}
\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|c|c|}
\hline Reg. Addr. (Hex) & Register Name & \begin{tabular}{l}
Bit 7 \\
(MSB)
\end{tabular} & Bit 6 & Bit 5 & Bit 4 & Bit 3 & Bit 2 & Bit 1 & \[
\begin{aligned}
& \text { Bit } 0 \\
& \text { (LSB) }
\end{aligned}
\] & Default & Notes \\
\hline 0x41E & NSR decimate by 2 & \begin{tabular}{l}
High- \\
pass \\
filter \\
(HPF)/ \\
low-pass \\
filter \\
mode \\
\(0=\) \\
enable \\
LPF \\
\(1=\) \\
enable \\
HPF
\end{tabular} & X & 0 & 0 & X & X & X & \begin{tabular}{l}
NSR \\
decimate \\
by 2 \\
enable
\[
0=
\] \\
disabled
\[
1=
\] \\
enabled
\end{tabular} & 0x00 & \\
\hline 0x420 & NSR mode & X & X & X & X & \multicolumn{3}{|r|}{\begin{tabular}{l}
NSR mode \\
\(000=21 \%\) BW mode \\
001 = 28\% BW mode
\end{tabular}} & X & 0x00 & \\
\hline 0x422 & NSR tuning & X & X & \multicolumn{6}{|r|}{NSR tuning word; see the Noise Shaping Requantizer (NSR) section; equations for the tuning word are dependent on the NSR mode} & 0x00 & \\
\hline
\end{tabular}
\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|c|c|}
\hline \multicolumn{12}{|l|}{Variable Dynamic Range (VDR)} \\
\hline 0x430 & VDR control & X & X & X & 0 & X & X & \begin{tabular}{l}
VDR BW mode \(0=25 \%\) \\
BW \\
mode
\[
1=43 \%
\] \\
BW \\
mode (only available for dual complex mode)
\end{tabular} & \begin{tabular}{l}
0 = dual \\
real \\
mode \\
1 = dual \\
complex \\
mode \\
(Channel \\
A = I, \\
Channel
\[
\mathrm{B}=\mathrm{Q})
\]
\end{tabular} & 0x01 & \\
\hline 0x434 & VDR tuning & X & X & X & X & \multicolumn{4}{|l|}{VDR center frequency; see the Variable Dynamic Range (VDR) section for more details on the center frequency, which is dependent on the VDR mode} & 0x00 & \\
\hline \multicolumn{12}{|l|}{Digital Outputs and Test Modes} \\
\hline 0x550 & ADC test modes (local) & \begin{tabular}{l}
User pattern selection \(0=\) \\
continuous repeat \(1=\) single pattern
\end{tabular} & 0 & \begin{tabular}{l}
Reset PN \\
long gen \\
\(0=\) long \\
PN \\
enable \\
1 = long \\
PN reset
\end{tabular} & Reset PN short gen 0 = short PN enable 1 = short PN reset & \multicolumn{4}{|r|}{\begin{tabular}{l}
Test mode selection \(0000=\) off (normal operation) 0001 = midscale short \(0010=\) positive full scale 0011 = negative full scale \\
\(0100=\) alternating checkerboard \(0101=\) PN sequence, long \(0110=\) PN sequence, short 0111 = 1/0 word toggle \\
\(0=\) user pattern test mode (used with ster 0x550, Bit 7, and User Pattern 1 to User Pattern 4 registers) 1111 = ramp output
\end{tabular}} & 0x00 & \\
\hline 0x551 & User Pattern 1 LSB & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0x00 & Used with Reg. \(0 \times 550\) \\
\hline 0x552 & User Pattern 1 MSB & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0x00 & Used with Reg. 0x550 \\
\hline 0x553 & User Pattern 2 LSB & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0x00 & Used with Reg. 0x550 \\
\hline 0x554 & User Pattern 2 MSB & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0x00 & Used with Reg. \(0 \times 550\) \\
\hline
\end{tabular}

\section*{AD6679}
\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|c|c|}
\hline Reg. Addr. (Hex) & Register Name & \begin{tabular}{l}
Bit 7 \\
(MSB)
\end{tabular} & Bit 6 & Bit 5 & Bit 4 & Bit 3 & Bit 2 & Bit 1 & \[
\begin{aligned}
& \text { Bit } 0 \\
& \text { (LSB) }
\end{aligned}
\] & Default & Notes \\
\hline 0x555 & User Pattern 3 LSB & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0x00 & Used with Reg. \(0 \times 550\) \\
\hline 0x556 & User Pattern 3 MSB & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0x00 & Used with Reg. \(0 \times 550\) \\
\hline 0x557 & User Pattern 4 LSB & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0x00 & Used with Reg. 0x550 \\
\hline 0x558 & User Pattern 4 MSB & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0x00 & Used with Reg. \(0 \times 550\) \\
\hline 0x559 & Output Mode Control 1 & 0 & 0 & 0 & 0 & 0 & \[
\begin{array}{r}
\text { Sta } \\
000 \\
001 \\
010= \\
011=\text { fast } \\
100=\text { VDR } \\
101=
\end{array}
\] & us bit selec = tie low ( = overrang signal mon detect (FD) punish bit high/low re system ref & \begin{tabular}{l}
on \\
0) \\
bit \\
bit \\
it or VDR \\
lution bit ence
\end{tabular} & 0x00 & \\
\hline 0x561 & Output format & 0 & 0 & 0 & 0 & 0 & Sample invert \(0=\) normal \(1=\) sample invert & Data for
\[
00=\text { off }
\] & \begin{tabular}{l}
mat select \\
et binary twos (default)
\end{tabular} & 0x01 & \\
\hline 0x562 & Output overrange (OR) clear & \begin{tabular}{l}
Virtual Converter 7 \\
OR
\[
0=O R
\] \\
bit enabled
\[
1 \text { = OR }
\] \\
bit cleared
\end{tabular} & \begin{tabular}{l}
Virtual Converter 6 OR
\[
0=O R
\] \\
bit enabled
\[
1 \text { = OR }
\] \\
bit cleared
\end{tabular} & Virtual Converter 5 OR \(0=O R\) bit enabled 1 = OR bit cleared & Virtual Converter 4 OR \(0=O R\) bit enabled \(1=\) OR bit cleared & \begin{tabular}{l}
Virtual Converter 3 OR
\[
0=O R
\] \\
bit enabled
\[
1 \text { = OR }
\] \\
bit cleared
\end{tabular} & Virtual Converter 2 OR \(0=O R\) bit enabled 1 = OR bit cleared & Virtual Converter 1 OR \(0=O R\) bit enabled \(1=\mathrm{OR}\) bit cleared & Virtual Converter 0 OR \(0=\) OR bit enabled 1 = OR bit cleared & 0x00 & \\
\hline 0x563 & Output overrange status & \begin{tabular}{l}
Virtual Converter 7 OR
\[
0=\text { no }
\] \\
OR
\[
1=\mathrm{OR}
\] \\
occurred
\end{tabular} & Virtual Converter 6 OR \(0=\) no OR 1 = OR occurred & \begin{tabular}{l}
Virtual Converter 5 OR
\[
0=\text { no }
\] \\
OR
\[
1 \text { = OR }
\]
occurred
\end{tabular} & \begin{tabular}{l}
Virtual Converter 4 OR
\[
\begin{aligned}
& 0=\text { no } O R \\
& 1=O R
\end{aligned}
\] \\
occurred
\end{tabular} & \begin{tabular}{l}
Virtual Converter 3 OR
\[
0=\text { no }
\] \\
OR
\[
1=\mathrm{OR}
\]
occurred
\end{tabular} & \begin{tabular}{l}
Virtual Converter 2 OR
\[
\begin{aligned}
& 0=\text { no } O R \\
& 1=O R
\end{aligned}
\] \\
occurred
\end{tabular} & \begin{tabular}{l}
Virtual Converter 1 OR
\[
0=\text { no }
\] \\
OR
\[
1=\mathrm{OR}
\] \\
occurred
\end{tabular} & \begin{tabular}{l}
Virtual \\
Converter 0 \\
OR
\[
\begin{aligned}
& 0=\text { no OR } \\
& 1=O R
\end{aligned}
\]
occurred
\end{tabular} & 0x00 & Read only \\
\hline 0x564 & Output channel select & 0 & 0 & 0 & 0 & 0 & 0 & 0 & \begin{tabular}{l}
Converter channel swap
\[
0=
\] \\
normal channel ordering 1 = channel swap enabled
\end{tabular} & 0x00 & \\
\hline
\end{tabular}
\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|c|c|}
\hline Reg. Addr. (Hex) & Register Name & \begin{tabular}{l}
Bit 7 \\
(MSB)
\end{tabular} & Bit 6 & Bit 5 & Bit 4 & Bit 3 & Bit 2 & Bit 1 & \begin{tabular}{l}
Bit 0 \\
(LSB)
\end{tabular} & Default & Notes \\
\hline 0x568 & Output mode & 0 & 0 & \multicolumn{2}{|l|}{```
Frame clock mode (only
    used when in output
    data mode is in byte
        mode)
00 = frame clock always
            off
01 = frame clock always
            on
        \(10=\) reserved
        11 = frame clock
    conditionally on based
        on PN23 sequence
```} & 0 & \multicolumn{3}{|l|}{\begin{tabular}{l}
Output data mode \\
\(000=\) parallel interleaved mode (one virtual converter) \\
001 = parallel interleaved mode \\
(two virtual converters) \\
\(010=\) channel multiplexed (even/odd) mode (one virtual converter) \\
011 = channel multiplexed (even/odd) mode (two virtual converters) 100 = byte mode (one virtual converter) 101 = byte mode (two virtual converters) \(110=\) byte mode (four virtual converters) 111 = byte mode (eight virtual converters)
\end{tabular}} & & \\
\hline 0x569 & DCO output delay & 0 & 0 & 0 & 0 & 0 & 0 & \begin{tabular}{l}
\[
\begin{array}{r}
\hline \text { DCO } \\
0 \\
01=90
\end{array}
\] \\
when D than sa \\
\(11=27\) when D than sa
\end{tabular} & \begin{tabular}{l}
ck delay \\
\(0^{\circ}\) \\
available \\
rate is less \\
ple clock \\
e) \\
\(180^{\circ}\) \\
(available \\
rate is less \\
ple clock \\
e)
\end{tabular} & 0x01 & \\
\hline 0x56A & Output adjust & 0 & 1 & 0 & 0 & & \[
\begin{gathered}
\text { out driv } \\
000= \\
001=2 . \\
010=2 \\
011=2 . \\
100=3 \\
101=3 . \\
=3.5 \mathrm{~m} \\
111=3 .
\end{gathered}
\] & \begin{tabular}{l}
nt adjust \\
ult)
\end{tabular} & 0 & 0x4C & \\
\hline 0x56B & Output slew rate adjust & 0 & 0 & 0 & 0 & 0 & 0 & Outpu
0
00
01
10
11 & lew rate trol 80 ps 50 ps 200 ps 50 ps & 0x00 & \\
\hline
\end{tabular}

\section*{APPLICATIONS INFORMATION POWER SUPPLY RECOMMENDATIONS}

The AD6679 must be powered by the following six supplies: \(\mathrm{AVDD} 1=1.25 \mathrm{~V}, \mathrm{AVDD} 2=2.5 \mathrm{~V}, \mathrm{AVDD} 3=3.3 \mathrm{~V}, \mathrm{DVDD}=\) \(1.25 \mathrm{~V}, \mathrm{DRVDD}=1.25 \mathrm{~V}\), SPIVDD \(=1.8 \mathrm{~V}\). For applications requiring an optimal high power efficiency and low noise performance, it is recommended that the ADP2164 and ADP2370 switching regulators be used to convert the 3.3 V , 5.0 V , or 12 V input rails to an intermediate rail ( 1.8 V and 3.8 V ). These intermediate rails are then postregulated by very low noise, low dropout (LDO) regulators (ADP1741, ADM7172, and ADP125). Figure 87 shows the recommended method. For more detailed information on the recommended power solution, see the AD6679 evaluation board wiki, Evaluating the AD6679 IF Diversity Receiver.


Figure 87. High Efficiency, Low Noise Power Solution for the AD6679
It is not necessary to split all of these power domains in all cases. The recommended solution shown in Figure 87 provides the lowest noise, highest efficiency power delivery system for the AD6679. If only one 1.25 V supply is available, it must be routed to AVDD1 first and then tapped off and isolated with a ferrite bead or a filter choke preceded by decoupling capacitors for SPIVDD, DVDD, and DRVDD, in that order. The user can use several different decoupling capacitors to cover both high and low frequencies. These capacitors must be located close to the point of entry at the PCB level and close to the devices, with minimal trace lengths.

\section*{OUTLINE DIMENSIONS}
COMPLIANT TO JEDEC STANDARDS MO-275-GGAB-1.

A1 BALL PAD CORNER
A
B
C 000000000000000 0000000000000000 oOOOOOOOOOOOOO OOOOOOOOOOOOOO 00000000000000 00000000000000
00000000000000 000000000000000
00000000000000 00000000000000 100000000000000
100000000000000
000000000000000
-00000000000000
0.80 REF

Figure 88. 196-Ball Ball Grid Array, Thermally Enhanced [BGA_ED] (BP-196-3)
Dimensions shown in millimeters

ORDERING GUIDE
\begin{tabular}{l|l|l|l}
\hline Model \(^{1}\) & Temperature Range & Package Description & Package Option \\
\hline AD6679BBPZ-500 & \(-40^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\) & 196 -Ball Ball Grid Array, Thermally Enhanced [BGA_ED] & BP-196-3 \\
AD6679BBPZRL7-500 & \(-40^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\) & 196 -Ball Ball Grid Array,Thermally Enhanced [BGA_ED] & BP-196-3 \\
AD6679-500EBZ & & Evaluation Board for AD6679-500 & \\
\hline
\end{tabular}
\({ }^{1} \mathrm{Z}=\) RoHS Compliant Part.

\section*{X-ON Electronics}

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Sub-GHz Development Tools category:
Click to view products by Analog Devices manufacturer:
Other Similar products are found below :
EVAL-ADF7021DBJZ EVAL-ADF7021-NDBZ2 EVAL-ADF7021-VDB3Z EVAL-ADF7023DB3Z MICRF219A-433 EV MICRF220-433 EV AD6679-500EBZ EVAL-ADF7901EBZ EVAL-ADF790XEBZ 110976-HMC453QS16G STEVAL-IKR002V7D MAX2602EVKIT+ MAX1472EVKIT-315 MAX1479EVKIT-315 STEVAL-IKR002V3D MAX7042EVKIT-315+ MAX2902EVKIT\# MAX9947EVKIT+ MAX1470EVKIT-315 SKY66188-11-EK1 SKY66013-11-EVB EVAL-ADF7023DB5Z DRF1200/CLASS-E 109610971098 MDEV-900PRO DVK-SFUS-1-GEVK DVK-SFUS-API-1-GEVK US-SIGFOX-GEVB STEVAL-IKR002V2D 107755-HMC454ST89 DM182017-2 110961-HMC453ST89 DM182017-1 3179 DC689A DC1513B-AB \(322932303231 \underline{3232}\) DC1250A-AA DC1513B-AC DC1513B-AD DC1513B-AA TEL0075 131903-HMC921LP4E EU-SIGFOX-GEVB 856512-EVB```


[^0]:    ${ }^{1}$ Differential capacitance is measured between the VIN $+x$ and VIN $-x$ pins ( $x=A, B$ ).
    ${ }^{2}$ AVDD3 current changes based on the Buffer Control 1 setting (see Figure 46).
    ${ }^{3}$ Parallel interleaved LVDS mode. The power dissipation on DRVDD changes with the output data mode used.
    ${ }^{4}$ Standby can be controlled by the SPI.

