## 8-Channel DAS with 16-Bit, Bipolar Input, Simultaneous Sampling ADC

## Data Sheet

## FEATURES

8 simultaneously sampled inputs
True bipolar analog input ranges: $\pm \mathbf{1 0} \mathrm{V}, \pm \mathbf{5}$
Single 5 V analog supply and 2.3 V to 5.25 V VRIVE
Fully integrated data acquisition solution
Analog input clamp protection
Input buffer with 1 M $\Omega$ analog input impedance
Second-order antialiasing analog filter
On-chip accurate reference and reference buffer
16-bit ADC with 150 kSPS on all channels
Oversampling capability with digital filter
Flexible parallel/serial interface
SPI/QSPI ${ }^{\text {™ }} /$ MICROWIRE $^{\text {TM }} /$ DSP compatible
Performance
7 kV ESD rating on analog input channels
95.5 dB SNR, -107 dB THD
$\pm 0.5$ LSB INL, $\pm 0.5$ LSB DNL
Low power: 100 mW
Standby mode: $\mathbf{2 5}$ mW

## ENHANCED PRODUCT FEATURES

Supports defense and aerospace applications (AQEC standard)
Military temperature range $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Controlled manufacturing baseline
One assembly/test site
One fabrication site
Product change notification
Qualification data available on request

## APPLICATIONS

Power-line monitoring and protection systems
Multiphase motor control Instrumentation and control systems
Multiaxis positioning systems
Data acquisition systems (DAS)

FUNCTIONAL BLOCK DIAGRAM


Rev. 0

## TABLE OF CONTENTS

Features ..... 1
Enhanced Product Features ..... 1
Applications. .....  1
Functional Block Diagram ..... 1
Revision History ..... 2
General Description ..... 3
Specifications .....  4
Timing Specifications .....  6
Absolute Maximum Ratings .....  8
Thermal Resistance. .....  8
ESD Caution .....  8
Pin Configuration and Function Descriptions .....  9
Typical Performance Characteristics ..... 13
Outline Dimensions ..... 15
Ordering Guide ..... 15

## REVISION HISTORY

6/2018-Revision 0: Initial Version

## GENERAL DESCRIPTION

The AD7606-EP ${ }^{1}$ is a 16 -bit, simultaneous sampling, analog-todigital, data acquisition system (DAS) with eight channels. The device contains analog input clamp protection, a second-order antialiasing filter, a track-and-hold amplifier, a 16-bit charge redistribution successive approximation analog-to-digital converter (ADC), a flexible digital filter, a 2.5 V reference and reference buffer, and high speed serial and parallel interfaces.
The AD7606-EP operates from a single +5 V supply and can accommodate $\pm 10 \mathrm{~V}$ and $\pm 5 \mathrm{~V}$ true bipolar input signals while sampling at throughput rates up to 150 kSPS for all channels.

The input clamp protection circuitry can tolerate voltages up to $\pm 16.5 \mathrm{~V}$. The AD7606-EP has $1 \mathrm{M} \Omega$ analog input impedance regardless of sampling frequency. The single-supply operation, on-chip filtering, and high input impedance eliminate the need for driver op amps and external bipolar supplies. The AD7606-EP antialiasing filter has a 3 dB cutoff frequency of 23 kHz . The flexible digital filter is pin driven, yields improvements in SNR, and reduces the 3 dB bandwidth.

Additional application and technical information can be found in the AD7606 data sheet.
${ }^{1}$ Protected by US Patent Number 8,072,360.

## SPECIFICATIONS

Reference voltage $\left(\mathrm{V}_{\text {REF }}\right)=2.5 \mathrm{~V}$ external/internal, $\mathrm{AV}_{\mathrm{CC}}=4.75 \mathrm{~V}$ to 5.25 V , $\mathrm{V}_{\text {DRIVE }}=2.3 \mathrm{~V}$ to 5.25 V , sampling frequency $\left(\mathrm{f}_{\text {SAMPLE }}\right)=$ $150 \mathrm{kSPS}, \mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$, unless otherwise noted.

Table 1.

| Parameter | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC PERFORMANCE | Input frequency $\left(\mathrm{f}_{\mathrm{i}}\right)=1 \mathrm{kHz}$ sine wave, unless otherwise noted |  |  |  |  |
| Signal-to-Noise Ratio (SNR) ${ }^{1,2}$ | Oversampling by $16, \pm 10 \mathrm{~V}$ range, $\mathrm{f}_{\mathrm{iN}}=130 \mathrm{~Hz}$ | 93 | 95.5 |  | dB |
|  | Oversampling by $16, \pm 5 \mathrm{~V}$ range, $\mathrm{fiN}_{\text {in }}=130 \mathrm{~Hz}$ | 92 | 94.5 |  | dB |
|  | No oversampling, $\pm 10 \mathrm{~V}$ range | 87.5 | 90 |  | dB |
|  | No oversampling, $\pm 5 \mathrm{~V}$ range | 86.5 | 89 |  | dB |
| Signal-to-(Noise + Distortion) (SINAD) ${ }^{1}$ | No oversampling, $\pm 10 \mathrm{~V}$ range | 87 | 90 |  | dB |
|  | No oversampling, $\pm 5 \mathrm{~V}$ range | 86 | 89 |  | dB |
| Dynamic Range | No oversampling, $\pm 10 \mathrm{~V}$ range |  | 90.5 |  | dB |
|  | No oversampling, $\pm 5 \mathrm{~V}$ range |  | 90 |  | dB |
| Total Harmonic Distortion (THD) ${ }^{1}$ |  |  | -107 | -93 | dB |
| Peak Harmonic or Spurious Noise (SFDR) ${ }^{1}$ Intermodulation Distortion (IMD) ${ }^{1}$ |  |  | -108 |  | dB |
|  | Tone frequencies $=1 \mathrm{kHz}$ and 1.1 kHz |  |  |  |  |
| Second-Order Terms |  |  | -110 |  | dB |
| Third-Order Terms |  |  | -106 |  | dB |
| Channel-to-Channel Isolation ${ }^{1}$ | $\mathrm{fiN}_{\text {IN }}$ on unselected channels up to 160 kHz |  | -95 |  | dB |
| ANALOG INPUT FILTER |  |  |  |  |  |
| Full Power Bandwidth | $-3 \mathrm{~dB}, \pm 10 \mathrm{~V}$ range |  | 23 |  | kHz |
|  | $-3 \mathrm{~dB}, \pm 5 \mathrm{~V}$ range |  | 15 |  | kHz |
|  | $-0.1 \mathrm{~dB}, \pm 10 \mathrm{~V}$ range |  | 10 |  | kHz |
|  | $-0.1 \mathrm{~dB}, \pm 5 \mathrm{~V}$ range |  | 5 |  | kHz |
| Group Delay Time (tgroup delay) | $\pm 10 \mathrm{~V}$ range |  | 11 |  | $\mu \mathrm{s}$ |
|  | $\pm 5 \mathrm{~V}$ range |  | 15 |  | $\mu \mathrm{s}$ |
| DC ACCURACY |  |  |  |  |  |
| Resolution | No missing codes | 16 |  |  | Bits |
| Differential Nonlinearity ${ }^{1}$ |  |  | $\pm 0.5$ | $\pm 0.99$ | $L^{\text {LSB }}$ |
| Integral Nonlinearity ${ }^{1}$ |  |  | $\pm 0.5$ | $\pm 2$ | LSB ${ }^{3}$ |
| Total Unadjusted Error (TUE) | $\pm 10 \mathrm{~V}$ range |  | $\pm 6$ |  | LSB ${ }^{3}$ |
|  | $\pm 5 \mathrm{~V}$ range |  | $\pm 12$ |  | LSB ${ }^{3}$ |
| Positive Full-Scale Error ${ }^{1,4}$ | External reference |  | $\pm 8$ | $\pm 34$ | $L_{\text {LS }}{ }^{3}$ |
|  | Internal reference |  | $\pm 8$ |  | $\mathrm{LSB}^{3}$ |
| Positive Full-Scale Error Drift | External reference |  | $\pm 2$ |  | ppm/ ${ }^{\circ} \mathrm{C}$ |
|  | Internal reference |  | $\pm 7$ |  | ppm $/{ }^{\circ} \mathrm{C}$ |
| Positive Full-Scale Error Matching ${ }^{1}$ | $\pm 10 \mathrm{~V}$ range |  | 5 | 32 | LSB ${ }^{3}$ |
|  | $\pm 5 \mathrm{~V}$ range |  | 16 | 40 | LSB ${ }^{3}$ |
| Bipolar Zero Code Error ${ }^{1,5}$ | $\pm 10 \mathrm{~V}$ range |  | $\pm 1$ | $\pm 8$ | LSB ${ }^{3}$ |
|  | $\pm 5 \mathrm{~V}$ range |  | $\pm 3$ | $\pm 14$ | $L^{\text {LSB }}{ }^{3}$ |
| Bipolar Zero Code Error Drift | $\pm 10 \mathrm{~V}$ range |  | 10 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
|  | $\pm 5 \mathrm{~V}$ range |  | 5 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Bipolar Zero Code Error Matching ${ }^{1}$ | $\pm 10 \mathrm{~V}$ range |  | 1 | 8 | $L^{\text {LS }}{ }^{3}$ |
|  | $\pm 5 \mathrm{~V}$ range |  | 6 | 22 | LSB ${ }^{3}$ |
| Negative Full-Scale Error ${ }^{1,4}$ | External reference |  | $\pm 8$ | $\pm 34$ | LSB ${ }^{3}$ |
|  | Internal reference |  | $\pm 8$ |  | $L_{\text {LS }}{ }^{3}$ |
| Negative Full-Scale Error Drift | External reference |  | $\pm 4$ |  | ppm $/{ }^{\circ} \mathrm{C}$ |
|  | Internal reference |  | $\pm 8$ |  | ppm $/{ }^{\circ} \mathrm{C}$ |
| Negative Full-Scale Error Matching ${ }^{1}$ | $\pm 10 \mathrm{~V}$ range |  | 5 | 32 | $L^{\text {LS }}{ }^{3}$ |
|  | $\pm 5 \mathrm{~V}$ range |  | 16 | 40 | $L_{\text {SB }}{ }^{3}$ |



[^0]
## AD7606-EP

## TIMING SPECIFICATIONS

$A V_{C C}=4.75 \mathrm{~V}$ to 5.25 V , $\mathrm{V}_{\text {DRIVE }}=2.3 \mathrm{~V}$ to $5.25 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=2.5 \mathrm{~V}$ external reference and internal reference, $\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{MIN}}$ to $\mathrm{T}_{\mathrm{MAX}}$, unless otherwise noted. Sample tested during initial release to ensure compliance. All input signals are specified with rise time $\left(\mathrm{t}_{\mathrm{R}}\right)=$ fall time $\left(\mathrm{t}_{\mathrm{F}}\right)=5 \mathrm{~ns}(10 \%$ to $90 \%$ of $\left.\mathrm{V}_{\mathrm{DRIVE}}\right)$ and timed from a voltage level of 1.6 V .

Table 2.

| Parameter | Limit at $\mathrm{T}_{\text {min, }} \mathrm{T}_{\text {max }}$ |  |  |  |  |  | Unit | Description |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $0.1 \times V_{\text {DRIVE }}$ and $0.9 \times V_{\text {DRIVE }}$ Logic Input Levels |  |  | $0.3 \times V_{\text {DRIVE }}$ and $0.7 \times V_{\text {DRIVE }}$ Logic Input Levels |  |  |  |  |
|  | Min | Typ | Max | Min | Typ | Max |  |  |
| PARALLEL/SERIAL/BYTE MODE $t_{\text {cycle }}$ |  |  |  |  |  |  |  | 1/throughput rate |
|  |  |  | 6.65 |  |  | 6.65 | $\mu \mathrm{s}$ | Parallel mode, reading during or after conversion; or serial mode: $\mathrm{V}_{\text {DRIVE }}=$ 3.3 V to 5.25 V , reading during a conversion using Dout $A$ and Dout $B$ lines |
|  |  |  |  |  |  | 11.1 | $\mu \mathrm{s}$ | Serial mode reading after a conversion; $V_{\text {DRIVE }}=2.7 \mathrm{~V}$ |
| tconv |  |  | 11.4 |  |  | 12.4 | $\mu \mathrm{s}$ | Serial mode reading after a conversion; $V_{\text {drive }}=2.3 \mathrm{~V}$, DoutA and DourB lines Conversion time |
|  | 4.1 | 4.5 | 5 | 4.1 | 4.5 | 5 | $\mu \mathrm{s}$ | Oversampling off |
|  | 9.6 |  | 11.7 | 9.6 |  | 11.7 | $\mu \mathrm{s}$ | Oversampling by 2 |
|  | 20.5 |  | 25 | 20.5 |  | 25 | $\mu \mathrm{s}$ | Oversampling by 4 |
|  | 42 |  | 52 | 42 |  | 52 | $\mu \mathrm{s}$ | Oversampling by 8 |
|  | 86 |  | 105 | 86 |  | 105 | $\mu \mathrm{s}$ | Oversampling by 16 |
|  | 173 |  | 212 | 173 |  | 212 | $\mu \mathrm{s}$ | Oversampling by 32 |
|  | 347 |  | 424 | 347 |  | 424 | $\mu \mathrm{s}$ | Oversampling by 64 |
| $\mathrm{t}_{\text {RESET }}$ | 50 |  |  | 50 |  |  | ns | RESET high pulse width |
| $\mathrm{t}_{1}$ |  |  | 40 |  |  | 45 | ns | CONVST x high to BUSY high |
| $\mathrm{t}_{2}$ | 25 |  |  | 25 |  |  | ns | Minimum CONVST x low pulse |
| $\mathrm{t}_{3}$ | 25 |  |  | 25 |  |  | ns | Minimum CONVST $x$ high pulse |
| $\mathrm{t}_{4}$ | 0 |  |  | 0 |  |  | ns | BUSY falling edge to $\overline{C S}$ falling edge setup time |
| $\mathrm{t}_{5}{ }^{1}$ |  |  | 0.5 |  |  | 0.5 | ms | Maximum delay allowed between CONVST A, CONVST B rising edges |
| $\mathrm{t}_{6}$ |  |  | 25 |  |  | 25 | ns | Maximum time between last $\overline{\mathrm{CS}}$ rising edge and BUSY falling edge |
| $\mathrm{t}_{7}$ | 25 |  |  | 25 |  |  | ns | Minimum delay between RESET low to CONVST x high |

[^1]
## Data Sheet <br> AD7606-EP

## Timing Diagrams



Figure 3. CONVST x Timing—Reading During a Conversion

## ABSOLUTE MAXIMUM RATINGS

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 3.

| Parameter | Rating |
| :---: | :---: |
| AVcc to AGND | -0.3 V to +7V |
| Vorive to AGND | -0.3 V to $\mathrm{AV} \mathrm{ccc}+0.3 \mathrm{~V}$ |
| Analog Input Voltage to AGND ${ }^{1}$ | $\pm 16.5 \mathrm{~V}$ |
| Digital Input Voltage to AGND | -0.3 V to $\mathrm{V}_{\text {dRIE }}+0.3 \mathrm{~V}$ |
| Digital Output Voltage to AGND | -0.3 V to $\mathrm{V}_{\text {dRIVE }}+0.3 \mathrm{~V}$ |
| REFIN to AGND | -0.3 V to $\mathrm{AV}_{\text {cc }}+0.3 \mathrm{~V}$ |
| Input Current to Any Pin Except Supplies ${ }^{1}$ | $\pm 10 \mathrm{~mA}$ |
| Operating Temperature Range | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Junction Temperature | $150^{\circ} \mathrm{C}$ |
| Soldering Reflow Temperature | 260 (0) ${ }^{\circ} \mathrm{C}$ |
| Electrostatic Discharge (ESD) |  |
| All Pins Except Analog Inputs | 2 kV |
| Analog Input Pins Only | 7 kV |

${ }^{1}$ Transient currents of up to 100 mA do not cause silicon controlled rectifier (SCR) latch-up.
Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

## THERMAL RESISTANCE

Thermal performance is directly linked to PCB design and operating environment. Careful attention to PCB thermal design is required.
$\theta_{\mathrm{J} A}$ is the natural convection, junction to ambient thermal resistance measured in a one cubic foot sealed enclosure.
$\theta_{\mathrm{JC}}$ is the junction to case thermal resistance.
Table 4. Thermal Resistance

| Package Type | $\boldsymbol{\theta}_{\text {JA }}$ | $\boldsymbol{\theta}_{\text {Jc }}$ | Unit |
| :--- | :--- | :--- | :--- |
| ST-64-2 | 45 | 11 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

${ }^{1}$ Thermal impedance simulated values are based on JEDEC 2S2P thermal test board. See JEDEC JESD-51.

## ESD CAUTION



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Table 5. Pin Function Descriptions

| Pin No. | Type ${ }^{1}$ | Mnemonic | Description |
| :---: | :---: | :---: | :---: |
| 1,37, 38, 48 | P | AV ${ }_{\text {cc }}$ | Analog Supply Voltage, 4.75 V to 5.25 V . This supply voltage is applied to the internal frontend amplifiers and to the ADC core. Decouple these supply pins to AGND. |
| $\begin{gathered} 2,26,35,40 \\ 41,47 \end{gathered}$ | P | AGND | Analog Ground. These pins are the ground reference points for all analog circuitry on the AD7606-EP. Refer all analog input signals and external reference signals to these pins. Connect the six AGND pins to the AGND plane of a system. |
| 3,4,5 | DI | OS 0, OS 1, OS 2 | Oversampling Mode Pins. Logic inputs. These inputs are used to select the oversampling ratio. OS 2 is the most significant bit (MSB) control bit, and OS 0 is the least significant bit (LSB) control bit. See the Oversample Bit Decoding table and Digital Filter section in the AD7606 data sheet for more details about the logic states and oversampling mode of operation. |
| 6 | DI | $\overline{\text { PAR/SER/ }}$ BYTE SEL | Parallel/Serial/Byte Interface Selection Input. Logic input. See the Interface Mode Selection table in the AD7606 data sheet. <br> If this pin is tied to a logic low, the parallel interface is selected. If this pin is tied to a logic high, the serial interface is selected. Parallel byte interface mode is selected when this pin is logic high and DB15/BYTE SEL is logic high. <br> In serial mode, the $\overline{R D} /$ SCLK pin functions as the serial clock input. The DB7/DoutA pin and the $\mathrm{DB8} / \mathrm{Dour}^{\mathrm{B}}$ pin function as serial data outputs. When the serial interface is selected, tie the $\mathrm{DB}[15: 9]$ and $\mathrm{DB}[6: 0]$ pins to ground. <br> In byte mode, DB15, in conjunction with $\overline{\mathrm{PAR}} / \mathrm{SER} / \mathrm{BYTE}$ SEL, is used to select the parallel byte mode of operation. DB14 is used as the HBEN pin. DB[7:0] transfer the 16-bit conversion results in two $\overline{\mathrm{RD}}$ operations, with DB 0 as the LSB of the data transfers. |
| 7 | DI | $\overline{\text { STBY }}$ | Standby Mode Input. This pin is used to place the AD7606-EP into one of two power-down modes: standby mode or shutdown mode. The power-down mode entered depends on the state of the RANGE pin. When in standby mode, all circuitry, except the on-chip reference, regulators, and regulator buffers, is powered down. When in shutdown mode, all circuitry is powered down. See the Power-Down Mode Selection table in the AD7606 data sheet. |


| Pin No. | Type ${ }^{1}$ | Mnemonic | Description |
| :---: | :---: | :---: | :---: |
| 8 | DI | RANGE | Analog Input Range Selection. Logic input. The polarity on this pin determines the input range of the analog input channels. If this pin is tied to a logic high, the analog input range is $\pm 10 \mathrm{~V}$ for all channels. If this pin is tied to a logic low, the analog input range is $\pm 5 \mathrm{~V}$ for all channels. A logic change on this pin has an immediate effect on the analog input range. Changing this pin during a conversion is not recommended for fast throughput rate applications. See the Analog Input section in the AD7606 data sheet for more information. |
| 9, 10 | DI | CONVST A, CONVST B | Conversion Start Input A, Conversion Start Input B. Logic inputs. These logic inputs are used to initiate conversions on the analog input channels. For simultaneous sampling of all input channels, CONVST A and CONVST B can be shorted together, and a single convert start signal can be applied. Alternatively, CONVST A can be used to initiate simultaneous sampling:V1, V2, V3, and V4 for the AD7606-EP. CONVST B can be used to initiate simultaneous sampling on the other analog inputs: V5, V6, V7, and V8 for the AD7606-EP. This is possible only when oversampling is not switched on. When the CONVST A or CONVST B pin transitions from low to high, the front-end, track-and-hold circuitry for the respective analog inputs is set to hold. |
| 11 | DI | RESET | Reset Input. When set to logic high, the rising edge of RESET resets the AD7606-EP. The device receives a RESET pulse directly after power-up. The RESET high pulse is typically 50 ns wide. If a RESET pulse is applied during a conversion, the conversion is aborted. If a RESET pulse is applied during a read, the contents of the output registers reset to all zeros. |
| 12 | DI | $\overline{\mathrm{RD}} / \mathrm{SCLK}$ | Parallel Data Read Control Input When Parallel Interface Selected ( $\overline{\mathrm{RD}})$ /Serial Clock Input When Serial Interface Selected (SCLK). When both $\overline{C S}$ and $\overline{\mathrm{RD}}$ are logic low in parallel mode, the output bus is enabled. In serial mode, this pin acts as the serial clock input for data transfers. The $\overline{C S}$ falling edge takes the $D_{\text {out }} A$ and $D_{\text {out }} B$ data output lines out of three-state and clocks out the MSB of the conversion result. The rising edge of SCLK clocks all subsequent data bits onto the DoutA and DoutB serial data outputs. See the Conversion Control section in the AD7606 data sheet for more information. |
| 13 | DI | $\overline{C S}$ | Chip Select. This active low logic input frames the data transfer. When both $\overline{\mathrm{CS}}$ and $\overline{\mathrm{RD}}$ are logic low in parallel mode, the $\mathrm{DB}[15: 0$ ] output bus is enabled, and the conversion result is output on the parallel data bus lines. In serial mode, $\overline{C S}$ is used to frame the serial read transfer and clock out the MSB of the serial output data. |
| 14 | DO | BUSY | Busy Output. This pin transitions to a logic high after both CONVST A and CONVST B rising edges and indicates that the conversion process has started. The BUSY output remains high until the conversion process for all channels is complete. The falling edge of BUSY signals that the conversion data is being latched into the output data registers and is available to read after $t_{4}$. Any data read while BUSY is high must be completed before the falling edge of BUSY occurs. Rising edges on CONVST A or CONVST B have no effect while the BUSY signal is high. |
| 15 | DO | FRSTDATA | Digital Output. The FRSTDATA output signal indicates when the first channel, V 1 , is being read back on the parallel, byte, or serial interface. When the $\overline{C S}$ input is high, the FRSTDATA output pin is in three-state. The falling edge of $\overline{\mathrm{CS}}$ takes FRSTDATA out of three-state. In parallel mode, the falling edge of $\overline{\mathrm{RD}}$ corresponding to the result of V 1 then sets the FRSTDATA pin high, indicating that the result from V 1 is available on the output data bus. The FRSTDATA output returns to a logic low following the next falling edge of $\overline{\mathrm{RD}}$. In serial mode, FRSTDATA goes high on the falling edge of $\overline{C S}$ because this pin clocks out the MSB of V1 on DoutA. FRSTDATA returns low on the $16^{\text {th }}$ SCLK falling edge after the $\overline{C S}$ falling edge. See the Conversion Control section in the AD7606 data sheet for more information. |
| 22 to 16 | DO | DB[6:0] | Parallel Output Data Bits, DB6 to DB0. When $\overline{\text { PAR }} /$ SER/BYTE SEL $=0$, these pins act as threestate parallel digital input and output pins. When $\overline{C S}$ and $\overline{\mathrm{RD}}$ are low, these pins are used to output DB6 to DB0 of the conversion result. When $\overline{\mathrm{PAR}} / \mathrm{SER} / \mathrm{BYTE}$ SEL $=1$, tie these pins to AGND. When operating in parallel byte interface mode, $\mathrm{DB}[7: 0]$ outputs the 16 -bit conversion result in two $\overline{\mathrm{RD}}$ operations. DB7 (Pin 24) is the MSB and DBO is the LSB. See Pin 24 description for additional information. |
| 23 | P | $V_{\text {drive }}$ | Logic Power Supply Input. The voltage ( 2.3 V to 5.25 V ) supplied at this pin determines the operating voltage of the interface. This pin is nominally at the same supply as the supply of the host interface (that is, digital signal processor and field programmable gate array). |


| Pin No. | Type ${ }^{1}$ | Mnemonic | Description |
| :---: | :---: | :---: | :---: |
| 24 | DO | DB7/DoutA | Parallel Output Data Bit 7 (DB7)/Serial Interface Data Output Pin (DouTA). When $\overline{\text { PAR } / S E R / ~}$ BYTE SEL $=0$, this pin acts as a three-state parallel digital input and output pin. When $\overline{C S}$ and $\overline{\mathrm{RD}}$ are low, this pin is used to output DB7 of the conversion result. When $\overline{\mathrm{PAR}} / \mathrm{SER} / \mathrm{BYTE}$ SEL = 1, this pin functions as DoutA and outputs serial conversion data. When operating in parallel byte mode, DB7 is the MSB of the byte. See the Conversion Control section in the AD7606 data sheet for more information. |
| 25 | DO | DB8/DoutB | Parallel Output Data Bit 8 (DB8)/Serial Interface Data Output Pin (DoutB). When $\overline{\text { PAR/SER/ }}$ BYTE SEL $=0$, this pin acts as a three-state parallel digital input and output pin. When $\overline{C S}$ and $\overline{\mathrm{RD}}$ are low, this pin is used to output DB8 of the conversion result. When $\overline{\mathrm{PAR}} / \mathrm{SER} / \mathrm{BYTE}$ SEL $=1$, this pin functions as Dout $B$ and outputs serial conversion data. See the Conversion Control section in the AD7606 data sheet for more information. |
| 31 to 27 | DO | DB[13:9] | Parallel Output Data Bits, DB13 to DB9. When $\overline{\mathrm{PAR}} / \mathrm{SER} / \mathrm{BYTE}$ SEL $=0$, these pins act as three-state parallel digital input and output pins. When $\overline{\mathrm{CS}}$ and $\overline{\mathrm{RD}}$ are low, these pins are used to output DB13 to DB9 of the conversion result. When $\overline{\text { PAR }} / \mathrm{SER} / \mathrm{BYTE}$ SEL $=1$, tie these pins to AGND. |
| 32 | DO/DI | DB14/HBEN | Parallel Output Data Bit 14 (DB14)/High Byte Enable (HBEN). When $\overline{\text { PAR }} /$ SER/BYTE SEL $=0$, this pin acts as a three-state parallel digital output pin. When $\overline{C S}$ and $\overline{\mathrm{RD}}$ are low, this pin is used to output DB14 of the conversion result. When $\overline{\text { PAR }} /$ SER/BYTE SEL $=1$ and DB15/BYTE SEL = 1, the AD7606-EP operates in parallel byte interface mode. In parallel byte mode, the HBEN pin is used to select whether the MSB or the LSB of the conversion result is output first. When HBEN $=1$, the MSB is output first, followed by the LSB. When HBEN $=0$, the LSB is output first, followed by the MSB. In serial mode, tie this pin to GND. |
| 33 | DO/DI | DB15/BYTE SEL | Parallel Output Data Bit 15 (DB15)/Parallel Byte Mode Select (BYTE SEL). See the Interface Mode Selection table in the AD7606 data sheet. When $\overline{\text { PAR }} /$ SER/BYTE SEL $=0$, this pin acts as a three-state parallel digital output pin. When $\overline{\mathrm{CS}}$ and $\overline{\mathrm{RD}}$ are low, this pin is used to output DB15 of the conversion result. When $\overline{\text { PAR }} /$ SER/BYTE SEL $=1$, the BYTE SEL pin is used to select between serial interface mode and parallel byte interface mode. When $\overline{\mathrm{PAR}} / \mathrm{SER} /$ BYTE SEL $=1$ and DB15/BYTE SEL $=0$, the AD7606-EP operates in serial interface mode. When $\overline{\text { PAR }} / \mathrm{SER} / \mathrm{BYTE}$ SEL $=1$ and DB15/BYTE SEL $=1$, the AD7606-EP operates in parallel byte interface mode. |
| 34 | DI | REF SELECT | Internal/External Reference Selection Input. Logic input. If this pin is set to logic high, the internal reference is selected and enabled. If this pin is set to logic low, the internal reference is disabled and an external reference voltage must be applied to the REFIN/REFOUT pin. |
| 36,39 | P | REGCAP | Decoupling Capacitor Pin for Voltage Output from Internal Regulator. Decouple these output pins separately to AGND using a $1 \mu \mathrm{~F}$ capacitor. The voltage on these pins is in the 2.5 V to 2.7 V range. |
| 42 | REF | REFIN/REFOUT | Reference Input (REFIN)/Reference Output (REFOUT). See the Internal/External Reference section in the AD7606 data sheet for more information. The on-chip reference of 2.5 V is available on this pin for external use if the REF SELECT pin is set to logic high. Alternatively, the internal reference can be disabled by setting the REF SELECT pin to logic low, and an external reference of 2.5 V can be applied to this input. Decoupling is required on this pin for both the internal and external reference options. Apply a $10 \mu \mathrm{~F}$ capacitor from this pin to ground close to the REFGND pins. |
| 43,46 | REF | REFGND | Reference Ground Pins. Connect these pins to AGND. |
| 44,45 | REF | REFCAPA, REFCAPB | Reference Buffer Output Force and Sense Pins. Connect these pins together, and decouple these pins to AGND using a low ESR, $10 \mu \mathrm{~F}$ ceramic capacitor. The voltage on these pins is typically 4.5 V . |
| 49 | AI | V1 | Analog Input 1. This pin is a single-ended analog input. The RANGE pin determines the analog input range of this channel. |
| 50 | AI GND | V1GND | Analog Input V1 Ground Pin. Connect all analog input AGND pins to the AGND plane of a system. |
| 51 | AI | V2 | Analog Input 2. This pin is a single-ended analog input. The RANGE pin determines the analog input range of this channel. |
| 52 | AI GND | V2GND | Analog Input V2 Ground Pin. Connect all analog input AGND pins to the AGND plane of a system. |
| 53 | AI | V3 | Analog Input 3. This pin is a single-ended analog input. The RANGE pin determines the analog input range of this channel. |
| 54 | AI GND | V3GND | Analog Input V3 Ground Pin. Connect all analog input AGND pins to the AGND plane of a system. |


| Pin No. | Type ${ }^{1}$ | Mnemonic | Description |
| :---: | :---: | :---: | :---: |
| 55 | AI | V4 | Analog Input 4. This pin is a single-ended analog input. The RANGE pin determines the analog input range of this channel. |
| 56 | AI GND | V4GND | Analog Input V4 Ground Pin. Connect all analog input AGND pins to the AGND plane of a system. |
| 57 | AI | V5 | Analog Input 5. This pin is a single-ended analog input. The RANGE pin determines the analog input range of this channel. |
| 58 | AI GND | V5GND | Analog Input V5 Ground Pins. Connect all analog input AGND pins to the AGND plane of a system. |
| 59 | AI | V6 | Analog Input 6. This pin is a single-ended analog input. The RANGE pin determines the analog input range of this channel. |
| 60 | AI GND | V6GND | Analog Input V6 Ground Pin. Connect all analog input AGND pins to the AGND plane of a system. |
| 61 | AI | V7 | Analog Input 7 Pin. This pin is a single-ended analog input. The RANGE pin determines the analog input range of this channel. |
| 62 | AI GND | V7GND | Analog Input V7 Ground Pin. Connect all analog input AGND pins to the AGND plane of a system. |
| 63 | AI | V8 | Analog Input 8 Pin. This pin is a single-ended analog input. The RANGE pin determines the analog input range of this channel. |
| 64 | AI GND | V8GND | Analog Input V8 Ground Pin. Connect all analog input AGND pins to the AGND plane of a system. |

[^2]
## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 5. NFS Error vs. Temperature


Figure 6. PFS Error vs. Temperature


Figure 7. NFS and PFS Channel Matching vs. Temperature


Figure 8. Bipolar Zero Code Error vs. Temperature


Figure 9. Channel to Channel Bipolar Zero Code Error Matching vs. Temperature


Figure 10. REFOUT Voltage vs. Temperature for Different Supply Voltages


Figure 11. Analog Input Current vs. Input Voltage for Various Temperatures

## OUTLINE DIMENSIONS



COMPLIANT TO JEDEC STANDARDS MS-026-BCD
Figure 12. 64-Lead Low Profile Quad Flat Package [LQFP]
(ST-64-2)
Dimensions shown in millimeters

## ORDERING GUIDE

| Model $^{1}$ | Temperature Range | Package Description | Package Option |
| :--- | :--- | :--- | :--- |
| AD7606TSTZ-EP | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 64 -Lead Low Profile Quad Flat Package [LQFP] | ST-64-2 |
| AD7606TSTZ-EP-RL | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 64-Lead Low Profile Quad Flat Package [LQFP] | ST- $64-2$ |

${ }^{1} Z=$ RoHS Compliant Part.

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Analog to Digital Converters - ADC category:
Click to view products by Analog Devices manufacturer:
Other Similar products are found below :
ADC0804LCD ADC0808 MCP37211-200I/TE MAX15511TGTL+ MCP33141-10T-E/MS MCP33141D-05T-E/MS MCP33151D-05T-E/MS MCP3202T-CI/MS MCP33141-05T-E/MS MCP33141D-10T-E/MS MCP33151-05T-E/MS MCP33151-10T-E/MS ADE1201ACCZ ADE1202ACCZ LTC1090CN LTC1605IG LTC1605AIG LTC2208IUP ADS1282HPW LTC1297DCN8 LTC1741CFW MCP3422A0E/MS MCP3426A2-E/MC MCP3426A3-E/MC MCP3427-E/MF TLC0820ACN TLC2543IN TLV2543IDW NCD9830DBR2G ADS5231IPAG ADS7807U ADS7891IPFBT ADS8328IBPW AMC1204BDWR ADS7959QDBTRQ1 ADS7807UB ADS7805UB ADS1220IPWR MCP3426A0-E/MS MCP3423-E/UN MCP3422A0-E/MC AD9220AR MAX11123ATI+ MAX11212AEUB+ MAX11135ATI+ TLV1570CDW TLC3574IDWR TLC0838CDWR AD7714ARZ-5REEL AD7914BRUZ-REEL7


[^0]:    ${ }^{1}$ See the Terminology section in the AD7606 datasheet.
    ${ }^{2}$ This specification applies when reading during a conversion or after a conversion. If reading during a conversion in parallel mode with $\mathrm{V}_{\text {DRVE }}=5 \mathrm{~V}, \mathrm{SNR}$ typically reduces by 1.5 dB and THD by 3 dB .
    ${ }^{3}$ LSB means least significant bit. With $\pm 5 \mathrm{~V}$ input range, $1 \mathrm{LSB}=152.58 \mu \mathrm{~V}$. With $\pm 10 \mathrm{~V}$ input range, $1 \mathrm{LSB}=305.175 \mu \mathrm{~V}$.
    ${ }^{4}$ These specifications include the full temperature range variation and contribution from the internal reference buffer but do not include the error contribution from the external reference.
    ${ }^{5}$ Bipolar zero code error is calculated with respect to the analog input voltage.
    ${ }^{6}$ Sample tested during initial release to ensure compliance.
    ${ }^{7}$ Operational power and current figure includes contribution when running in oversampling mode.

[^1]:    ${ }^{1}$ The delay between the CONVST x signals was measured as the maximum time allowed while ensuring a <10 LSB performance matching between channel sets.

[^2]:    ${ }^{1} \mathrm{P}$ is power supply, Dl is digital input, DO is digital output, REF is reference input and output, Al is analog input, and GND is ground.

