LC²MOS Complete, Dual 12-Bit MDACs

FEATURES
Two 12-Bit MDACs with Output Amplifiers
4-Quadrant Multiplication
Space-Saving 0.3", 24-Lead DIP and 24-Terminal
SOIC Package
Parallel Loading Structure: AD7847
(8 + 4) Loading Structure: AD7837
APPLICATIONS
Automatic Test Equipment
Function Generation
Waveform Reconstruction
Programmable Power Supplies
Synchro Applications

## GENERAL DESCRIPTION

The AD7837/AD7847 is a complete, dual, 12-bit multiplying digital-to-analog converter with output amplifiers on a monolithic CMOS chip. No external user trims are required to achieve full specified performance.
Both parts are microprocessor compatible, with high speed data latches and interface logic. The AD7847 accepts 12-bit parallel data which is loaded into the respective DAC latch using the $\overline{\mathrm{WR}}$ input and a separate Chip Select input for each DAC. The AD7837 has a double-buffered 8-bit bus interface structure with data loaded to the respective input latch in two write operations. An asynchronous LDAC signal on the AD7837 updates the DAC latches and analog outputs.
The output amplifiers are capable of developing $\pm 10 \mathrm{~V}$ across a $2 \mathrm{k} \Omega$ load. They are internally compensated with low input offset voltage due to laser trimming at wafer level.
The amplifier feedback resistors are internally connected to $\mathrm{V}_{\text {Out }}$ on the AD7847.
The AD7837/AD7847 is fabricated in Linear Compatible CMOS ( $\mathrm{LC}^{2}$ MOS), an advanced, mixed technology process that combines precision bipolar circuits with low power CMOS logic.
A novel low leakage configuration ensures low offset errors over the specified temperature range.

REV. C

[^0]FUNCTIONAL BLOCK DIAGRAMS


## PRODUCT HIGHLIGHTS

1. The AD7837/AD7847 is a dual, 12 -bit, voltage-out MDAC on a single chip. This single chip design offers considerable space saving and increased reliability over multichip designs.
2. The AD7837 and the AD7847 provide a fast versatile interface to 8 -bit or 16 -bit data bus structures.


| Parameter | A Version | B Version | S Version | Units | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| STATIC PERFORMANCE <br> Resolution <br> Relative Accuracy ${ }^{2}$ <br> Differential Nonlinearity ${ }^{2}$ <br> Zero Code Offset Error ${ }^{2}$ <br> (a) $+25^{\circ} \mathrm{C}$ <br> $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ <br> Gain Error ${ }^{2}$ <br> (a) $+25^{\circ} \mathrm{C}$ <br> $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ | $\begin{aligned} & 12 \\ & \pm 1 \\ & \pm 1 \\ & \pm 2 \\ & \pm 4 \\ & \pm 4 \\ & \pm 5 \end{aligned}$ | $\begin{aligned} & 12 \\ & \pm 1 / 2 \\ & \pm 1 \\ & \pm 2 \\ & \pm 3 \\ & \pm 2 \\ & \pm 3 \end{aligned}$ | $\begin{array}{\|l} 12 \\ \pm 1 \\ \pm 1 \\ \\ \pm 2 \\ \pm 4 \\ \\ \pm 4 \\ \pm 5 \end{array}$ | Bits <br> LSB max <br> LSB max <br> mV max <br> $m V$ max <br> LSB max <br> LSB max | Guaranteed Monotonic <br> DAC Latch Loaded with All 0s <br> Temperature Coefficient $= \pm 5 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ typ <br> DAC Latch Loaded with All 1s <br> Temperature Coefficient $= \pm 2 \mathrm{ppm}$ of FSR $/{ }^{\circ} \mathrm{C}$ typ |
| REFERENCE INPUTS <br> $\mathrm{V}_{\text {REF }}$ Input Resistance <br> $\mathrm{V}_{\text {REFA }}, \mathrm{V}_{\text {REFB }}$ Resistance Matching | $\begin{aligned} & 8 / 13 \\ & \pm 2 \end{aligned}$ | $\begin{aligned} & 8 / 13 \\ & \pm 2 \end{aligned}$ | $\begin{aligned} & 8 / 13 \\ & \pm 2 \end{aligned}$ | $\mathrm{k} \Omega \min / \max$ \% max | Typical Input Resistance $=10 \mathrm{k} \Omega$ <br> Typically $\pm 0.25 \%$ |
| DIGITAL INPUTS <br> Input High Voltage, $\mathrm{V}_{\text {INH }}$ Input Low Voltage, $\mathrm{V}_{\text {INL }}$ Input Current Input Capacitance ${ }^{3}$ | $\begin{aligned} & 2.4 \\ & 0.8 \\ & \pm 1 \\ & 8 \end{aligned}$ | $\begin{aligned} & 2.4 \\ & 0.8 \\ & \pm 1 \\ & 8 \end{aligned}$ | $\begin{array}{\|l} 2.4 \\ 0.8 \\ \pm 1 \\ 8 \end{array}$ | V min <br> V max <br> $\mu \mathrm{A}$ max <br> pF max | Digital Inputs at 0 V and $\mathrm{V}_{\mathrm{DD}}$ |
| ANALOG OUTPUTS <br> DC Output Impedance Short Circuit Current | $\begin{aligned} & 0.2 \\ & 11 \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 11 \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 11 \end{aligned}$ | $\Omega$ typ mA typ | $\mathrm{V}_{\text {Out }}$ Connected to AGND |
| POWER REQUIREMENTS ${ }^{4}$ <br> $V_{D D}$ Range <br> $V_{\text {SS }}$ Range <br> Power Supply Rejection <br> $\Delta$ Gain/ $\Delta \mathrm{V}_{\mathrm{DD}}$ <br> $\Delta$ Gain/ $\Delta V_{\text {ss }}$ <br> $\mathrm{I}_{\mathrm{DD}}$ <br> $\mathrm{I}_{\mathrm{SS}}$ | $\begin{aligned} & 14.25 / 15.75 \\ & -14.25 /-15.75 \\ & \pm 0.01 \\ & \pm 0.01 \\ & 8 \\ & 6 \end{aligned}$ | $\begin{aligned} & 14.25 / 15.75 \\ & -14.25 /-15.75 \\ & \pm 0.01 \\ & \pm 0.01 \\ & 8 \\ & 6 \end{aligned}$ | $\begin{aligned} & 14.25 / 15.75 \\ & -14.25 /-15.75 \\ & \pm 0.01 \\ & \pm 0.01 \\ & 8 \\ & 6 \end{aligned}$ | V min/max V min/max <br> \% per \% max \% per \% max $\mathrm{mA} \max$ <br> $m A \max$ | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=15 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\mathrm{REF}}=-10 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{SS}}=-15 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\mathrm{REF}}=+10 \mathrm{~V} \end{aligned}$ <br> Outputs Unloaded. Inputs at Thresholds. <br> Typically 5 mA <br> Outputs Unloaded. Inputs at Thresholds. Typically 3 mA |
| AC CHARACTERISTICS ${ }^{2,3}$ <br> Voltage Output Settling Time | 3 5 | $\begin{aligned} & 3 \\ & 5 \end{aligned}$ | $\begin{aligned} & 3 \\ & 5 \end{aligned}$ | $\mu \mathrm{s}$ typ <br> $\mu \mathrm{s}$ max | Settling Time to Within $\pm 1 / 2$ LSB of Final Value. DAC Latch Alternately Loaded with All 0s and All 1s |
| Slew Rate | 11 | 11 | 11 | V/ $\mu \mathrm{s}$ typ |  |
| Digital-to-Analog Glitch Impulse Channel-to-Channel Isolation | 10 | 10 | 10 | $\mathrm{nV} \text { secs typ }$ | 1 LSB Change Around Major Carry |
| $\begin{aligned} & V_{\text {REFA }} \text { to } V_{\text {OUTB }} \\ & V_{\text {REFB }} \text { to } V_{\text {OUTA }} \end{aligned}$ | -95 -95 | -95 -95 | -95 -95 | dB typ <br> dB typ | $\mathrm{V}_{\text {REFA }}=20 \mathrm{~V}$ p-p, 10 kHz Sine Wave. <br> DAC Latches Loaded with All 0s $\mathrm{V}_{\mathrm{REFB}}=20 \mathrm{~V}$ p-p, 10 kHz Sine Wave. DAC Latches Loaded with All 0s |
| Multiplying Feedthrough Error | -90 | -90 | -90 | $\mathrm{dB} \text { typ }$ | $\mathrm{V}_{\mathrm{REF}}=20 \mathrm{~V}$ p-p, 10 kHz Sine Wave. DAC Latch Loaded with All 0s |
| Unity Gain Small Signal BW | 750 | 750 | 750 | kHz typ | $\mathrm{V}_{\text {REF }}=100 \mathrm{mV}$ p-p Sine Wave. DAC <br> Latch Loaded with All 1s |
| Full Power BW | 175 | 175 | 175 | kHz typ | $\mathrm{V}_{\text {ReF }}=20 \mathrm{~V}$ p-p Sine Wave. DAC <br> Latch Loaded with All 1s |
| Total Harmonic Distortion | -88 | -88 | -88 | $\mathrm{dB} \text { typ }$ | $\mathrm{V}_{\mathrm{REF}}=6 \mathrm{~V} \mathrm{rms}, 1 \mathrm{kHz}$. DAC Latch Loaded with All 1s |
| Digital Crosstalk | 1 | 1 | 1 | $\mathrm{nV} \text { secs typ }$ | Code Transition from All 0s to All 1s and Vice Versa |
| Output Noise Voltage @ $+25^{\circ} \mathrm{C}$ ( 0.1 Hz to 10 Hz ) <br> Digital Feedthrough | 2 1 | 2 1 | $\left\lvert\, \begin{aligned} & 2 \\ & 1 \end{aligned}\right.$ | $\mu \mathrm{V}$ rms typ <br> nV secs typ | See Typical Performance Graphs Amplifier Noise and Johnson Noise of $\mathrm{R}_{\mathrm{FB}}$ |

[^1]
## TIMING CHARACTERISTICS ${ }^{1,2,3}$

$\left(V_{D D}=+15 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{S S}=-15 \mathrm{~V} \pm 5 \%\right.$, AGNDA $=$ AGNDB $=$ DGND $\left.=0 \mathrm{~V}\right)$

| Parameter | Limit at $\mathrm{T}_{\text {MIN }}, \mathrm{T}_{\text {MAX }}$ (All Versions) | Unit | Conditions/Comments |
| :---: | :---: | :---: | :---: |
| $\mathrm{t}_{1}$ | 0 | ns min | $\overline{\mathrm{CS}}$ to $\overline{\mathrm{WR}}$ Setup Time |
| $\mathrm{t}_{2}$ | 0 | ns min | $\overline{\mathrm{CS}}$ to $\overline{\mathrm{WR}}$ Hold Time |
| $\mathrm{t}_{3}$ | 30 | ns min | WR Pulsewidth |
| $\mathrm{t}_{4}$ | 80 | ns min | Data Valid to $\overline{\mathrm{WR}}$ Setup Time |
| $\mathrm{t}_{5}$ | 0 | ns min | Data Valid to $\overline{\mathrm{WR}}$ Hold Time |
| $\mathrm{t}_{6}{ }^{4}$ | 0 | ns min | Address to $\overline{\mathrm{WR}}$ Setup Time |
| $\mathrm{t}_{7}{ }^{4}$ | 0 | ns min | Address to $\overline{\mathrm{WR}}$ Hold Time |
| $\mathrm{t}_{8}{ }^{4}$ | 50 | ns min | LDAC Pulsewidth |

NOTES
${ }^{1}$ All input signals are specified with $\mathrm{tr}=\mathrm{tf}=5 \mathrm{~ns}(10 \%$ to $90 \%$ of 5 V$)$ and timed from a voltage level of 1.6 V .
${ }^{2}$ See Figures 3 and 5.
${ }^{3}$ Guaranteed by design and characterization, not production tested.
${ }^{4}$ AD7837 only.

## ABSOLUTE MAXIMUM RATINGS*

( $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise noted)
$\mathrm{V}_{\mathrm{DD}}$ to DGND, AGNDA, AGNDB $\ldots . . . .-0.3 \mathrm{~V}$ to +17 V $\mathrm{V}_{\mathrm{Ss}}{ }^{1}$ to DGND, AGNDA, AGNDB $\ldots . . .+0.3 \mathrm{~V}$ to -17 V $\mathrm{V}_{\text {REFA }}, \mathrm{V}_{\text {REFB }}$ to AGNDA, AGNDB

Digital Inputs to DGND $\ldots \ldots \ldots .{ }^{-} .0 .3 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$
Operating Temperature Range
Commercial/Industrial (A, B Versions) $\ldots-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Extended (S Version) . . . . . . . . . . . . . . . . $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Storage Temperature Range . . . . . . . . . . . $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Lead Temperature (Soldering, 10 secs) . . . . . . . . . . . . $300^{\circ} \mathrm{C}$
Power Dissipation (Any Package) to $+75^{\circ} \mathrm{C} \ldots . . .1000 \mathrm{~mW}$
Derates above $+75^{\circ} \mathrm{C}$ by . . . . . . . . . . . . . . . . . . . $10 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$

## NOTES

${ }^{1}$ If $V_{S S}$ is open circuited with $V_{D D}$ and either AGND applied, the $V_{\text {SS }}$ pin will float positive, exceeding the Absolute Maximum Ratings. If this possibility exists, a Schottky diode connected between $\mathrm{V}_{\text {SS }}$ and AGND (cathode to AGND) ensures the Maximum Ratings will be observed.
${ }^{2}$ The outputs may be shorted to voltages in this range provided the power dissipation of the package is not exceeded.
${ }^{3}$ AD7837 only.
*Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Only one Absolute Maximum Rating may be applied at any one time.

## ORDERING GUIDE

| Model $^{1}$ | Temperature <br> Range | Relative <br> Accuracy | Package <br> Option $^{2}$ |
| :--- | :--- | :--- | :--- |
| AD7837AN | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $\pm 1 \mathrm{LSB}$ | $\mathrm{N}-24$ |
| AD7837BN | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $\pm 1 / 2 \mathrm{LSB}$ | $\mathrm{N}-24$ |
| AD7837AR | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $\pm 1 \mathrm{LSB}$ | $\mathrm{R}-24$ |
| AD7837BR | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $\pm 1 / 2 \mathrm{LSB}$ | $\mathrm{R}-24$ |
| AD7837AQ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $\pm 1 \mathrm{LSB}$ | $\mathrm{Q}-24$ |
| AD7837BQ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $\pm 1 / 2 \mathrm{LSB}$ | $\mathrm{Q}-24$ |
| AD7837SQ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $\pm 1 \mathrm{LSB}$ | $\mathrm{Q}-24$ |
| AD7847AN | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $\pm 1 \mathrm{LSB}$ | $\mathrm{N}-24$ |
| AD7847BN | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $\pm 1 / 2 \mathrm{LSB}$ | $\mathrm{N}-24$ |
| AD7847AR | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $\pm 1 \mathrm{LSB}$ | $\mathrm{R}-24$ |
| AD7847BR | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $\pm 1 / 2 \mathrm{LSB}$ | $\mathrm{R}-24$ |
| AD7847AQ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $\pm 1 \mathrm{LSB}$ | $\mathrm{Q}-24$ |
| AD7847BQ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $\pm 1 / 2 \mathrm{LSB}$ | $\mathrm{Q}-24$ |
| AD7847SQ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $\pm 1 \mathrm{LSB}$ | $\mathrm{Q}-24$ |

## NOTES

${ }^{1}$ To order MIL-STD-883, Class B processed parts, add /883B to part number.
${ }^{2} \mathrm{~N}=$ Plastic DIP; Q = Cerdip; R = SOIC.

## CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although these devices feature proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high-energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.

## AD7837/AD7847

## TERMINOLOGY

## Relative Accuracy (Linearity)

Relative accuracy, or endpoint linearity, is a measure of the maximum deviation of the DAC transfer function from a straight line passing through the endpoints. It is measured after allowing for zero and full-scale errors and is expressed in LSBs or as a percentage of full-scale reading.

## Differential Nonlinearity

Differential nonlinearity is the difference between the measured change and the ideal 1 LSB change between any two adjacent codes. A specified differential nonlinearity of $\pm 1$ LSB or less over the operating temperature range ensures monotonicity.

## Zero Code Offset Error

Zero code offset error is the error in output voltage from VOUTA or $\mathrm{V}_{\text {OUTB }}$ with all 0 s loaded into the DAC latches. It is due to a combination of the DAC leakage current and offset errors in the output amplifier.

## Gain Error

Gain error is a measure of the output error between an ideal DAC and the actual device output with all 1 s loaded. It does not include offset error.

## Total Harmonic Distortion

This is the ratio of the root-mean-square (rms) sum of the harmonics to the fundamental, expressed in dBs .

## Multiplying Feedthrough Error

This is an ac error due to capacitive feedthrough from the $\mathrm{V}_{\mathrm{REF}}$ input to $\mathrm{V}_{\text {OUT }}$ of the same DAC when the DAC latch is loaded with all 0 s.

## Channel-to-Channel Isolation

This is an ac error due to capacitive feedthrough from the $\mathrm{V}_{\text {REF }}$ input on one DAC to $\mathrm{V}_{\text {OUT }}$ on the other DAC. It is measured with the DAC latches loaded with all 0s.

## Digital Feedthrough

Digital feedthrough is the glitch impulse injected from the digital inputs to the analog output when the data inputs change state, but the data in the DAC latches is not changed.
For the AD7837, it is measured with $\overline{\text { LDAC }}$ held high. For the AD7847, it is measured with $\overline{\mathrm{CSA}}$ and $\overline{\mathrm{CSB}}$ held high.

## Digital Crosstalk

Digital crosstalk is the glitch impulse transferred to the output of one converter due to a change in digital code on the DAC latch of the other converter. It is specified in nV secs.

## Digital-to-Analog Glitch Impulse

This is the voltage spike that appears at the output of the DAC when the digital code changes, before the output settles to its final value. The energy in the glitch is specified in nV secs and is measured for a 1 LSB change around the major carry transition ( 011111111111 to 100000000000 and vice versa).

## Unity Gain Small Signal Bandwidth

This is the frequency at which the small signal voltage output from the output amplifier is 3 dB below its dc level. It is measured with the DAC latch loaded with all 1 s .

## Full Power Bandwidth

This is the maximum frequency for which a sinusoidal input signal will produce full output at rated load with a distortion less than 3\%. It is measured with the DAC latch loaded with all 1 s .

## AD7837 PIN FUNCTION DESCRIPTION (DIP AND SOIC PIN NUMBERS)

| Pin | Mnemonic | Description |
| :---: | :---: | :---: |
| 1 | $\overline{\mathrm{CS}}$ | Chip Select. Active low logic input. The device is selected when this input is active. |
| 2 | $\mathrm{R}_{\text {FBA }}$ | Amplifier Feedback Resistor for DAC A. |
| 3 | $\mathrm{V}_{\text {Refa }}$ | Reference Input Voltage for DAC A. This may be an ac or dc signal. |
| 4 | $V_{\text {OUTA }}$ | Analog Output Voltage from DAC A. |
| 5 | AGNDA | Analog Ground for DAC A. |
| 6 | $\mathrm{V}_{\mathrm{DD}}$ | Positive Power Supply. |
| 7 | $\mathrm{V}_{\text {SS }}$ | Negative Power Supply. |
| 8 | AGNDB | Analog Ground for DAC B. |
| 9 | $\mathrm{V}_{\text {OUTB }}$ | Analog Output Voltage from DAC B. |
| 10 | $\mathrm{V}_{\text {REFB }}$ | Reference Input Voltage for DAC B. This may be an ac or dc signal. |
| 11 | DGND | Digital Ground. Ground reference for digital circuitry. |
| 12 | $\mathrm{R}_{\text {FBB }}$ | Amplifier Feedback Resistor for DAC B. |
| 13 | WR | Write Input. $\overline{\mathrm{WR}}$ is an active low logic input which is used in conjunction with $\overline{\mathrm{CS}}, \mathrm{A} 0$ and A 1 to write data to the input latches. |
| 14 | $\overline{\text { LDAC }}$ | DAC Update Logic Input. Data is transferred from the input latches to the DAC latches when $\overline{\text { LDAC }}$ is taken low. |
| 15 | A1 | Address Input. Most significant address input for input latches (see Table II). |
| 16 | A0 | Address Input. Least significant address input for input latches (see Table II). |
| 17-20 | DB7-DB4 | Data Bit 7 to Data Bit 4. |
| 21-24 | DB3-DB0 | Data Bit 3 to Data Bit 0 (LSB) or Data Bit 11 (MSB) to Data Bit 8. |

## AD7847 PIN FUNCTION DESCRIPTION (DIP AND SOIC PIN NUMBERS)

| Pin | Mnemonic | Description |
| :---: | :---: | :---: |
| 1 | $\overline{\mathrm{CSA}}$ | Chip Select Input for DAC A. Active low logic input. DAC A is selected when this input is low. |
| 2 | $\overline{\mathrm{CSB}}$ | Chip Select Input for DAC B. Active low logic input. DAC B is selected when this input is low. |
| 3 | $\mathrm{V}_{\text {REFA }}$ | Reference Input Voltage for DAC A. This may be an ac or dc signal. |
| 4 | V OUTA | Analog Output Voltage from DAC A. |
| 5 | AGNDA | Analog Ground for DAC A. |
| 6 | $\mathrm{V}_{\mathrm{DD}}$ | Positive Power Supply. |
| 7 | $\mathrm{V}_{\text {SS }}$ | Negative Power Supply. |
| 8 | AGNDB | Analog Ground for DAC B. |
| 9 | $\mathrm{V}_{\text {OUTB }}$ | Analog Output Voltage from DAC B. |
| 10 | $\mathrm{V}_{\text {REFB }}$ | Reference Input Voltage for DAC B. This may be an ac or dc signal. |
| 11 | DGND | Digital Ground. |
| 12 | DB11 | Data Bit 11 (MSB). |
| 13 | $\overline{\mathrm{WR}}$ | Write Input. $\overline{\mathrm{WR}}$ is a positive edge triggered input which is used in conjunction with $\overline{\mathrm{CSA}}$ and $\overline{\mathrm{CSB}}$ to write data to the DAC latches. |
| 14-24 | DB10-DB0 | Data Bit 10 to Data Bit 0 (LSB). |

## AD7837 PIN CONFIGURATION DIP AND SOIC



AD7847 PIN CONFIGURATION DIP AND SOIC



Figure 1. Frequency Response


Figure 4. Linearity vs. Power Supply


Figure 7. Multiplying Feedthrough Error vs. Frequency


Figure 2. Output Voltage Swing vs. Resistive Load


Figure 5. Noise Spectral Density vs. Frequency


Figure 8. Large Signal Pulse Response


Figure 3. DAC-to-DAC Linearity Matching


Figure 6. THD vs. Frequency


Figure 9. Small Signal Pulse Response

## CIRCUIT INFORMATION

## D/A SECTION

A simplified circuit diagram for one of the $\mathrm{D} / \mathrm{A}$ converters and output amplifier is shown in Figure 10.
A segmented scheme is used whereby the 2 MSBs of the 12 -bit data word are decoded to drive the three switches A-C. The remaining 10 bits drive the switches ( $\mathrm{S} 0-\mathrm{S} 9$ ) in a standard $\mathrm{R}-2 \mathrm{R}$ ladder configuration.

Each of the switches A-C steers $1 / 4$ of the total reference current with the remaining $1 / 4$ passing through the $\mathrm{R}-2 \mathrm{R}$ section.
The output amplifier and feedback resistor perform the current to voltage conversion giving

$$
V_{O U T}=-D \times V_{R E F}
$$

where $D$ is the fractional representation of the digital word. ( $D$ can be set from 0 to 4095/4096.)
The output amplifier can maintain $\pm 10 \mathrm{~V}$ across a $2 \mathrm{k} \Omega$ load. It is internally compensated and settles to $0.01 \%$ FSR ( $1 / 2 \mathrm{LSB}$ ) in less than $5 \mu \mathrm{~s}$. Note that on the AD7837, Vout must be connected externally to $\mathrm{R}_{\mathrm{FB}}$.


Figure 10. D/A Simplified Circuit Diagram

## INTERFACE LOGIC INFORMATION—AD7847

The input control logic for the AD7847 is shown in Figure 11. The part contains a 12-bit latch for each DAC. It can be treated as two independent DACs, each with its own $\overline{\mathrm{CS}}$ input and a common $\overline{\mathrm{WR}}$ input. $\overline{\mathrm{CSA}}$ and $\overline{\mathrm{WR}}$ control the loading of data to the DAC A latch, while $\overline{\mathrm{CSB}}$ and $\overline{\mathrm{WR}}$ control the loading of the DAC B latch. The latches are edge triggered so that input data is latched to the respective latch on the rising edge of $\overline{\mathrm{WR}}$. If $\overline{\mathrm{CSA}}$ and $\overline{\mathrm{CSB}}$ are both low and $\overline{\mathrm{WR}}$ is taken high, the same data will be latched to both DAC latches. The control logic truth table is shown in Table I, while the write cycle timing diagram for the part is shown in Figure 12.


Figure 11. AD7847 Input Control Logic

Table I. AD7847 Truth Table

| $\overline{\mathbf{C S A}}$ | $\overline{\text { CSB }}$ | $\overline{\text { WR }}$ | Function |
| :---: | :---: | :---: | :---: |
| X | X | 1 | No Data Transfer |
| 1 | 1 | X | No Data Transfer |
| 0 | 1 | 5 | Data Latched to DAC A |
| 1 | 0 | 5 | Data Latched to DAC B |
| 0 | 0 | 5 | Data Latched to Both DACs |
| 5 | 1 | 0 | Data Latched to DAC A |
| 1 | 5 | 0 | Data Latched to DAC B |
| 5 | 5 | 0 | Data Latched to Both DACs |

$\mathrm{X}=$ Don't Care. $£=$ Rising Edge Triggered.


Figure 12. AD7847 Write Cycle Timing Diagram

## INTERFACE LOGIC INFORMATION—AD7837

The input loading structure on the AD7837 is configured for interfacing to microprocessors with an 8-bit-wide data bus. The part contains two 12-bit latches per DAC-an input latch and a DAC latch. Each input latch is further subdivided into a leastsignificant 8 -bit latch and a most-significant 4 -bit latch. Only the data held in the DAC latches determines the outputs from the part. The input control logic for the AD7837 is shown in Figure 13, while the write cycle timing diagram is shown in Figure 14.


Figure 13. AD7837 Input Control Logic


Figure 14. AD7837 Write Cycle Timing Diagram
$\overline{\mathrm{CS}}, \overline{\mathrm{WR}}, \mathrm{A} 0$ and A 1 control the loading of data to the input latches. The eight data inputs accept right-justified data. Data can be loaded to the input latches in any sequence. Provided that $\overline{\text { LDAC }}$ is held high, there is no analog output change as a result of loading data to the input latches. Address lines A0 and A1 determine which latch data is loaded to when $\overline{\mathrm{CS}}$ and $\overline{\mathrm{WR}}$ are low. The control logic truth table for the part is shown in Table II.

Table II. AD7837 Truth Table

| $\overline{\mathbf{C S}}$ | $\overline{\mathbf{W R}}$ | A1 | A0 | $\overline{\text { LDAC }}$ | Function |
| :--- | :--- | :--- | :--- | :--- | :--- |
| 1 | X | X | X | 1 | No Data Transfer |
| X | 1 | X | X | 1 | No Data Transfer |
| 0 | 0 | 0 | 0 | 1 | DAC A LS Input Latch Transparent |
| 0 | 0 | 0 | 1 | 1 |  |
| 0 | 0 | 1 | 0 | 1 | DAC A MS Input Latch Transparent |
| 0 | 0 | 1 | 1 | 1 | DAC B LS Input Latch Transparent |
| 1 | 1 | X | X | 0 | DAC B MS Input Latch Transparent <br> DAC A and DAC B DAC Latches |
| Updated Simultaneously from the <br> Respective Input Latches |  |  |  |  |  |

## $\mathrm{X}=$ Don't Care.

The $\overline{\mathrm{LDAC}}$ input controls the transfer of 12-bit data from the input latches to the DAC latches. When LDAC is taken low, both DAC latches, and hence both analog outputs, are updated at the same time. The data in the DAC latches is held on the rising edge of $\overline{\mathrm{LDAC}}$. The $\overline{\mathrm{LDAC}}$ input is asynchronous and independent of $\overline{\mathrm{WR}}$. This is useful in many applications especially in the simultaneous updating of multiple AD7837s. However, care must be taken while exercising $\overline{\text { LDAC }}$ during a write cycle. If an $\overline{\text { LDAC }}$ operation overlaps a $\overline{\mathrm{CS}}$ and $\overline{\mathrm{WR}}$ operation, there is a possibility of invalid data being latched to the output. To avoid this, $\overline{\text { LDAC }}$ must remain low after $\overline{\mathrm{CS}}$ or $\overline{\mathrm{WR}}$ return high for a period equal to or greater than $\mathrm{t}_{8}$, the minimum $\overline{\mathrm{LDAC}}$ pulsewidth.

## UNIPOLAR BINARY OPERATION

Figure 15 shows DAC A on the AD7837/AD7847 connected for unipolar binary operation. Similar connections apply for DAC B. When $\mathrm{V}_{\text {IN }}$ is an ac signal, the circuit performs 2-quadrant multiplication. The code table for this circuit is shown in Table III. Note that on the AD7847 the feedback resistor $\mathrm{R}_{\mathrm{FB}}$ is internally connected to $\mathrm{V}_{\text {Out }}$.


Figure 15. Unipolar Binary Operation
Table III. Unipolar Code Table

| DAC Latch Contents <br> MSB LSB | Analog Output, Vout |
| :--- | :--- |
| 111111111111 | $-V_{I N} \times\left(\frac{4095}{4096}\right)$ |
| 100000000000 | $-V_{I N} \times\left(\frac{2048}{4096}\right)=-1 / 2 V_{I N}$ |
| 000000000001 | $-V_{I N} \times\left(\frac{1}{4096}\right)$ |
| 000000000000 | 0 V |

Note 1 LSB $=\frac{V_{I N}}{4096}$.

## BIPOLAR OPERATION

## (4-QUADRANT MULTIPLICATION)

Figure 16 shows the AD7837/AD7847 connected for bipolar operation. The coding is offset binary as shown in Table IV.
When $\mathrm{V}_{\text {IN }}$ is an ac signal, the circuit performs 4-quadrant multiplication. To maintain the gain error specifications, resistors R1, R2 and R3 should be ratio matched to $0.01 \%$. Note that on the AD7847 the feedback resistor $\mathrm{R}_{\mathrm{FB}}$ is internally connected to $\mathrm{V}_{\text {OUT }}$.


Figure 16. Bipolar Offset Binary Operation
Table IV. Bipolar Code Table

| DAC Latch Contents <br> MSB LSB | Analog Output, V OUT |
| :--- | :--- |
| 111111111111 | $+V_{I N} \times\left(\frac{2047}{2048}\right)$ |
| 100000000001 | $+V_{I N} \times\left(\frac{1}{2048}\right)$ |
| 100000000000 | 0 V |
| 011111111111 | $-V_{I N} \times\left(\frac{1}{2048}\right)$ |
| 000000000000 | $-V_{I N} \times\left(\frac{2048}{2048}\right)=-V_{I N}$ |

Note 1 LSB $=\frac{V_{I N}}{2048}$.

## APPLICATIONS

## PROGRAMMABLE GAIN AMPLIFIER (PGA)

The dual DAC/amplifier combination along with access to $\mathrm{R}_{\mathrm{FB}}$ make the AD7837 ideal as a programmable gain amplifier. In this application, the DAC functions as a programmable resistor in the amplifier feedback loop. This type of configuration is shown in Figure 17 and is suitable for ac gain control. The circuit consists of two PGAs in series. Use of a dual configuration provides greater accuracy over a wider dynamic range than a single PGA solution. The overall system gain is the product of the individual gain stages. The effective gains for each stage are controlled by the DAC codes. As the code decreases, the effective DAC resistance increases, and so the gain also increases.


Figure 17. Dual PGA Circuit
The transfer function is given by

$$
\begin{equation*}
\frac{V_{O U T}}{V_{I N}}=\frac{R_{E Q A}}{R_{F B A}} \times \frac{R_{E Q B}}{R_{F B B}} \tag{1}
\end{equation*}
$$

where $R_{E Q A}, R_{E Q B}$ are the effective DAC resistances controlled by the digital input code:

$$
\begin{equation*}
R_{E Q}=\frac{2^{12} R_{I N}}{N} \tag{2}
\end{equation*}
$$

where $R_{I N}$ is the DAC input resistance and is equal to $\mathrm{R}_{\mathrm{FB}}$ and $N=$ DAC input code in decimal.
The transfer function in (1) thus simplifies to

$$
\begin{equation*}
\frac{V_{\text {OUT }}}{V_{I N}}=\frac{2^{12}}{N_{A}} \times \frac{2^{12}}{N_{B}} \tag{3}
\end{equation*}
$$

where $N_{A}=$ DAC A input code in decimal and $N_{B}=$ DAC B input code in decimal.
$\mathrm{N}_{\mathrm{A}}, \mathrm{N}_{\mathrm{B}}$ may be programmed between 1 and $\left(2^{12}-1\right)$. The zero code is not allowed as it results in an open loop amplifier response. To minimize errors, the digital codes $\mathrm{N}_{\mathrm{A}}$ and $\mathrm{N}_{\mathrm{B}}$ should be chosen to be equal to or as close as possible to each other to achieve the required gain.

## AD7837/AD7847

## ANALOG PANNING CIRCUIT

In audio applications it is often necessary to digitally "pan" or split a single signal source into a two-channel signal while maintaining the total power delivered to both channels constant. This may be done very simply by feeding the signal into the $\mathrm{V}_{\mathrm{REF}}$ input of both DACs. The digital codes are chosen such that the code applied to DAC B is the two's complement of that applied to DAC A. In this way the signal may be panned between both channels as the digital code is changed. The total power variation with this arrangement is 3 dB .
For applications which require more precise power control the circuit shown in Figure 18 may be used. This circuit requires the AD7837/AD7847, an AD712 dual op amp and eight equal value resistors.
Again both channels are driven with two's complementary data. The maximum power variation using this circuit is only 0.5 dBs .


Figure 18. Analog Panning Circuit
The voltage output expressions for the two channels are as follows:

$$
\begin{aligned}
& V_{\text {OUTA }}=-V_{I N}\left(\frac{N_{A}}{2^{12}+N_{A}}\right) \\
& V_{\text {OUT } B}=-V_{I N}\left(\frac{N_{B}}{2^{12}+N_{B}}\right)
\end{aligned}
$$

where $N_{A}=$ DAC A input code in decimal $\left(1 \leq N_{A} \leq 4095\right)$ and $N_{B}=$ DAC B input code in decimal $\left(1 \leq N_{B} \leq 4095\right)$ with $N_{B}=2 \mathrm{~s}$ complement of $\mathrm{N}_{\mathrm{A}}$.
The two's complement relationship between $\mathrm{N}_{\mathrm{A}}$ and $\mathrm{N}_{\mathrm{B}}$ causes $\mathrm{N}_{\mathrm{B}}$ to increase as $\mathrm{N}_{\mathrm{A}}$ decreases and vice versa.
Hence $N_{A}+N_{B}=4096$.
With $N_{A}=2048$, then $N_{B}=2048$ also; this gives the balanced condition where the power is split equally between both channels. The total power variation as the signal is fully panned from Channel B to Channel A is shown in Figure 19.


Figure 19. Power Variation for Circuit in Figure 9

## APPLYING THE AD7837/AD7847

## General Ground Management

AC or transient voltages between the analog and digital grounds i.e., between AGNDA/AGNDB and DGND can cause noise injection into the analog output. The best method of ensuring that both AGNDs and DGND are equal is to connect them together at the AD7837/AD7847 on the circuit board. In more complex systems where the AGND and DGND intertie is on the backplane, it is recommended that two diodes be connected in inverse parallel between the AGND and DGND pins (1N914 or equivalent).

## Power Supply Decoupling

In order to minimize noise it is recommended that the $\mathrm{V}_{\mathrm{DD}}$ and the $\mathrm{V}_{\mathrm{SS}}$ lines on the AD7837/AD7847 be decoupled to DGND using a $10 \mu \mathrm{~F}$ in parallel with a $0.1 \mu \mathrm{~F}$ ceramic capacitor.

## Operation with Reduced Power Supply Voltages

The AD7837/AD7847 is specified for operation with $\mathrm{V}_{\mathrm{DD}} / \mathrm{V}_{\mathrm{SS}}=$ $\pm 15 \mathrm{~V} \pm 5 \%$. The part may be operated down to $\mathrm{V}_{\mathrm{DD}} / \mathrm{V}_{\mathrm{SS}}=$ $\pm 10 \mathrm{~V}$ without significant linearity degradation. See typical performance graphs. The output amplifier however requires approximately 3 V of headroom so the $\mathrm{V}_{\text {REF }}$ input should not approach within 3 V of either power supply voltages in order to maintain accuracy.

## MICROPROCESSOR INTERFACING-AD7847

Figures 20 to 22 show interfaces between the AD7847 and three popular 16-bit microprocessor systems, the 8086, MC68000 and the TMS320C10. In all interfaces, the AD7847 is memorymapped with a separate memory address for each DAC latch.

## AD7847-8086 Interface

Figure 20 shows an interface between the AD7847 and the 8086 microprocessor. A single MOV instruction loads the 12-bit word into the selected DAC latch and the output responds on the rising edge of $\overline{\mathrm{WR}}$.


Figure 20. AD7847 to 8086 Interface

## AD7847-MC68000 Interface

Figure 21 shows an interface between the AD7847 and the MC68000. Once again a single MOVE instruction loads the 12-bit word into the selected DAC latch. $\overline{\mathrm{CSA}}$ and $\overline{\mathrm{CSB}}$ are AND-gated to provide a $\overline{\text { DTACK }}$ signal when either DAC latch is selected.


Figure 21. AD7847 to MC68000 Interface

## AD7847-TMS320C10 Interface

Figure 22 shows an interface between the AD7847 and the TMS320C10 DSP processor. A single OUT instruction loads the 12 -bit word into the selected DAC latch.


Figure 22. AD7847 to TMS320C10 Interface

## MICROPROCESSOR INTERFACING-AD7837

Figures 23 to 25 show the AD7837 configured for interfacing to microprocessors with 8 -bit data bus systems. In all cases, data is right-justified and the AD7837 is memory-mapped with the two lowest address lines of the microprocessor address bus driving the A 0 and A 1 inputs of the AD7837. Five separate memory addresses are required, one for the each MS latch and one for each LS latch and one for the common $\overline{\mathrm{LDAC}}$ input. Data is written to the respective input latch in two write operations. Either high byte or low byte data can be written first to the input latch. A write to the AD7837 $\overline{\text { LDAC }}$ address transfers the data from the input latches to the respective DAC latches and updates both analog outputs. Alternatively, the $\overline{\text { LDAC }}$ input can be asynchronous and can be common to several AD7837s for simultaneous updating of a number of voltage channels.

## AD7837-8051/8088 Interface

Figure 23 shows the connection diagram for interfacing the AD7837 to both the 8051 and the 8088 . On the 8051 , the signal PSEN is used to enable the address decoder while $\overline{\mathrm{DEN}}$ is used on the 8088.


Figure 23. AD7837 to 8051/8088 Interface

## AD7837-MC68008 Interface

An interface between the AD7837 and the MC68008 is shown in Figure 24. In the diagram shown, the $\overline{\mathrm{LDAC}}$ signal is derived from an asynchronous timer but this can be derived from the address decoder as in the previous interface diagram.


Figure 24. AD7837 to 68008 Interface

## AD7837-6502/6809 Interface

Figure 25 shows an interface between the AD7837 and the 6502 or 6809 microprocessor. For the 6502 microprocessor, the $\phi 2$ clock is used to generate the $\overline{\mathrm{WR}}$, while for the 6809 the E signal is used.


## OUTLINE DIMENSIONS

Dimensions shown in inches and (mm).


24-Lead SOIC (R-24)


## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Digital to Analog Converters - DAC category:
Click to view products by Analog Devices manufacturer:

Other Similar products are found below :
5962-8871903MYA 5962-8876601LA AD5311BRMZ-REEL7 AD664AJ AD7534JPZ TCC-103A-RT 057536E 5962-89657023A
702423BB TCC-202A-RT AD664BE TCC-303A-RT TCC-206A-RT AD5770RBCBZ-RL7 DAC8229FSZ-REEL AD5673RBCPZ-2
MCP48FVB24-20E/ST MCP48FVB28-E/MQ MCP48FEB18-20E/ST MCP48FEB18-E/MQ MCP48FEB24-E/MQ MCP48FEB28T-20E/ST
MCP47FVB04T-E/MQ MCP48FEB28T-E/MQ MCP48FVB28T-20E/ST MCP47FVB28T-20E/ST MCP47FEB24T-E/MQ MCP48FVB24T-
E/MQ MCP48FVB18T-20E/ST MCP47FEB14T-E/MQ MCP48FVB14T-20E/ST MCP48FEB08T-E/MQ MCP47FEB08T-E/MQ
MCP48FVB08T-20E/ST MCP48FEB04T-20E/ST MCP47FEB04T-E/MQ MCP48FVB04T-20E/ST MCP47FVB04T-20E/ST AD7524JRZ-
REEL LTC1664CGN LTC1664IGN LTC7545ACSW MCP47DA1T-A1E/OT MCP4921-E/MC UC3910D DAC39J84IAAV
DAC8218SPAG DAC8562TDGSR MAX551ACUB+ MAX545BCPD+


[^0]:    Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.

[^1]:    NOTES
    ${ }^{1}$ Temperature ranges are as follows: A, B Versions, $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$; S Version, $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$.
    ${ }^{2}$ See Terminology.
    ${ }^{3}$ Guaranteed by design and characterization, not production tested.
    ${ }^{4}$ The Devices are functional with $\mathrm{V}_{\mathrm{DD}} / \mathrm{V}_{\mathrm{SS}}= \pm 12 \mathrm{~V}$ (See typical performance graphs.).
    Specifications subject to change without notice.

