## FEATURES

Two channels in a small $4 \mathrm{~mm} \times 4 \mathrm{~mm}$ LFCSP Custom LFCSP package with hidden paddle Permits routing and vias underneath package Allows full bias current performance

## Low input currents

10 pA maximum input bias current ( $B$ grade)
0.6 pA maximum input offset current ( $B$ grade)

High CMRR
100 dB CMRR (minimum), G = 10 (B grade)
$\mathbf{9 0 ~ d B ~ C M R R ~ ( m i n i m u m ) ~ t o ~} \mathbf{1 0} \mathbf{~ k H z}, \mathrm{G}=10$ (B grade)
Excellent ac specifications and low power
1.5 MHz bandwidth ( $\mathrm{G}=1$ )
$14 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$ input noise ( 1 kHz )
Slew rate: $2 \mathrm{~V} / \mu \mathrm{s}$
$750 \mu \mathrm{~A}$ quiescent current per amplifier
Versatility
Rail-to-rail output
Input voltage range to below negative supply rail
4 kV ESD protection
4.5 V to 36 V single supply
$\pm 2.25 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ dual supply
Gain set with single resistor ( $\mathbf{G}=1$ to 1000)

## APPLICATIONS

## Medical instrumentation

Precision data acquisition

## Transducer interfaces

Differential drives for high resolution input ADCs
Remote sensors

## GENERAL DESCRIPTION

The AD8224 is the first single-supply, JFET input instrumentation amplifier available in the space-saving 16 -lead, $4 \mathrm{~mm} \times 4 \mathrm{~mm}$ LFCSP. It requires the same board area as a typical single instrumentation amplifier yet doubles the channel density and offers a lower cost per channel without compromising performance.

Designed to meet the needs of high performance, portable instrumentation, the AD8224 has a minimum common-mode rejection ratio (CMRR) of 86 dB at dc and a minimum CMRR of 80 dB at 10 kHz for $\mathrm{G}=1$. Maximum input bias current is 10 pA and typically remains below 300 pA over the entire industrial temperature range. Despite the JFET inputs, the AD8224 typically has a noise corner of only 10 Hz .

With the proliferation of mixed-signal processing, the number of power supplies required in each system has grown. Designed

[^0]FUNCTIONAL BLOCK DIAGRAM


Figure 1.
Table 1. In Amps and Difference Amplifiers by Category

| High Perform | Low Cost | High Voltage | Mil Grade | Low Power | Digital Gain |
| :---: | :---: | :---: | :---: | :---: | :---: |
| AD8220 ${ }^{1}$ | AD8553 ${ }^{1}$ | AD628 | AD620 | AD627 ${ }^{1}$ | AD8231 ${ }^{1}$ |
| AD8221 | AD623 ${ }^{1}$ | AD629 | AD621 |  | AD8250 |
| AD8222 |  |  | AD524 |  | AD8251 |
|  |  |  | AD526 |  | AD8555 ${ }^{1}$ |
|  |  |  | AD624 |  | AD8556 ${ }^{1}$ |
|  |  |  |  |  | AD8557 ${ }^{1}$ |

${ }^{1}$ Rail-to-rail output.
to alleviate this problem, the AD8224 can operate on a $\pm 18 \mathrm{~V}$ dual supply, as well as on a single +5 V supply. The device's rail-to-rail output stage maximizes dynamic range on the low voltage supplies common in portable applications. Its ability to run on a single 5 V supply eliminates the need for higher voltage, dual supplies. The AD8224 draws $750 \mu \mathrm{~A}$ of quiescent current per amplifier, making it ideal for battery powered devices.
In addition, the AD8224 can be configured as a single-channel, differential output, instrumentation amplifier. Differential outputs provide high noise immunity, which can be useful when the output signal must travel through a noisy environment, such as with remote sensors. The configuration can also be used to drive differential input ADCs. For a single-channel version, use the AD8220.

## TABLE OF CONTENTS

Features ..... 1
Applications. ..... 1
Functional Block Diagram .....  1
General Description ..... 1
Revision History ..... 2
Specifications .....  3
Absolute Maximum Ratings ..... 9
Thermal Resistance .....  9
ESD Caution .....  9
Pin Configurations and Function Descriptions ..... 10
Typical Performance Characteristics ..... 12
Theory of Operation ..... 21
Gain Selection ..... 21
Reference Terminal ..... 22
REVISION HISTORY
4/16-Rev. C to Rev. D
Changed CP-16-13 to CP-16-26 Throughout
Changes to Figure 3 ..... 10
Added Figure 4 and Table 12; Renumbered Sequentially ..... 11
Updated Outline Dimensions ..... 27
Changes to Ordering Guide ..... 28
12/13-Rev. B to Rev. C
Changes to Input Current Parameter and Power Supply
Parameter, Table 2. .....  3
Changes to Table 3 and Table 4. ..... 5
Changes to Input Current Parameter and Power Supply Parameter, Table 5 .....  .6
Changes to Table 9 ..... 9
Changes to Figure 53 ..... 19
Change to Theory of Operation Section ..... 20
Change to Exposed Paddle Package Section. ..... 21
Change to Input Protection Section ..... 22
Updated Outline Dimensions (Dimensions Not Changed,
Minimums and Maximums Added) ..... 26
5/10—Rev. A to Rev. B
Changes to Features Section .....  1
Added Table 10 ..... 9
Changes to Figure 3 and Table 11 ..... 10
Layout ..... 22
Solder Wash. ..... 23
Input Bias Current Return Path ..... 23
Input Protection ..... 23
RF Interference ..... 24
Common-Mode Input Voltage Range ..... 24
Applications Information ..... 25
Driving an ADC ..... 25
Differential Output ..... 25
Driving a Differential Input ADC. ..... 26
Driving Cabling ..... 26
Outline Dimensions ..... 27
Ordering Guide ..... 28
Added Hidden Paddle Package Section and Exposed Paddle
Package Section and Figure 58 ..... 21
Updated Outline Dimensions ..... 26
Changes to Ordering Guide ..... 27
4/07—Rev. 0 to Rev. A
Changes to Features, General Description, and Figure 1. ..... 1
Changes to Table 2 .....
Changes to Table 3 and Table 4. .....  .5
Changes to Table 5. .....  6
Changes to Table 6 and Table 7 .....  8
Changes to Figure 2. .....  9
Changes to Figure 3. ..... 10
Inserted Figure 4, Figure 5, and Figure 6; Renumbered
Sequentially ..... 11
Changes to Figure 7. ..... 11
Changes to Figure 20 and Figure 21 ..... 13
Changes to Figure 28 ..... 15
Changes to Theory of Operation and Figure 55 ..... 20
Changes to Ordering Guide ..... 26
1/07—Revision 0: Initial Version

## SPECIFICATIONS

$\mathrm{V}_{\mathrm{S}^{+}}=+15 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}^{-}}=-15 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{G}=1, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega^{1}$, unless otherwise noted. Table 2 displays the specifications for an individual instrumentation amplifier configured for a single-ended output or dual instrumentation amplifiers configured for differential outputs as shown in Figure 64.

Table 2. Individual Amplifier in Single-Ended Configuration or Dual Amplifiers in Differential Output Configuration ${ }^{2}, \mathrm{~V}_{\mathrm{S}}= \pm 15 \mathrm{~V}$



[^1]AD8224
$\mathrm{V}_{\mathrm{S}^{+}}=+15 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}^{-}}=-15 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{G}=1, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega^{1}$, unless otherwise noted. Table 3 displays the specifications for the dynamic performance of each individual instrumentation amplifier.

Table 3. Dynamic Performance of Each Individual Amplifier-Single-Ended Output Configuration, $\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}$

| Parameter | Test Conditions/ Comments | A Grade |  |  | B Grade |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| DYNAMIC RESPONSE |  |  |  |  |  |  |  |  |
| Small Signal Bandwidth -3 dB |  |  |  |  |  |  |  |  |
| $\mathrm{G}=1$ |  |  | 1500 |  |  | 1500 |  | kHz |
| $\mathrm{G}=10$ |  |  | 800 |  |  | 800 |  | kHz |
| $\mathrm{G}=100$ |  |  | 120 |  |  | 120 |  | kHz |
| $\mathrm{G}=1000$ |  |  | 14 |  |  | 14 |  | kHz |
| Settling Time 0.01\% | $\Delta \mathrm{V}_{\mathrm{O}}= \pm 10 \mathrm{~V}$ step |  |  |  |  |  |  |  |
| $\mathrm{G}=1$ |  |  | 5 |  |  | 5 |  | $\mu \mathrm{s}$ |
| $\mathrm{G}=10$ |  |  | 4.3 |  |  | 4.3 |  | $\mu \mathrm{s}$ |
| $\mathrm{G}=100$ |  |  | 8.1 |  |  | 8.1 |  | $\mu \mathrm{s}$ |
| $\mathrm{G}=1000$ |  |  | 58 |  |  | 58 |  | $\mu \mathrm{s}$ |
| Settling Time 0.001\% | $\Delta \mathrm{V}_{\mathrm{O}}= \pm 10 \mathrm{~V}$ step |  |  |  |  |  |  |  |
| $\mathrm{G}=1$ |  |  | 6 |  |  | 6 |  | $\mu \mathrm{s}$ |
| $\mathrm{G}=10$ |  |  | 4.6 |  |  | 4.6 |  | $\mu \mathrm{s}$ |
| $\mathrm{G}=100$ |  |  | 9.6 |  |  | 9.6 |  | $\mu \mathrm{s}$ |
| $\mathrm{G}=1000$ |  |  | 74 |  |  | 74 |  | $\mu \mathrm{s}$ |
| Slew Rate $G=1 \text { to } 100$ |  | 2 |  |  | 2 |  |  | $\mathrm{V} / \mathrm{\mu s}$ |

${ }^{1}$ When the output sinks more than 4 mA , use a 47 pF capacitor in parallel with the load to prevent ringing. Otherwise, use a larger load, such as $10 \mathrm{k} \Omega$.
$\mathrm{V}_{\mathrm{S}^{+}}=+15 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}^{-}}=-15 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{G}=1, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega^{1}$, unless otherwise noted. Table 4 displays the specifications for the dynamic performance of both amplifiers when used in the differential output configuration shown in Figure 64.

Table 4. Dynamic Performance of Both Amplifiers—Differential Output Configuration ${ }^{2}, V_{S}= \pm 15 \mathrm{~V}$

| Parameter | Test Conditions/ Comments | A Grade |  |  | B Grade |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| DYNAMIC RESPONSE |  |  |  |  |  |  |  |  |
| Small Signal Bandwidth -3 dB |  |  |  |  |  |  |  |  |
| $\mathrm{G}=1$ |  |  | 1500 |  |  | 1500 |  | kHz |
| $\mathrm{G}=10$ |  |  | 800 |  |  | 800 |  | kHz |
| $\mathrm{G}=100$ |  |  | 120 |  |  | 120 |  | kHz |
| $\mathrm{G}=1000$ |  |  | 14 |  |  | 14 |  | kHz |
| Settling Time 0.01\% | $\Delta \mathrm{V}_{\mathrm{O}}= \pm 10 \mathrm{~V}$ step |  |  |  |  |  |  |  |
| $\mathrm{G}=1$ |  |  | 5 |  |  | 5 |  | $\mu \mathrm{s}$ |
| $\mathrm{G}=10$ |  |  | 4.3 |  |  | 4.3 |  | $\mu \mathrm{s}$ |
| $\mathrm{G}=100$ |  |  | 8.1 |  |  | 8.1 |  | $\mu \mathrm{s}$ |
| $\mathrm{G}=1000$ |  |  | 58 |  |  | 58 |  | $\mu \mathrm{s}$ |
| Settling Time 0.001\% | $\Delta \mathrm{V}_{\mathrm{o}}= \pm 10 \mathrm{~V}$ step |  |  |  |  |  |  |  |
| $G=1$ |  |  | 6 |  |  | 6 |  | $\mu \mathrm{s}$ |
| $\mathrm{G}=10$ |  |  | 4.6 |  |  | 4.6 |  | $\mu \mathrm{s}$ |
| $\mathrm{G}=100$ |  |  | 9.6 |  |  | 9.6 |  | $\mu \mathrm{s}$ |
| $\mathrm{G}=1000$ |  |  | 74 |  |  | 74 |  | $\mu \mathrm{s}$ |
| Slew Rate |  |  |  |  |  |  |  |  |
| $\mathrm{G}=1$ to 100 |  | 2 |  |  | 2 |  |  | V/ $\mu \mathrm{s}$ |

[^2]$\mathrm{V}_{\mathrm{S}}+=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}^{-}}=0 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=2.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{G}=1, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega^{1}$, unless otherwise noted. Table 5 displays the specifications for an individual instrumentation amplifier configured for a single-ended output or dual instrumentation amplifiers configured for differential outputs as shown in Figure 64.

Table 5. Individual Amplifier in Single-Ended Configuration or Dual Amplifiers in Differential Output Configuration ${ }^{2}, \mathrm{~V}_{\mathrm{S}}=+\mathbf{5} \mathrm{V}$


AD8224

${ }^{1}$ When the output sinks more than 4 mA , use a 47 pF capacitor in parallel with the load to prevent ringing. Otherwise, use a larger load, such as $10 \mathrm{k} \Omega$.
${ }^{2}$ Refers to the differential configuration shown in Figure 64.
${ }^{3}$ Refer to Figure 15 and Figure 16 for the relationship between input current and temperature.
${ }^{4}$ Differential and common-mode impedance can be calculated from the pin impedance: $Z_{\text {DIFF }}=2\left(Z_{\text {PIN }}\right) ; Z_{C M}=Z_{\text {PIN }} / 2$.
${ }^{5}$ The AD8224 can operate up to a diode drop below the negative supply, but the bias current increases sharply. The input voltage range reflects the maximum allowable voltage where the input bias current is within the specification.
${ }^{6}$ The AD8224 is characterized from $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$. See the Typical Performance Characteristics section for expected operation in that temperature range.
$\mathrm{V}_{\mathrm{S}}+=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}^{-}}=0 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=2.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{G}=1, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega^{1}$, unless otherwise noted. Table 6 displays the specifications for the dynamic performance of each individual instrumentation amplifier.

Table 6. Dynamic Performance of Each Individual Amplifier-Single-Ended Output Configuration, $\mathrm{V}_{\mathrm{S}}=+5 \mathrm{~V}$

| Parameter | Test Conditions/ Comments | A Grade |  |  | B Grade |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| DYNAMIC RESPONSE |  |  |  |  |  |  |  |  |
| Small Signal Bandwidth -3 dB |  |  |  |  |  |  |  |  |
| $\mathrm{G}=1$ |  |  | 1500 |  |  | 1500 |  | kHz |
| $\mathrm{G}=10$ |  |  | 800 |  |  | 800 |  | kHz |
| $\mathrm{G}=100$ |  |  | 120 |  |  | 120 |  | kHz |
| $\mathrm{G}=1000$ |  |  | 14 |  |  | 14 |  | kHz |
| Settling Time 0.01\% |  |  |  |  |  |  |  |  |
| $\mathrm{G}=1$ | $\Delta \mathrm{V}_{\mathrm{O}}=3 \mathrm{~V}$ step |  | 2.5 |  |  | 2.5 |  | $\mu \mathrm{s}$ |
| $\mathrm{G}=10$ | $\Delta \mathrm{V}_{\mathrm{o}}=4 \mathrm{~V}$ step |  | 2.5 |  |  | 2.5 |  | $\mu \mathrm{s}$ |
| $\mathrm{G}=100$ | $\Delta \mathrm{V}_{\mathrm{o}}=4 \mathrm{~V}$ step |  | 7.5 |  |  | 7.5 |  | $\mu \mathrm{s}$ |
| $\mathrm{G}=1000$ | $\Delta \mathrm{V}_{\mathrm{O}}=4 \mathrm{~V}$ step |  | 60 |  |  | 60 |  | $\mu \mathrm{s}$ |
| Settling Time 0.001\% |  |  |  |  |  |  |  |  |
| $\mathrm{G}=1$ | $\Delta \mathrm{V}_{\mathrm{O}}=3 \mathrm{~V}$ step |  | 3.5 |  |  | 3.5 |  | $\mu \mathrm{s}$ |
| $\mathrm{G}=10$ | $\Delta \mathrm{V}_{\mathrm{o}}=4 \mathrm{~V}$ step |  | 3.5 |  |  | 3.5 |  | $\mu \mathrm{s}$ |
| $\mathrm{G}=100$ | $\Delta \mathrm{V}_{\mathrm{O}}=4 \mathrm{~V}$ step |  | 8.5 |  |  | 8.5 |  | $\mu \mathrm{s}$ |
| $\mathrm{G}=1000$ | $\Delta \mathrm{V}_{\mathrm{O}}=4 \mathrm{~V}$ step |  | 75 |  |  | 75 |  | $\mu \mathrm{s}$ |
| Slew Rate |  |  |  |  |  |  |  |  |
| $\mathrm{G}=1$ to 100 |  | 2 |  |  | 2 |  |  | V/ $/ \mathrm{s}$ |

${ }^{1}$ When the output sinks more than 4 mA , use a 47 pF capacitor in parallel with the load to prevent ringing. Otherwise, use a larger load, such as $10 \mathrm{k} \Omega$.
$\mathrm{V}_{\mathrm{S}}+=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}^{-}}=0 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=2.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{G}=1, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega^{1}$ unless otherwise noted. Table 7 displays the specifications for the dynamic performance of both amplifiers when used in the differential output configuration shown in Figure 64.

Table 7. Dynamic Performance of Both Amplifiers—Differential Output Configuration ${ }^{2}$, VS $=+5 \mathrm{~V}$

| Parameter | Test Conditions/Comments | A Grade |  |  | B Grade |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| DYNAMIC RESPONSE |  |  |  |  |  |  |  |  |
| Small Signal Bandwidth -3 dB |  |  |  |  |  |  |  |  |
| $\mathrm{G}=1$ |  |  | 1500 |  |  | 1500 |  | kHz |
| $\mathrm{G}=10$ |  |  | 800 |  |  | 800 |  | kHz |
| $\mathrm{G}=100$ |  |  | 120 |  |  | 120 |  | kHz |
| $\mathrm{G}=1000$ |  |  | 14 |  |  | 14 |  | kHz |
| Settling Time 0.01\% |  |  |  |  |  |  |  |  |
| $\mathrm{G}=1$ | $\Delta \mathrm{V}_{\mathrm{O}}=3 \mathrm{~V}$ step |  | 2.5 |  |  | 2.5 |  | $\mu \mathrm{s}$ |
| $\mathrm{G}=10$ | $\Delta \mathrm{V}_{\mathrm{o}}=4 \mathrm{~V}$ step |  | 2.5 |  |  | 2.5 |  | $\mu \mathrm{s}$ |
| $\mathrm{G}=100$ | $\Delta \mathrm{V}_{\mathrm{o}}=4 \mathrm{~V}$ step |  | 7.5 |  |  | 7.5 |  | $\mu \mathrm{s}$ |
| $\mathrm{G}=1000$ | $\Delta \mathrm{V}_{\mathrm{o}}=4 \mathrm{~V}$ step |  | 60 |  |  | 60 |  | $\mu \mathrm{s}$ |
| Settling Time 0.001\% |  |  |  |  |  |  |  |  |
| $\mathrm{G}=1$ | $\Delta \mathrm{V}_{\mathrm{o}}=3 \mathrm{~V}$ step |  | 3.5 |  |  | 3.5 |  | $\mu \mathrm{s}$ |
| $\mathrm{G}=10$ | $\Delta \mathrm{V}_{\mathrm{o}}=4 \mathrm{~V}$ step |  | 3.5 |  |  | 3.5 |  | $\mu \mathrm{s}$ |
| $\mathrm{G}=100$ | $\Delta \mathrm{V}_{\mathrm{o}}=4 \mathrm{~V}$ step |  | 8.5 |  |  | 8.5 |  | $\mu \mathrm{s}$ |
| $\mathrm{G}=1000$ | $\Delta \mathrm{V}_{\mathrm{o}}=4 \mathrm{~V}$ step |  | 75 |  |  | 75 |  | $\mu \mathrm{s}$ |
| Slew Rate $\mathrm{G}=1 \text { to } 100$ |  | 2 |  |  | 2 |  |  | $\mathrm{V} / \mathrm{\mu s}$ |

[^3]
## ABSOLUTE MAXIMUM RATINGS

Table 8.

| Parameter | Rating |
| :--- | :--- |
| Supply Voltage | $\pm 18 \mathrm{~V}$ |
| Power Dissipation | See Figure 2 |
| Output Short-Circuit Current | Indefinite ${ }^{\mathrm{C}}$ |
| Input Voltage (Common Mode) | $\pm \mathrm{V}_{\mathrm{S}}$ |
| Differential Input Voltage | $\pm \mathrm{V}_{\mathrm{S}}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+130^{\circ} \mathrm{C}$ |
| Operating Temperature Range ${ }^{2}$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec) | $300^{\circ} \mathrm{C}$ |
| Junction Temperature | $130^{\circ} \mathrm{C}$ |
| Package Glass Transition Temperature | $130^{\circ} \mathrm{C}$ |
| ESD (Human Body Model) | 4 kV |
| ESD (Charge Device Model) | 1 kV |
| ESD (Machine Model) | 0.4 kV |

${ }^{1}$ Assumes the load is referenced to midsupply.
${ }^{2}$ Temperature for specified performance is $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. For performance to $125^{\circ} \mathrm{C}$, see the Typical Performance Characteristics section.
Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

## THERMAL RESISTANCE

Table 9.

| Exposed Pad Package | $\boldsymbol{\theta}_{\mathrm{JA}}$ | Unit |
| :--- | :--- | :--- |
| CP-16-26: LFCSP, EPAD Soldered to Board | 48 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| CP-16-26: LFCSP, EPAD Not Soldered to Board | 86 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

Table 10.

| Hidden Paddle Package | $\boldsymbol{\theta}_{\mathrm{JA}}$ | Unit |
| :--- | :--- | :--- |
| $\mathrm{CP}-16-19:$ LFCSP | 86 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

The $\theta_{\mathrm{IA}}$ values in Table 9 and Table 10 assume a 4 -layer JEDEC standard board. If the thermal pad is soldered to the board, it is also assumed it is connected to a plane. $\theta_{\mathrm{JC}}$ at the exposed pad is $4.4^{\circ} \mathrm{C} / \mathrm{W}$.

## Maximum Power Dissipation

The maximum safe power dissipation for the AD8224 is limited by the associated rise in junction temperature $\left(\mathrm{T}_{\mathrm{J}}\right)$ on the die. At approximately $130^{\circ} \mathrm{C}$, which is the glass transition temperature, the plastic changes its properties. Even temporarily exceeding this temperature limit may change the stresses that the package exerts on the die, permanently shifting the parametric performance of the amplifiers. Exceeding a temperature of $130^{\circ} \mathrm{C}$ for an extended period can result in a loss of functionality. Figure 2 shows the maximum safe power dissipation in the package vs. the ambient temperature for the LFCSP on a 4-layer JEDEC standard board.


Figure 2. Maximum Power Dissipation vs. Ambient Temperature

## ESD CAUTION

|  | ESD (electrostatic discharge) sensitive device. <br> Charged devices and circuit boards can discharge <br> without detection. Although this product features <br> patented or proprietary protection circuitry, damage <br> may occur on devices subjected to high energy ESD. <br> Therefore, proper ESD precautions should be taken to <br> avoid performance degradation or loss of functionality. |
| :--- | :--- |

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



Figure 3. 16-Lead LFCSP Pin Configuration with Hidden Paddle
Table 11. Pin Function Descriptions

| Pin Number | Mnemonic | Description |
| :--- | :--- | :--- |
| 1 | - IN1 | Negative Input Instrumentation Amplifier (In-Amp) 1 |
| 2 | $\mathrm{R}_{\mathrm{G} 1}$ | Gain Resistor In-Amp 1 |
| 3 | $\mathrm{R}_{\mathrm{G} 1}$ | Gain Resistor In-Amp 1 |
| 4 | + IN1 | Positive Input In-Amp 1 |
| 5 | $+\mathrm{V}_{\mathrm{S}}$ | Positive Supply |
| 6 | REF1 | Reference Adjust In-Amp 1 |
| 7 | REF2 | Reference Adjust In-Amp 2 |
| 8 | $-\mathrm{V}_{\mathrm{S}}$ | Negative Supply |
| 9 | + IN2 | Positive Input In-Amp 2 |
| 10 | $\mathrm{R}_{\mathrm{G} 2}$ | Gain Resistor In-Amp 2 |
| 11 | $\mathrm{R}_{\mathrm{G} 2}$ | Gain Resistor In-Amp 2 |
| 12 | - IN2 | Negative Input In-Amp 2 |
| 13 | $-\mathrm{V}_{\mathrm{S}}$ | Negative Supply |
| 14 | OUT2 | Output In-Amp 2 |
| 15 | OUT1 | Output In-Amp 1 |
| 16 | $+V_{S}$ | Positive Supply |



1. THE EXPOSED THERMAL PAD IS CONNECTED INTERNALLY TO $+\mathrm{V}_{\mathrm{S}}$. THE PAD CAN EITHER BE LEFT UNCONNECTED OR CONNECTED TO THE POSITIVE SUPPLY RAIL.

Figure 4. 16-Lead LFCSP Pin Configuration with Exposed Pad
Table 12. Pin Function Descriptions

| Pin Number | Mnemonic | Description |
| :---: | :---: | :---: |
| 1 | -IN1 | Negative Input In-Amp 1. |
| 2 | $\mathrm{R}_{61}$ | Gain Resistor In-Amp 1. |
| 3 | $\mathrm{R}_{61}$ | Gain Resistor In-Amp 1. |
| 4 | +IN1 | Positive Input In-Amp 1. |
| 5 | $+\mathrm{V}_{\text {S }}$ | Positive Supply. |
| 6 | REF1 | Reference Adjust In-Amp 1. |
| 7 | REF2 | Reference Adjust In-Amp 2. |
| 8 | $-\mathrm{V}_{\text {S }}$ | Negative Supply. |
| 9 | +IN2 | Positive Input In-Amp 2. |
| 10 | $\mathrm{R}_{\mathrm{G} 2}$ | Gain Resistor In-Amp 2. |
| 11 | $\mathrm{R}_{\mathrm{G} 2}$ | Gain Resistor In-Amp 2. |
| 12 | -IN2 | Negative Input In-Amp 2. |
| 13 | $-\mathrm{V}_{5}$ | Negative Supply. |
| 14 | OUT2 | Output In-Amp 2. |
| 15 | OUT1 | Output In-Amp 1. |
| 16 | +V | Positive Supply. |
|  | EPAD | Exposed Pad. The exposed thermal pad is connected internally to $+\mathrm{V}_{5}$. The pad can either be left unconnected or connected to the positive supply rail. |

## TYPICAL PERFORMANCE CHARACTERISTICS

$25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$, unless otherwise noted.


Figure 5. Typical Distribution of $\operatorname{CMRR}(G=1)$


Figure 6. Typical Distribution of Input Offset Voltage


Figure 7. Typical Distribution of Output Offset Voltage


Figure 8. Voltage Spectral Density vs. Frequency


Figure 9. 0.1 Hz to 10 Hz RTI Voltage Noise ( $G=1$ )


Figure 10. 0.1 Hz to 10 Hz RTI Voltage Noise ( $G=1000$ )


Figure 11. Change in Input Offset Voltage vs. Warmup Time


Figure 12. Positive PSRR vs. Frequency, RTI


Figure 13. Negative PSRR vs. Frequency, RTI


Figure 14. Input Bias Current and Input Offset Current vs. Common-Mode Voltage


Figure 15. Input Bias Current and Offset Current vs. Temperature, $V_{S}= \pm 15 \mathrm{~V}, V_{\text {REF }}=0 \mathrm{~V}$


Figure 16. Input Bias Current and Offset Current vs. Temperature, $V_{S}=5 \mathrm{~V}, V_{\text {REF }}=2.5 \mathrm{~V}$


Figure 17. CMRR vs. Frequency


Figure 18. CMRR vs. Frequency, $1 \mathrm{k} \Omega$ Source Imbalance


Figure 19. Change in CMRR vs. Temperature, $G=1$


Figure 20. Gain vs. Frequency


Figure 21. Gain Nonlinearity, G=1


Figure 22. Gain Nonlinearity, G=10


Figure 23. Gain Nonlinearity, $G=100$


Figure 24. Gain Nonlinearity, G=1000


Figure 25. Input Common-Mode Voltage Range vs. Output Voltage, $G=1, V_{\text {REF }}=0 \mathrm{~V}$


Figure 26. Input Common-Mode Voltage Range vs. Output Voltage, $G=1, V_{S}=5 \mathrm{~V}, V_{R E F}=2.5 \mathrm{~V}$


Figure 27. Input Common-Mode Voltage Range vs. Output Voltage, $G=100, V_{R E F}=0 \mathrm{~V}$


Figure 28. Input Common-Mode Voltage Range vs. Output Voltage, $G=100, V_{S}=5 \mathrm{~V}, V_{\text {REF }}=2.5 \mathrm{~V}$


Figure 29. Input Voltage Limit vs. Supply Voltage, $G=1, V_{R E F}=0 \mathrm{~V}$


Figure 30. Output Voltage Swing vs. Dual Supply Voltage, $R_{\text {LOAD }}=2 \mathrm{k} \Omega, G=10, V_{\text {REF }}=0 \mathrm{~V}$


Figure 31. Output Voltage Swing vs. Dual Supply Voltage,
$R_{\text {LOAD }}=10 \mathrm{k} \Omega, G=10, V_{\text {REF }}=0 \mathrm{~V}$


Figure 32. Output Voltage Swing vs. Load Resistance, $V_{S}= \pm 15 \mathrm{~V}, V_{\text {REF }}=0 \mathrm{~V}$


Figure 33. Output Voltage Swing vs. Load Resistance, $V_{S}=5 \mathrm{~V}, V_{\text {REF }}=2.5 \mathrm{~V}$


Figure 34. Output Voltage Swing vs. Output Current, $V_{S}= \pm 15 \mathrm{~V}, V_{\text {REF }}=0 \mathrm{~V}$


Figure 35. Output Voltage Swing vs. Output Current, $V_{S}=5 \mathrm{~V}, V_{R E F}=2.5 \mathrm{~V}$


Figure 36. Small Signal Pulse Response for Various Capacitive Loads, $V_{S}= \pm 15 \mathrm{~V}, V_{\text {REF }}=0 \mathrm{~V}$


Figure 37. Small Signal Pulse Response for Various Capacitive Loads, $V_{S}=5 \mathrm{~V}, V_{\text {REF }}=2.5 \mathrm{~V}$


Figure 38. Output Voltage Swing vs. Large Signal Frequency Response


Figure 39. Large Signal Pulse Response and Settle Time, $G=1$, $R_{\text {LOAD }}=10 \mathrm{k} \Omega, V_{S}= \pm 15 \mathrm{~V}, V_{R E F}=0 \mathrm{~V}$


Figure 40. Large Signal Pulse Response and Settle Time, $G=10$, $R_{\text {LOAD }}=10 \mathrm{k} \Omega, V_{S}= \pm 15 \mathrm{~V}, V_{\text {REF }}=0 \mathrm{~V}$


Figure 41. Large Signal Pulse Response and Settle Time, $G=100, R_{\text {LOAD }}=10 \mathrm{k} \Omega, V_{S}= \pm 15 \mathrm{~V}, V_{\text {REF }}=0 \mathrm{~V}$


Figure 42. Large Signal Pulse Response and Settle Time, $G=1000$, $R_{\text {LOAD }}=10 \mathrm{k} \Omega, V_{S}= \pm 15 \mathrm{~V}, V_{\text {REF }}=0 \mathrm{~V}$


Figure 43. Small Signal Pulse Response, $G=1, R_{\text {LOAD }}=2 \mathrm{k} \Omega, C_{\text {LOAD }}=100 \mathrm{pF}, V_{S}= \pm 15 \mathrm{~V}, V_{\text {REF }}=0 \mathrm{~V}$


Figure 44. Small Signal Pulse Response,
$G=10, R_{\text {LOAD }}=2 \mathrm{k} \Omega, C_{\text {LOAD }}=100 \mathrm{pF}, V_{S}= \pm 15 \mathrm{~V}, V_{R E F}=0 \mathrm{~V}$


Figure 45. Small Signal Pulse Response,
$G=100, R_{\text {LOAD }}=2 \mathrm{k} \Omega, C_{\text {LOAD }}=100 \mathrm{pF}, V_{S}= \pm 15 \mathrm{~V}, V_{\text {REF }}=0 \mathrm{~V}$


40 $\mu \mathrm{s} / \mathrm{DIV}$

Figure 46. Small Signal Pulse Response, $G=1000, R_{\text {LOAD }}=2 \mathrm{k} \Omega, C_{\text {LOAD }}=100 \mathrm{pF}, V_{S}= \pm 15 \mathrm{~V}, V_{\text {REF }}=0 \mathrm{~V}$


Figure 47. Small Signal Pulse Response, $G=1, R_{\text {LOAD }}=2 \mathrm{k} \Omega, C_{\text {LOAD }}=100 \mathrm{pF}, V_{S}=5 \mathrm{~V}, V_{R E F}=2.5 \mathrm{~V}$


Figure 48. Small Signal Pulse Response, $G=10, R_{\text {LOAD }}=2 \mathrm{k} \Omega, C_{L O A D}=100 \mathrm{pF}, V_{S}=5 \mathrm{~V}, V_{R E F}=2.5 \mathrm{~V}$


Figure 49. Small Signal Pulse Response, $G=100, R_{\text {LOAD }}=2 \mathrm{k} \Omega, C_{L O A D}=100 \mathrm{pF}, V_{S}=5 \mathrm{~V}, V_{R E F}=2.5 \mathrm{~V}$


Figure 50. Small Signal Pulse Response, $G=1000, R_{\text {LOAD }}=2 \mathrm{k} \Omega$, $C_{\text {LOAD }}=100 \mathrm{pF}, V_{S}=5 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=2.5 \mathrm{~V}$


Figure 51. Settling Time vs. Output Voltage Step Size, $(G=1) \pm 15 \mathrm{~V}, V_{\text {REF }}=0 \mathrm{~V}$


Figure 52. Settling Time vs. Gain for a 10 V Step, $V_{S}= \pm 15 \mathrm{~V}, V_{\text {REF }}=0 \mathrm{~V}$


Figure 53. Channel Separation vs. Frequency,
$R_{\text {LOAD }}=2 \mathrm{k} \Omega$, Source Channel at $G=1$


Figure 54. Differential Output Configuration: Gain vs. Frequency


Figure 55. Differential Output Configuration: Common-Mode Output (CMRout) vs. Frequency

## THEORY OF OPERATION



The AD8224 is a JFET input, monolithic instrumentation amplifier based on the classic three op amp topology (see Figure 56). Input Transistor J1 and Input Transistor J2 are biased at a fixed current so that any input signal forces the output voltages of A1 and A2 to change accordingly. The input signal creates a current through $\mathrm{R}_{\mathrm{G}}$ that flows in R1 and R2 such that the outputs of A1 and A2 provide the correct, gained signal. Topologically, J1, A1, and R1 and J2, A2, and R2 can be viewed as precision current feedback amplifiers. The common-mode voltage and amplified differential signal from A1 and A2 are applied to a difference amplifier that rejects the common-mode voltage but amplifies the differential signal. The difference amplifier employs $20 \mathrm{k} \Omega$ laser trimmed resistors that result in an in-amp with a gain error of less than $0.04 \%$. New trim techniques were developed to ensure that the CMRR exceeds 86 dB ( $\mathrm{G}=1$ ).

Using JFET transistors, the AD8224 offers an extremely high input impedance, extremely low bias currents of 10 pA maximum, low offset current of 0.6 pA maximum, and no input bias current noise. In addition, input offset is less than $175 \mu \mathrm{~V}$ and drift is less than $5 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$. Ease of use and robustness were considered. A common problem for instrumentation amplifiers is that at high gains, when the input is overdriven, an excessive milliampere input bias current can result, and the output can undergo phase reversal.

Overdriving the input at high gains refers to when the input signal is within the supply voltages but the amplifier cannot output the gained signal. For example, at a gain of 100 , driving the amplifier with 10 V on $\pm 15 \mathrm{~V}$ constitutes overdriving the inputs because the amplifier cannot output 100 V .

The AD8224 has none of these problems; its input bias current is limited to less than $10 \mu \mathrm{~A}$, and the output does not phase reverse under overdrive fault conditions.

The AD8224 has extremely low load induced nonlinearity. All amplifiers that comprise the AD8224 have rail-to-rail output capability for enhanced dynamic range. The input of the AD8224 can amplify signals with wide common-mode voltages even slightly lower than the negative supply rail. The AD8224 operates over a wide supply voltage range. It can operate from either a single +4.5 V to +36 V supply or a dual $\pm 2.25 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$. The transfer function of the AD8224 is

$$
G=1+\frac{49.4 \mathrm{k} \Omega}{R_{G}}
$$

Users can easily and accurately set the gain using a single, standard resistor. Because the input amplifiers employ a current feedback architecture, the AD8224 gain bandwidth product increases with gain, resulting in a system that does not experience as much bandwidth loss as voltage feedback architectures at higher gains.

## GAIN SELECTION

Placing a resistor across the $\mathrm{R}_{\mathrm{G}}$ terminals sets the gain of the AD8224. This is calculated by referring to Table 13 or by using the following gain equation

$$
R_{G}=\frac{49.4 \mathrm{k} \Omega}{G-1}
$$

Table 13. Gains Achieved Using $1 \%$ Resistors

| $\mathbf{1 \%}$ Standard Table Value of $\mathbf{R}_{\mathbf{G}}(\mathbf{\Omega})$ | Calculated Gain |
| :--- | :--- |
| 49.9 k | 1.990 |
| 12.4 k | 4.984 |
| 5.49 k | 9.998 |
| 2.61 k | 19.93 |
| 1.00 k | 50.40 |
| 499 | 100.0 |
| 249 | 199.4 |
| 100 | 495.0 |
| 49.9 | 991.0 |

The AD8224 defaults to $\mathrm{G}=1$ when no gain resistor is used. The tolerance and gain drift of the $\mathrm{R}_{\mathrm{G}}$ resistor should be added to the AD8224 specifications to determine the total gain accuracy of the system. When the gain resistor is not used, gain error and gain drift are kept to a minimum.

## REFERENCE TERMINAL

The output voltage of the AD8224 is developed with respect to the potential on the reference terminal. This is useful when the output signal needs to be offset to a precise midsupply level. For example, a voltage source can be tied to the REF1 pin or the REF2 pin to level-shift the output so that the AD8224 can drive a single-supply ADC. Pin REFx is protected with ESD diodes and should not exceed either $+\mathrm{V}_{\mathrm{s}}$ or $-\mathrm{V}_{\mathrm{s}}$ by more than 0.5 V .

For best performance, source impedance to the REF terminal should be kept below $1 \Omega$. As shown in Figure 56, the reference terminal, REF, is at one end of a $20 \mathrm{k} \Omega$ resistor. Additional impedance at the REF terminal adds to this $20 \mathrm{k} \Omega$ resistor and results in amplification of the signal connected to the positive input. The amplification from the additional $\mathrm{R}_{\text {REF }}$ can be computed by

$$
\frac{2\left(20 \mathrm{k} \Omega+R_{R E F}\right)}{40 \mathrm{k} \Omega+R_{R E F}}
$$

Only the positive signal path is amplified; the negative path is unaffected. This uneven amplification degrades the CMRR of the amplifier.



CORRECT


Figure 57. Driving the Reference Pin

## LAYOUT

The AD8224 is a high precision device. To ensure optimum performance at the PCB level, care must be taken in the design of the board layout. The AD8224 pinout is arranged in a logical manner to aid in this task.

## Package Considerations

The AD8224 is available in two version s of the 16 -lead, $4 \mathrm{~mm} \times$ 4 mm LFCSP package: with or without an exposed pad. Blindly copying the footprint from another $4 \mathrm{~mm} \times 4 \mathrm{~mm}$ LFCSP part is not recommended because it may not have the same thermal pad size and leads. Refer to the Outline Dimensions section to verify that the PCB symbol has the correct dimensions.

## Hidden Paddle Package

The AD8224 is available in an LFCSP package with a hidden paddle. It is the preferred package for the AD8224. Unlike chip scale packages where the pad limits routing capability, this package allows routes and vias directly underneath the chip, so that the full space savings of the small LFCSP can be realized. Although the package has no metal in the center of the part, the manufacturing process does leave a very small section of exposed metal at each of the package corners, shown in Figure 58 as well as Figure 69 in the Outline Dimensions section. This metal is connected to $+\mathrm{V}_{s}$ through the part. Because of a possibility of a short, vias should not be placed underneath these exposed metal tabs.


Figure 58. Hidden Paddle Package: Bottom View

## Exposed Pad Package

The AD8224 $4 \mathrm{~mm} \times 4 \mathrm{~mm}$ LFCSP is also available with an exposed thermal pad package version. This pad is connected internally to +V s. The pad can either be left unconnected or connected to the positive supply rail. Space between the leads and thermal pad should be kept as wide as possible for the best bias current performance. To maintain the AD8224 ultralow bias current performance, the thermal pad area can be reduced to extend the gap between the leads and the pad. The exposed pad package also has exposed lead frame tabs at the corners of the package, similar to those of the hidden paddle package, which are internally connected to +V . Do not place vias underneath these metal tabs.

To preserve maximum pin compatibility with other dual instrumentation amplifiers, such as the AD8222, leave the pad unconnected. This can be done by not soldering the paddle at all or by soldering the part to a landing that is a not connected to any other net. For high vibration applications, a landing is recommended.

Because the AD8224 dissipates little power, heat dissipation is rarely an issue. If improved heat dissipation is desired (for example, when driving heavy loads), connect the exposed pad to the positive supply rail. For the best heat dissipation performance, the positive supply rail should be a plane in the board. See the Thermal Resistance section for more information.

## Common-Mode Rejection over Frequency

The AD8224 has a higher CMRR over frequency than typical in-amps, which gives it greater immunity to disturbances, such as line noise and its associated harmonics. A well-implemented layout is required to maintain this high performance. Input source impedances should be matched closely. Source resistance should be placed close to the inputs so that it interacts with as little parasitic capacitance as possible.

Parasitics at the $\mathrm{R}_{\mathrm{Gx}}$ pins can also affect CMRR over frequency. The PCB should be laid out so that the parasitic capacitances at each pin match. Traces from the gain setting resistor to the $\mathrm{R}_{\mathrm{Gx}}$ pins should be kept short to minimize parasitic inductance.

## Reference

Errors introduced at the reference terminal feed directly to the output. Take care to tie the REFx pins to the appropriate local ground.

## Power Supplies

A stable dc voltage should be used to power the instrumentation amplifier. Noise on the supply pins can adversely affect performance.

The AD8224 has two positive supply pins (Pin 5 and Pin 16) and two negative supply pins (Pin 8 and Pin 13). While the part functions with only one pin from each supply pair connected, both pins should be connected for specified performance and optimum reliability.

The AD8224 should be decoupled with $0.1 \mu \mathrm{~F}$ bypass capacitors, one for each supply. Place the positive supply decoupling capacitor near Pin 16, and the negative supply decoupling capacitor near Pin 8. Each supply should also be decoupled with a $10 \mu \mathrm{~F}$ tantalum capacitor. The tantalum capacitor can be placed further away from the AD8224 and can generally be shared by other precision integrated circuits. Figure 59 shows an example layout.


Figure 59. Example Layout

## SOLDER WASH

The solder process can leave flux and other contaminants on the board. When these contaminants are between the AD8224 leads and thermal pad, they can create leakage paths that are larger than the AD8224 bias currents. A thorough washing process removes these contaminants and restores the device's excellent bias current performance.

## INPUT BIAS CURRENT RETURN PATH

The input bias current of the AD8224 must have a return path to common. When the source, such as a transformer, cannot provide a return current path, one should be created, as shown in Figure 60.

## INPUT PROTECTION

All terminals of the AD8224 are protected against ESD. ESD protection is guaranteed to 4 kV (human body model). In addition, the input structure allows for dc overload conditions a diode drop above the positive supply and a diode drop below the negative supply. Voltages beyond a diode drop of the supplies cause the ESD diodes to conduct and enable current to flow through the diode. Therefore, an external resistor should be used in series with each of the inputs to limit current for voltages beyond the supplies. In either scenario, the AD8224 safely handles a continuous 6 mA current at room temperature.

For applications where the AD8224 encounters extreme overload voltages, as in cardiac defibrillators, external series resistors and low leakage diode clamps, such as BAV199Ls, FJH1100s, or SP720s, should be used.


Figure 60. Creating an $I_{\text {BIAS }}$ Path

## RF INTERFERENCE

RF rectification is often a problem in applications where there are large RF signals. The problem appears as a small dc offset voltage. The AD8224 by its nature has a 5 pF gate capacitance $\left(\mathrm{C}_{\mathrm{G}}\right)$ at its inputs. Matched series resistors form a natural low-pass filter that reduces rectification at high frequency (see Figure 61).


Figure 61. RFI Filtering Without External Capacitors

The relationship between external, matched series resistors and the internal gate capacitance is expressed as

$$
\begin{aligned}
& \text { FilterFreq }_{\text {DIFF }}=\frac{1}{2 \pi R C_{G}} \\
& \text { FilterFreq }_{C M}=\frac{1}{2 \pi R C_{G}}
\end{aligned}
$$

To eliminate high frequency common-mode signals while using smaller source resistors, a low-pass RC network can be placed at the input of the instrumentation amplifier (see Figure 62). The filter limits the input signal bandwidth according to the following relationship:

$$
\begin{aligned}
& \text { FilterFreq }_{\text {DIFF }}=\frac{1}{2 \pi R\left(2 C_{D}+C_{C}+C_{G}\right)} \\
& \text { FilterFreq }_{C M}=\frac{1}{2 \pi R\left(C_{C}+C_{G}\right)}
\end{aligned}
$$

Mismatched Cc capacitors result in mismatched low-pass filters. The imbalance causes the AD8224 to treat what would have been a common-mode signal as a differential signal. To reduce the effect of mismatched external $\mathrm{C}_{\mathrm{C}}$ capacitors, select a value of $C_{D}$ greater than 10 times Cc. This sets the differential filter frequency lower than the common-mode frequency.


Figure 62. RFI Suppression

## COMMON-MODE INPUT VOLTAGE RANGE

The 3-op amp architecture of the AD8224 applies gain and then removes the common-mode voltage. Therefore, internal nodes in the AD8224 experience a combination of both the gained signal and the common-mode signal. This combined signal can be limited by the voltage supplies even when the individual input and output signals are not. Figure 25 through Figure 28 show the allowable common-mode input voltage ranges for various output voltages, supply voltages, and gains.

## APPLICATIONS INFORMATION

## DRIVING AN ADC

An instrumentation amplifier is often used in front of an ADC to provide CMRR and additional conditioning such as a voltage level shift and gain (see Figure 63). In this example, a 2.7 nF capacitor and a $500 \Omega$ resistor create an antialiasing filter for the AD7685. The 2.7 nF capacitor also serves to store and deliver the necessary charge to the switched capacitor input of the ADC. The $500 \Omega$ series resistor reduces the burden of the 2.7 nF load from the amplifier. However, large source impedance in front of the ADC can degrade the total harmonic distortion (THD).

For applications where THD performance is critical, the series resistor needs to be small. At worst, a small series resistor can load the AD8224, potentially causing the output to overshoot or ring. In such cases, a buffer amplifier, such as the AD8615 should be used after the AD8224 to drive the ADC.


Figure 63. Driving an ADC in a Low Frequency Application

## DIFFERENTIAL OUTPUT

The differential configuration of the AD8224 has the same excellent dc precision specifications as the single-ended output configuration and is recommended for applications in the frequency range of dc to 1 MHz .

The circuit configuration, outlined in Table 4 and Table 7, refers to the configuration shown in Figure 64 only. The circuit includes an RC filter that maintains the stability of the loop.

The transfer function for the differential output is

$$
V_{\text {DIF__OUT }}=V_{+ \text {OUT }}-V_{-O U T}=\left(V_{+I N}-V_{-I N}\right) \times G
$$

where:

$$
G=1+\frac{49.4 \mathrm{k} \Omega}{R_{G}}
$$



Figure 64. Differential Circuit Schematic

## Setting the Common-Mode Voltage

The output common-mode voltage is set by the average of +IN 2 and REF2. The transfer function is

$$
V_{\text {CM_OUT }}=\left(V_{+ \text {OUT }}+V_{-O U T}\right) / 2=\left(V_{+ \text {IN2 } 2}+V_{\text {REF } 2}\right) / 2
$$

+IN2 and REF2 have different properties that allow the reference voltage to be easily set for a wide variety of applications. + IN2 has high impedance but cannot swing to the positive supply rail. REF2 must be driven with a low impedance but can go 300 mV beyond the supply rails.

A common application sets the common-mode output voltage to the midscale of a differential ADC. In this case, the ADC reference voltage is sent to the +IN2 terminal, and ground is connected to the REF2 terminal. This produces a commonmode output voltage of half the ADC reference voltage.

## 2-Channel Differential Output Using a Dual Op Amp

Another differential output topology is shown in Figure 65. Instead of a second in-amp, $1 / 2$ of a dual OP2177 op amp creates the inverted output. Because the OP2177 comes in an MSOP, this configuration allows the creation of a dual-channel, precision differential output in-amp with little board area.

Errors from the op amp are common to both outputs and are, thus, common mode. Errors from mismatched resistors also create a common-mode dc offset. Because these errors are common mode, they are likely to be rejected by the next device in the signal chain.


Figure 65. Differential Output Using Op Amp


Figure 66. Driving a Differential ADC

## DRIVING A DIFFERENTIAL INPUT ADC

The AD8224 can be configured in differential output mode to drive a differential ADC. Figure 66 illustrates several of the concepts.

## First Antialiasing Filter

The $1 \mathrm{k} \Omega$ resistor, 1000 pF capacitor, and 100 pF capacitors in front of the in-amp form a 76 kHz filter. This is the first of two antialiasing filters in the circuit and helps to reduce the noise of the system. The 100 pF capacitors protect against commonmode RFI signals. Note that they are $5 \%$ COG/NPO types. These capacitors match well over time and temperature, which keeps the CMRR of the system high over frequency.

## Second Antialiasing Filter

An $806 \Omega$ resistor and a 2.7 nF capacitor are located between each AD8224 output and ADC input. These components create a 73 kHz low-pass filter for another stage of antialiasing protection.

These four elements also isolate the ADC from loading the AD8224. The $806 \Omega$ resistor shields the AD8224 from the switched capacitor input of the ADC, which looks like a timevarying load. The 2.7 nF capacitor provides a charge to the switched capacitor front end of the ADC. If the application requires a lower frequency antialiasing filter, increase the value of the capacitor rather than the resistor.

The $806 \Omega$ resistors can also protect an ADC from overvoltages. Because the AD8224 runs on wider supply voltages than a typical ADC, there is a possibility of overdriving the ADC. This is not an issue with a PulSAR ${ }^{\circ}$ converter, such as the AD7688. Its input can handle a 130 mA overdrive, which is much higher than the short-circuit limit of the AD8224.

However, other converters have less robust inputs and may need the added protection.

## Reference

The ADR435 supplies a reference voltage to both the ADC and the AD8224. Because REF2 on the AD8224 is grounded, the common-mode output voltage is precisely half the reference voltage, exactly where it needs to be for the ADC.

## DRIVING CABLING

All cables have a certain capacitance per unit length, which varies widely with cable type. The capacitive load from the cable may cause peaking in the AD8224 output response. To reduce peaking, use a resistor between the AD8224 and the cable. Because cable capacitance and desired output response vary widely, this resistor is best determined empirically. A good starting point is $50 \Omega$.

The AD8224 operates at a low enough frequency that transmission line effects are rarely an issue; therefore, the resistor need not match the characteristic impedance of the cable.


Figure 67. Driving a Cable

## OUTLINE DIMENSIONS



COMPLIANT TO JEDEC STANDARDS MO-220-WGGC.
Figure 68. 16-Lead Lead Frame Chip Scale Package [LFCSP] $4 \mathrm{~mm} \times 4 \mathrm{~mm}$ Body and 0.75 mm Package Height (CP-16-26)
Dimensions are shown in millimeters




COMPLIANT TO JEDEC STANDARDS MO-263-VBBC
Figure 69. 16-Lead Lead Frame Chip Scale Package [LFCSP] $4 \mathrm{~mm} \times 4 \mathrm{~mm}$ Body and 0.85 mm Package Height, with Hidden Paddle (CP-16-19)
Dimensions shown in millimeters

## ORDERING GUIDE

| Model ${ }^{1}$ | Temperature Range | Package Description | Package Option |
| :---: | :---: | :---: | :---: |
| AD8224ACPZ-R7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16-Lead Lead Frame Chip Scale Package [LFCSP] | CP-16-26 |
| AD8224ACPZ-RL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16-Lead Lead Frame Chip Scale Package [LFCSP] | CP-16-26 |
| AD8224ACPZ-WP | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16-Lead Lead Frame Chip Scale Package [LFCSP] | CP-16-26 |
| AD8224BCPZ-R7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16-Lead Lead Frame Chip Scale Package [LFCSP] | CP-16-26 |
| AD8224BCPZ-RL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16-Lead Lead Frame Chip Scale Package [LFCSP] | CP-16-26 |
| AD8224BCPZ-WP | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16-Lead Lead Frame Chip Scale Package [LFCSP] | CP-16-26 |
| AD8224HACPZ-R7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16-Lead Lead Frame Chip Scale Package [LFCSP] | CP-16-19 |
| AD8224HACPZ-RL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16-Lead Lead Frame Chip Scale Package [LFCSP] | CP-16-19 |
| AD8224HACPZ-WP | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16-Lead Lead Frame Chip Scale Package [LFCSP] | CP-16-19 |
| AD8224HBCPZ-R7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16-Lead Lead Frame Chip Scale Package [LFCSP] | CP-16-19 |
| AD8224HBCPZ-RL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16-Lead Lead Frame Chip Scale Package [LFCSP] | CP-16-19 |
| AD8224HBCPZ-WP AD8224-EVALZ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16-Lead Lead Frame Chip Scale Package [LFCSP] Evaluation Board | CP-16-19 |

[^4]
## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Amplifier IC Development Tools category:
Click to view products by Analog Devices manufacturer:

Other Similar products are found below :
EVAL-ADCMP566BCPZ EVAL-ADCMP606BKSZ AD8013AR-14-EBZ AD8033AKS-EBZ AD8044AR-EBZ AD8225-EVALZ ADA4859-3ACP-EBZ ADA4862-3YR-EBZ DEM-OPA-SO-2B AD744JR-EBZ AD8023AR-EBZ AD8030ARJ-EBZ AD8040ARU-EBZ AD8073JR-EBZ AD813AR-14-EBZ AD848JR-EBZ ADA4858-3ACP-EBZ ADA4922-1ACP-EBZ 551600075-001/NOPB DEM-OPA-SO2E THS7374EVM EVAL-ADCMP553BRMZ EVAL-ADCMP608BKSZ MIOP 42109 EVAL-ADCMP609BRMZ MAX9928EVKIT+ MAX9636EVKIT+ MAX9611EVKIT MAX9937EVKIT+ MAX9934TEVKIT+ MAX44290EVKIT\# MAX2644EVKIT MAX2634EVKIT MAX4073EVKIT+ DEM-OPA-SO-2C MAX2643EVKIT ISL28158EVAL1Z MAX40003EVKIT\# MAX2473EVKIT MAX2472EVKIT MAX4223EVKIT MAX9700BEVKIT MADL-011014-001SMB DC1685A DEM-OPA-SO-2D MAX2670EVKIT\# DEM-OPA-SO-1E AD8137YCP-EBZ EVAL-ADA4523-1ARMZ MAX44242EVKIT\#


[^0]:    Rev. D
    Document Feedback
    Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

[^1]:    ${ }^{1}$ When the output sinks more than 4 mA , use a 47 pF capacitor in parallel with the load to prevent ringing. Otherwise, use a larger load, such as $10 \mathrm{k} \Omega$.
    ${ }^{2}$ Refers to the differential configuration shown in Figure 64.
    ${ }^{3}$ Refer to Figure 15 and Figure 16 for the relationship between input current and temperature.
    ${ }^{4}$ Differential and common-mode input impedance can be calculated from the pin impedance: $Z_{\text {DIFF }}=2\left(Z_{\text {PIN }}\right) ; Z_{C M}=Z_{\text {PIN }} / 2$.
    ${ }^{5}$ The AD8224 can operate up to a diode drop below the negative supply; however, the bias current increases sharply. The input voltage range reflects the maximum allowable voltage where the input bias current is within the specification.
    ${ }^{6}$ At this supply voltage, ensure that the input common-mode voltage is within the input voltage range specification.
    ${ }^{7}$ The AD8224 is characterized from $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$. See the Typical Performance Characteristics section for expected operation in this temperature range.

[^2]:    ${ }^{1}$ When the output sinks more than 4 mA , use a 47 pF capacitor in parallel with the load to prevent ringing. Otherwise, use a larger load, such as $10 \mathrm{k} \Omega$.
    ${ }^{2}$ Refers to the differential configuration shown in Figure 64.

[^3]:    ${ }^{1}$ When the output sinks more than 4 mA , use a 47 pF capacitor in parallel with the load to prevent ringing. Otherwise, use a larger load, such as $10 \mathrm{k} \Omega$.
    ${ }^{2}$ Refers to the differential configuration shown in Figure 64.

[^4]:    ${ }^{1} Z=$ RoHS Compliant Part.

