## Data Sheet

## FEATURES

Supports DOCSIS 2.0 and EuroDOCSIS specifications for reverse path transmission systems
Gain programmable in 1 dB steps over a 59 dB range
Low distortion at 61 dBmV output
-59 dBc SFDR at 21 MHz
-54 dBc SFDR at 65 MHz
Output noise level at minimum gain $1.3 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$
Maintains $75 \Omega$ output impedance in transmit-enable and transmit-disable condition
Upper bandwidth of $100 \mathbf{~ M H z}$ (full gain range)
3.3 V supply operation

Supports SPI ${ }^{\circledR}$ interfaces

## APPLICATIONS

DOCSIS 2.0 and EuroDOCSIS cable modems
CATV set-top boxes
CATV telephony modems
Coaxial and twisted pair line drivers

## GENERAL DESCRIPTION

The AD8324 is a low cost amplifier designed for coaxial line driving. The features and specifications make the AD8324 ideally suited for DOCSIS 2.0 and EuroDOCSIS applications. The gain of the AD8324 is digitally controlled. An 8-bit serial word determines the desired output gain over a 59 dB range, resulting in gain changes of $1 \mathrm{~dB} / \mathrm{LSB}$.

The AD8324 accepts a differential or single-ended input signal. The output is specified for driving a $75 \Omega$ load through a $1: 1$ transformer.

Distortion performance of -54 dBc is achieved with an output level up to 61 dBmV at 65 MHz bandwidth.

This device has a sleep mode function that reduces the quiescent current to $30 \mu \mathrm{~A}$ and a full power-down function that reduces power-down current to 2.5 mA .
The AD8324 is packaged in a low cost, 20-lead LFCSP and a 20-lead QSOP. The AD8324 operates from a single 3.3 V supply.

## FUNCTIONAL BLOCK DIAGRAM




Figure 2. Worst Harmonic Distortion vs. Frequency

## TABLE OF CONTENTS

Features .....  1
Applications. ..... 1
Functional Block Diagram .....  1
General Description .....  1
Revision History ..... 2
Specifications ..... 3
Logic Inputs (TTL-/CMOS-Compatible Logic) ..... 4
Timing Requirements ..... 5
Absolute Maximum Ratings ..... 6
Thermal Resistance ..... 6
ESD Caution ..... 6
Pin Configuration and Function Descriptions ..... 7
Typical Performance Characteristics .....  8
Test Circuit ..... 11
Applications Information ..... 12
General Applications ..... 12
Circuit Description ..... 12
REVISION HISTORY
5/16-Rev. B to Rev. C
Change CP-20-1 to CP-20-6

$\qquad$
Universal
Changes to Figure 5, Figure 6, and Table 6 ..... 7
Changes to Figure 23 ..... 13
Updated Outline Dimensions ..... 16
Changes to Ordering Guide ..... 16
7/13-Rev. A to Rev. B
Changes to General Description Section .....  1
Changes to Table 6 .....  7
Added Test Circuits Section ..... 11
Changed Applications Section to Applications Information
Section ..... 12
Changes to Output Bias, Impedance, and Termination Section ..... 12
Deleted Evaluation Board Features and Operation Section ..... 13
Deleted Overshoot on PC Printer Ports Section, Installing
Visual Basic Control Software Section, Running AD8324
Gain Programming for the AD8324 ..... 12
Input Bias, Impedance, and Termination. ..... 12
Output Bias, Impedance, and Termination ..... 12
Power Supply ..... 13
Signal Integrity Layout Considerations ..... 13
Initial Power-Up ..... 13
RAMP Pin and BYP Pin Features ..... 13
Power Saving Features ..... 14
Distortion, Adjacent Channel Power, and DOCSIS ..... 14
Utilizing Diplex Filters ..... 14
Noise and DOCSIS ..... 14
Differential Signal Source. ..... 15
Differential Signal from Single-Ended Source ..... 15
Single-Ended Source ..... 15
Outline Dimensions ..... 16
Ordering Guide ..... 16
Controlling Gain/Attenuation of the AD8324 Section, Figure 28, Transmit Enable and Sleep Mode Section, and Memory Functions Section ..... 14
Changes to Distortion, Adjacent Channel Power, and DOCSIS Section and Noise and DOCSIS Section ..... 14
Deleted Figure 29 ..... 15
Changes to Differential Signal from Single-Ended Source
Section, Single-Ended Source
Updated Outline Dimensions ..... 16
Changes to Ordering Guide ..... 16
7/05—Rev. 0 to Rev. A
Updated Absolute Maximum Ratings Page .....  5
Updated Outline Dimensions. ..... 16
Changes to Ordering Guide ..... 16
10/03-Revision 0: Initial Version

## SPECIFICATIONS

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=\mathrm{R}_{\mathrm{IN}}=75 \Omega, \mathrm{~V}_{\mathrm{IN}}($ differential $)=27.5 \mathrm{dBmV}$, unless otherwise noted. The AD 8324 is characterized using a $1: 1$ transformer ${ }^{1}$ at the device output.

Table 1.

| Parameter | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT CHARACTERISTICS <br> Specified AC Voltage Input Resistance Input Capacitance | Output $=61 \mathrm{dBmV}$, maximum gain Single-ended input <br> Differential input |  | $\begin{aligned} & 27.5 \\ & 550 \\ & 1100 \\ & 2 \end{aligned}$ |  | $\begin{aligned} & \mathrm{dBmV} \\ & \Omega \\ & \Omega \\ & \mathrm{pF} \\ & \hline \end{aligned}$ |
| GAIN CONTROL INTERFACE <br> Voltage Gain Range <br> Maximum Gain <br> Minimum Gain <br> Output Step Size ${ }^{2}$ <br> Output Step Size Temperature Coefficient | Gain code $=60$ decimal code <br> Gain code = 1 decimal code $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C}$ | $\begin{aligned} & 58 \\ & 32.5 \\ & -26.5 \\ & 0.6 \end{aligned}$ | $\begin{aligned} & 59 \\ & 33.5 \\ & -25.5 \\ & 1.0 \\ & \pm 0.004 \end{aligned}$ | $\begin{aligned} & 60 \\ & 34.5 \\ & -24.5 \\ & 1.4 \end{aligned}$ | dB <br> dB <br> dB <br> dB/LSB <br> $\mathrm{dB} /{ }^{\circ} \mathrm{C}$ |
| OUTPUT CHARACTERISTICS <br> Bandwidth (-3 dB) <br> Bandwidth Roll-Off <br> 1 dB Compression Point ${ }^{3}$ <br> Output Noise ${ }^{2}$ <br> Maximum Gain <br> Minimum Gain <br> Transmit Disable <br> Noise Figure ${ }^{2}$ <br> Maximum Gain <br> Differential Output Impedance | All gain codes ( 1 decimal code to 60 decimal codes) $\mathrm{f}=65 \mathrm{MHz}$ <br> Maximum gain, $f=10 \mathrm{MHz}$, output referred Minimum gain, $f=10 \mathrm{MHz}$, input referred $\begin{aligned} & f=10 \mathrm{MHz} \\ & \mathrm{f}=10 \mathrm{MHz} \\ & \mathrm{f}=10 \mathrm{MHz} \\ & \mathrm{f}=10 \mathrm{MHz} \end{aligned}$ <br> Transmit enable and transmit disable | $\begin{aligned} & 19.6 \\ & 2.1 \end{aligned}$ | 100 1.7 21 3.7 157 1.3 1.1 15.5 $75 \pm 30 \%^{4}$ | $\begin{aligned} & 166 \\ & 1.5 \\ & 1.2 \\ & \\ & 16.0 \end{aligned}$ | dB <br> dBm <br> dBm <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> $n \mathrm{~V} / \sqrt{ } \mathrm{Hz}$ <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> dB <br> $\Omega$ |
| OVERALL PERFORMANCE <br> Second-Order Harmonic Distortion ${ }^{5,3}$ <br> Third-Order Harmonic Distortion (SFDR) ${ }^{5,3}$ <br> Adjacent Power Channel Ratio (APCR) ${ }^{2,6}$ Isolation (Transmit Disable) ${ }^{2}$ | $\mathrm{f}=33 \mathrm{MHz}$, $\mathrm{V}_{\text {out }}=61 \mathrm{dBmV}$ at maximum gain $\mathrm{f}=65 \mathrm{MHz}$, $\mathrm{V}_{\text {OUt }}=61 \mathrm{dBmV}$ at maximum gain $\mathrm{f}=21 \mathrm{MHz}, \mathrm{V}_{\text {OUt }}=61 \mathrm{dBmV}$ at maximum gain $\mathrm{f}=65 \mathrm{MHz}, V_{\text {OUT }}=61 \mathrm{dBmV}$ at maximum gain <br> Maximum gain, $\mathrm{f}=65 \mathrm{MHz}$ |  | $\begin{aligned} & -66 \\ & -58 \\ & -59 \\ & -54 \\ & -61 \\ & -75 \end{aligned}$ | $\begin{aligned} & -60 \\ & -53 \\ & -57.5 \\ & -52.5 \\ & -58 \\ & -70 \end{aligned}$ | dBc <br> dBc <br> dBc <br> dBc <br> dBc <br> dB |
| POWER CONTROL <br> Transmit Enable Settling Time Transmit Disable Settling Time Output Switching Transients ${ }^{3}$ <br> Output Settling Due to Gain Change Due to Input Step Change | Maximum gain, $\mathrm{V}_{\mathbb{N}}=0$ <br> Maximum gain, $\mathrm{V}_{\mathbb{N}}=0$ <br> Equivalent output $=31 \mathrm{dBmV}$ <br> Equivalent output $=61 \mathrm{dBmV}$ <br> Minimum gain to maximum gain <br> Maximum gain, $\mathrm{V}_{\mathbb{I N}}=27.5 \mathrm{dBmV}$ |  | $\begin{aligned} & 2.5 \\ & 3.8 \\ & 2.5 \\ & 27 \\ & \\ & 60 \\ & 30 \\ & \hline \end{aligned}$ |  | $\mu \mathrm{s}$ $\mu \mathrm{s}$ mV p-p $m V p-p$ ns ns |


| Parameter | Test Conditions/Comments | Min | Typ | Max | Unit |
| :--- | :--- | :--- | :--- | :--- | :--- |
| POWER SUPPLY |  |  |  |  |  |
| Operating Range |  | 3.13 | 3.3 | 3.47 | V |
| Quiescent Current | Maximum gain | 195 | 207 | 235 | mA |
|  | Minimum gain | 25 | 39 | 50 | mA |
|  | Transmit disable (TXEN $=0)$ | 1 | 2.5 | 4 | mA |
|  | SLEEP mode (power down) |  | 30 | 500 | $\mu \mathrm{~A}$ |
| OPERATING TEMPERATURE RANGE | 20-lead LFCSP | -40 |  | +85 | ${ }^{\circ} \mathrm{C}$ |
|  | 20-lead QSOP | -25 | +70 | ${ }^{\circ} \mathrm{C}$ |  |

${ }^{1}$ TOKO 458PT-1556 used for above specifications. Typical insertion loss of 0.5 dB at 10 MHz .
${ }^{2}$ Guaranteed by design and characterization to $\pm 6$ sigma for $T_{A}=25^{\circ} \mathrm{C}$.
${ }^{3}$ Guaranteed by design and characterization to $\pm 3$ sigma for $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
${ }^{4}$ Measured through a 1:1 transformer.
${ }^{5}$ Specification is worst case over all gain codes.
${ }^{6} \mathrm{~V}_{\mathrm{IN}}=27.5 \mathrm{dBmV}$, QPSK modulation, 160 kSPS symbol rate.

## LOGIC INPUTS (TTL-/CMOS-COMPATIBLE LOGIC)

$\overline{\mathrm{DATEN}}, \mathrm{CLK}$, SDATA, TXEN, $\overline{\text { SLEEP }}, V_{C C}=3.3 \mathrm{~V}$, unless otherwise noted.
Table 2.

| Parameter | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| Logic 1 Voltage | 2.1 |  | 3.3 | V |
| Logic 0 Voltage | 0 |  | 0.8 | V |
| Logic 1 Current ( $\mathrm{V}_{\mathbf{I N H}}=3.3 \mathrm{~V}$ ), CLK, SDATA, $\overline{\text { DATEN }}$ | 0 |  | 20 | nA |
| Logic 0 Current ( $\mathrm{V}_{\text {INL }}=0 \mathrm{~V}$ ), CLK, SDATA, $\overline{\text { DATEN }}$ | -600 |  | -100 | nA |
| Logic 1 Current ( $\mathrm{V}_{\text {INH }}=3.3 \mathrm{~V}$ ), TXEN | 50 |  | 190 | $\mu \mathrm{A}$ |
| Logic 0 Current ( $\mathrm{V}_{\text {INL }}=0 \mathrm{~V}$ ), TXEN | -250 |  | -30 | $\mu \mathrm{A}$ |
| Logic 1 Current ( $\mathrm{V}_{\text {INH }}=3.3 \mathrm{~V}$ ), $\overline{\text { SLEEP }}$ | 50 |  | 190 | $\mu \mathrm{A}$ |
| Logic 0 Current ( $\left.\mathrm{V}_{\mathrm{INL}}=0 \mathrm{~V}\right), \overline{\text { SLEEP }}$ | -250 |  | -30 | $\mu \mathrm{A}$ |

## TIMING REQUIREMENTS

$\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}, \mathrm{t}_{\mathrm{R}}=\mathrm{t}_{\mathrm{F}}=4 \mathrm{~ns}, \mathrm{f}_{\mathrm{CLK}}=8 \mathrm{MHz}$, unless otherwise noted.
Table 3.

| Parameter | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| Clock Pulse Width (twh) | 16.0 |  |  | ns |
| Clock Period ( $\mathrm{t}_{\mathrm{c}}$ ) | 32.0 |  |  | ns |
| Setup Time SDATA vs. Clock (tos) | 5.0 |  |  | ns |
| Setup Time $\overline{\text { DATEN }}$ vs. Clock (tes) | 15.0 |  |  | ns |
| Hold Time SDATA vs. Clock ( $\mathrm{t}_{\mathrm{HH}}$ ) | 5.0 |  |  | ns |
| Hold Time $\overline{\text { DATEN }}$ vs. Clock ( $\mathrm{t}_{\text {EH }}$ ) | 3.0 |  |  | ns |
| Input Rise and Fall Times, SDATA, $\overline{\text { DATEN }}$, Clock ( $\mathrm{t}_{\mathrm{R}}, \mathrm{t}_{\mathrm{F}}$ ) |  |  | 10 | ns |

## Timing Diagrams



Figure 4. SDATA Timing

## ABSOLUTE MAXIMUM RATINGS

Table 4.

| Parameter | Rating |
| :--- | :--- |
| Supply Voltage, V Vc |  |
| Input Voltage | 3.63 V |
| $\quad$ VIN + VIN- |  |
| DATEN, SDATA, CLK, SLEEP, TXEN | 1.5 V p-p |
| Internal Power Dissipation | -0.5 V to +3.63 V |
| Operating Temperature Range | 776 mW |
| $\quad 20-$ Lead LFCSP | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| 20-Lead QSOP | $-25^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 60 sec) | $300^{\circ} \mathrm{C}$ |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

## THERMAL RESISTANCE

Table 5.

| Model | $\boldsymbol{\theta}_{\mathrm{JA}}$ | Unit |
| :--- | :--- | :--- |
| 20-Lead QSOP | $83.2^{1}$ | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 20-Lead LFCSP | $30.4^{2}$ | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

${ }^{1}$ Thermal resistance measured on SEMI standard 4-layer board.
${ }^{2}$ Thermal resistance measured on SEMI standard 4-layer board, paddle soldered to board.

## ESD CAUTION

|  | ESD (electrostatic discharge) sensitive device. <br> Charged devices and circuit boards can discharge <br> without detection. Although this product features <br> patented or proprietary protection circuitry, damage <br> may occur on devices subjected to high energy ESD. <br> Therefore, proper ESD precautions should be taken to <br> avoid performance degradation or loss of functionality. |
| :--- | :--- |

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS




Figure 6. 20-Lead QSOP Pin Configuration

Table 6. Pin Function Descriptions

| Pin No. |  | Mnemonic | Description |
| :---: | :---: | :---: | :---: |
| 20-Lead LFCSP | 20-Lead QSOP |  |  |
| 1, 2, 5, 9, 18, 19 | 1, 3, 4, 7, 11, 20 | GND | Common External Ground Reference. |
| 3 | 5 | $\mathrm{V}_{1 \times+}$ | Noninverting Input. DC-biased to approximately $\mathrm{V}_{\mathrm{cc}} / 2$. Must be ac-coupled with a $0.1 \mu \mathrm{~F}$ capacitor. |
| 4 | 6 | $\mathrm{V}_{\text {IN- }}$ | Inverting Input. DC-biased to approximately $\mathrm{V}_{\mathrm{cc}} / 2$. Must be ac-coupled with a $0.1 \mu \mathrm{~F}$ capacitor. |
| 6 | 8 | $\overline{\text { DATEN }}$ | Data Enable Low Input. This port controls the 8-bit parallel data latch and shift register. A Logic 0 to Logic 1 transition transfers the latched data to the attenuator core (updates the gain) and simultaneously inhibits serial data transfer into the register. A Logic 1 to Logic 0 transition inhibits the data latch (holds the previous and simultaneously enables the register for serial data load). |
| 7 | 9 | SDATA | Serial Data Input. This digital input allows an 8-bit serial (gain) word to be loaded into the internal register with the most significant bit (MSB) first. |
| 8 | 10 | CLK | Clock Input. The clock port controls the serial attenuator data transfer rate to the 8-bit master-slave shift register. Logic 0 to Logic 1 transition latches the data bit, and a Logic 1 to Logic 0 transfers the data bit to the slave. This requires the input serial data-word to be valid at or before this clock transition. |
| 10 | 12 | $\overline{\text { SLEEP }}$ | Low Power Sleep Mode. In sleep mode, the supply current of the AD8324 is reduced to $30 \mu \mathrm{~A}$. A Logic 0 powers down the device (high Zout state), and a Logic 1 powers up the device. |
| 11 | 13 | NIC | No Internal Connection. Do not connect to this pin. |
| 12 | 14 | BYP | Internal Bypass. This pin must be externally decoupled ( $0.1 \mu \mathrm{~F}$ capacitor). |
| 13 | 15 | Vout- | Negative Output Signal. Must be biased to Vcc. See Figure 23. |
| 14 | 16 | Vout+ | Positive Output Signal. Must be biased to V ${ }_{\text {cc }}$. See Figure 23. |
| 15 | 17 | RAMP | External RAMP Capacitor (Optional). |
| 16 | 18 | TXEN | Transmit Enable. Logic 0 disables forward transmission, and Logic 1 enables forward transmission. |
| 17, 20 | 2, 19 | V cc | Common Positive External Supply Voltage. |
| 0 | Not applicable | EPAD | Exposed Pad. The exposed pad must be connected to a solid copper plane with low thermal resistance. This applies to the 20-lead LFCSP package only. |

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 7. Second-Order Harmonic Distortion vs. Frequency for Various Output Powers


Figure 8. LFCSP Second-Order Harmonic Distortion vs. Frequency for Various Temperatures


Figure 9. QSOP Second-Order Harmonic Distortion vs. Frequency for Various Temperatures


Figure 10. Third-Order Harmonic Distortion vs. Frequency for Various Output Powers


Figure 11. LFCSP Third-Order Harmonic Distortion vs. Frequency for Various Temperatures


Figure 12. QSOP Third-Order Harmonic Distortion vs. Frequency for Various Temperatures


Figure 13. Adjacent Channel Power


Figure 14. AC Response


Figure 15. Output Step Size vs. Gain Control


Figure 16. Two-Tone Intermodulation Distortion


Figure 17. Isolation in Transmit Disable Mode vs. Frequency


Figure 18. Gain Error vs. Gain Control for Various Frequencies


Figure 19. Output Referred Voltage Noise vs. Gain Control


Figure 20. Quiescent Supply Current vs. Gain Control


Figure 21. Between Burst Transient vs. Gain Control

TEST CIRCUIT


## APPLICATIONS INFORMATION

## GENERAL APPLICATIONS

The AD8324 is primarily intended for use as the upstream power amplifier (PA) in Data-Over-Cable Service Interface Specification (DOCSIS) certified cable modems and CATV set-top boxes. The upstream signal is either a quadrature phase shift keying (QPSK) or a quadrature amplitude modulation (QAM) signal generated by a digital signal processor (DSP), a dedicated QPSK/QAM modulator, or a digital-to-analog converter (DAC). In all cases, the signal must be low-pass filtered before it is applied to the PA in order to filter out-of-band noise and higher order harmonics from the amplified signal.
Due to the varying distances between the cable modem and the headend, the upstream PA must be capable of varying the output power by applying gain or attenuation. The ability to vary the output power of the AD8324 ensures that the signal from the cable modem has the proper level when it arrives at the headend. The upstream signal path commonly includes a diplexer and cable splitters. The AD8324 is designed to overcome losses associated with these passive components in the upstream cable path.

## CIRCUIT DESCRIPTION

The AD8324 is composed of three analog functions in the transmit enable mode. The input amplifier (preamp) can be used in a singleended or differential configuration. If the input is used in the differential configuration, ensure that the input signals are $180^{\circ}$ out of phase and of equal amplitude. A vernier is used in the input stage for controlling the fine 1 dB gain steps. This stage then drives a DAC that provides the bulk of the attenuation for the AD8324. The signals in the preamp and DAC blocks are differential to improve the power supply rejection ratio (PSRR) and linearity. A differential current is fed from the DAC into the output stage. The output stage maintains $75 \Omega$ differential output impedance in all power modes.

## GAIN PROGRAMMING FOR THE AD8324

The AD8324 features a serial peripheral interface (SPI) for programming the gain code settings. The SPI interface consists of three digital data lines: CLK, $\overline{\text { DATEN }}$, and SDATA. The $\overline{\text { DATEN }}$ pin must be held low while the AD8324 is being programmed. The SDATA pin accepts the serial data stream for programming the AD8324 gain code. The CLK pin accepts the clock signal to latch in the data from the SDATA line.
The AD8324 uses a 6-bit shift register for clocking in the data. The shift register is designed to be programmed MSB first. The timing interface for programming the AD8324 can be seen in Table 2, Table 3, Figure 3, and Figure 4. While the $\overline{\mathrm{DATEN}}$ pin is held low, the serial bits on the SDATA line are shifted into the register on the rising edge of the CLK pin.

For existing software that uses eight bits to program the cable driver, the two MSBs are ignored. This allows the AD8324 to be compatible with some existing system designs.
The AD8324 recognizes Gain Code 1 through Gain Code 60 (all gain codes are in decimal, unless otherwise noted). When the AD8324 is programmed with Gain Code 61 to Gain Code 63, it internally defaults to maximum gain (Gain Code 60). If the programmed gain code is above 63 , the AD8324 recognizes the six LSBs only. For example, Gain Code 75 (01001011 binary) is interpreted as Gain Code 11 (001011 binary) because the two MSBs are ignored.
The programming range of the AD8324 is from -25.5 dB (Gain Code 1) to +33.5 dB (Gain Code 60 ). The 59 dB gain range is linear with a 1 dB change in a 1 LSB change in gain code. Figure 15 illustrates the gain step size of the AD8324 vs. gain code. The AD8324 is characterized with a differential input signal and a TOKO 458PT-1457 1:1 transformer at the output.

## INPUT BIAS, IMPEDANCE, AND TERMINATION

The $\mathrm{V}_{\text {IN }+}$ and $\mathrm{V}_{\text {IN- }}$ inputs have a dc bias level of $\mathrm{V}_{\mathrm{CC}} / 2$; therefore, ac-couple the input signal as shown in the typical application circuit (see Figure 23). The differential input impedance of the AD8324 is approximately $1.1 \mathrm{k} \Omega$, and the single-ended input is $550 \Omega$. The high input impedance of the AD8324 allows flexibility in termination and properly matching filter networks. The AD8324 exhibits optimum performance when driven with a pure differential signal.

## OUTPUT BIAS, IMPEDANCE, AND TERMINATION

The output stage of the AD8324 requires a bias of 3.3 V . Connect the 3.3 V power supply to the center tap of the output transformer. In addition, decouple the $V_{C C}$ that is applied to the center tap of the transformer as shown in the typical application circuit (see Figure 23).
The output impedance of the AD8324 is $75 \Omega$, regardless of whether the amplifier is in transmit enable, transmit disable, or sleep mode. When combined with a 1:1 voltage ratio transformer, this eliminates the need for external back termination resistors. If the output signal is evaluated using standard $50 \Omega$ test equipment, use a minimum loss $75 \Omega$ to $50 \Omega$ pad to provide the test circuit with the proper impedance match. When using a matching attenuator, note that there is 5.7 dB of power loss ( 7.5 dB voltage) through the network.


Figure 23. Typical Application Circuit
Table 7. Adjacent Channel Power

| Channel Symbol Rate (kSym/s) | Adjacent Channel Symbol Rate (kSym/s) |  |  |  |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
|  | $\mathbf{1 6 0}$ | $\mathbf{3 2 0}$ | $\mathbf{6 4 0}$ | $\mathbf{1 2 8 0}$ | $\mathbf{2 5 6 0}$ | $\mathbf{5 1 2 0}$ |
|  | -63 | -64 | -68 | -71 | -72 | -66 |
| 320 | -63 | -64 | -66 | -70 | -72 | -67 |
| 640 | -64 | -64 | -65 | -67 | -71 | -67 |
| 1280 | -67 | -65 | -65 | -66 | -68 | -67 |
| 2560 | -70 | -67 | -66 | -66 | -67 | -65 |
| 5120 | -72 | -70 | -67 | -67 | -64 | -64 |

## POWER SUPPLY

Deliver the 3.3 V supply to each of the VCC pins via a low impedance power bus. This ensures that each pin is at the same potential. Decouple the power bus to ground using a $10 \mu \mathrm{~F}$ tantalum capacitor located close to the AD8324. In addition to the $10 \mu \mathrm{~F}$ capacitor, decouple the $\mathrm{V}_{\mathrm{CC}}$ pins to ground with ceramic chip capacitors located close to the pins. In addition, decouple the bypass pin (BYP). The printed circuit board (PCB) must have a low impedance ground plane covering all unused portions of the board, except in areas of the board where input and output traces are in close proximity to the AD8324 and the output transformer. Connect all AD8324 ground pins to the ground plane to ensure proper grounding of all internal nodes.

## SIGNAL INTEGRITY LAYOUT CONSIDERATIONS

Careful attention to PCB layout details prevents problems due to board parasitics. Proper radio frequency (RF) design techniques are mandatory. Keep the differential input and output traces as short as possible. Keeping the traces short minimizes parasitic capacitance and inductance, which is most critical between the outputs of the AD8324 and the 1:1 output transformer. It is also critical that all differential signal paths be symmetrical in length and width. In addition, the input and output traces must be adequately spaced to minimize coupling (crosstalk) through
the board. Following these guidelines optimizes the overall performance of the AD8324 in all applications.

## INITIAL POWER-UP

When the supply voltage is first applied to the AD8324, the gain of the amplifier is initially set to Gain Code 1 . As power is first applied to the amplifier, hold the TXEN pin low (Logic 0 ) to prevent forward signal transmission. After power is applied to the amplifier, the gain can be set to the desired level by following the procedure provided in the Gain Programming for the AD8324 section. The TXEN pin can then be brought from Logic 0 to Logic 1, enabling forward signal transmission at the desired gain level.

## RAMP PIN AND BYP PIN FEATURES

The RAMP pin (Pin 15/Pin 17) is used to control the length of the burst on and off transients. By default, leaving the RAMP pin unconnected results in a transient that is fully compliant with DOCSIS 2.0 Radio Frequency Interface (RFI) Specification, Section 6.2.21.2, Spurious Emissions During Burst On/Off Transients. DOCSIS requires that all between burst transients be dissipated no faster than $2 \mu \mathrm{~s}$. Adding capacitance to the RAMP pin slows the dissipation even more.

The BYP pin (Pin 12/Pin 14) is used to decouple the output stage to ground. Typically, for normal DOCSIS operation, decouple the BYP pin to ground with a $0.1 \mu \mathrm{~F}$ capacitor. In applications that require transient on/off times faster than $2 \mu \mathrm{~s}$, smaller capacitors can be used; however, note that the BYP pin must always be decoupled to ground.

## POWER SAVING FEATURES

The AD8324 incorporates three distinct methods of reducing power consumption: transmit disable and sleep modes for between burst and shutdown modes, and gain dependent quiescent current for transmit enable mode.
The asynchronous TXEN pin is used to place the AD8324 into between burst mode. In this reduced current state, the $75 \Omega$ output impedance is maintained. Applying Logic 0 to the TXEN pin deactivates the on-chip amplifier, providing a $98.8 \%$ reduction in consumed power. For 3.3 V operation, the supply current is typically reduced from 207 mA to 2.5 mA . In this mode of operation, between burst noise is minimized and high input to output isolation is achieved. In addition to the TXEN pin, the AD8324 also incorporates an asynchronous $\overline{\mathrm{SLEEP}}$ pin that can be used to further reduce the supply current to approximately $30 \mu \mathrm{~A}$. Applying Logic 0 to the SLEEP pin places the amplifier into $\overline{\text { SLEEP }}$ mode. Transitioning into or out of $\overline{\text { SLEEP }}$ mode results in a transient voltage at the output of the amplifier.
In addition to the sleep and transmit disable functions, the AD8324 provides yet another means of reducing system power consumption. While in the transmit enable state, the AD8324 incorporates supply current scaling that allows for lower power consumption at lower gain codes. Figure 20 shows the typical relationship between supply current and gain code.

## DISTORTION, ADJACENT CHANNEL POWER, AND DOCSIS

To deliver the DOCSIS specification required 58 dBmV of QPSK signal and 55 dBmV of 16 QAM signal, the PA is required to deliver up to 61 dBmV . This added power is required to compensate for losses associated with the diplex filter or other passive components that may be included in the upstream path of cable modems or set-top boxes. Note that the AD8324 is characterized with a differential input signal. Figure 7 and Figure 10 show the AD8324 second and third harmonic distortion performance vs. the fundamental frequency for various output power levels. These figures are useful for determining the in-band harmonic levels from 5 MHz to 65 MHz . Harmonics higher in frequency (more than 42 MHz for DOCSIS 2.0 specifications and more than 65 MHz for EuroDOCSIS specifications) are sharply attenuated by the low-pass filter function of the diplexer.

Another measure of signal integrity is adjacent channel power (ACP). DOCSIS 2.0 RFI Specification, Section 6.2.21.1.1, states, "Spurious emissions from a transmitted carrier may occur in an adjacent channel that could be occupied by a carrier of the same or different modulation rate." Figure 13 shows the typical ACP for a 61 dBmV (approximately 12 dBm ) QPSK signal taken at the output of the AD8324 during product characterization. The transmit channel width and adjacent channel width in Figure 13 correspond to the symbol rates of $160 \mathrm{kSym} / \mathrm{s}$. Table 7 shows the ACP results for the AD8324 driving a QPSK, 61 dBmV signal for all conditions in DOCSIS RFI Specification, Table 6-10, Adjacent Channel Spurious Emissions Relative to the Transmitted Burst Power Level.

## UTILIZING DIPLEX FILTERS

The AD8324 is designed to drive 61 dBmV without any external filtering and still meet DOCSIS spurious emissions and distortion requirements. However, in most upstream CATV applications, a diplex filter is used to separate the upstream and downstream signal paths from one another. The diplex filter does have insertion loss that the upstream driver needs to overcome, but it also provides a low-pass filter. The addition of this low-pass filter to the signal chain greatly attenuates second harmonic products of channels more than 21 MHz and third harmonic products of channels at or more than 14 MHz up for diplexers with a 42 MHz upstream cutoff. Similar performance gains can be achieved using European-specified diplexers to filter second harmonics for channels more than 33 MHz and third harmonics for channels more than 22 MHz ( 65 MHz upstream cutoff). This filtering allows the AD8324 to drive up to 63 dBmV of QPSK (this level varies by application and modulation type).

## NOISE AND DOCSIS

At minimum gain, the AD8324 output noise spectral density is $1.3 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$ measured at 10 MHz . DOCSIS 2.0 RFI Specification Table 6-11, Spurious Emissions in 5 to 42 MHz Relative to the Transmitted Burst Power Level, specifies the output noise for various symbol rates. The calculated noise power in dBmV for $160 \mathrm{kSym} / \mathrm{s}$ is

$$
20 \times \log \left[\sqrt{ }(1.3 \mathrm{nV} / \sqrt{ } \mathrm{Hz})^{2} \times 160 \mathrm{kHz}\right]+60=-65.7 \mathrm{dBmV}
$$

Comparing the computed noise power of -65.7 dBmV to the +8 dBmV signal yields -73.7 dBc , which meets the required level set forth in DOCSIS 2.0 RFI Specification Table 6-11. As the AD8324 gain is increased above this minimum value, the output signal increases at a faster rate than the noise, resulting in a signal-to-noise ratio that improves with gain. In transmit disable mode, the output noise spectral density is $1.1 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$, which results in -67 dBmV when computed over $160 \mathrm{kSym} / \mathrm{s}$.

## DIFFERENTIAL SIGNAL SOURCE

Typical applications for the AD8324 use a differential input signal from a modulator or a DAC. Refer to Table 8 for common values of R4, or calculate other input configurations using the equation in Figure 24. This circuit configuration gives optimal distortion results due to the symmetric input signals. Note that this configuration is used to characterize the AD8324.

$$
R 4=\frac{Z_{I N} \times 1100 \Omega}{1100 \Omega-Z_{I N}}
$$



Figure 24. Differential Circuit

## DIFFERENTIAL SIGNAL FROM SINGLE-ENDED SOURCE

To implement a differential signal from a single-ended signal source, a 1:1 balun transformer is used to approximate the differential signal as shown in Figure 25. Because of the nonideal nature of real transformers, the differential signal is not purely equal and opposite in amplitude. Although this circuit slightly sacrifices even order harmonic distortion due to asymmetry, it does provide a convenient way to evaluate the AD8324 with a single-ended source.

Table 8 provides typical R4 values for common input configurations. Other input impedances can be calculated using the equation in Figure 25.


Figure 25. Single-to-Differential Circuit

## SINGLE-ENDED SOURCE

Although the AD8324 is designed to have optimal DOCSIS performance when used with a differential input signal, the AD8324 can also be used as a single-ended receiver, or as an IF digitally controlled amplifier. However, as with the single ended to differential configuration noted previously, even-order harmonic distortion is slightly degraded.
When operating the AD8324 in single-ended input mode, terminate the device as illustrated in Figure 26. Table 8 shows the correct values for R1 and R17 for some common input configurations. Other input impedance configurations may be accommodated using the equations in Figure 26.


Figure 26. Single-Ended Circuit

Table 8. Common Matching Resistors

| Differential Input Termination |  | Single-Ended Input Termination |  |
| :--- | :--- | :--- | :--- |
| $\mathbf{Z}_{\text {IN }}(\mathbf{\Omega})$ | $\mathbf{R 4}(\mathbf{\Omega})$ | $\mathbf{Z}_{\text {IN }}(\mathbf{\Omega})$ | R1/R17 $\mathbf{\Omega})$ |
| 50 | 52.3 | 50 | $54.9 / 26.1$ |
| 75 | 80.6 | 75 | $86.6 / 40.2$ |
| 100 | 110 |  |  |
| 150 | 174 |  |  |

## OUTLINE DIMENSIONS



COMPLIANT TO JEDEC STANDARDS MO-220-WGGD-1.
Figure 27. 20-Lead Lead Frame Chip Scale Package [LFCSP]
$4 \mathrm{~mm} \times 4 \mathrm{~mm}$ Body, and 0.75 mm Package Height (CP-20-6)
Dimensions shown in millimeters


COMPLIANT TO JEDEC STANDARDS MO-137-AD
CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETER DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.

Figure 28. 20-Lead Shrink Small Outline Package [QSOP]
(RQ-20)
Dimensions shown in inches and (millimeters)

## ORDERING GUIDE

| Model $^{1}$ | Temperature Range | Package Description | Package Option |
| :--- | :--- | :--- | :--- |
| AD8324ACPZ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 20-Lead Lead Frame Chip Scale Package [LFCSP] | $\mathrm{CP}-20-6$ |
| AD8324ACPZ-REEL7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 20-Lead Lead Frame Chip Scale Package [LFCSP] | $\mathrm{CP}-20-6$ |
| AD8324JRQZ-REEL7 | $-25^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 20-Lead Shrink Small Outline Package [QSOP] | RQ-20 |

${ }^{1} Z=$ RoHS Compliant Part.

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Special Purpose Amplifiers category:
Click to view products by Analog Devices manufacturer:
Other Similar products are found below :
ADL5335ACPZN VCA8617PAGT LM359MX/NOPB PGA117AIPWR LMH6502MT/NOPB LTC6432AIUF-15\#PBF AD526AD AD526ADZ AD526BD AD526CDZ AD526JNZ AD526SD AD532JDZ AD532KHZ AD534KDZ AD534KHZ AD534LD AD534LDZ AD534SD AD534TD AD539JDZ AD539JNZ AD539KDZ AD539KNZ AD600JNZ AD604ARSZ AD605ANZ AD605ARZ AD605BRZ AD633ANZ AD633JNZ AD600JRZ-R7 AD8018ARUZ AD8260ACPZ-WP AD8324ACPZ AD8330ACPZ-R2 AD8330ACPZ-R7 AD8332ARUZ AD8334ACPZ AD8337BCPZ-REEL7 AD8337BCPZ-WP AD8369ARUZ-REEL7 AD8392AAREZ AD8375ACPZ-R7 AD8260ACPZ-R7 AD8369ARUZ AD8398ACPZ-R2 AD8331ARQZ AD8324JRQZ-REEL7 AD8331ARQZ-R7

