## FEATURES

Dual 8-bit, $\mathbf{4 0}$ MSPS, 80 MSPS, and 100 MSPS ADC
Low power: $\mathbf{9 0} \mathbf{~ m W}$ at $\mathbf{1 0 0}$ MSPS per channel
On-chip reference and track-and-hold
475 MHz analog bandwidth each channel
SNR=47 dB @ 41 MHz
1 V p-p analog input range each channel
Single 3.0 V supply operation ( 2.7 V to 3.6 V)
Standby mode for single-channel operation
Twos complement or offset binary output mode
Output data alignment mode
Pin-compatible 10-bit upgrade available

## APPLICATIONS

## Battery-powered instruments <br> Hand-held scopemeters <br> Low cost digital oscilloscopes <br> I and Q communications

## GENERAL DESCRIPTION

The AD9288 is a dual 8-bit monolithic sampling analog-todigital converter with on-chip track-and-hold circuits. It is optimized for low cost, low power, small size, and ease of use. The product operates at a 100 MSPS conversion rate with outstanding dynamic performance over its full operating range. Each channel can be operated independently.
The ADC requires only a single $3.0 \mathrm{~V}(2.7 \mathrm{~V}$ to 3.6 V$)$ power supply and an Encode clock for full-performance operation. No external reference or driver components are required for many applications. The digital outputs are TTL/CMOS-compatible, and a separate output power supply pin supports interfacing with 3.3 V or 2.5 V logic.


Figure 1.

The Encode input is TTL/CMOS-compatible, and the 8 -bit digital outputs can be operated from 3.0 $\mathrm{V}(2.5 \mathrm{~V}$ to 3.6 V$)$ supplies. User-selectable options offer a combination of standby modes, digital data formats, and digital data timing schemes. In standby mode, the digital outputs are driven to a high impedance state.
Fabricated on an advanced CMOS process, the AD9288 is available in a 48 -lead surface-mount plastic package ( $7 \mathrm{~mm} \times$ $7 \mathrm{~mm}, 1.4 \mathrm{~mm}$ LQFP) specified over the industrial temperature range $\left(-40^{\circ} \mathrm{C}\right.$ to $\left.+85^{\circ} \mathrm{C}\right)$. The AD9288 is pin-compatible with the 10 -bit AD9218, facilitating future system migrations.

Rev. C
Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 www.analog.com Fax: 781.326.8703 © 2004 Analog Devices, Inc. All rights reserved.

## AD9288

## TABLE OF CONTENTS

Specifications. ..... 3
Explanation of Test Levels .....  4
Timing Diagrams .....  5
Absolute Maximum Ratings .....  7
ESD Caution .....  7
Pin Configuration and Function Descriptions. .....  8
Typical Performance Characteristics .....  9
Test Circuits ..... 12
Terminology ..... 13
Theory of Operation ..... 14
Using the AD9288 ..... 14
Encode Input. ..... 14
Digital Outputs ..... 14
Analog Input ..... 14
Voltage Reference ..... 14
REVISION HISTORY

## REVISION HISTORY

12/04-Rev. B to Rev. C
Change to Absolute Maximum Ratings. ..... 7
Replaced Evaluation Board Section ..... 16
Updated Outline Dimensions ..... 21
Changes to Ordering Guide ..... 21
2/02-Rev. A to Rev. B
Edits to ABSOLUTE MAXIMUM RATINGS ..... 3

$\qquad$
1/01—Rev. 0 to Rev. A
2/99—Revision 0: Initial Version
Timing ..... 14
User-Selectable Options ..... 14
AD9218/AD9288 Customer PCB BOM. ..... 15
Evaluation Board ..... 16
Power Connector. ..... 16
Analog Inputs ..... 16
Voltage Reference ..... 16
Clocking. ..... 16
Data Outputs ..... 16
Data Format/Gain ..... 16
Timing ..... 16
Troubleshooting. ..... 20
Outline Dimensions ..... 21
Ordering Guide ..... 21

## SPECIFICATIONS

$\mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V} ; \mathrm{V}_{\mathrm{D}}=3.0 \mathrm{~V}$, differential input; external reference, unless otherwise noted.
Table 1.

| Parameter | Temp | Test <br> Level | AD9288BST-100 |  |  | AD9288BST-80 |  |  | AD9288BST-40 |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max |  |
| RESOLUTION |  |  |  | 8 |  |  | 8 |  |  | 8 |  | Bits |
| DC ACCURACY |  |  |  |  |  |  |  |  |  |  |  |  |
| Differential Nonlinearity | $25^{\circ} \mathrm{C}$ | I |  | $\pm 0.5$ | +1.25 |  | $\pm 0.5$ | +1.25 |  | $\pm 0.5$ | +1.25 | LSB |
|  | Full | VI |  |  | 1.50 |  |  | 1.50 |  |  | 1.50 | LSB |
| Integral Nonlinearity | $25^{\circ} \mathrm{C}$ | I |  | $\pm 0.50$ | +1.25 |  | $\pm 0.50$ | +1.25 |  | $\pm 0.50$ | +1.25 | LSB |
|  | Full | VI |  |  | 1.50 |  |  | 1.50 |  |  | 1.50 | LSB |
| No Missing Codes | Full | VI |  | Guaranteed |  |  | Guaranteed |  |  | Guaranteed |  |  |
| Gain Error ${ }^{1}$ | $25^{\circ} \mathrm{C}$ | 1 | -6 | $\pm 2.5$ | +6 | -6 | $\pm 2.5$ | +6 | -6 | $\pm 2.5$ | +6 | \% FS |
|  | Full | VI | -8 |  | +8 | -8 |  | +8 | -8 |  | +8 | \% FS |
| Gain Tempco ${ }^{1}$ | Full | VI |  | 80 |  |  | 80 |  |  | 80 |  | ppm/ ${ }^{\circ} \mathrm{C}$ |
| Gain Matching | $25^{\circ} \mathrm{C}$ | V |  | $\pm 1.5$ |  |  | $\pm 1.5$ |  |  | $\pm 1.5$ |  | \% FS |
| Voltage Matching | $25^{\circ} \mathrm{C}$ | V |  | $\pm 15$ |  |  | $\pm 15$ |  |  | $\pm 15$ |  | mV |
| ANALOG INPUT |  |  |  |  |  |  |  |  |  |  |  |  |
| Input Voltage Range (with Respect to $\overline{\mathrm{A}_{\text {IN }}}$ | Full | V |  | $\pm 512$ |  |  | $\pm 512$ |  |  | $\pm 512$ |  | mV p-p |
| Common-Mode Voltage | Full | V | $\begin{aligned} & 0.3 \times \\ & \mathrm{VD} \end{aligned}$ | $0.3 \times \mathrm{VD}$ | $0.3 \times$ | $\begin{aligned} & 0.3 \times \\ & \text { VD } \end{aligned}$ | $0.3 \times \mathrm{VD}$ | $\begin{aligned} & 0.3 \times \\ & \text { VD } \end{aligned}$ | $\begin{aligned} & 0.3 \times \\ & \text { VD } \end{aligned}$ | $0.3 \times \mathrm{VD}$ | $0.3 \times$ VD | V |
|  |  |  | -0.2 |  | +0.2 | -0.2 |  | +0.2 | -0.2 |  | +0.2 |  |
| Input Offset Voltage | $25^{\circ} \mathrm{C}$ | 1 | -35 | $\pm 10$ | +35 | -35 | $\pm 10$ | +35 | -35 | $\pm 10$ | +35 | mV |
|  | Full | VI | -40 |  | +40 | -40 |  | +40 | -40 |  | +40 | mV |
| Reference Voltage | Full | VI | 1.2 | 1.25 | 1.3 | 1.2 | 1.25 | 1.3 | 1.2 | 1.25 | 1.3 | v |
| Reference Tempco | Full | VI |  | $\pm 130$ |  |  | $\pm 130$ |  |  | $\pm 130$ |  | ppm/ ${ }^{\circ} \mathrm{C}$ |
| Input Resistance | $25^{\circ} \mathrm{C}$ | 1 | 7 | 10 | 13 | 7 | 10 | 13 | 7 | 10 | 13 | $\mathrm{k} \Omega$ |
|  | Full | VI | 5 |  | 16 | 5 |  | 16 | 5 |  | 16 |  |
| Input Capacitance | $25^{\circ} \mathrm{C}$ | V |  | 2 |  |  | 2 |  |  | 2 |  | pF |
| Analog Bandwidth, Full Power | $25^{\circ} \mathrm{C}$ | V |  | 475 |  |  | 475 |  |  | 475 |  | MHz |
| SWITCHING PERFORMANCE |  |  |  |  |  |  |  |  |  |  |  |  |
| Maximum Conversion Rate | Full | VI | 100 |  |  | 80 |  |  | 40 |  |  | MSPS |
| Minimum Conversion Rate | $25^{\circ} \mathrm{C}$ | IV |  |  | 1 |  |  | 1 |  |  | 1 | MSPS |
| Encode Pulse Width High ( $\mathrm{t}_{\text {EH }}$ ) | $25^{\circ} \mathrm{C}$ | IV | 4.3 |  | 1000 | 5.0 |  | 1000 | 8.0 |  | 1000 | ns |
| Encode Pulse Width Low ( $\mathrm{t}_{\mathrm{EL}}$ ) | $25^{\circ} \mathrm{C}$ | IV | 4.3 |  | 1000 | 5.0 |  | 1000 | 8.0 |  | 1000 | ns |
| Aperture Delay ( $\mathrm{t}_{\mathrm{A}}$ ) | $25^{\circ} \mathrm{C}$ | V |  | 300 |  |  | 300 |  |  | 300 |  | ps |
| Aperture Uncertainty (Jitter) | $25^{\circ} \mathrm{C}$ | V |  | 5 |  |  | 5 |  |  | 5 |  | ps rms |
| Output Valid Time (tv) ${ }^{2}$ | Full | VI | 2 | 3.0 |  | 2 | 3.0 |  | 2 | 3.0 |  | ns |
| Output Propagation Delay $\left(\right.$ tpD $^{2}{ }^{2}$ | Full | VI |  | 4.5 | 6.0 |  | 4.5 | 6.0 |  | 4.5 | 6.0 | ns |
| DIGITAL INPUTS |  |  |  |  |  |  |  |  |  |  |  |  |
| Logic 1 Voltage | Full | VI | 2.0 |  |  | 2.0 |  |  | 2.0 |  |  | V |
| Logic 0 Voltage | Full | VI |  |  | 0.8 |  |  | 0.8 |  |  | 0.8 | V |
| Logic 1 Current | Full | VI |  |  | $\pm 1$ |  |  | $\pm 1$ |  |  | $\pm 1$ | $\mu \mathrm{A}$ |
| Logic 0 Current | Full | VI |  |  | $\pm 1$ |  |  | $\pm 1$ |  |  | $\pm 1$ | $\mu \mathrm{A}$ |
| Input Capacitance | $25^{\circ} \mathrm{C}$ | V |  | 2.0 |  |  | 2.0 |  |  | 2.0 |  | pF |
| DIGITAL OUTPUTS ${ }^{3}$ |  |  |  |  |  |  |  |  |  |  |  |  |
| Logic 1 Voltage | Full | VI | 2.45 |  |  | 2.45 |  |  | 2.45 |  |  | V |
| Logic 0 Voltage | Full | VI |  |  | 0.05 |  |  | 0.05 |  |  | 0.05 | V |
| POWER SUPPLY |  |  |  |  |  |  |  |  |  |  |  |  |
| Power Dissipation ${ }^{4}$ | Full | VI |  | 180 | 218 |  | 171 | 207 |  | 156 | 189 | mW |
| Standby Dissipation ${ }^{4,5}$ | Full | VI |  | 6 | 11 |  | 6 | 11 |  | 6 | 11 | mW |
| Power Supply Rejection Ratio (PSRR) | $25^{\circ} \mathrm{C}$ | 1 |  | 8 | 20 |  | 8 | 20 |  | 8 | 20 | $\mathrm{mV} / \mathrm{V}$ |

## AD9288

| Parameter | Temp | Test <br> Level | MinAD9288BST-100 <br> Typ | Max | Min | AD9288BST-80 <br> Typ | Max |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | Min | AD9288BST-40 |
| :---: |
| Typ |

${ }^{1}$ Gain error and gain temperature coefficient are based on the ADC only (with a fixed 1.25 V external reference).
${ }^{2}$ tv and tpo are measured from the 1.5 V level of the Encode input to the $10 \% / 90 \%$ levels of the digital outputs swing. The digital output load during test is not to exceed an ac load of 10 pF or a dc current of $\pm 40 \mu \mathrm{~A}$.
${ }^{3}$ Digital supply current based on $\mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}$ output drive with $<10 \mathrm{pF}$ loading under dynamic test conditions.
${ }^{4}$ Power dissipation measured under the following conditions: $\mathrm{f}_{\mathrm{s}}=100 \mathrm{MSPS}$, analog input is -0.7 dBFS , both channels in operation.
${ }^{5}$ Standby dissipation calculated with Encode clock in operation.
${ }^{6} \mathrm{SNR} /$ harmonics based on an analog input voltage of -0.7 dBFS referenced to a 1.024 V full-scale input range.

## EXPLANATION OF TEST LEVELS

| Level | Description |
| :--- | :--- |
| I | $100 \%$ production tested. |
| II | $100 \%$ production tested at $25^{\circ} \mathrm{C}$ and sample tested at specified temperatures. |
| III | Sample tested only. |
| IV | Parameter is guaranteed by design and characterization testing. |
| V | Parameter is a typical value only. |
| VI | $100 \%$ production tested at $25^{\circ} \mathrm{C} ;$ guaranteed by design and characterization testing for industrial temperature range; |
|  | $100 \%$ production tested at temperature extremes for military devices. |

## TIMING DIAGRAMS



Figure 2. Normal Operation, Same Clock $(S 1=1, S 2=0)$ Channel Timing


Figure 3. Normal Operation with Two Clock Sources $(S 1=1, S 2=0)$ Channel Timing


Figure 4. Data Align with Two Clock Sources (S1 = 1, S2 = 1) Channel Timing

## ABSOLUTE MAXIMUM RATINGS

Table 2.

| Parameter | Rating |
| :--- | :--- |
| $\mathrm{V}_{\mathrm{D}}, \mathrm{V}_{\mathrm{DD}}$ | 4 V |
| Analog Inputs | -0.5 V to $\mathrm{V}_{\mathrm{D}}+0.5 \mathrm{~V}$ |
| Digital Inputs | -0.5 V to $\mathrm{V}_{\mathrm{DD}}+0.5 \mathrm{~V}$ |
| VREF IN | -0.5 V to $\mathrm{V}_{\mathrm{D}}+0.5 \mathrm{~V}$ |
| Digital Output Current | 20 mA |
| Operating Temperature | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Maximum Junction Temperature | $150^{\circ} \mathrm{C}$ |
| Maximum Case Temperature | $150^{\circ} \mathrm{C}$ |
| Thermal Impedance $\theta_{\mathrm{ja}}$ | $57^{\circ} \mathrm{C} / \mathrm{W}$ |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions outside of those indicated in the operation sections of this specification is not implied. Exposure to absolute maximum ratings for extended periods may affect device reliability.

## ESD CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Table 3.

| Pin No. | Name | Description |
| :---: | :---: | :---: |
| $\begin{aligned} & 1,12,16,27,29, \\ & 32,34,45 \end{aligned}$ | GND | Ground |
| 2 | $\mathrm{Aln}^{\text {A }}$ | Analog Input for Channel A. |
| 3 | $\overline{\mathrm{A}_{\text {IN }} \mathrm{A}}$ | Analog Input for Channel A (Complementary). |
| 4 | DFS | Data Format Select. Offset binary output available if set low. Twos complement output available if set high. |
| 5 | REFinA | Reference Voltage Input for Channel A. |
| 6 | REFout | Internal Reference Voltage. |
| 7 | REFin $B$ | Reference Voltage Input for Channel B. |
| 8 | S1 | User Select 1. Refer to Table 4. Tied with respect to $\mathrm{V}_{\mathrm{D}}$. |
| 9 | S2 | User Select 2. Refer to Table 4. Tied with respect to $\mathrm{V}_{\mathrm{D}}$. |
| 10 | $\overline{\mathrm{A}_{1 \times} \mathrm{B}}$ | Analog Input for Channel B (Complementary). |
| 11 | $\mathrm{A}_{\text {IN }} \mathrm{B}$ | Analog Input for Channel B. |
| 13, 30, 31, 48 | $V_{D}$ | Analog Supply (3V). |
| 14 | $\mathrm{ENC}_{\text {b }}$ | Clock Input for Channel B. |
| 15, 28, 33, 46 | $V_{\text {DD }}$ | Digital Supply (3 V). |
| 17-24 | $D 7_{B}-\mathrm{DO}_{\mathrm{B}}$ | Digital Output for Channel B. |
| 25, 26, 35, 36 | NC | Do Not Connect. |
| 37-44 | D0A-D7 ${ }_{\text {a }}$ | Digital Output for Channel A. |
| 47 | $\mathrm{ENC}_{\text {A }}$ | Clock Input for Channel A. |

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 6. Spectrum: $f_{S}=100 \mathrm{MSPS}, f_{I N}=10 \mathrm{MHz}$, Single-Ended Input


Figure 7. Spectrum: $f_{s}=100 \mathrm{MSPS}, f_{I N}=41 \mathrm{MHz}$, Single-Ended Input


Figure 8. Spectrum: $f_{s}=100 \mathrm{MSPS}, f_{I N}=76 \mathrm{MHz}$, Single-Ended Input


Figure 9. Harmonic Distortion vs. AIN Frequency


Figure 10. Two-Tone Intermodulation Distortion


Figure 11. SINAD/SNR vs. AIN Frequency


Figure 12. SINAD/SNR vs. Encode Rate


Figure 13. SINAD/SNR vs. Encode Pulse Width High


Figure 14. ADC Frequency Response: $f_{s}=100$ MSPS


Figure 15. Analog Power Dissipation vs. Encode Rate


Figure 16. SINAD/SNR vs. Temperature


Figure 17. ADC Gain vs. Temperature (with External 1.25 V Reference)


Figure 18. Integral Nonlinearity


Figure 19. Differential Nonlinearity


Figure 20. Voltage Reference Out vs. Current Load

TEST CIRCUITS


Figure 21. Equivalent Analog Input Circuit


Figure 22. Equivalent Reference Input Circuit


Figure 23. Equivalent Encode Input Circuit


Figure 24. Equivalent Digital Output Circuit


Figure 25. Equivalent Reference Output Circuit

## TERMINOLOGY

## Analog Bandwidth (Small Signal)

The analog input frequency at which the spectral power of the fundamental frequency (as determined by the FFT analysis) is reduced by 3 dB .

## Aperture Delay

The delay between a $50 \%$ crossing of Encode and the instant at which the analog input is sampled.

## Aperture Uncertainty (Jitter)

The sample-to-sample variation in aperture delay.

## Differential Nonlinearity

The deviation of any code from an ideal 1 LSB step.

## Encode Pulse Width/Duty Cycle

Pulse width high is the minimum amount of time that the Encode pulse should be left in Logic 1 state to achieve rated performance; pulse width low is the minimum time Encode pulse should be left in low state. At a given clock rate, these specs define an acceptable Encode duty cycle.

## Integral Nonlinearity

The deviation of the transfer function from a reference line measured in fractions of 1 LSB using a "best straight line" determined by a least square curve fit.

## Minimum Conversion Rate

The Encode rate at which the SNR of the lowest analog signal frequency drops by no more than 3 dB below the guaranteed limit.

## Maximum Conversion Rate

The Encode rate at which parametric testing is performed.

## Output Propagation Delay

The delay between a $50 \%$ crossing of Encode and the time when all output data bits are within valid logic levels.

## Power Supply Rejection Ratio

The ratio of a change in input offset voltage to a change in power supply voltage.

Signal-to-Noise-and-Distortion (SINAD)
The ratio of the rms signal amplitude (set at 1 dB below full scale) to the rms value of the sum of all other spectral components, including harmonics but excluding dc.

## Signal-to-Noise Ratio (SNR)

The ratio of the rms signal amplitude (set at 1 dB below full scale) to the rms value of the sum of all other spectral components, excluding the first five harmonics and dc.

## Spurious-Free Dynamic Range (SFDR)

The ratio of the rms signal amplitude to the rms value of the peak spurious spectral component. The peak spurious component may or may not be a harmonic. May be reported in dBc (i.e., degrades as signal level is lowered), or in dBFS (always related back to converter full scale).

## Two-Tone Intermodulation Distortion Rejection Two-Tone SFDR

The ratio of the rms value of either input tone to the rms value of the peak spurious component. The peak spurious component may or may not be an IMD product. May be reported in dBc (i.e., degrades as signal level is lowered), or in dBFS (always related back to converter full scale).

## Worst Harmonic

The ratio of the rms value of either input tone to the rms value of the worst third order intermodulation product; reported in dBc .

## THEORY OF OPERATION

The AD9288 ADC architecture is a bit-per-stage pipeline-type converter utilizing switch capacitor techniques. These stages determine the 5 MSBs and drive a 3-bit flash. Each stage provides sufficient overlap and error correction, allowing optimization of comparator accuracy. The input buffers are differential, and both sets of inputs are internally biased. This allows the most flexible use of ac or dc and differential or single-ended input modes. The output staging block aligns the data, carries out the error correction, and feeds the data to output buffers. The set of output buffers are powered from a separate supply, allowing adjustment of the output voltage swing. There is no discernible difference in performance between the two channels.

## USING THE AD9288

Good high speed design practices must be followed when using the AD9288. To obtain maximum benefit, decoupling capacitors should be physically as close as possible to the chip, minimizing trace and via inductance between chip pins and capacitor ( 0603 surface-mount capacitors are used on the AD9288/PCB evaluation board). It is recommended to place a $0.1 \mu \mathrm{~F}$ capacitor at each power-ground pin pair for high frequency decoupling, and to include one $10 \mu \mathrm{~F}$ capacitor for local low frequency decoupling. The VREF IN pin should also be decoupled by a $0.1 \mu \mathrm{~F}$ capacitor. It is also recommended to use a split power plane and a contiguous ground plane (see the Evaluation Board section). Data output traces should be short ( $<1$ inch), minimizing on-chip noise at switching.

## ENCODE INPUT

Any high speed A/D converter is extremely sensitive to the quality of the sampling clock provided by the user. A track-andhold circuit is essentially a mixer. Any noise, distortion, or timing jitter on the clock is combined with the desired signal at the $\mathrm{A} / \mathrm{D}$ output. For that reason, considerable care has been taken in the design of the Encode (Clock) input of the AD9288, and the user is advised to give commensurate thought to the clock source. The Encode input is fully TTL/CMOS-compatible.

## DIGITAL OUTPUTS

The digital outputs are TTL/CMOS-compatible for lower power consumption. During standby, the output buffers transition to a high impedance state. A data format selection option supports either twos complement (set high) or offset binary output (set low) formats.

## ANALOG INPUT

The analog input to the AD9288 is a differential buffer. For best dynamic performance, impedance at $\mathrm{A}_{\text {IN }}$ and $\overline{\mathrm{A}_{\text {IN }}}$ should match. Special care was taken in the design of the analog input stage of the AD9288 to prevent damage and corruption of data when
the input is overdriven. The nominal input range is 1.024 V p-p centered at $\mathrm{V}_{\mathrm{D}} \times 0.3$.

## VOLTAGE REFERENCE

A stable and accurate 1.25 V voltage reference is built into the AD9288 (REFout). In normal operation, the internal reference is used by strapping Pins $5\left(\right.$ REF $\left._{\text {IN }} \mathrm{A}\right)$ and $7\left(\mathrm{REF}_{\text {IN }} \mathrm{B}\right)$ to Pin 6 (REFOUT). The input range can be adjusted by varying the reference voltage applied to the AD9288. No appreciable degradation in performance occurs when the reference is adjusted $\pm 5 \%$. The full-scale range of the ADC tracks reference voltage, which changes linearly.

## TIMING

The AD9288 provides latched data outputs, with four pipeline delays. Data outputs are available one propagation delay ( $\mathrm{t}_{\mathrm{pD}}$ ) after the rising edge of the Encode command (see Figure 2, Figure 3, and Figure 4). The length of the output data lines and loads placed on them must be minimized to reduce transients within the AD9288. These transients can detract from the converter's dynamic performance.
The minimum guaranteed conversion rate of the AD9288 is 1 MSPS. At clock rates below 1 MSPS, dynamic performance degrades. Typical power-up recovery time after standby mode is 15 clock cycles.

## USER-SELECTABLE OPTIONS

Two pins are available for a combination of operational modes. These options allow the user to place both channels, excluding the reference, into standby mode, or just the B channel. Both modes place the output buffers and clock inputs into high impedance states.
The other option allows the user to skew the B channel output data by $1 / 2$ of a clock cycle. In other words, if two clocks are fed to the AD9288 and are $180^{\circ}$ out of phase, enabling the data align allows Channel B output data to be available at the rising edge of Clock A. If the same Encode clock is provided to both channels and the data align pin is enabled, then output data from Channel B is $180^{\circ}$ out of phase with respect to Channel A. If the same Encode clock is provided to both channels and the data align pin is disabled, both outputs are delivered on the same rising edge of the clock.
Table 4. User-Selectable Options

| S1 | S2 | Option |
| :--- | :--- | :--- |
| 0 | 0 | Standby Both Channels A and B. |
| 0 | 1 | Standby Channel B Only. |
| 1 | 0 | Normal Operation (Data Align Disabled). |
| 1 | 1 | Data Align Enabled (data from both channels avail- <br> able on rising edge of Clock A. Channel B data is <br> delayed a 1/2 clock cycle). |

## AD9218/AD9288 CUSTOMER PCB BOM

Table 5. Bill of Materials

| No. | Qty. | Reference Designator | Device | Package | Value | Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | 29 | $\begin{aligned} & \text { C1, C3-C15, C20, C21, C24, } \\ & \text { C25, C27, C30-C35, C39-C42 } \end{aligned}$ | Capacitor | 0603 | $0.1 \mu \mathrm{~F}$ |  |
| 2 | 2 | C2, C36 | Capacitor | 0603 | 15 pF | 8138 out |
| 3 | 7 | C16-C19, C26, C37, C38 | Capacitor | TAJD | $10 \mu \mathrm{~F}$ |  |
| 4 | 28 | $\begin{aligned} & \text { E1, E2, E3, E4, E12-E30, } \\ & \text { E34-E38 } \end{aligned}$ | W-HOLE | W-HOLE |  |  |
| 5 | 4 | H1, H2, H3, H4 | MTHOLE | MTHOLE |  |  |
| 6 | 5 | J1, J2, J3, J4, J5 | SMA | SMA |  | J2, J3, not placed |
| 7 | 3 | P1, P4, P11 | 4-pin power connector | Post | Z5.531.3425.0 | Wieland |
| 8 | 3 | P1, P4, P11 | 4-pin power connector | Detachable Connector | 25.602.5453.0 | Wieland |
| 9 | 1 | P2, P3 ${ }^{1}$ | 80-pin rt. angle male |  | $\begin{aligned} & \text { TSW-140-08- } \\ & \text { L-D-RA } \end{aligned}$ | Samtec |
| 10 | 4 | R1, R2, R32, R34 | Resistor | 0603 | $36 \Omega$ | R1, R2, R32, R34, not placed |
| 11 | 9 | $\begin{aligned} & \text { R3, R7, R11, R14, R22, R23, } \\ & \text { R24, R30, R51 } \end{aligned}$ | Resistor | 0603 | $50 \Omega$ | $\begin{aligned} & \text { R11, R22, R23, } \\ & \text { R24, R30, R51 } \\ & \text { not placed } \end{aligned}$ |
| 12 | 17 | R4, R5, R8, R9, R10, R12, R13, R20, R33, R35, R36, R37, R40, R42, R43, R50, R53 | Resistor | 0603 | Zero $\Omega$ | R43, R50 not placed |
| 13 | 2 | R6, R38 | Resistor | 0603 | $25 \Omega$ | $\begin{aligned} & \text { R6, R38 } \\ & \text { not placed } \end{aligned}$ |
| 14 | 6 | R15, R16, R18, R26, R29, R31 | Resistor | 0603 | $500 \Omega$ | R16, R29 not placed |
| 15 | 2 | R17, R25 | Resistor | 0603 | $525 \Omega$ |  |
| 16 | 2 | R19, R27 | Resistor | 0603 | $4 \mathrm{k} \Omega$ |  |
| 17 | 12 | $\begin{aligned} & \hline \text { R21, R28, R39, R41, R44, } \\ & \text { R46-R49, R52, R54, R55 } \end{aligned}$ | Resistor | 0603 | $1 \mathrm{k} \Omega$ |  |
| 18 | 2 | T1, T2 | Transformer | ADT1-1WT |  | Minicircuits |
| 19 | 1 | U1 | AD9288 ${ }^{2}$ | LQFP48 |  |  |
| 20 | 2 | U2, U3 | 74LCX821 |  |  |  |
| 21 | 2 | U5, U6 | SN74VCX86 |  |  |  |
| 22 | 4 | U7, U8, U9, U10 | Resistor array | CTS | $47 \Omega$ | 768203470G |
| 23 | 2 | U11, U12 | AD8138 op amp ${ }^{3}$ |  |  |  |

[^0]
## EVALUATION BOARD

The AD9218/AD9288 customer evaluation board offers an easy way to test the AD9218 or the AD9288. The compatible pinout of the two parts facilitates the use of one PCB for testing either part. The PCB requires power supplies, a clock source, and a filtered analog source for most ADC testing required.

## POWER CONNECTOR

Power is supplied to the board via a detachable 12-lead power strip. The minimum 3 V supplies required to run the board are $\mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{\mathrm{DL}}$, and $\mathrm{V}_{\mathrm{DD}}$. To allow the use of the optional amplifier path, $\pm 5 \mathrm{~V}$ supplies are required.

## ANALOG INPUTS

Each channel has an independent analog path that uses a wideband transformer to drive the ADC differentially from a single-ended sine source at the input SMAs. The transformer paths can be bypassed to allow the use of a dc-coupled path by using two AD8138 op amps with a simple board modification. The analog input should be band-pass filtered to remove any harmonics in the input signal and to minimize aliasing.

## VOLTAGE REFERENCE

The AD9288 has an internal 1.25 V voltage reference; an external reference for each channel can be used instead by connecting two external voltage references at the power connector and setting jumpers at E18 and E19. The evaluation board is shipped configured for internal reference mode.

## CLOCKING

Each channel can be clocked by a common clock input at SMA input ENCODE A/B. The channels can also be clocked independently by a simple board modification. The clock input should be a low jitter sine source for maximum performance.

## DATA OUTPUTS

The data outputs are latched on-board by two 10-bit latches and drive an 8-pin connector which is compatible with the dualchannel FIFO board available from Analog Devices. This board, together with ADC analyzer software, can greatly simplify ADC testing.

## DATA FORMAT/GAIN

The DFS/Gain pin can be biased for desired operation at the DFS jumper located at the S1, S2 jumpers.

## TIMING

Timing on each channel can be controlled if needed on the PCB. Clock signals at the latches or the data ready signals that go to the output 80 -pin connector can be inverted if required. Jumpers also allow for biasing of Pins S1 and S2 for powerdown and timing alignment control.


Figure 26. PCB Schematic


Figure 27. PCB Schematic (Continued)


Figure 28. Top Silkscreen


Figure 29. Top Routing


Figure 30. Ground Plane


Figure 31. Split Power Plane


Figure 32. Bottom Routing


Figure 33. Bottom Silkscreen

## AD9288

## TROUBLESHOOTING

If the board does not seem to be working correctly, try the following:

- Verify power at the IC pins.
- Check that all jumpers are in the correct position for the desired mode of operation.
- Verify that $\mathrm{V}_{\text {ref }}$ is at 1.23 V .
- Try running Encode clock and analog inputs at low speeds ( $20 \mathrm{MSPS} / 1 \mathrm{MHz}$ ) and monitor LCX821 outputs, DAC outputs, and ADC outputs for toggling.

The AD9218/AD9288 evaluation board is provided as a design example for customers of Analog Devices, Inc. ADI makes no warranties, express, statutory, or implied, regarding merchantability or fitness for a particular purpose.

## OUTLINE DIMENSIONS



Figure 34. 48-Lead Low Profile Quad Flat Package [LQFP] (ST-48)
Dimensions shown in millimeters

ORDERING GUIDE

| Model | Temperature Range | Package Description | Package Options |
| :--- | :--- | :--- | :--- |
| AD9288BST-40 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 48 -Lead Low Profile Quad Flat Package | ST-48 |
| AD9288BSTZ-40 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 48 -Lead Low Profile Quad Flat Package | ST-48 |
| AD9288BSTZRL-40 ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 48 -Lead Low Profile Quad Flat Package | ST-48 |
| AD9288BST-80 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 48 -Lead Low Profile Quad Flat Package | ST-48 |
| AD9288BSTZ-80 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 48 -Lead Low Profile Quad Flat Package | ST-48 |
| AD9288BST-100 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 48 -Lead Low Profile Quad Flat Package | ST-48 |
| AD9288BSTZ-100 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 48 -Lead Low Profile Quad Flat Package | ST-48 |
| AD9288/PCB |  | Evaluation Board |  |

[^1]
## AD9288

NOTES
$\square$
NOTES

## AD9288

## NOTES

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Analog to Digital Converters - ADC category:
Click to view products by Analog Devices manufacturer:
Other Similar products are found below :
ADC0804LCD ADC0808 MCP37211-200I/TE MAX15511TGTL+ MCP33141-10T-E/MS MCP33141D-05T-E/MS MCP33151D-05T-E/MS MCP3202T-CI/MS MCP33141-05T-E/MS MCP33141D-10T-E/MS MCP33151-10T-E/MS ADE1201ACCZ ADE1202ACCZ LTC1090CN LTC1605IG LTC1605AIG LTC2208IUP ADS1282HPW LTC1297DCN8 LTC1741CFW MCP3422A0-E/MS MCP3426A2-E/MC MCP3427-E/MF TLC0820ACN TLC2543IN TLV2543IDW NCD9830DBR2G ADS5231IPAG ADS7807U ADS7891IPFBT ADS8328IBPW AMC1204BDWR ADS7959QDBTRQ1 ADS7807UB ADS7805UB ADS1220IPWR MCP3426A0-E/MS MCP3423-E/UN MCP3422A0-E/MC AD9220AR MAX11123ATI+ MAX11212AEUB+ MAX11207EEE+ MAX11135ATI+ TLV1570CDW

TLC3574IDWR TLC0838CDWR AD7714ARZ-5REEL AD7914BRUZ-REEL7 AD977ABRZ


[^0]:    ${ }^{1}$ P2, P3 are implemented as one physical 80-pin connector SAMTEC TSW-140-08-L-D-RA.
    ${ }^{2}$ AD9288/PCB populated with AD9288-100.
    ${ }^{3}$ To use optional amp: place R22, R23, R30, R24, R16, R29, remove R4, R36.

[^1]:    ${ }^{1} \mathrm{Z}=\mathrm{Pb}$-free part.

